hal_wcn6450.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022
  1. /*
  2. * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_internal.h"
  26. #include "hal_api.h"
  27. #include "target_type.h"
  28. #include "wcss_version.h"
  29. #include "qdf_module.h"
  30. #include "hal_flow.h"
  31. #include "rx_flow_search_entry.h"
  32. #include "hal_rx_flow_info.h"
  33. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  34. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  35. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  36. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  37. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  38. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  39. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  40. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  41. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  42. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  43. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  44. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  45. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  46. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  47. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  48. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  49. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  50. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  51. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  52. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  53. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  54. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  57. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  58. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  59. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  60. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  61. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  62. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  63. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  64. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  65. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  66. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  67. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  68. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  69. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  70. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  71. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  72. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  75. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  76. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  77. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  78. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  79. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  80. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  81. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  82. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  83. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  84. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  85. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  86. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  87. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  88. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  89. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  90. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  91. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  92. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  93. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  94. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  96. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  97. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  98. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  99. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  100. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  101. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  102. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  103. #include "hal_wcn6450_tx.h"
  104. #include "hal_wcn6450_rx.h"
  105. #include <hal_generic_api.h>
  106. #include "hal_rh_rx.h"
  107. #include "hal_rh_api.h"
  108. #include "hal_api_mon.h"
  109. #include "hal_rh_generic_api.h"
  110. struct hal_hw_srng_config hw_srng_table_wcn6450[] = {
  111. /* TODO: max_rings can populated by querying HW capabilities */
  112. {/* REO_DST */ 0},
  113. {/* REO_EXCEPTION */ 0},
  114. {/* REO_REINJECT */ 0},
  115. {/* REO_CMD */ 0},
  116. {/* REO_STATUS */ 0},
  117. {/* TCL_DATA */ 0},
  118. {/* TCL_CMD */ 0},
  119. {/* TCL_STATUS */ 0},
  120. {/* CE_SRC */ 0},
  121. {/* CE_DST */ 0},
  122. {/* CE_DST_STATUS */ 0},
  123. {/* WBM_IDLE_LINK */ 0},
  124. {/* SW2WBM_RELEASE */ 0},
  125. {/* WBM2SW_RELEASE */ 0},
  126. { /* RXDMA_BUF */
  127. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  128. #ifdef IPA_OFFLOAD
  129. .max_rings = 3,
  130. #else
  131. .max_rings = 2,
  132. #endif
  133. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  134. .lmac_ring = TRUE,
  135. .ring_dir = HAL_SRNG_SRC_RING,
  136. /* reg_start is not set because LMAC rings are not accessed
  137. * from host
  138. */
  139. .reg_start = {},
  140. .reg_size = {},
  141. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  142. },
  143. { /* RXDMA_DST */
  144. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  145. .max_rings = 1,
  146. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  147. .lmac_ring = TRUE,
  148. .ring_dir = HAL_SRNG_DST_RING,
  149. /* reg_start is not set because LMAC rings are not accessed
  150. * from host
  151. */
  152. .reg_start = {},
  153. .reg_size = {},
  154. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  155. },
  156. {/* RXDMA_MONITOR_BUF */ 0},
  157. { /* RXDMA_MONITOR_STATUS */
  158. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  159. .max_rings = 1,
  160. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  161. .lmac_ring = TRUE,
  162. .ring_dir = HAL_SRNG_SRC_RING,
  163. /* reg_start is not set because LMAC rings are not accessed
  164. * from host
  165. */
  166. .reg_start = {},
  167. .reg_size = {},
  168. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  169. },
  170. {/* RXDMA_MONITOR_DST */ 0},
  171. {/* RXDMA_MONITOR_DESC */ 0},
  172. {/* DIR_BUF_RX_DMA_SRC */
  173. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  174. /*
  175. * one ring is for spectral scan
  176. * the other is for cfr
  177. */
  178. .max_rings = 2,
  179. .entry_size = 2,
  180. .lmac_ring = TRUE,
  181. .ring_dir = HAL_SRNG_SRC_RING,
  182. /* reg_start is not set because LMAC rings are not accessed
  183. * from host
  184. */
  185. .reg_start = {},
  186. .reg_size = {},
  187. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  188. },
  189. #ifdef WLAN_FEATURE_CIF_CFR
  190. {/* WIFI_POS_SRC */
  191. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  192. .max_rings = 1,
  193. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  194. .lmac_ring = TRUE,
  195. .ring_dir = HAL_SRNG_SRC_RING,
  196. /* reg_start is not set because LMAC rings are not accessed
  197. * from host
  198. */
  199. .reg_start = {},
  200. .reg_size = {},
  201. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  202. },
  203. #endif
  204. { /* REO2PPE */ 0},
  205. { /* PPE2TCL */ 0},
  206. { /* PPE_RELEASE */ 0},
  207. { /* TX_MONITOR_BUF */ 0},
  208. { /* TX_MONITOR_DST */ 0},
  209. { /* SW2RXDMA_NEW */ 0},
  210. { /* SW2RXDMA_LINK_RELEASE */
  211. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA_LINK_RING,
  212. .max_rings = 1,
  213. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  214. .lmac_ring = TRUE,
  215. .ring_dir = HAL_SRNG_SRC_RING,
  216. /* reg_start is not set because LMAC rings are not accessed
  217. * from host
  218. */
  219. .reg_start = {},
  220. .reg_size = {},
  221. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  222. },
  223. };
  224. static void hal_get_hw_hptp_6450(struct hal_soc *hal_soc,
  225. hal_ring_handle_t hal_ring_hdl,
  226. uint32_t *headp, uint32_t *tailp,
  227. uint8_t ring)
  228. {
  229. }
  230. static void hal_reo_setup_6450(struct hal_soc *soc, void *reoparams,
  231. int qref_reset)
  232. {
  233. }
  234. static void hal_reo_set_err_dst_remap_6450(void *hal_soc)
  235. {
  236. }
  237. static void hal_tx_desc_set_dscp_tid_table_id_6450(void *desc, uint8_t id)
  238. {
  239. }
  240. static void hal_tx_set_dscp_tid_map_6450(struct hal_soc *hal_soc,
  241. uint8_t *map, uint8_t id)
  242. {
  243. }
  244. static void hal_tx_update_dscp_tid_6450(struct hal_soc *hal_soc, uint8_t tid,
  245. uint8_t id, uint8_t dscp)
  246. {
  247. }
  248. static uint8_t hal_tx_comp_get_release_reason_6450(void *hal_desc)
  249. {
  250. return 0;
  251. }
  252. static uint8_t hal_get_wbm_internal_error_6450(void *hal_desc)
  253. {
  254. return 0;
  255. }
  256. static void hal_tx_init_cmd_credit_ring_6450(hal_soc_handle_t hal_soc_hdl,
  257. hal_ring_handle_t hal_ring_hdl)
  258. {
  259. }
  260. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  261. static uint32_t hal_get_link_desc_size_6450(void)
  262. {
  263. return LINK_DESC_SIZE;
  264. }
  265. static void hal_reo_status_get_header_6450(hal_ring_desc_t ring_desc,
  266. int b, void *h1)
  267. {
  268. }
  269. static void hal_rx_wbm_err_info_get_6450(void *wbm_desc,
  270. void *wbm_er_info1)
  271. {
  272. }
  273. static bool hal_rx_is_unicast_6450(uint8_t *buf)
  274. {
  275. return true;
  276. }
  277. static uint32_t hal_rx_tid_get_6450(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  278. {
  279. return 0;
  280. }
  281. static void *hal_rx_msdu0_buffer_addr_lsb_6450(void *link_desc_va)
  282. {
  283. return NULL;
  284. }
  285. static void *hal_rx_msdu_desc_info_ptr_get_6450(void *msdu0)
  286. {
  287. return NULL;
  288. }
  289. static void *hal_ent_mpdu_desc_info_6450(void *ent_ring_desc)
  290. {
  291. return NULL;
  292. }
  293. static void *hal_dst_mpdu_desc_info_6450(void *dst_ring_desc)
  294. {
  295. return NULL;
  296. }
  297. static uint8_t hal_rx_get_fc_valid_6450(uint8_t *buf)
  298. {
  299. return HAL_RX_GET_FC_VALID(buf);
  300. }
  301. static uint8_t hal_rx_get_to_ds_flag_6450(uint8_t *buf)
  302. {
  303. return HAL_RX_GET_TO_DS_FLAG(buf);
  304. }
  305. static uint8_t hal_rx_get_mac_addr2_valid_6450(uint8_t *buf)
  306. {
  307. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  308. }
  309. static uint8_t hal_rx_get_filter_category_6450(uint8_t *buf)
  310. {
  311. return HAL_RX_GET_FILTER_CATEGORY(buf);
  312. }
  313. static void hal_reo_config_6450(struct hal_soc *soc,
  314. uint32_t reg_val,
  315. struct hal_reo_params *reo_params)
  316. {
  317. }
  318. /**
  319. * hal_rx_msdu_flow_idx_get_6450: API to get flow index
  320. * from rx_msdu_end TLV
  321. * @buf: pointer to the start of RX PKT TLV headers
  322. *
  323. * Return: flow index value from MSDU END TLV
  324. */
  325. static inline uint32_t hal_rx_msdu_flow_idx_get_6450(uint8_t *buf)
  326. {
  327. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  328. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  329. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  330. }
  331. static void hal_compute_reo_remap_ix2_ix3_6450(uint32_t *ring,
  332. uint32_t num_rings,
  333. uint32_t *remap1,
  334. uint32_t *remap2)
  335. {
  336. }
  337. static void
  338. hal_setup_link_idle_list_6450(struct hal_soc *soc,
  339. qdf_dma_addr_t scatter_bufs_base_paddr[],
  340. void *scatter_bufs_base_vaddr[],
  341. uint32_t num_scatter_bufs,
  342. uint32_t scatter_buf_size,
  343. uint32_t last_buf_end_offset,
  344. uint32_t num_entries)
  345. {
  346. }
  347. static void hal_compute_reo_remap_ix0_6450(uint32_t *remap0)
  348. {
  349. }
  350. #define UMAC_WINDOW_REMAP_RANGE 0x14
  351. #define CE_WINDOW_REMAP_RANGE 0X37
  352. #define CMEM_WINDOW_REMAP_RANGE 0x2
  353. /**
  354. * hal_get_window_address_6450(): Function to get the ioremap address
  355. * @hal_soc: Pointer to hal_soc
  356. * @addr: address offset of register
  357. *
  358. * Return: modified address offset of register
  359. */
  360. static inline qdf_iomem_t hal_get_window_address_6450(struct hal_soc *hal_soc,
  361. qdf_iomem_t addr)
  362. {
  363. uint32_t offset;
  364. uint32_t window;
  365. uint8_t scale;
  366. offset = addr - hal_soc->dev_base_addr;
  367. window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  368. /* UMAC: 2nd window(unused) CE: 3rd window, CMEM: 4th window */
  369. switch (window) {
  370. case UMAC_WINDOW_REMAP_RANGE:
  371. scale = 1;
  372. break;
  373. case CE_WINDOW_REMAP_RANGE:
  374. scale = 2;
  375. break;
  376. case CMEM_WINDOW_REMAP_RANGE:
  377. scale = 3;
  378. break;
  379. default:
  380. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  381. "%s: ERROR: Accessing Wrong register\n", __func__);
  382. qdf_assert_always(0);
  383. return 0;
  384. }
  385. return hal_soc->dev_base_addr + (scale * WINDOW_START) +
  386. (offset & WINDOW_RANGE_MASK);
  387. }
  388. /*
  389. * hal_rx_msdu_start_nss_get_6450(): API to get the NSS
  390. * Interval from rx_msdu_start
  391. *
  392. * @buf: pointer to the start of RX PKT TLV header
  393. * Return: uint32_t(nss)
  394. */
  395. static uint32_t hal_rx_msdu_start_nss_get_6450(uint8_t *buf)
  396. {
  397. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  398. struct rx_msdu_start *msdu_start =
  399. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  400. uint8_t mimo_ss_bitmap;
  401. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  402. return qdf_get_hweight8(mimo_ss_bitmap);
  403. }
  404. /**
  405. * hal_rx_mon_hw_desc_get_mpdu_status_6450(): Retrieve MPDU status
  406. *
  407. * @hw_desc_addr: Start address of Rx HW TLVs
  408. * @rs: Status for monitor mode
  409. *
  410. * Return: void
  411. */
  412. static void hal_rx_mon_hw_desc_get_mpdu_status_6450(void *hw_desc_addr,
  413. struct mon_rx_status *rs)
  414. {
  415. struct rx_msdu_start *rx_msdu_start;
  416. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  417. uint32_t reg_value;
  418. const uint32_t sgi_hw_to_cdp[] = {
  419. CDP_SGI_0_8_US,
  420. CDP_SGI_0_4_US,
  421. CDP_SGI_1_6_US,
  422. CDP_SGI_3_2_US,
  423. };
  424. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  425. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  426. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  427. RX_MSDU_START_5, USER_RSSI);
  428. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  429. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  430. rs->sgi = sgi_hw_to_cdp[reg_value];
  431. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  432. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  433. /* TODO: rs->beamformed should be set for SU beamforming also */
  434. }
  435. /*
  436. * hal_rx_get_tlv_6450(): API to get the tlv
  437. *
  438. * @rx_tlv: TLV data extracted from the rx packet
  439. * Return: uint8_t
  440. */
  441. static uint8_t hal_rx_get_tlv_6450(void *rx_tlv)
  442. {
  443. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  444. }
  445. /**
  446. * hal_rx_proc_phyrx_other_receive_info_tlv_6450()
  447. * - process other receive info TLV
  448. * @rx_tlv_hdr: pointer to TLV header
  449. * @ppdu_info_handle: pointer to ppdu_info
  450. *
  451. * Return: None
  452. */
  453. static
  454. void hal_rx_proc_phyrx_other_receive_info_tlv_6450(void *rx_tlv_hdr,
  455. void *ppdu_info_handle)
  456. {
  457. uint32_t tlv_tag, tlv_len;
  458. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  459. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  460. void *other_tlv_hdr = NULL;
  461. void *other_tlv = NULL;
  462. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  463. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  464. temp_len = 0;
  465. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  466. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  467. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  468. temp_len += other_tlv_len;
  469. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  470. switch (other_tlv_tag) {
  471. default:
  472. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  473. "%s unhandled TLV type: %d, TLV len:%d",
  474. __func__, other_tlv_tag, other_tlv_len);
  475. break;
  476. }
  477. }
  478. /**
  479. * hal_rx_dump_msdu_start_tlv_6450() : dump RX msdu_start TLV in structured
  480. * human readable format.
  481. * @pkttlvs: pointer to pkttlvs.
  482. * @dbg_level: log level.
  483. *
  484. * Return: void
  485. */
  486. static void hal_rx_dump_msdu_start_tlv_6450(void *pkttlvs, uint8_t dbg_level)
  487. {
  488. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  489. struct rx_msdu_start *msdu_start =
  490. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  491. hal_verbose_debug(
  492. "rx_msdu_start tlv (1/2) - "
  493. "rxpcu_mpdu_filter_in_category: %x "
  494. "sw_frame_group_id: %x "
  495. "phy_ppdu_id: %x "
  496. "msdu_length: %x "
  497. "ipsec_esp: %x "
  498. "l3_offset: %x "
  499. "ipsec_ah: %x "
  500. "l4_offset: %x "
  501. "msdu_number: %x "
  502. "decap_format: %x "
  503. "ipv4_proto: %x "
  504. "ipv6_proto: %x "
  505. "tcp_proto: %x "
  506. "udp_proto: %x "
  507. "ip_frag: %x "
  508. "tcp_only_ack: %x "
  509. "da_is_bcast_mcast: %x "
  510. "ip4_protocol_ip6_next_header: %x "
  511. "toeplitz_hash_2_or_4: %x "
  512. "flow_id_toeplitz: %x "
  513. "user_rssi: %x "
  514. "pkt_type: %x "
  515. "stbc: %x "
  516. "sgi: %x "
  517. "rate_mcs: %x "
  518. "receive_bandwidth: %x "
  519. "reception_type: %x "
  520. "ppdu_start_timestamp: %u ",
  521. msdu_start->rxpcu_mpdu_filter_in_category,
  522. msdu_start->sw_frame_group_id,
  523. msdu_start->phy_ppdu_id,
  524. msdu_start->msdu_length,
  525. msdu_start->ipsec_esp,
  526. msdu_start->l3_offset,
  527. msdu_start->ipsec_ah,
  528. msdu_start->l4_offset,
  529. msdu_start->msdu_number,
  530. msdu_start->decap_format,
  531. msdu_start->ipv4_proto,
  532. msdu_start->ipv6_proto,
  533. msdu_start->tcp_proto,
  534. msdu_start->udp_proto,
  535. msdu_start->ip_frag,
  536. msdu_start->tcp_only_ack,
  537. msdu_start->da_is_bcast_mcast,
  538. msdu_start->ip4_protocol_ip6_next_header,
  539. msdu_start->toeplitz_hash_2_or_4,
  540. msdu_start->flow_id_toeplitz,
  541. msdu_start->user_rssi,
  542. msdu_start->pkt_type,
  543. msdu_start->stbc,
  544. msdu_start->sgi,
  545. msdu_start->rate_mcs,
  546. msdu_start->receive_bandwidth,
  547. msdu_start->reception_type,
  548. msdu_start->ppdu_start_timestamp);
  549. hal_verbose_debug(
  550. "rx_msdu_start tlv (2/2) - "
  551. "sw_phy_meta_data: %x ",
  552. msdu_start->sw_phy_meta_data);
  553. }
  554. /**
  555. * hal_rx_dump_msdu_end_tlv_6450: dump RX msdu_end TLV in structured
  556. * human readable format.
  557. * @pkttlvs: pointer to pkttlvs.
  558. * @dbg_level: log level.
  559. *
  560. * Return: void
  561. */
  562. static void hal_rx_dump_msdu_end_tlv_6450(void *pkttlvs,
  563. uint8_t dbg_level)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  566. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  567. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  568. "rx_msdu_end tlv (1/3) - "
  569. "rxpcu_mpdu_filter_in_category: %x "
  570. "sw_frame_group_id: %x "
  571. "phy_ppdu_id: %x "
  572. "ip_hdr_chksum: %x "
  573. "tcp_udp_chksum: %x "
  574. "key_id_octet: %x "
  575. "cce_super_rule: %x "
  576. "cce_classify_not_done_truncat: %x "
  577. "cce_classify_not_done_cce_dis: %x "
  578. "reported_mpdu_length: %x "
  579. "first_msdu: %x "
  580. "last_msdu: %x "
  581. "sa_idx_timeout: %x "
  582. "da_idx_timeout: %x "
  583. "msdu_limit_error: %x "
  584. "flow_idx_timeout: %x "
  585. "flow_idx_invalid: %x "
  586. "wifi_parser_error: %x "
  587. "amsdu_parser_error: %x",
  588. msdu_end->rxpcu_mpdu_filter_in_category,
  589. msdu_end->sw_frame_group_id,
  590. msdu_end->phy_ppdu_id,
  591. msdu_end->ip_hdr_chksum,
  592. msdu_end->tcp_udp_chksum,
  593. msdu_end->key_id_octet,
  594. msdu_end->cce_super_rule,
  595. msdu_end->cce_classify_not_done_truncate,
  596. msdu_end->cce_classify_not_done_cce_dis,
  597. msdu_end->reported_mpdu_length,
  598. msdu_end->first_msdu,
  599. msdu_end->last_msdu,
  600. msdu_end->sa_idx_timeout,
  601. msdu_end->da_idx_timeout,
  602. msdu_end->msdu_limit_error,
  603. msdu_end->flow_idx_timeout,
  604. msdu_end->flow_idx_invalid,
  605. msdu_end->wifi_parser_error,
  606. msdu_end->amsdu_parser_error);
  607. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  608. "rx_msdu_end tlv (2/3)- "
  609. "sa_is_valid: %x "
  610. "da_is_valid: %x "
  611. "da_is_mcbc: %x "
  612. "l3_header_padding: %x "
  613. "ipv6_options_crc: %x "
  614. "tcp_seq_number: %x "
  615. "tcp_ack_number: %x "
  616. "tcp_flag: %x "
  617. "lro_eligible: %x "
  618. "window_size: %x "
  619. "da_offset: %x "
  620. "sa_offset: %x "
  621. "da_offset_valid: %x "
  622. "sa_offset_valid: %x "
  623. "rule_indication_31_0: %x "
  624. "rule_indication_63_32: %x "
  625. "sa_idx: %x "
  626. "da_idx: %x "
  627. "msdu_drop: %x "
  628. "reo_destination_indication: %x "
  629. "flow_idx: %x "
  630. "fse_metadata: %x "
  631. "cce_metadata: %x "
  632. "sa_sw_peer_id: %x ",
  633. msdu_end->sa_is_valid,
  634. msdu_end->da_is_valid,
  635. msdu_end->da_is_mcbc,
  636. msdu_end->l3_header_padding,
  637. msdu_end->ipv6_options_crc,
  638. msdu_end->tcp_seq_number,
  639. msdu_end->tcp_ack_number,
  640. msdu_end->tcp_flag,
  641. msdu_end->lro_eligible,
  642. msdu_end->window_size,
  643. msdu_end->da_offset,
  644. msdu_end->sa_offset,
  645. msdu_end->da_offset_valid,
  646. msdu_end->sa_offset_valid,
  647. msdu_end->rule_indication_31_0,
  648. msdu_end->rule_indication_63_32,
  649. msdu_end->sa_idx,
  650. msdu_end->da_idx_or_sw_peer_id,
  651. msdu_end->msdu_drop,
  652. msdu_end->reo_destination_indication,
  653. msdu_end->flow_idx,
  654. msdu_end->fse_metadata,
  655. msdu_end->cce_metadata,
  656. msdu_end->sa_sw_peer_id);
  657. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  658. "rx_msdu_end tlv (3/3)"
  659. "aggregation_count %x "
  660. "flow_aggregation_continuation %x "
  661. "fisa_timeout %x "
  662. "cumulative_l4_checksum %x "
  663. "cumulative_ip_length %x",
  664. msdu_end->aggregation_count,
  665. msdu_end->flow_aggregation_continuation,
  666. msdu_end->fisa_timeout,
  667. msdu_end->cumulative_l4_checksum,
  668. msdu_end->cumulative_ip_length);
  669. }
  670. /*
  671. * Get tid from RX_MPDU_START
  672. */
  673. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  674. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  675. RX_MPDU_INFO_7_TID_OFFSET)), \
  676. RX_MPDU_INFO_7_TID_MASK, \
  677. RX_MPDU_INFO_7_TID_LSB))
  678. static uint32_t hal_rx_mpdu_start_tid_get_6450(uint8_t *buf)
  679. {
  680. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  681. struct rx_mpdu_start *mpdu_start =
  682. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  683. uint32_t tid;
  684. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  685. return tid;
  686. }
  687. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  688. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  689. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  690. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  691. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  692. /*
  693. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  694. * Interval from rx_msdu_start
  695. *
  696. * @buf: pointer to the start of RX PKT TLV header
  697. * Return: uint32_t(reception_type)
  698. */
  699. static
  700. uint32_t hal_rx_msdu_start_reception_type_get_6450(uint8_t *buf)
  701. {
  702. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  703. struct rx_msdu_start *msdu_start =
  704. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  705. uint32_t reception_type;
  706. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  707. return reception_type;
  708. }
  709. /**
  710. * hal_rx_msdu_end_da_idx_get_6450: API to get da_idx
  711. * from rx_msdu_end TLV
  712. *
  713. * @buf: pointer to the start of RX PKT TLV headers
  714. * Return: da index
  715. */
  716. static uint16_t hal_rx_msdu_end_da_idx_get_6450(uint8_t *buf)
  717. {
  718. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  719. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  720. uint16_t da_idx;
  721. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  722. return da_idx;
  723. }
  724. /**
  725. * hal_rx_msdu_desc_info_get_ptr_6450() - Get msdu desc info ptr
  726. * @msdu_details_ptr: Pointer to msdu_details_ptr
  727. *
  728. * Return - Pointer to rx_msdu_desc_info structure.
  729. *
  730. */
  731. static void *hal_rx_msdu_desc_info_get_ptr_6450(void *msdu_details_ptr)
  732. {
  733. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  734. }
  735. /**
  736. * hal_rx_link_desc_msdu0_ptr_6450 - Get pointer to rx_msdu details
  737. * @link_desc: Pointer to link desc
  738. *
  739. * Return - Pointer to rx_msdu_details structure
  740. *
  741. */
  742. static void *hal_rx_link_desc_msdu0_ptr_6450(void *link_desc)
  743. {
  744. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  745. }
  746. /**
  747. * hal_rx_get_rx_fragment_number_6450(): Function to retrieve rx fragment number
  748. *
  749. * @buf: Network buffer
  750. * Returns: rx fragment number
  751. */
  752. static
  753. uint8_t hal_rx_get_rx_fragment_number_6450(uint8_t *buf)
  754. {
  755. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  756. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  757. /* Return first 4 bits as fragment number */
  758. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  759. DOT11_SEQ_FRAG_MASK);
  760. }
  761. /**
  762. * hal_rx_msdu_end_da_is_mcbc_get_6450(): API to check if pkt is MCBC
  763. * from rx_msdu_end TLV
  764. *
  765. * @buf: pointer to the start of RX PKT TLV headers
  766. * Return: da_is_mcbc
  767. */
  768. static uint8_t
  769. hal_rx_msdu_end_da_is_mcbc_get_6450(uint8_t *buf)
  770. {
  771. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  772. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  773. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  774. }
  775. /**
  776. * hal_rx_msdu_end_sa_is_valid_get_6450(): API to get_6450 the
  777. * sa_is_valid bit from rx_msdu_end TLV
  778. *
  779. * @buf: pointer to the start of RX PKT TLV headers
  780. * Return: sa_is_valid bit
  781. */
  782. static uint8_t
  783. hal_rx_msdu_end_sa_is_valid_get_6450(uint8_t *buf)
  784. {
  785. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  786. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  787. uint8_t sa_is_valid;
  788. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  789. return sa_is_valid;
  790. }
  791. /**
  792. * hal_rx_msdu_end_sa_idx_get_6450(): API to get_6450 the
  793. * sa_idx from rx_msdu_end TLV
  794. *
  795. * @buf: pointer to the start of RX PKT TLV headers
  796. * Return: sa_idx (SA AST index)
  797. */
  798. static
  799. uint16_t hal_rx_msdu_end_sa_idx_get_6450(uint8_t *buf)
  800. {
  801. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  802. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  803. uint16_t sa_idx;
  804. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  805. return sa_idx;
  806. }
  807. /**
  808. * hal_rx_desc_is_first_msdu_6450() - Check if first msdu
  809. *
  810. * @hw_desc_addr: hardware descriptor address
  811. *
  812. * Return: 0 - success/ non-zero failure
  813. */
  814. static uint32_t hal_rx_desc_is_first_msdu_6450(void *hw_desc_addr)
  815. {
  816. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  817. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  818. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  819. }
  820. /**
  821. * hal_rx_msdu_end_l3_hdr_padding_get_6450(): API to get_6450 the
  822. * l3_header padding from rx_msdu_end TLV
  823. *
  824. * @buf: pointer to the start of RX PKT TLV headers
  825. * Return: number of l3 header padding bytes
  826. */
  827. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6450(uint8_t *buf)
  828. {
  829. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  830. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  831. uint32_t l3_header_padding;
  832. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  833. return l3_header_padding;
  834. }
  835. /*
  836. * @ hal_rx_encryption_info_valid_6450: Returns encryption type.
  837. *
  838. * @ buf: rx_tlv_hdr of the received packet
  839. * @ Return: encryption type
  840. */
  841. static uint32_t hal_rx_encryption_info_valid_6450(uint8_t *buf)
  842. {
  843. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  844. struct rx_mpdu_start *mpdu_start =
  845. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  846. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  847. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  848. return encryption_info;
  849. }
  850. /*
  851. * @ hal_rx_print_pn_6450: Prints the PN of rx packet.
  852. *
  853. * @ buf: rx_tlv_hdr of the received packet
  854. * @ Return: void
  855. */
  856. static void hal_rx_print_pn_6450(uint8_t *buf)
  857. {
  858. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  859. struct rx_mpdu_start *mpdu_start =
  860. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  861. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  862. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  863. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  864. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  865. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  866. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  867. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  868. }
  869. /**
  870. * hal_rx_msdu_end_first_msdu_get_6450: API to get first msdu status
  871. * from rx_msdu_end TLV
  872. *
  873. * @buf: pointer to the start of RX PKT TLV headers
  874. * Return: first_msdu
  875. */
  876. static uint8_t hal_rx_msdu_end_first_msdu_get_6450(uint8_t *buf)
  877. {
  878. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  879. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  880. uint8_t first_msdu;
  881. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  882. return first_msdu;
  883. }
  884. /**
  885. * hal_rx_msdu_end_da_is_valid_get_6450: API to check if da is valid
  886. * from rx_msdu_end TLV
  887. *
  888. * @buf: pointer to the start of RX PKT TLV headers
  889. * Return: da_is_valid
  890. */
  891. static uint8_t hal_rx_msdu_end_da_is_valid_get_6450(uint8_t *buf)
  892. {
  893. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  894. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  895. uint8_t da_is_valid;
  896. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  897. return da_is_valid;
  898. }
  899. /**
  900. * hal_rx_msdu_end_last_msdu_get_6450: API to get last msdu status
  901. * from rx_msdu_end TLV
  902. *
  903. * @buf: pointer to the start of RX PKT TLV headers
  904. * Return: last_msdu
  905. */
  906. static uint8_t hal_rx_msdu_end_last_msdu_get_6450(uint8_t *buf)
  907. {
  908. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  909. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  910. uint8_t last_msdu;
  911. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  912. return last_msdu;
  913. }
  914. /*
  915. * hal_rx_get_mpdu_mac_ad4_valid_6450(): Retrieves if mpdu 4th addr is valid
  916. *
  917. * @nbuf: Network buffer
  918. * Returns: value of mpdu 4th address valid field
  919. */
  920. static bool hal_rx_get_mpdu_mac_ad4_valid_6450(uint8_t *buf)
  921. {
  922. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  923. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  924. bool ad4_valid = 0;
  925. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  926. return ad4_valid;
  927. }
  928. /**
  929. * hal_rx_mpdu_start_sw_peer_id_get_6450: Retrieve sw peer_id
  930. * @buf: network buffer
  931. *
  932. * Return: sw peer_id
  933. */
  934. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6450(uint8_t *buf)
  935. {
  936. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  937. struct rx_mpdu_start *mpdu_start =
  938. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  939. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  940. &mpdu_start->rx_mpdu_info_details);
  941. }
  942. /**
  943. * hal_rx_mpdu_get_to_ds_6450(): API to get the tods info
  944. * from rx_mpdu_start
  945. *
  946. * @buf: pointer to the start of RX PKT TLV header
  947. * Return: uint32_t(to_ds)
  948. */
  949. static uint32_t hal_rx_mpdu_get_to_ds_6450(uint8_t *buf)
  950. {
  951. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  952. struct rx_mpdu_start *mpdu_start =
  953. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  954. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  955. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  956. }
  957. /*
  958. * hal_rx_mpdu_get_fr_ds_6450(): API to get the from ds info
  959. * from rx_mpdu_start
  960. *
  961. * @buf: pointer to the start of RX PKT TLV header
  962. * Return: uint32_t(fr_ds)
  963. */
  964. static uint32_t hal_rx_mpdu_get_fr_ds_6450(uint8_t *buf)
  965. {
  966. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  967. struct rx_mpdu_start *mpdu_start =
  968. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  969. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  970. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  971. }
  972. /*
  973. * hal_rx_get_mpdu_frame_control_valid_6450(): Retrieves mpdu
  974. * frame control valid
  975. *
  976. * @nbuf: Network buffer
  977. * Returns: value of frame control valid field
  978. */
  979. static uint8_t hal_rx_get_mpdu_frame_control_valid_6450(uint8_t *buf)
  980. {
  981. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  982. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  983. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  984. }
  985. /*
  986. * hal_rx_mpdu_get_addr1_6450(): API to check get address1 of the mpdu
  987. *
  988. * @buf: pointer to the start of RX PKT TLV headera
  989. * @mac_addr: pointer to mac address
  990. * Return: success/failure
  991. */
  992. static QDF_STATUS hal_rx_mpdu_get_addr1_6450(uint8_t *buf, uint8_t *mac_addr)
  993. {
  994. struct __attribute__((__packed__)) hal_addr1 {
  995. uint32_t ad1_31_0;
  996. uint16_t ad1_47_32;
  997. };
  998. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  999. struct rx_mpdu_start *mpdu_start =
  1000. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1001. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1002. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1003. uint32_t mac_addr_ad1_valid;
  1004. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1005. if (mac_addr_ad1_valid) {
  1006. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1007. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1008. return QDF_STATUS_SUCCESS;
  1009. }
  1010. return QDF_STATUS_E_FAILURE;
  1011. }
  1012. /*
  1013. * hal_rx_mpdu_get_addr2_6450(): API to check get address2 of the mpdu
  1014. * in the packet
  1015. *
  1016. * @buf: pointer to the start of RX PKT TLV header
  1017. * @mac_addr: pointer to mac address
  1018. * Return: success/failure
  1019. */
  1020. static QDF_STATUS hal_rx_mpdu_get_addr2_6450(uint8_t *buf,
  1021. uint8_t *mac_addr)
  1022. {
  1023. struct __attribute__((__packed__)) hal_addr2 {
  1024. uint16_t ad2_15_0;
  1025. uint32_t ad2_47_16;
  1026. };
  1027. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1028. struct rx_mpdu_start *mpdu_start =
  1029. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1030. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1031. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1032. uint32_t mac_addr_ad2_valid;
  1033. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1034. if (mac_addr_ad2_valid) {
  1035. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1036. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1037. return QDF_STATUS_SUCCESS;
  1038. }
  1039. return QDF_STATUS_E_FAILURE;
  1040. }
  1041. /*
  1042. * hal_rx_mpdu_get_addr3_6450(): API to get address3 of the mpdu
  1043. * in the packet
  1044. *
  1045. * @buf: pointer to the start of RX PKT TLV header
  1046. * @mac_addr: pointer to mac address
  1047. * Return: success/failure
  1048. */
  1049. static QDF_STATUS hal_rx_mpdu_get_addr3_6450(uint8_t *buf, uint8_t *mac_addr)
  1050. {
  1051. struct __attribute__((__packed__)) hal_addr3 {
  1052. uint32_t ad3_31_0;
  1053. uint16_t ad3_47_32;
  1054. };
  1055. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1056. struct rx_mpdu_start *mpdu_start =
  1057. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1058. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1059. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1060. uint32_t mac_addr_ad3_valid;
  1061. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1062. if (mac_addr_ad3_valid) {
  1063. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1064. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1065. return QDF_STATUS_SUCCESS;
  1066. }
  1067. return QDF_STATUS_E_FAILURE;
  1068. }
  1069. /*
  1070. * hal_rx_mpdu_get_addr4_6450(): API to get address4 of the mpdu
  1071. * in the packet
  1072. *
  1073. * @buf: pointer to the start of RX PKT TLV header
  1074. * @mac_addr: pointer to mac address
  1075. * Return: success/failure
  1076. */
  1077. static QDF_STATUS hal_rx_mpdu_get_addr4_6450(uint8_t *buf, uint8_t *mac_addr)
  1078. {
  1079. struct __attribute__((__packed__)) hal_addr4 {
  1080. uint32_t ad4_31_0;
  1081. uint16_t ad4_47_32;
  1082. };
  1083. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1084. struct rx_mpdu_start *mpdu_start =
  1085. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1086. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1087. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1088. uint32_t mac_addr_ad4_valid;
  1089. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1090. if (mac_addr_ad4_valid) {
  1091. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1092. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1093. return QDF_STATUS_SUCCESS;
  1094. }
  1095. return QDF_STATUS_E_FAILURE;
  1096. }
  1097. /*
  1098. * hal_rx_get_mpdu_sequence_control_valid_6450(): Get mpdu
  1099. * sequence control valid
  1100. *
  1101. * @nbuf: Network buffer
  1102. * Returns: value of sequence control valid field
  1103. */
  1104. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6450(uint8_t *buf)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1107. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1108. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  1109. }
  1110. /**
  1111. * hal_rx_hw_desc_get_ppduid_get_6450(): retrieve ppdu id
  1112. * @rx_tlv_hdr: rx tlv header
  1113. * @rxdma_dst_ring_desc: rxdma HW descriptor
  1114. *
  1115. * Return: ppdu id
  1116. */
  1117. static uint32_t hal_rx_hw_desc_get_ppduid_get_6450(void *rx_tlv_hdr,
  1118. void *rxdma_dst_ring_desc)
  1119. {
  1120. struct rx_mpdu_info *rx_mpdu_info;
  1121. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1122. rx_mpdu_info =
  1123. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1124. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  1125. }
  1126. static uint32_t
  1127. hal_rx_get_ppdu_id_6450(uint8_t *buf)
  1128. {
  1129. return HAL_RX_GET_PPDU_ID(buf);
  1130. }
  1131. /**
  1132. * hal_rx_msdu_flow_idx_invalid_6450: API to get flow index invalid
  1133. * from rx_msdu_end TLV
  1134. * @buf: pointer to the start of RX PKT TLV headers
  1135. *
  1136. * Return: flow index invalid value from MSDU END TLV
  1137. */
  1138. static bool hal_rx_msdu_flow_idx_invalid_6450(uint8_t *buf)
  1139. {
  1140. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1141. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1142. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1143. }
  1144. /**
  1145. * hal_rx_msdu_flow_idx_timeout_6450: API to get flow index timeout
  1146. * from rx_msdu_end TLV
  1147. * @buf: pointer to the start of RX PKT TLV headers
  1148. *
  1149. * Return: flow index timeout value from MSDU END TLV
  1150. */
  1151. static bool hal_rx_msdu_flow_idx_timeout_6450(uint8_t *buf)
  1152. {
  1153. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1154. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1155. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1156. }
  1157. /**
  1158. * hal_rx_msdu_fse_metadata_get_6450: API to get FSE metadata
  1159. * from rx_msdu_end TLV
  1160. * @buf: pointer to the start of RX PKT TLV headers
  1161. *
  1162. * Return: fse metadata value from MSDU END TLV
  1163. */
  1164. static uint32_t hal_rx_msdu_fse_metadata_get_6450(uint8_t *buf)
  1165. {
  1166. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1167. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1168. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1169. }
  1170. /**
  1171. * hal_rx_msdu_cce_metadata_get_6450: API to get CCE metadata
  1172. * from rx_msdu_end TLV
  1173. * @buf: pointer to the start of RX PKT TLV headers
  1174. *
  1175. * Return: cce_metadata
  1176. */
  1177. static uint16_t
  1178. hal_rx_msdu_cce_metadata_get_6450(uint8_t *buf)
  1179. {
  1180. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1181. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1182. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1183. }
  1184. /**
  1185. * hal_rx_msdu_get_flow_params_6450: API to get flow index, flow index invalid
  1186. * and flow index timeout from rx_msdu_end TLV
  1187. * @buf: pointer to the start of RX PKT TLV headers
  1188. * @flow_invalid: pointer to return value of flow_idx_valid
  1189. * @flow_timeout: pointer to return value of flow_idx_timeout
  1190. * @flow_index: pointer to return value of flow_idx
  1191. *
  1192. * Return: none
  1193. */
  1194. static inline void
  1195. hal_rx_msdu_get_flow_params_6450(uint8_t *buf,
  1196. bool *flow_invalid,
  1197. bool *flow_timeout,
  1198. uint32_t *flow_index)
  1199. {
  1200. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1201. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1202. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1203. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1204. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1205. }
  1206. /**
  1207. * hal_rx_tlv_get_tcp_chksum_6450() - API to get tcp checksum
  1208. * @buf: rx_tlv_hdr
  1209. *
  1210. * Return: tcp checksum
  1211. */
  1212. static uint16_t
  1213. hal_rx_tlv_get_tcp_chksum_6450(uint8_t *buf)
  1214. {
  1215. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1216. }
  1217. /**
  1218. * hal_rx_get_rx_sequence_6450(): Function to retrieve rx sequence number
  1219. *
  1220. * @buf: Network buffer
  1221. * Returns: rx sequence number
  1222. */
  1223. static
  1224. uint16_t hal_rx_get_rx_sequence_6450(uint8_t *buf)
  1225. {
  1226. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1227. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1228. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1229. }
  1230. /**
  1231. * hal_rx_get_fisa_cumulative_l4_checksum_6450() - Retrieve cumulative
  1232. * checksum
  1233. * @buf: buffer pointer
  1234. *
  1235. * Return: cumulative checksum
  1236. */
  1237. static inline
  1238. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6450(uint8_t *buf)
  1239. {
  1240. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1241. }
  1242. /**
  1243. * hal_rx_get_fisa_cumulative_ip_length_6450() - Retrieve cumulative
  1244. * ip length
  1245. * @buf: buffer pointer
  1246. *
  1247. * Return: cumulative length
  1248. */
  1249. static inline
  1250. uint16_t hal_rx_get_fisa_cumulative_ip_length_6450(uint8_t *buf)
  1251. {
  1252. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1253. }
  1254. /**
  1255. * hal_rx_get_udp_proto_6450() - Retrieve udp proto value
  1256. * @buf: buffer
  1257. *
  1258. * Return: udp proto bit
  1259. */
  1260. static inline
  1261. bool hal_rx_get_udp_proto_6450(uint8_t *buf)
  1262. {
  1263. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1264. }
  1265. /**
  1266. * hal_rx_get_flow_agg_continuation_6450() - retrieve flow agg
  1267. * continuation
  1268. * @buf: buffer
  1269. *
  1270. * Return: flow agg
  1271. */
  1272. static inline
  1273. bool hal_rx_get_flow_agg_continuation_6450(uint8_t *buf)
  1274. {
  1275. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1276. }
  1277. /**
  1278. * hal_rx_get_flow_agg_count_6450()- Retrieve flow agg count
  1279. * @buf: buffer
  1280. *
  1281. * Return: flow agg count
  1282. */
  1283. static inline
  1284. uint8_t hal_rx_get_flow_agg_count_6450(uint8_t *buf)
  1285. {
  1286. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1287. }
  1288. /**
  1289. * hal_rx_get_fisa_timeout_6450() - Retrieve fisa timeout
  1290. * @buf: buffer
  1291. *
  1292. * Return: fisa timeout
  1293. */
  1294. static inline
  1295. bool hal_rx_get_fisa_timeout_6450(uint8_t *buf)
  1296. {
  1297. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1298. }
  1299. /**
  1300. * hal_rx_mpdu_start_tlv_tag_valid_6450 () - API to check if RX_MPDU_START
  1301. * tlv tag is valid
  1302. *
  1303. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  1304. *
  1305. * Return: true if RX_MPDU_START is valid, else false.
  1306. */
  1307. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6450(void *rx_tlv_hdr)
  1308. {
  1309. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1310. uint32_t tlv_tag;
  1311. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1312. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1313. }
  1314. /*
  1315. * hal_rx_flow_setup_fse_6450() - Setup a flow search entry in HW FST
  1316. * @fst: Pointer to the Rx Flow Search Table
  1317. * @table_offset: offset into the table where the flow is to be setup
  1318. * @flow: Flow Parameters
  1319. *
  1320. * Flow table entry fields are updated in host byte order, little endian order.
  1321. *
  1322. * Return: Success/Failure
  1323. */
  1324. static void *
  1325. hal_rx_flow_setup_fse_6450(uint8_t *rx_fst, uint32_t table_offset,
  1326. uint8_t *rx_flow)
  1327. {
  1328. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1329. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1330. uint8_t *fse;
  1331. bool fse_valid;
  1332. if (table_offset >= fst->max_entries) {
  1333. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1334. "HAL FSE table offset %u exceeds max entries %u",
  1335. table_offset, fst->max_entries);
  1336. return NULL;
  1337. }
  1338. fse = (uint8_t *)fst->base_vaddr +
  1339. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1340. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1341. if (fse_valid) {
  1342. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1343. "HAL FSE %pK already valid", fse);
  1344. return NULL;
  1345. }
  1346. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1347. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1348. (flow->tuple_info.src_ip_127_96));
  1349. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1350. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1351. (flow->tuple_info.src_ip_95_64));
  1352. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1353. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1354. (flow->tuple_info.src_ip_63_32));
  1355. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1356. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1357. (flow->tuple_info.src_ip_31_0));
  1358. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1359. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1360. (flow->tuple_info.dest_ip_127_96));
  1361. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1362. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1363. (flow->tuple_info.dest_ip_95_64));
  1364. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1365. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1366. (flow->tuple_info.dest_ip_63_32));
  1367. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1368. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1369. (flow->tuple_info.dest_ip_31_0));
  1370. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1371. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1372. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1373. (flow->tuple_info.dest_port));
  1374. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1375. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1376. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1377. (flow->tuple_info.src_port));
  1378. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1379. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1380. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1381. flow->tuple_info.l4_protocol);
  1382. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1383. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1384. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1385. flow->reo_destination_handler);
  1386. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1389. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1390. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1391. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1392. (flow->fse_metadata));
  1393. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1394. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1395. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1396. REO_DESTINATION_INDICATION,
  1397. flow->reo_destination_indication);
  1398. /* Reset all the other fields in FSE */
  1399. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1400. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1401. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1402. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1403. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1404. return fse;
  1405. }
  1406. /*
  1407. * hal_rx_flow_setup_cmem_fse_6450() - Setup a flow search entry in HW CMEM FST
  1408. * @hal_soc: hal_soc reference
  1409. * @cmem_ba: CMEM base address
  1410. * @table_offset: offset into the table where the flow is to be setup
  1411. * @flow: Flow Parameters
  1412. *
  1413. * Return: Success/Failure
  1414. */
  1415. static uint32_t
  1416. hal_rx_flow_setup_cmem_fse_6450(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1417. uint32_t table_offset, uint8_t *rx_flow)
  1418. {
  1419. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1420. uint32_t fse_offset;
  1421. uint32_t value;
  1422. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1423. /* Reset the Valid bit */
  1424. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1425. VALID), 0);
  1426. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1427. (flow->tuple_info.src_ip_127_96));
  1428. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
  1429. SRC_IP_127_96), value);
  1430. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1431. (flow->tuple_info.src_ip_95_64));
  1432. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
  1433. SRC_IP_95_64), value);
  1434. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1435. (flow->tuple_info.src_ip_63_32));
  1436. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
  1437. SRC_IP_63_32), value);
  1438. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1439. (flow->tuple_info.src_ip_31_0));
  1440. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
  1441. SRC_IP_31_0), value);
  1442. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1443. (flow->tuple_info.dest_ip_127_96));
  1444. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
  1445. DEST_IP_127_96), value);
  1446. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1447. (flow->tuple_info.dest_ip_95_64));
  1448. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
  1449. DEST_IP_95_64), value);
  1450. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1451. (flow->tuple_info.dest_ip_63_32));
  1452. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
  1453. DEST_IP_63_32), value);
  1454. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1455. (flow->tuple_info.dest_ip_31_0));
  1456. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
  1457. DEST_IP_31_0), value);
  1458. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1459. (flow->tuple_info.dest_port));
  1460. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1461. (flow->tuple_info.src_port));
  1462. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
  1463. SRC_PORT), value);
  1464. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1465. (flow->fse_metadata));
  1466. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
  1467. METADATA), value);
  1468. /* Reset all the other fields in FSE */
  1469. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
  1470. MSDU_COUNT), 0);
  1471. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
  1472. MSDU_BYTE_COUNT), 0);
  1473. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
  1474. TIMESTAMP), 0);
  1475. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1476. flow->tuple_info.l4_protocol);
  1477. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1478. flow->reo_destination_handler);
  1479. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1480. REO_DESTINATION_INDICATION,
  1481. flow->reo_destination_indication);
  1482. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1483. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
  1484. L4_PROTOCOL), value);
  1485. return fse_offset;
  1486. }
  1487. /**
  1488. * hal_rx_flow_get_cmem_fse_ts_6450() - Get timestamp field from CMEM FSE
  1489. * @hal_soc: hal_soc reference
  1490. * @fse_offset: CMEM FSE offset
  1491. *
  1492. * Return: Timestamp
  1493. */
  1494. static uint32_t hal_rx_flow_get_cmem_fse_ts_6450(struct hal_soc *hal_soc,
  1495. uint32_t fse_offset)
  1496. {
  1497. return HAL_CMEM_READ(hal_soc, fse_offset +
  1498. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
  1499. }
  1500. /**
  1501. * hal_rx_flow_get_cmem_fse_6450() - Get FSE from CMEM
  1502. * @hal_soc: hal_soc reference
  1503. * @fse_offset: CMEM FSE offset
  1504. * @fse: reference where FSE will be copied
  1505. * @len: length of FSE
  1506. *
  1507. * Return: If read is successful or not
  1508. */
  1509. static void
  1510. hal_rx_flow_get_cmem_fse_6450(struct hal_soc *hal_soc, uint32_t fse_offset,
  1511. uint32_t *fse, qdf_size_t len)
  1512. {
  1513. int i;
  1514. if (len != HAL_RX_FST_ENTRY_SIZE)
  1515. return;
  1516. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1517. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1518. }
  1519. /**
  1520. * hal_rx_msdu_get_reo_destination_indication_6450: API to get
  1521. * reo_destination_indication from rx_msdu_end TLV
  1522. * @buf: pointer to the start of RX PKT TLV headers
  1523. * @reo_destination_ind: pointer to return value
  1524. * of reo_destination_indication
  1525. *
  1526. * Return: none
  1527. */
  1528. static void
  1529. hal_rx_msdu_get_reo_destination_indication_6450(uint8_t *buf,
  1530. uint32_t *reo_destination_ind)
  1531. {
  1532. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1533. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1534. *reo_destination_ind =
  1535. HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1536. }
  1537. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1538. static inline uint8_t hal_get_first_wow_wakeup_packet_6450(uint8_t *buf)
  1539. {
  1540. return 0;
  1541. }
  1542. #endif
  1543. /**
  1544. * hal_rx_tlv_l3_type_get_6450() - Function to retrieve l3_type
  1545. * @buf: Network buffer
  1546. *
  1547. * Return: l3_type
  1548. */
  1549. static uint32_t hal_rx_tlv_l3_type_get_6450(uint8_t *buf)
  1550. {
  1551. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1552. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1553. return HAL_RX_MSDU_END_L3_TYPE_GET(msdu_end);
  1554. }
  1555. /**
  1556. * hal_rx_msdu_start_get_len_6450(): API to get the MSDU length
  1557. * from rx_msdu_start TLV
  1558. *
  1559. * @buf: pointer to the start of RX PKT TLV headers
  1560. * Return: (uint32_t)msdu length
  1561. */
  1562. static uint32_t hal_rx_msdu_start_get_len_6450(uint8_t *buf)
  1563. {
  1564. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1565. struct rx_msdu_start *msdu_start =
  1566. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1567. uint32_t msdu_len;
  1568. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  1569. return msdu_len;
  1570. }
  1571. static void hal_hw_txrx_ops_attach_wcn6450(struct hal_soc *hal_soc)
  1572. {
  1573. /* Initialize setup tx/rx ops here */
  1574. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1575. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1576. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_6450;
  1577. hal_soc->ops->hal_reo_setup = hal_reo_setup_6450;
  1578. hal_soc->ops->hal_get_window_address = hal_get_window_address_6450;
  1579. hal_soc->ops->hal_reo_set_err_dst_remap =
  1580. hal_reo_set_err_dst_remap_6450;
  1581. /* tx */
  1582. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1583. hal_tx_desc_set_dscp_tid_table_id_6450;
  1584. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6450;
  1585. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6450;
  1586. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6450;
  1587. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1588. hal_tx_desc_set_buf_addr_generic_rh;
  1589. hal_soc->ops->hal_tx_desc_set_search_type =
  1590. hal_tx_desc_set_search_type_generic_rh;
  1591. hal_soc->ops->hal_tx_desc_set_search_index =
  1592. hal_tx_desc_set_search_index_generic_rh;
  1593. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1594. hal_tx_desc_set_cache_set_num_generic_rh;
  1595. hal_soc->ops->hal_tx_comp_get_status =
  1596. hal_tx_comp_get_status_generic_rh;
  1597. hal_soc->ops->hal_tx_comp_get_release_reason =
  1598. hal_tx_comp_get_release_reason_6450;
  1599. hal_soc->ops->hal_get_wbm_internal_error =
  1600. hal_get_wbm_internal_error_6450;
  1601. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6450;
  1602. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1603. hal_tx_init_cmd_credit_ring_6450;
  1604. /* rx */
  1605. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1606. hal_rx_msdu_start_nss_get_6450;
  1607. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1608. hal_rx_mon_hw_desc_get_mpdu_status_6450;
  1609. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6450;
  1610. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1611. hal_rx_proc_phyrx_other_receive_info_tlv_6450;
  1612. hal_soc->ops->hal_rx_dump_msdu_end_tlv =
  1613. hal_rx_dump_msdu_end_tlv_6450;
  1614. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  1615. hal_rx_dump_rx_attention_tlv_generic_rh;
  1616. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1617. hal_rx_dump_msdu_start_tlv_6450;
  1618. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1619. hal_rx_dump_mpdu_start_tlv_generic_rh;
  1620. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  1621. hal_rx_dump_mpdu_end_tlv_generic_rh;
  1622. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  1623. hal_rx_dump_pkt_hdr_tlv_generic_rh;
  1624. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6450;
  1625. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1626. hal_rx_mpdu_start_tid_get_6450;
  1627. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1628. hal_rx_msdu_start_reception_type_get_6450;
  1629. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1630. hal_rx_msdu_end_da_idx_get_6450;
  1631. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1632. hal_rx_msdu_desc_info_get_ptr_6450;
  1633. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1634. hal_rx_link_desc_msdu0_ptr_6450;
  1635. hal_soc->ops->hal_reo_status_get_header =
  1636. hal_reo_status_get_header_6450;
  1637. hal_soc->ops->hal_rx_status_get_tlv_info =
  1638. hal_rx_status_get_tlv_info_generic_rh;
  1639. hal_soc->ops->hal_rx_wbm_err_info_get =
  1640. hal_rx_wbm_err_info_get_6450;
  1641. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1642. hal_tx_set_pcp_tid_map_generic_rh;
  1643. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1644. hal_tx_update_pcp_tid_generic_rh;
  1645. hal_soc->ops->hal_tx_set_tidmap_prty =
  1646. hal_tx_update_tidmap_prty_generic_rh;
  1647. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1648. hal_rx_get_rx_fragment_number_6450;
  1649. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1650. hal_rx_msdu_end_da_is_mcbc_get_6450;
  1651. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1652. hal_rx_msdu_end_sa_is_valid_get_6450;
  1653. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1654. hal_rx_msdu_end_sa_idx_get_6450;
  1655. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1656. hal_rx_desc_is_first_msdu_6450;
  1657. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1658. hal_rx_msdu_end_l3_hdr_padding_get_6450;
  1659. hal_soc->ops->hal_rx_encryption_info_valid =
  1660. hal_rx_encryption_info_valid_6450;
  1661. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6450;
  1662. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1663. hal_rx_msdu_end_first_msdu_get_6450;
  1664. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1665. hal_rx_msdu_end_da_is_valid_get_6450;
  1666. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1667. hal_rx_msdu_end_last_msdu_get_6450;
  1668. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1669. hal_rx_get_mpdu_mac_ad4_valid_6450;
  1670. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1671. hal_rx_mpdu_start_sw_peer_id_get_6450;
  1672. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1673. hal_rx_mpdu_peer_meta_data_get_rh;
  1674. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6450;
  1675. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6450;
  1676. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1677. hal_rx_get_mpdu_frame_control_valid_6450;
  1678. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1679. hal_rx_get_frame_ctrl_field_rh;
  1680. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6450;
  1681. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6450;
  1682. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6450;
  1683. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6450;
  1684. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1685. hal_rx_get_mpdu_sequence_control_valid_6450;
  1686. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6450;
  1687. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6450;
  1688. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1689. hal_rx_hw_desc_get_ppduid_get_6450;
  1690. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1691. hal_rx_msdu0_buffer_addr_lsb_6450;
  1692. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1693. hal_rx_msdu_desc_info_ptr_get_6450;
  1694. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6450;
  1695. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6450;
  1696. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6450;
  1697. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6450;
  1698. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1699. hal_rx_get_mac_addr2_valid_6450;
  1700. hal_soc->ops->hal_rx_get_filter_category =
  1701. hal_rx_get_filter_category_6450;
  1702. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6450;
  1703. hal_soc->ops->hal_reo_config = hal_reo_config_6450;
  1704. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6450;
  1705. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1706. hal_rx_msdu_flow_idx_invalid_6450;
  1707. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1708. hal_rx_msdu_flow_idx_timeout_6450;
  1709. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1710. hal_rx_msdu_fse_metadata_get_6450;
  1711. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1712. hal_rx_msdu_cce_match_get_rh;
  1713. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1714. hal_rx_msdu_cce_metadata_get_6450;
  1715. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1716. hal_rx_msdu_get_flow_params_6450;
  1717. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1718. hal_rx_tlv_get_tcp_chksum_6450;
  1719. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6450;
  1720. #if defined(QCA_WIFI_WCN6450) && defined(WLAN_CFR_ENABLE) && \
  1721. defined(WLAN_ENH_CFR_ENABLE)
  1722. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6450;
  1723. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6450;
  1724. #endif
  1725. /* rx - msdu end fast path info fields */
  1726. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1727. hal_rx_msdu_packet_metadata_get_generic_rh;
  1728. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1729. hal_rx_get_fisa_cumulative_l4_checksum_6450;
  1730. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1731. hal_rx_get_fisa_cumulative_ip_length_6450;
  1732. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6450;
  1733. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1734. hal_rx_get_flow_agg_continuation_6450;
  1735. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1736. hal_rx_get_flow_agg_count_6450;
  1737. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6450;
  1738. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1739. hal_rx_mpdu_start_tlv_tag_valid_6450;
  1740. /* rx - TLV struct offsets */
  1741. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1742. hal_rx_msdu_end_offset_get_generic;
  1743. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1744. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1745. hal_rx_msdu_start_offset_get_generic;
  1746. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1747. hal_rx_mpdu_start_offset_get_generic;
  1748. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1749. hal_rx_mpdu_end_offset_get_generic;
  1750. #ifndef NO_RX_PKT_HDR_TLV
  1751. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1752. hal_rx_pkt_tlv_offset_get_generic;
  1753. #endif
  1754. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6450;
  1755. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1756. hal_rx_flow_get_tuple_info_rh;
  1757. hal_soc->ops->hal_rx_flow_delete_entry =
  1758. hal_rx_flow_delete_entry_rh;
  1759. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_rh;
  1760. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1761. hal_compute_reo_remap_ix2_ix3_6450;
  1762. /* CMEM FSE */
  1763. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1764. hal_rx_flow_setup_cmem_fse_6450;
  1765. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1766. hal_rx_flow_get_cmem_fse_ts_6450;
  1767. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6450;
  1768. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1769. hal_rx_msdu_get_reo_destination_indication_6450;
  1770. hal_soc->ops->hal_setup_link_idle_list =
  1771. hal_setup_link_idle_list_6450;
  1772. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1773. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1774. hal_get_first_wow_wakeup_packet_6450;
  1775. #endif
  1776. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1777. hal_compute_reo_remap_ix0_6450;
  1778. hal_soc->ops->hal_rx_tlv_l3_type_get =
  1779. hal_rx_tlv_l3_type_get_6450;
  1780. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1781. hal_rx_msdu_start_get_len_6450;
  1782. }
  1783. /**
  1784. * hal_wcn6450_attach() - Attach 6450 target specific hal_soc ops,
  1785. * offset and srng table
  1786. * @hal_soc: HAL Soc handle
  1787. *
  1788. * Return: None
  1789. */
  1790. void hal_wcn6450_attach(struct hal_soc *hal_soc)
  1791. {
  1792. hal_soc->hw_srng_table = hw_srng_table_wcn6450;
  1793. hal_hw_txrx_default_ops_attach_rh(hal_soc);
  1794. hal_hw_txrx_ops_attach_wcn6450(hal_soc);
  1795. }