hal_9000_rx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "sw_monitor_ring.h"
  19. #include "hal_rx.h"
  20. #include "hal_api_mon.h"
  21. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  22. ((uint8_t *)(link_desc_va) + \
  23. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET)
  24. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  25. ((uint8_t *)(msdu0) + \
  26. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)
  27. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  28. ((uint8_t *)(ent_ring_desc) + \
  29. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  30. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  31. ((uint8_t *)(dst_ring_desc) + \
  32. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  33. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  34. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
  35. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  36. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
  37. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  38. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
  39. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  40. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
  41. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  42. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
  43. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  44. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
  45. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  46. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
  47. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  48. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_10, SW_PEER_ID)
  49. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  50. do { \
  51. reg_val &= \
  52. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  53. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  54. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  55. reg_val |= \
  56. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  57. FRAGMENT_DEST_RING, \
  58. (reo_params)->frag_dst_ring) | \
  59. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  60. AGING_LIST_ENABLE, 1) |\
  61. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  62. AGING_FLUSH_ENABLE, 1);\
  63. HAL_REG_WRITE((soc), \
  64. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  65. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  66. (reg_val)); \
  67. (reg_val) = \
  68. HAL_REG_READ((soc), \
  69. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  70. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  71. (reg_val) &= \
  72. ~(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_0_BMSK); \
  73. (reg_val) |= \
  74. HAL_SM(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0, \
  75. DEST_RING_ALT_MAPPING_0, \
  76. (reo_params)->alt_dst_ind_0); \
  77. HAL_REG_WRITE((soc), \
  78. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  79. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  80. (reg_val)); \
  81. } while (0)
  82. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  83. ((struct rx_msdu_desc_info *) \
  84. _OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
  85. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  86. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  87. ((struct rx_msdu_details *) \
  88. _OFFSET_TO_BYTE_PTR((link_desc),\
  89. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  90. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  91. (_HAL_MS( \
  92. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  93. msdu_end_tlv.rx_msdu_end), \
  94. RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
  95. RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
  96. RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
  97. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  98. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  99. RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
  100. RX_MSDU_END_10_FIRST_MSDU_MASK, \
  101. RX_MSDU_END_10_FIRST_MSDU_LSB))
  102. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  103. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  104. RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
  105. RX_MSDU_END_10_LAST_MSDU_MASK, \
  106. RX_MSDU_END_10_LAST_MSDU_LSB))
  107. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  108. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  109. RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
  110. RX_MSDU_END_10_SA_IS_VALID_MASK, \
  111. RX_MSDU_END_10_SA_IS_VALID_LSB))
  112. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  113. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  114. RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
  115. RX_MSDU_END_10_DA_IS_VALID_MASK, \
  116. RX_MSDU_END_10_DA_IS_VALID_LSB))
  117. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  118. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  119. RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
  120. RX_MSDU_END_10_DA_IS_MCBC_MASK, \
  121. RX_MSDU_END_10_DA_IS_MCBC_LSB))
  122. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  123. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  124. RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
  125. RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
  126. RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
  127. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  128. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  129. RX_MSDU_END_11_SA_IDX_OFFSET)), \
  130. RX_MSDU_END_11_SA_IDX_MASK, \
  131. RX_MSDU_END_11_SA_IDX_LSB))
  132. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  133. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  134. RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
  135. RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
  136. RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
  137. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  138. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  139. RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
  140. RX_MSDU_END_14_CCE_METADATA_MASK, \
  141. RX_MSDU_END_14_CCE_METADATA_LSB))
  142. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  143. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  144. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  145. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  146. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  147. #define HAL_RX_MPDU_SW_FRAME_GROUP_ID_GET(_rx_mpdu_info) \
  148. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  149. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)), \
  150. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK, \
  151. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB)) \
  152. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  153. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  154. RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
  155. RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
  156. RX_MPDU_INFO_10_SW_PEER_ID_LSB))
  157. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  158. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  159. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  160. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
  161. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
  162. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  163. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  164. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
  165. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
  166. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
  167. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  168. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  169. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  170. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  171. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  172. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  173. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  174. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  175. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  176. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  177. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  178. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  179. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
  180. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
  181. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
  182. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  183. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  184. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  185. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  186. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  187. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  188. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  189. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  190. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  191. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  192. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  193. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  194. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
  195. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
  196. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
  197. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  198. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  199. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  200. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  201. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  202. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  203. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  204. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  205. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  206. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  207. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  208. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  209. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  210. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  211. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  212. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  213. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  214. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  215. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  216. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  217. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  218. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  219. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  220. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  221. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  222. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  224. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  225. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  226. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  227. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  228. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  229. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  230. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  231. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  232. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  233. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  234. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  235. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  236. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
  237. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  238. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  239. RX_MPDU_INFO_11_FR_DS_OFFSET)), \
  240. RX_MPDU_INFO_11_FR_DS_MASK, \
  241. RX_MPDU_INFO_11_FR_DS_LSB))
  242. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  243. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  244. RX_MPDU_INFO_11_TO_DS_OFFSET)), \
  245. RX_MPDU_INFO_11_TO_DS_MASK, \
  246. RX_MPDU_INFO_11_TO_DS_LSB))
  247. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  248. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  249. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  250. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
  251. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
  252. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  253. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  254. RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
  255. RX_MPDU_INFO_3_PN_31_0_MASK, \
  256. RX_MPDU_INFO_3_PN_31_0_LSB))
  257. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  258. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  259. RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
  260. RX_MPDU_INFO_4_PN_63_32_MASK, \
  261. RX_MPDU_INFO_4_PN_63_32_LSB))
  262. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  263. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  264. RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
  265. RX_MPDU_INFO_5_PN_95_64_MASK, \
  266. RX_MPDU_INFO_5_PN_95_64_LSB))
  267. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  268. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  269. RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
  270. RX_MPDU_INFO_6_PN_127_96_MASK, \
  271. RX_MPDU_INFO_6_PN_127_96_LSB))
  272. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  273. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  274. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
  275. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
  276. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
  277. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  278. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  279. RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
  280. RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
  281. RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
  282. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  283. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  284. RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
  285. RX_MSDU_END_12_FLOW_IDX_MASK, \
  286. RX_MSDU_END_12_FLOW_IDX_LSB))
  287. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  288. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  289. RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
  290. RX_MSDU_END_13_FSE_METADATA_MASK, \
  291. RX_MSDU_END_13_FSE_METADATA_LSB))
  292. #define HAL_RX_MPDU_GET_PHY_PPDU_ID(_rx_mpdu_info) \
  293. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  294. RX_MPDU_INFO_9_PHY_PPDU_ID_OFFSET)), \
  295. RX_MPDU_INFO_9_PHY_PPDU_ID_MASK, \
  296. RX_MPDU_INFO_9_PHY_PPDU_ID_LSB)) \
  297. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  298. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  299. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  300. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  301. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  302. #ifdef GET_MSDU_AGGREGATION
  303. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  304. {\
  305. struct rx_msdu_end *rx_msdu_end;\
  306. bool first_msdu, last_msdu; \
  307. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  308. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, FIRST_MSDU);\
  309. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, LAST_MSDU);\
  310. if (first_msdu && last_msdu)\
  311. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  312. else\
  313. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  314. } \
  315. #else
  316. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  317. #endif
  318. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  319. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  320. RX_MPDU_INFO_7_TID_OFFSET)), \
  321. RX_MPDU_INFO_7_TID_MASK, \
  322. RX_MPDU_INFO_7_TID_LSB))
  323. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  324. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  325. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  326. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  327. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  328. #define RX_LOCATION_INFO_DETAILS_RESERVED_8_CHAN_CAPTURE_STATUS_BMASK 0x3
  329. #define GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv) \
  330. (HAL_RX_GET(rx_tlv, \
  331. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS, \
  332. RESERVED_8) & \
  333. RX_LOCATION_INFO_DETAILS_RESERVED_8_CHAN_CAPTURE_STATUS_BMASK)