hal_qcn6122_tx.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include "hal_hw_headers.h"
  18. #include "hal_internal.h"
  19. #include "cdp_txrx_mon_struct.h"
  20. #include "qdf_trace.h"
  21. #include "hal_rx.h"
  22. #include "hal_tx.h"
  23. #include "dp_types.h"
  24. #include "hal_api_mon.h"
  25. /**
  26. * hal_tx_desc_set_dscp_tid_table_id_6122() - Sets DSCP to TID conversion
  27. * table ID
  28. * @desc: Handle to Tx Descriptor
  29. * @id: DSCP to tid conversion table to be used for this frame
  30. *
  31. * Return: void
  32. */
  33. static void hal_tx_desc_set_dscp_tid_table_id_6122(void *desc, uint8_t id)
  34. {
  35. HAL_SET_FLD(desc, TCL_DATA_CMD_5,
  36. DSCP_TID_TABLE_NUM) |=
  37. HAL_TX_SM(TCL_DATA_CMD_5, DSCP_TID_TABLE_NUM, id);
  38. }
  39. #define DSCP_TID_TABLE_SIZE 24
  40. #define NUM_WORDS_PER_DSCP_TID_TABLE (DSCP_TID_TABLE_SIZE / 4)
  41. #define HAL_TX_NUM_DSCP_REGISTER_SIZE 32
  42. /**
  43. * hal_tx_set_dscp_tid_map_6122() - Configure default DSCP to TID map table
  44. * @soc: HAL SoC context
  45. * @map: DSCP-TID mapping table
  46. * @id: mapping table ID - 0,1
  47. *
  48. * DSCP are mapped to 8 TID values using TID values programmed
  49. * in two set of mapping registers DSCP_TID1_MAP_<0 to 6> (id = 0)
  50. * and DSCP_TID2_MAP_<0 to 6> (id = 1)
  51. * Each mapping register has TID mapping for 10 DSCP values
  52. *
  53. * Return: none
  54. */
  55. static void hal_tx_set_dscp_tid_map_6122(struct hal_soc *soc,
  56. uint8_t *map, uint8_t id)
  57. {
  58. int i;
  59. uint32_t addr, cmn_reg_addr;
  60. uint32_t value = 0, regval;
  61. uint8_t val[DSCP_TID_TABLE_SIZE], cnt = 0;
  62. if (id >= HAL_MAX_HW_DSCP_TID_MAPS_11AX)
  63. return;
  64. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  65. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  66. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  67. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
  68. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  69. /* Enable read/write access */
  70. regval = HAL_REG_READ(soc, cmn_reg_addr);
  71. regval |=
  72. (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  73. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  74. /* Write 8 (24 bits) DSCP-TID mappings in each iteration */
  75. for (i = 0; i < 64; i += 8) {
  76. value = (map[i] |
  77. (map[i + 1] << 0x3) |
  78. (map[i + 2] << 0x6) |
  79. (map[i + 3] << 0x9) |
  80. (map[i + 4] << 0xc) |
  81. (map[i + 5] << 0xf) |
  82. (map[i + 6] << 0x12) |
  83. (map[i + 7] << 0x15));
  84. qdf_mem_copy(&val[cnt], &value, 3);
  85. cnt += 3;
  86. }
  87. for (i = 0; i < DSCP_TID_TABLE_SIZE; i += 4) {
  88. regval = *(uint32_t *)(val + i);
  89. HAL_REG_WRITE(soc, addr,
  90. (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  91. addr += 4;
  92. }
  93. /* Disable read/write access */
  94. regval = HAL_REG_READ(soc, cmn_reg_addr);
  95. regval &=
  96. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  97. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  98. }
  99. /**
  100. * hal_tx_update_dscp_tid_6122() - Update the dscp tid map table as
  101. * updated by user
  102. * @soc: HAL SoC context
  103. * @tid: TID
  104. * @id: MAP ID
  105. * @dscp: DSCP
  106. *
  107. * Return: void
  108. */
  109. static void hal_tx_update_dscp_tid_6122(struct hal_soc *soc, uint8_t tid,
  110. uint8_t id, uint8_t dscp)
  111. {
  112. uint32_t addr, addr1, cmn_reg_addr;
  113. uint32_t start_value = 0, end_value = 0;
  114. uint32_t regval;
  115. uint8_t end_bits = 0;
  116. uint8_t start_bits = 0;
  117. uint32_t start_index, end_index;
  118. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  119. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  120. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  121. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
  122. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  123. start_index = dscp * HAL_TX_BITS_PER_TID;
  124. end_index = (start_index + (HAL_TX_BITS_PER_TID - 1))
  125. % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  126. start_index = start_index % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  127. addr += (4 * ((dscp * HAL_TX_BITS_PER_TID) /
  128. HAL_TX_NUM_DSCP_REGISTER_SIZE));
  129. if (end_index < start_index) {
  130. end_bits = end_index + 1;
  131. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  132. start_value = tid << start_index;
  133. end_value = tid >> start_bits;
  134. addr1 = addr + 4;
  135. } else {
  136. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  137. start_value = tid << start_index;
  138. addr1 = 0;
  139. }
  140. /* Enable read/write access */
  141. regval = HAL_REG_READ(soc, cmn_reg_addr);
  142. regval |=
  143. (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  144. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  145. regval = HAL_REG_READ(soc, addr);
  146. if (end_index < start_index)
  147. regval &= (~0) >> start_bits;
  148. else
  149. regval &= ~(7 << start_index);
  150. regval |= start_value;
  151. HAL_REG_WRITE(soc, addr, (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  152. if (addr1) {
  153. regval = HAL_REG_READ(soc, addr1);
  154. regval &= (~0) << end_bits;
  155. regval |= end_value;
  156. HAL_REG_WRITE(soc, addr1, (regval &
  157. HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  158. }
  159. /* Disable read/write access */
  160. regval = HAL_REG_READ(soc, cmn_reg_addr);
  161. regval &=
  162. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  163. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  164. }
  165. /**
  166. * hal_tx_desc_set_lmac_id_6122 - Set the lmac_id value
  167. * @desc: Handle to Tx Descriptor
  168. * @lmac_id: mac Id to ast matching
  169. * b00 – mac 0
  170. * b01 – mac 1
  171. * b10 – mac 2
  172. * b11 – all macs (legacy HK way)
  173. *
  174. * Return: void
  175. */
  176. static void hal_tx_desc_set_lmac_id_6122(void *desc, uint8_t lmac_id)
  177. {
  178. HAL_SET_FLD(desc, TCL_DATA_CMD_4, LMAC_ID) |=
  179. HAL_TX_SM(TCL_DATA_CMD_4, LMAC_ID, lmac_id);
  180. }
  181. /**
  182. * hal_tx_init_cmd_credit_ring_6122() - Initialize TCL command/credit SRNG
  183. * @hal_soc_hdl: Handle to HAL SoC structure
  184. * @hal_ring_hdl: Handle to HAL SRNG structure
  185. *
  186. * Return: none
  187. */
  188. static inline void
  189. hal_tx_init_cmd_credit_ring_6122(hal_soc_handle_t hal_soc_hdl,
  190. hal_ring_handle_t hal_ring_hdl)
  191. {
  192. uint8_t *desc_addr;
  193. struct hal_srng_params srng_params;
  194. uint32_t desc_size;
  195. uint32_t num_desc;
  196. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  197. desc_addr = (uint8_t *)srng_params.ring_base_vaddr;
  198. desc_size = sizeof(struct tcl_data_cmd);
  199. num_desc = srng_params.num_entries;
  200. while (num_desc) {
  201. /* using CMD/CREDIT Ring to send DATA CMD tag */
  202. HAL_TX_DESC_SET_TLV_HDR(desc_addr, WIFITCL_DATA_CMD_E,
  203. desc_size);
  204. desc_addr += (desc_size + sizeof(struct tlv_32_hdr));
  205. num_desc--;
  206. }
  207. }