hal_qcn6122_rx.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hal_hw_headers.h"
  17. #include "hal_internal.h"
  18. #include "cdp_txrx_mon_struct.h"
  19. #include "qdf_trace.h"
  20. #include "sw_monitor_ring.h"
  21. #include "hal_rx.h"
  22. #include "hal_api_mon.h"
  23. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  24. ((uint8_t *)(link_desc_va) + \
  25. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET)
  26. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  27. ((uint8_t *)(msdu0) + \
  28. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)
  29. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  30. ((uint8_t *)(ent_ring_desc) + \
  31. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  32. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  33. ((uint8_t *)(dst_ring_desc) + \
  34. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET)
  35. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  36. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
  37. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  38. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
  39. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  40. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
  41. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  42. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
  43. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  44. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
  45. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  46. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
  47. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  48. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
  49. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  50. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_10, SW_PEER_ID)
  51. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  52. do { \
  53. (reg_val) &= \
  54. ~(HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  55. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  56. (reg_val) |= \
  57. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  58. AGING_LIST_ENABLE, 1) |\
  59. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  60. AGING_FLUSH_ENABLE, 1);\
  61. HAL_REG_WRITE((soc), \
  62. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  63. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  64. (reg_val)); \
  65. (reg_val) = \
  66. HAL_REG_READ((soc), \
  67. HWIO_REO_R0_MISC_CTL_ADDR( \
  68. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  69. (reg_val) &= \
  70. ~(HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_BMSK); \
  71. (reg_val) |= \
  72. HAL_SM(HWIO_REO_R0_MISC_CTL, \
  73. FRAGMENT_DEST_RING, \
  74. (reo_params)->frag_dst_ring); \
  75. HAL_REG_WRITE((soc), \
  76. HWIO_REO_R0_MISC_CTL_ADDR( \
  77. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  78. (reg_val)); \
  79. (reg_val) = \
  80. HAL_REG_READ((soc), \
  81. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  82. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  83. (reg_val) &= \
  84. ~(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_0_BMSK); \
  85. (reg_val) |= \
  86. HAL_SM(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0, \
  87. DEST_RING_ALT_MAPPING_0, \
  88. (reo_params)->alt_dst_ind_0); \
  89. HAL_REG_WRITE((soc), \
  90. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  91. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  92. (reg_val)); \
  93. } while (0)
  94. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  95. ((struct rx_msdu_desc_info *) \
  96. _OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
  97. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  98. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  99. ((struct rx_msdu_details *) \
  100. _OFFSET_TO_BYTE_PTR((link_desc),\
  101. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  102. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  103. (_HAL_MS( \
  104. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  105. msdu_end_tlv.rx_msdu_end), \
  106. RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
  107. RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
  108. RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
  109. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  110. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  111. RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
  112. RX_MSDU_END_10_FIRST_MSDU_MASK, \
  113. RX_MSDU_END_10_FIRST_MSDU_LSB))
  114. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  115. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  116. RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
  117. RX_MSDU_END_10_LAST_MSDU_MASK, \
  118. RX_MSDU_END_10_LAST_MSDU_LSB))
  119. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  120. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  121. RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
  122. RX_MSDU_END_10_SA_IS_VALID_MASK, \
  123. RX_MSDU_END_10_SA_IS_VALID_LSB))
  124. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  125. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  126. RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
  127. RX_MSDU_END_10_DA_IS_VALID_MASK, \
  128. RX_MSDU_END_10_DA_IS_VALID_LSB))
  129. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  130. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  131. RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
  132. RX_MSDU_END_10_DA_IS_MCBC_MASK, \
  133. RX_MSDU_END_10_DA_IS_MCBC_LSB))
  134. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  135. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  136. RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
  137. RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
  138. RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
  139. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  140. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  141. RX_MSDU_END_11_SA_IDX_OFFSET)), \
  142. RX_MSDU_END_11_SA_IDX_MASK, \
  143. RX_MSDU_END_11_SA_IDX_LSB))
  144. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  145. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  146. RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
  147. RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
  148. RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
  149. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  150. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  151. RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
  152. RX_MSDU_END_14_CCE_METADATA_MASK, \
  153. RX_MSDU_END_14_CCE_METADATA_LSB))
  154. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  155. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  156. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  157. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
  158. RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
  159. #define HAL_RX_MPDU_SW_FRAME_GROUP_ID_GET(_rx_mpdu_info) \
  160. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  161. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)), \
  162. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK, \
  163. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB)) \
  164. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  165. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  166. RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
  167. RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
  168. RX_MPDU_INFO_10_SW_PEER_ID_LSB))
  169. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  170. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  171. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  172. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
  173. RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
  174. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  175. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  176. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
  177. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
  178. RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
  179. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  180. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  181. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  182. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  183. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  184. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  185. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  186. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  187. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  188. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  189. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  190. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  191. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
  192. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
  193. RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
  194. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  195. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  196. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  197. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  198. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  199. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  200. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  201. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  202. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  203. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  204. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  205. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  206. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
  207. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
  208. RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
  209. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  210. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  211. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  212. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  213. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  214. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  215. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  216. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  217. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  218. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  219. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  220. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  221. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
  222. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
  223. RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
  224. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  225. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  226. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  227. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  228. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  229. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  230. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  231. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  232. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  233. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  234. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  235. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  236. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  237. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  238. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  239. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  240. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  241. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  242. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  243. RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  244. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  245. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  246. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  247. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  248. RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
  249. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  250. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  251. RX_MPDU_INFO_11_FR_DS_OFFSET)), \
  252. RX_MPDU_INFO_11_FR_DS_MASK, \
  253. RX_MPDU_INFO_11_FR_DS_LSB))
  254. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  255. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  256. RX_MPDU_INFO_11_TO_DS_OFFSET)), \
  257. RX_MPDU_INFO_11_TO_DS_MASK, \
  258. RX_MPDU_INFO_11_TO_DS_LSB))
  259. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  260. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  261. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  262. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
  263. RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
  264. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  265. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  266. RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
  267. RX_MPDU_INFO_3_PN_31_0_MASK, \
  268. RX_MPDU_INFO_3_PN_31_0_LSB))
  269. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  270. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  271. RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
  272. RX_MPDU_INFO_4_PN_63_32_MASK, \
  273. RX_MPDU_INFO_4_PN_63_32_LSB))
  274. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  275. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  276. RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
  277. RX_MPDU_INFO_5_PN_95_64_MASK, \
  278. RX_MPDU_INFO_5_PN_95_64_LSB))
  279. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  280. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  281. RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
  282. RX_MPDU_INFO_6_PN_127_96_MASK, \
  283. RX_MPDU_INFO_6_PN_127_96_LSB))
  284. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  286. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
  287. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
  288. RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
  289. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  290. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  291. RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
  292. RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
  293. RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
  294. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  295. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  296. RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
  297. RX_MSDU_END_12_FLOW_IDX_MASK, \
  298. RX_MSDU_END_12_FLOW_IDX_LSB))
  299. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  300. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  301. RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
  302. RX_MSDU_END_13_FSE_METADATA_MASK, \
  303. RX_MSDU_END_13_FSE_METADATA_LSB))
  304. #define HAL_RX_MPDU_GET_PHY_PPDU_ID(_rx_mpdu_info) \
  305. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  306. RX_MPDU_INFO_9_PHY_PPDU_ID_OFFSET)), \
  307. RX_MPDU_INFO_9_PHY_PPDU_ID_MASK, \
  308. RX_MPDU_INFO_9_PHY_PPDU_ID_LSB)) \
  309. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  310. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  311. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  312. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  313. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  314. #ifdef GET_MSDU_AGGREGATION
  315. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  316. {\
  317. struct rx_msdu_end *rx_msdu_end;\
  318. bool first_msdu, last_msdu; \
  319. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  320. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, FIRST_MSDU);\
  321. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_10, LAST_MSDU);\
  322. if (first_msdu && last_msdu)\
  323. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  324. else\
  325. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  326. } \
  327. #else
  328. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  329. #endif
  330. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  331. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  332. RX_MPDU_INFO_7_TID_OFFSET)), \
  333. RX_MPDU_INFO_7_TID_MASK, \
  334. RX_MPDU_INFO_7_TID_LSB))
  335. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  336. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  337. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  338. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  339. RX_MSDU_START_5_RECEPTION_TYPE_LSB))