hal_8074v2_tx.h 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "cdp_txrx_mon_struct.h"
  22. #include "qdf_trace.h"
  23. #include "hal_rx.h"
  24. #include "hal_tx.h"
  25. #include "dp_types.h"
  26. #include "hal_api_mon.h"
  27. /**
  28. * hal_tx_desc_set_dscp_tid_table_id_8074v2() - Sets DSCP to TID conversion
  29. * table ID
  30. * @desc: Handle to Tx Descriptor
  31. * @id: DSCP to tid conversion table to be used for this frame
  32. *
  33. * Return: void
  34. */
  35. static void hal_tx_desc_set_dscp_tid_table_id_8074v2(void *desc, uint8_t id)
  36. {
  37. HAL_SET_FLD(desc, TCL_DATA_CMD_5,
  38. DSCP_TID_TABLE_NUM) |=
  39. HAL_TX_SM(TCL_DATA_CMD_5,
  40. DSCP_TID_TABLE_NUM, id);
  41. }
  42. #define DSCP_TID_TABLE_SIZE 24
  43. #define NUM_WORDS_PER_DSCP_TID_TABLE (DSCP_TID_TABLE_SIZE / 4)
  44. #define HAL_TX_NUM_DSCP_REGISTER_SIZE 32
  45. /**
  46. * hal_tx_set_dscp_tid_map_8074v2() - Configure default DSCP to TID map table
  47. * @soc: HAL SoC context
  48. * @map: DSCP-TID mapping table
  49. * @id: mapping table ID - 0,1
  50. *
  51. * DSCP are mapped to 8 TID values using TID values programmed
  52. * in two set of mapping registers DSCP_TID1_MAP_<0 to 6> (id = 0)
  53. * and DSCP_TID2_MAP_<0 to 6> (id = 1)
  54. * Each mapping register has TID mapping for 10 DSCP values
  55. *
  56. * Return: none
  57. */
  58. static void hal_tx_set_dscp_tid_map_8074v2(struct hal_soc *soc,
  59. uint8_t *map,
  60. uint8_t id)
  61. {
  62. int i;
  63. uint32_t addr, cmn_reg_addr;
  64. uint32_t value = 0, regval;
  65. uint8_t val[DSCP_TID_TABLE_SIZE], cnt = 0;
  66. if (id >= HAL_MAX_HW_DSCP_TID_V2_MAPS)
  67. return;
  68. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  69. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  70. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  71. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
  72. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  73. /* Enable read/write access */
  74. regval = HAL_REG_READ(soc, cmn_reg_addr);
  75. regval |=
  76. (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  77. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  78. /* Write 8 (24 bits) DSCP-TID mappings in each iteration */
  79. for (i = 0; i < 64; i += 8) {
  80. value = (map[i] |
  81. (map[i + 1] << 0x3) |
  82. (map[i + 2] << 0x6) |
  83. (map[i + 3] << 0x9) |
  84. (map[i + 4] << 0xc) |
  85. (map[i + 5] << 0xf) |
  86. (map[i + 6] << 0x12) |
  87. (map[i + 7] << 0x15));
  88. qdf_mem_copy(&val[cnt], &value, 3);
  89. cnt += 3;
  90. }
  91. for (i = 0; i < DSCP_TID_TABLE_SIZE; i += 4) {
  92. regval = *(uint32_t *)(val + i);
  93. HAL_REG_WRITE(soc, addr,
  94. (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  95. addr += 4;
  96. }
  97. /* Disable read/write access */
  98. regval = HAL_REG_READ(soc, cmn_reg_addr);
  99. regval &=
  100. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  101. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  102. }
  103. /**
  104. * hal_tx_update_dscp_tid_8074v2() - Update the dscp tid map table as
  105. * updated by user
  106. * @soc: HAL SoC context
  107. * @tid: TID
  108. * @id : MAP ID
  109. * @dscp: DSCP
  110. *
  111. * Return: void
  112. */
  113. static void hal_tx_update_dscp_tid_8074v2(struct hal_soc *soc, uint8_t tid,
  114. uint8_t id, uint8_t dscp)
  115. {
  116. uint32_t addr, addr1, cmn_reg_addr, regmask = 0xFFFFFFFF;
  117. uint32_t start_value = 0, end_value = 0;
  118. uint32_t regval;
  119. uint8_t end_bits = 0;
  120. uint8_t start_bits = 0;
  121. uint32_t start_index, end_index;
  122. cmn_reg_addr = HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_ADDR(
  123. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  124. addr = HWIO_TCL_R0_DSCP_TID_MAP_n_ADDR(
  125. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET,
  126. id * NUM_WORDS_PER_DSCP_TID_TABLE);
  127. start_index = dscp * HAL_TX_BITS_PER_TID;
  128. end_index = (start_index + (HAL_TX_BITS_PER_TID - 1))
  129. % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  130. start_index = start_index % HAL_TX_NUM_DSCP_REGISTER_SIZE;
  131. addr += (4 * ((dscp * HAL_TX_BITS_PER_TID) /
  132. HAL_TX_NUM_DSCP_REGISTER_SIZE));
  133. if (end_index < start_index) {
  134. end_bits = end_index + 1;
  135. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  136. start_value = tid << start_index;
  137. end_value = tid >> start_bits;
  138. addr1 = addr + 4;
  139. } else {
  140. start_bits = HAL_TX_BITS_PER_TID - end_bits;
  141. start_value = tid << start_index;
  142. addr1 = 0;
  143. }
  144. /* Enable read/write access */
  145. regval = HAL_REG_READ(soc, cmn_reg_addr);
  146. regval |=
  147. (1 << HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_SHFT);
  148. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  149. regval = HAL_REG_READ(soc, addr);
  150. if (end_index < start_index)
  151. regval &= (regmask >> start_bits);
  152. else
  153. regval &= ~(7 << start_index);
  154. regval |= start_value;
  155. HAL_REG_WRITE(soc, addr, (regval & HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  156. if (addr1) {
  157. regval = HAL_REG_READ(soc, addr1);
  158. regval &= (~0) << end_bits;
  159. regval |= end_value;
  160. HAL_REG_WRITE(soc, addr1, (regval &
  161. HWIO_TCL_R0_DSCP_TID_MAP_n_RMSK));
  162. }
  163. /* Disable read/write access */
  164. regval = HAL_REG_READ(soc, cmn_reg_addr);
  165. regval &=
  166. ~(HWIO_TCL_R0_CONS_RING_CMN_CTRL_REG_DSCP_TID_MAP_PROGRAM_EN_BMSK);
  167. HAL_REG_WRITE(soc, cmn_reg_addr, regval);
  168. }
  169. /**
  170. * hal_tx_desc_set_lmac_id_8074v2() - Set the lmac_id value
  171. * @desc: Handle to Tx Descriptor
  172. * @lmac_id: mac Id to ast matching
  173. * b00 – mac 0
  174. * b01 – mac 1
  175. * b10 – mac 2
  176. * b11 – all macs (legacy HK way)
  177. *
  178. * Return: void
  179. */
  180. static void hal_tx_desc_set_lmac_id_8074v2(void *desc, uint8_t lmac_id)
  181. {
  182. HAL_SET_FLD(desc, TCL_DATA_CMD_4, LMAC_ID) |=
  183. HAL_TX_SM(TCL_DATA_CMD_4, LMAC_ID, lmac_id);
  184. }
  185. /**
  186. * hal_tx_init_cmd_credit_ring_8074v2() - Initialize command/credit SRNG
  187. * @hal_soc_hdl: Handle to HAL SoC structure
  188. * @hal_ring_hdl: Handle to HAL SRNG structure
  189. *
  190. * Return: none
  191. */
  192. static inline void hal_tx_init_cmd_credit_ring_8074v2(hal_soc_handle_t hal_soc_hdl,
  193. hal_ring_handle_t hal_ring_hdl)
  194. {
  195. uint8_t *desc_addr;
  196. struct hal_srng_params srng_params;
  197. uint32_t desc_size;
  198. uint32_t num_desc;
  199. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  200. desc_addr = (uint8_t *)srng_params.ring_base_vaddr;
  201. desc_size = sizeof(struct tcl_data_cmd);
  202. num_desc = srng_params.num_entries;
  203. while (num_desc) {
  204. /* using CMD/CREDIT Ring to send DATA CMD tag */
  205. HAL_TX_DESC_SET_TLV_HDR(desc_addr, WIFITCL_DATA_CMD_E,
  206. desc_size);
  207. desc_addr += (desc_size + sizeof(struct tlv_32_hdr));
  208. num_desc--;
  209. }
  210. }