hal_8074v2_rx.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "cdp_txrx_mon_struct.h"
  22. #include "qdf_trace.h"
  23. #include "hal_li_rx.h"
  24. #include "hal_tx.h"
  25. #include "dp_types.h"
  26. #include "hal_api_mon.h"
  27. #if (!defined(QCA_WIFI_QCA6018)) && (!defined(QCA_WIFI_QCA9574))
  28. #include "phyrx_other_receive_info_su_evm_details.h"
  29. #endif
  30. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  31. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  32. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  33. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  34. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  35. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  36. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  37. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  38. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  39. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  40. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  41. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  42. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  43. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  44. RX_MSDU_END_5_SA_IS_VALID_LSB))
  45. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  46. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  47. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  48. RX_MSDU_END_13_SA_IDX_MASK, \
  49. RX_MSDU_END_13_SA_IDX_LSB))
  50. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  51. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  52. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  53. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  54. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  55. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  56. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  57. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  58. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  59. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  60. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  61. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  62. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  63. RX_MPDU_INFO_4_PN_31_0_MASK, \
  64. RX_MPDU_INFO_4_PN_31_0_LSB))
  65. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  66. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  67. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  68. RX_MPDU_INFO_5_PN_63_32_MASK, \
  69. RX_MPDU_INFO_5_PN_63_32_LSB))
  70. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  71. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  72. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  73. RX_MPDU_INFO_6_PN_95_64_MASK, \
  74. RX_MPDU_INFO_6_PN_95_64_LSB))
  75. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  76. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  77. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  78. RX_MPDU_INFO_7_PN_127_96_MASK, \
  79. RX_MPDU_INFO_7_PN_127_96_LSB))
  80. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  81. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  82. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  83. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  84. RX_MSDU_END_5_FIRST_MSDU_LSB))
  85. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  86. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  87. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  88. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  89. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  90. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  91. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  92. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  93. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  94. RX_MSDU_END_5_DA_IS_VALID_LSB))
  95. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  96. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  97. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  98. RX_MSDU_END_5_LAST_MSDU_MASK, \
  99. RX_MSDU_END_5_LAST_MSDU_LSB))
  100. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  101. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  102. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  103. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  104. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  105. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  106. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  107. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  108. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  109. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  110. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  111. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  112. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  113. RX_MPDU_INFO_2_TO_DS_MASK, \
  114. RX_MPDU_INFO_2_TO_DS_LSB))
  115. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  116. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  117. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  118. RX_MPDU_INFO_2_FR_DS_MASK, \
  119. RX_MPDU_INFO_2_FR_DS_LSB))
  120. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  121. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  122. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  123. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  124. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  125. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  126. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  127. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  128. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  129. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  130. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  131. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  132. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  133. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  134. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  135. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  136. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  137. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  138. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  139. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  140. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  141. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  142. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  143. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  144. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  145. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  146. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  147. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  148. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  149. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  150. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  151. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  152. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  153. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  154. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  155. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  156. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  157. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  158. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  159. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  160. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  161. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  162. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  163. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  164. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  165. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  166. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  167. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  168. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  169. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  170. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  171. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  172. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  173. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  174. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  175. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  176. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  177. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  178. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  179. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  180. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  181. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  182. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  183. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  184. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  185. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  186. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  187. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  188. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  189. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  190. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  191. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  192. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  193. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  194. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  195. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  196. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  197. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  198. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  199. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  200. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  201. (uint8_t *)(link_desc_va) + \
  202. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  203. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  204. (uint8_t *)(msdu0) + \
  205. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  206. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  207. (uint8_t *)(ent_ring_desc) + \
  208. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  209. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  210. (uint8_t *)(dst_ring_desc) + \
  211. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  212. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  213. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
  214. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  215. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
  216. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  217. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD1_VALID)
  218. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  219. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
  220. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  221. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
  222. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  223. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
  224. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  225. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID)
  226. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  227. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_1, SW_PEER_ID)
  228. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  229. do { \
  230. reg_val &= \
  231. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  232. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  233. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  234. reg_val |= \
  235. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  236. FRAGMENT_DEST_RING, \
  237. (reo_params)->frag_dst_ring) | \
  238. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  239. AGING_LIST_ENABLE, 1) |\
  240. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  241. AGING_FLUSH_ENABLE, 1);\
  242. HAL_REG_WRITE((soc), \
  243. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  244. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  245. (reg_val)); \
  246. (reg_val) = \
  247. HAL_REG_READ((soc), \
  248. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  249. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  250. (reg_val) &= \
  251. ~(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_0_BMSK); \
  252. (reg_val) |= \
  253. HAL_SM(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0, \
  254. DEST_RING_ALT_MAPPING_0, \
  255. (reo_params)->alt_dst_ind_0); \
  256. HAL_REG_WRITE((soc), \
  257. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  258. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  259. (reg_val)); \
  260. } while (0)
  261. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  262. ((struct rx_msdu_desc_info *) \
  263. _OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
  264. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  265. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  266. ((struct rx_msdu_details *) \
  267. _OFFSET_TO_BYTE_PTR((link_desc),\
  268. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  269. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  270. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  271. RX_MSDU_END_14_FLOW_IDX_OFFSET)), \
  272. RX_MSDU_END_14_FLOW_IDX_MASK, \
  273. RX_MSDU_END_14_FLOW_IDX_LSB))
  274. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  275. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  276. RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \
  277. RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \
  278. RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
  279. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  280. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  281. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \
  282. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \
  283. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
  284. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  286. RX_MSDU_END_15_FSE_METADATA_OFFSET)), \
  287. RX_MSDU_END_15_FSE_METADATA_MASK, \
  288. RX_MSDU_END_15_FSE_METADATA_LSB))
  289. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  290. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  291. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  292. RX_MSDU_END_16_CCE_METADATA_MASK, \
  293. RX_MSDU_END_16_CCE_METADATA_LSB))
  294. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  295. (_HAL_MS( \
  296. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  297. msdu_end_tlv.rx_msdu_end), \
  298. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  299. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  300. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  301. /**
  302. * hal_rx_msdu_start_nss_get_8074v2() - API to get the NSS Interval from
  303. * rx_msdu_start
  304. * @buf: pointer to the start of RX PKT TLV header
  305. *
  306. * Return: uint32_t(nss)
  307. */
  308. static uint32_t hal_rx_msdu_start_nss_get_8074v2(uint8_t *buf)
  309. {
  310. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  311. struct rx_msdu_start *msdu_start =
  312. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  313. uint8_t mimo_ss_bitmap;
  314. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  315. return qdf_get_hweight8(mimo_ss_bitmap);
  316. }
  317. /**
  318. * hal_rx_mon_hw_desc_get_mpdu_status_8074v2() - Retrieve MPDU status
  319. * @hw_desc_addr: Start address of Rx HW TLVs
  320. * @rs: Status for monitor mode
  321. *
  322. * Return: void
  323. */
  324. static void hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void *hw_desc_addr,
  325. struct mon_rx_status *rs)
  326. {
  327. struct rx_msdu_start *rx_msdu_start;
  328. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  329. uint32_t reg_value;
  330. const uint32_t sgi_hw_to_cdp[] = {
  331. CDP_SGI_0_8_US,
  332. CDP_SGI_0_4_US,
  333. CDP_SGI_1_6_US,
  334. CDP_SGI_3_2_US,
  335. };
  336. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  337. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  338. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  339. RX_MSDU_START_5, USER_RSSI);
  340. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  341. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  342. rs->sgi = sgi_hw_to_cdp[reg_value];
  343. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  344. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  345. /* TODO: rs->beamformed should be set for SU beamforming also */
  346. }
  347. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  348. static uint32_t hal_get_link_desc_size_8074v2(void)
  349. {
  350. return LINK_DESC_SIZE;
  351. }
  352. /**
  353. * hal_rx_get_tlv_8074v2() - API to get the tlv
  354. * @rx_tlv: TLV data extracted from the rx packet
  355. *
  356. * Return: uint8_t
  357. */
  358. static uint8_t hal_rx_get_tlv_8074v2(void *rx_tlv)
  359. {
  360. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  361. }
  362. #if (!defined(QCA_WIFI_QCA6018)) && (!defined(QCA_WIFI_QCA9574))
  363. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  364. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  365. PHYRX_OTHER_RECEIVE_INFO, \
  366. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  367. static inline void
  368. hal_rx_update_su_evm_info(void *rx_tlv,
  369. void *ppdu_info_hdl)
  370. {
  371. struct hal_rx_ppdu_info *ppdu_info =
  372. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  373. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  374. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  375. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  376. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  377. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  378. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  379. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  380. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  381. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  382. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  383. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  384. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  385. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  386. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  387. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  388. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  389. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  390. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  391. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  392. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  393. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  394. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  395. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  396. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  397. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  398. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  399. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  400. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  401. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  402. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  403. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  404. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  405. }
  406. /**
  407. * hal_rx_proc_phyrx_other_receive_info_tlv_8074v2()
  408. * - process other receive info TLV
  409. * @rx_tlv_hdr: pointer to TLV header
  410. * @ppdu_info_hdl: pointer to ppdu_info
  411. *
  412. * Return: None
  413. */
  414. static
  415. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  416. void *ppdu_info_hdl)
  417. {
  418. uint16_t tlv_tag;
  419. void *rx_tlv;
  420. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  421. /* Skip TLV_HDR for OTHER_RECEIVE_INFO and follows the
  422. * embedded TLVs inside
  423. */
  424. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  425. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  426. switch (tlv_tag) {
  427. case WIFIPHYRX_OTHER_RECEIVE_INFO_SU_EVM_DETAILS_E:
  428. /* Skip TLV length to get TLV content */
  429. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  430. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  431. PHYRX_OTHER_RECEIVE_INFO,
  432. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  433. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  434. PHYRX_OTHER_RECEIVE_INFO,
  435. SU_EVM_DETAILS_0_PILOT_COUNT);
  436. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  437. PHYRX_OTHER_RECEIVE_INFO,
  438. SU_EVM_DETAILS_0_NSS_COUNT);
  439. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  440. break;
  441. }
  442. }
  443. #else
  444. static inline
  445. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  446. void *ppdu_info_hdl)
  447. {
  448. }
  449. #endif
  450. #if defined(QCA_WIFI_QCA6018) && defined(WLAN_CFR_ENABLE) && \
  451. defined(WLAN_ENH_CFR_ENABLE)
  452. static inline
  453. void hal_rx_get_bb_info_8074v2(void *rx_tlv,
  454. void *ppdu_info_hdl)
  455. {
  456. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  457. ppdu_info->cfr_info.bb_captured_channel =
  458. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
  459. ppdu_info->cfr_info.bb_captured_timeout =
  460. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
  461. ppdu_info->cfr_info.bb_captured_reason =
  462. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
  463. }
  464. static inline
  465. void hal_rx_get_rtt_info_8074v2(void *rx_tlv,
  466. void *ppdu_info_hdl)
  467. {
  468. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  469. ppdu_info->cfr_info.rx_location_info_valid =
  470. HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
  471. RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
  472. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  473. HAL_RX_GET(rx_tlv,
  474. PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  475. RTT_CHE_BUFFER_POINTER_LOW32);
  476. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  477. HAL_RX_GET(rx_tlv,
  478. PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  479. RTT_CHE_BUFFER_POINTER_HIGH8);
  480. ppdu_info->cfr_info.chan_capture_status =
  481. HAL_RX_GET(rx_tlv,
  482. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  483. RESERVED_8);
  484. ppdu_info->cfr_info.rx_start_ts =
  485. HAL_RX_GET(rx_tlv,
  486. PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  487. RX_START_TS);
  488. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  489. HAL_RX_GET(rx_tlv,
  490. PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  491. RTT_CFO_MEASUREMENT);
  492. ppdu_info->cfr_info.agc_gain_info0 =
  493. HAL_RX_GET(rx_tlv,
  494. PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
  495. PHY_TIMESTAMP_1_LOWER_32);
  496. ppdu_info->cfr_info.agc_gain_info1 =
  497. HAL_RX_GET(rx_tlv,
  498. PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
  499. PHY_TIMESTAMP_1_UPPER_32);
  500. ppdu_info->cfr_info.agc_gain_info2 =
  501. HAL_RX_GET(rx_tlv,
  502. PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
  503. PHY_TIMESTAMP_2_LOWER_32);
  504. ppdu_info->cfr_info.agc_gain_info3 =
  505. HAL_RX_GET(rx_tlv,
  506. PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
  507. PHY_TIMESTAMP_2_UPPER_32);
  508. ppdu_info->cfr_info.mcs_rate =
  509. HAL_RX_GET(rx_tlv,
  510. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  511. RTT_MCS_RATE);
  512. ppdu_info->cfr_info.gi_type =
  513. HAL_RX_GET(rx_tlv,
  514. PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
  515. RTT_GI_TYPE);
  516. }
  517. #endif
  518. /**
  519. * hal_rx_dump_msdu_start_tlv_8074v2() - dump RX msdu_start TLV in structured
  520. * human readable format.
  521. * @pkttlvs: pointer to the pkttlvs.
  522. * @dbg_level: log level.
  523. *
  524. * Return: void
  525. */
  526. static void hal_rx_dump_msdu_start_tlv_8074v2(void *pkttlvs,
  527. uint8_t dbg_level)
  528. {
  529. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  530. struct rx_msdu_start *msdu_start =
  531. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  532. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  533. "rx_msdu_start tlv - "
  534. "rxpcu_mpdu_filter_in_category: %d "
  535. "sw_frame_group_id: %d "
  536. "phy_ppdu_id: %d "
  537. "msdu_length: %d "
  538. "ipsec_esp: %d "
  539. "l3_offset: %d "
  540. "ipsec_ah: %d "
  541. "l4_offset: %d "
  542. "msdu_number: %d "
  543. "decap_format: %d "
  544. "ipv4_proto: %d "
  545. "ipv6_proto: %d "
  546. "tcp_proto: %d "
  547. "udp_proto: %d "
  548. "ip_frag: %d "
  549. "tcp_only_ack: %d "
  550. "da_is_bcast_mcast: %d "
  551. "ip4_protocol_ip6_next_header: %d "
  552. "toeplitz_hash_2_or_4: %d "
  553. "flow_id_toeplitz: %d "
  554. "user_rssi: %d "
  555. "pkt_type: %d "
  556. "stbc: %d "
  557. "sgi: %d "
  558. "rate_mcs: %d "
  559. "receive_bandwidth: %d "
  560. "reception_type: %d "
  561. "ppdu_start_timestamp: %d "
  562. "sw_phy_meta_data: %d ",
  563. msdu_start->rxpcu_mpdu_filter_in_category,
  564. msdu_start->sw_frame_group_id,
  565. msdu_start->phy_ppdu_id,
  566. msdu_start->msdu_length,
  567. msdu_start->ipsec_esp,
  568. msdu_start->l3_offset,
  569. msdu_start->ipsec_ah,
  570. msdu_start->l4_offset,
  571. msdu_start->msdu_number,
  572. msdu_start->decap_format,
  573. msdu_start->ipv4_proto,
  574. msdu_start->ipv6_proto,
  575. msdu_start->tcp_proto,
  576. msdu_start->udp_proto,
  577. msdu_start->ip_frag,
  578. msdu_start->tcp_only_ack,
  579. msdu_start->da_is_bcast_mcast,
  580. msdu_start->ip4_protocol_ip6_next_header,
  581. msdu_start->toeplitz_hash_2_or_4,
  582. msdu_start->flow_id_toeplitz,
  583. msdu_start->user_rssi,
  584. msdu_start->pkt_type,
  585. msdu_start->stbc,
  586. msdu_start->sgi,
  587. msdu_start->rate_mcs,
  588. msdu_start->receive_bandwidth,
  589. msdu_start->reception_type,
  590. msdu_start->ppdu_start_timestamp,
  591. msdu_start->sw_phy_meta_data);
  592. }
  593. /**
  594. * hal_rx_dump_msdu_end_tlv_8074v2() - dump RX msdu_end TLV in structured
  595. * human readable format.
  596. * @pkttlvs: pointer to the pkttlvs.
  597. * @dbg_level: log level.
  598. *
  599. * Return: void
  600. */
  601. static void hal_rx_dump_msdu_end_tlv_8074v2(void *pkttlvs,
  602. uint8_t dbg_level)
  603. {
  604. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  605. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  606. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  607. "rx_msdu_end tlv - "
  608. "rxpcu_mpdu_filter_in_category: %d "
  609. "sw_frame_group_id: %d "
  610. "phy_ppdu_id: %d "
  611. "ip_hdr_chksum: %d "
  612. "tcp_udp_chksum: %d "
  613. "key_id_octet: %d "
  614. "cce_super_rule: %d "
  615. "cce_classify_not_done_truncat: %d "
  616. "cce_classify_not_done_cce_dis: %d "
  617. "ext_wapi_pn_63_48: %d "
  618. "ext_wapi_pn_95_64: %d "
  619. "ext_wapi_pn_127_96: %d "
  620. "reported_mpdu_length: %d "
  621. "first_msdu: %d "
  622. "last_msdu: %d "
  623. "sa_idx_timeout: %d "
  624. "da_idx_timeout: %d "
  625. "msdu_limit_error: %d "
  626. "flow_idx_timeout: %d "
  627. "flow_idx_invalid: %d "
  628. "wifi_parser_error: %d "
  629. "amsdu_parser_error: %d "
  630. "sa_is_valid: %d "
  631. "da_is_valid: %d "
  632. "da_is_mcbc: %d "
  633. "l3_header_padding: %d "
  634. "ipv6_options_crc: %d "
  635. "tcp_seq_number: %d "
  636. "tcp_ack_number: %d "
  637. "tcp_flag: %d "
  638. "lro_eligible: %d "
  639. "window_size: %d "
  640. "da_offset: %d "
  641. "sa_offset: %d "
  642. "da_offset_valid: %d "
  643. "sa_offset_valid: %d "
  644. "rule_indication_31_0: %d "
  645. "rule_indication_63_32: %d "
  646. "sa_idx: %d "
  647. "msdu_drop: %d "
  648. "reo_destination_indication: %d "
  649. "flow_idx: %d "
  650. "fse_metadata: %d "
  651. "cce_metadata: %d "
  652. "sa_sw_peer_id: %d ",
  653. msdu_end->rxpcu_mpdu_filter_in_category,
  654. msdu_end->sw_frame_group_id,
  655. msdu_end->phy_ppdu_id,
  656. msdu_end->ip_hdr_chksum,
  657. msdu_end->tcp_udp_chksum,
  658. msdu_end->key_id_octet,
  659. msdu_end->cce_super_rule,
  660. msdu_end->cce_classify_not_done_truncate,
  661. msdu_end->cce_classify_not_done_cce_dis,
  662. msdu_end->ext_wapi_pn_63_48,
  663. msdu_end->ext_wapi_pn_95_64,
  664. msdu_end->ext_wapi_pn_127_96,
  665. msdu_end->reported_mpdu_length,
  666. msdu_end->first_msdu,
  667. msdu_end->last_msdu,
  668. msdu_end->sa_idx_timeout,
  669. msdu_end->da_idx_timeout,
  670. msdu_end->msdu_limit_error,
  671. msdu_end->flow_idx_timeout,
  672. msdu_end->flow_idx_invalid,
  673. msdu_end->wifi_parser_error,
  674. msdu_end->amsdu_parser_error,
  675. msdu_end->sa_is_valid,
  676. msdu_end->da_is_valid,
  677. msdu_end->da_is_mcbc,
  678. msdu_end->l3_header_padding,
  679. msdu_end->ipv6_options_crc,
  680. msdu_end->tcp_seq_number,
  681. msdu_end->tcp_ack_number,
  682. msdu_end->tcp_flag,
  683. msdu_end->lro_eligible,
  684. msdu_end->window_size,
  685. msdu_end->da_offset,
  686. msdu_end->sa_offset,
  687. msdu_end->da_offset_valid,
  688. msdu_end->sa_offset_valid,
  689. msdu_end->rule_indication_31_0,
  690. msdu_end->rule_indication_63_32,
  691. msdu_end->sa_idx,
  692. msdu_end->msdu_drop,
  693. msdu_end->reo_destination_indication,
  694. msdu_end->flow_idx,
  695. msdu_end->fse_metadata,
  696. msdu_end->cce_metadata,
  697. msdu_end->sa_sw_peer_id);
  698. }
  699. /*
  700. * Get tid from RX_MPDU_START
  701. */
  702. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  703. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  704. RX_MPDU_INFO_3_TID_OFFSET)), \
  705. RX_MPDU_INFO_3_TID_MASK, \
  706. RX_MPDU_INFO_3_TID_LSB))
  707. static uint32_t hal_rx_mpdu_start_tid_get_8074v2(uint8_t *buf)
  708. {
  709. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  710. struct rx_mpdu_start *mpdu_start =
  711. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  712. uint32_t tid;
  713. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  714. return tid;
  715. }
  716. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  717. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  718. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  719. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  720. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  721. /**
  722. * hal_rx_msdu_start_reception_type_get_8074v2() - API to get the reception type
  723. * Interval from rx_msdu_start
  724. * @buf: pointer to the start of RX PKT TLV header
  725. *
  726. * Return: uint32_t(reception_type)
  727. */
  728. static uint32_t hal_rx_msdu_start_reception_type_get_8074v2(uint8_t *buf)
  729. {
  730. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  731. struct rx_msdu_start *msdu_start =
  732. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  733. uint32_t reception_type;
  734. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  735. return reception_type;
  736. }
  737. /* RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET */
  738. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  739. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  740. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  741. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \
  742. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
  743. /**
  744. * hal_rx_msdu_end_da_idx_get_8074v2() - API to get da_idx from rx_msdu_end TLV
  745. * @buf: pointer to the start of RX PKT TLV headers
  746. *
  747. * Return: da index
  748. */
  749. static uint16_t hal_rx_msdu_end_da_idx_get_8074v2(uint8_t *buf)
  750. {
  751. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  752. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  753. uint16_t da_idx;
  754. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  755. return da_idx;
  756. }