hal_8074v1_rx.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "hal_hw_headers.h"
  20. #include "hal_internal.h"
  21. #include "cdp_txrx_mon_struct.h"
  22. #include "qdf_trace.h"
  23. #include "hal_li_rx.h"
  24. #include "hal_tx.h"
  25. #include "dp_types.h"
  26. #include "hal_api_mon.h"
  27. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  28. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  29. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  30. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  31. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  32. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  33. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  34. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  35. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  36. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  37. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  38. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  39. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  40. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  41. RX_MSDU_END_5_SA_IS_VALID_LSB))
  42. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  43. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  44. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  45. RX_MSDU_END_13_SA_IDX_MASK, \
  46. RX_MSDU_END_13_SA_IDX_LSB))
  47. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  48. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  49. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  50. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  51. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  52. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  53. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  54. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  55. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  56. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  57. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  58. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  59. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  60. RX_MPDU_INFO_4_PN_31_0_MASK, \
  61. RX_MPDU_INFO_4_PN_31_0_LSB))
  62. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  63. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  64. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  65. RX_MPDU_INFO_5_PN_63_32_MASK, \
  66. RX_MPDU_INFO_5_PN_63_32_LSB))
  67. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  68. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  69. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  70. RX_MPDU_INFO_6_PN_95_64_MASK, \
  71. RX_MPDU_INFO_6_PN_95_64_LSB))
  72. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  73. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  74. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  75. RX_MPDU_INFO_7_PN_127_96_MASK, \
  76. RX_MPDU_INFO_7_PN_127_96_LSB))
  77. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  78. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  79. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  80. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  81. RX_MSDU_END_5_FIRST_MSDU_LSB))
  82. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  83. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  84. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  85. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  86. RX_MSDU_END_5_DA_IS_VALID_LSB))
  87. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  88. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  89. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  90. RX_MSDU_END_5_LAST_MSDU_MASK, \
  91. RX_MSDU_END_5_LAST_MSDU_LSB))
  92. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  93. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  94. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  95. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  96. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  97. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  98. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  99. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  100. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  101. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  102. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  103. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  104. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  105. RX_MPDU_INFO_2_TO_DS_MASK, \
  106. RX_MPDU_INFO_2_TO_DS_LSB))
  107. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  108. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  109. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  110. RX_MPDU_INFO_2_FR_DS_MASK, \
  111. RX_MPDU_INFO_2_FR_DS_LSB))
  112. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  113. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  114. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  115. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  116. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  117. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  118. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  119. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  120. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  121. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  122. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  123. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  124. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  125. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  126. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  127. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  128. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  129. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  130. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  131. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  132. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  133. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  134. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  135. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  136. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  137. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  138. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  139. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  140. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  141. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  142. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  143. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  144. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  145. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  146. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  147. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  148. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  149. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  150. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  151. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  152. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  153. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  154. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  155. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  156. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  157. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  158. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  159. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  160. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  161. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  162. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  163. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  164. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  165. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  166. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  167. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  168. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  169. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  170. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  171. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  172. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  173. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  174. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  175. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  176. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  177. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  178. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  179. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  180. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  181. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  182. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  183. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  184. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  185. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  186. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  187. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  188. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  189. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  190. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  191. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  192. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  193. (uint8_t *)(link_desc_va) + \
  194. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  195. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  196. (uint8_t *)(msdu0) + \
  197. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  198. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  199. (uint8_t *)(ent_ring_desc) + \
  200. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  201. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  202. (uint8_t *)(dst_ring_desc) + \
  203. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  204. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  205. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
  206. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  207. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
  208. #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
  209. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD1_VALID)
  210. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  211. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
  212. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  213. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
  214. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  215. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
  216. #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
  217. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID)
  218. #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
  219. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_1, SW_PEER_ID)
  220. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  221. do { \
  222. reg_val &= \
  223. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  224. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  225. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  226. reg_val |= \
  227. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  228. FRAGMENT_DEST_RING, \
  229. (reo_params)->frag_dst_ring) | \
  230. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  231. AGING_LIST_ENABLE, 1) |\
  232. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  233. AGING_FLUSH_ENABLE, 1);\
  234. HAL_REG_WRITE((soc), \
  235. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  236. SEQ_WCSS_UMAC_REO_REG_OFFSET),\
  237. (reg_val)); \
  238. (reg_val) = \
  239. HAL_REG_READ((soc), \
  240. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  241. SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
  242. (reg_val) &= \
  243. ~(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_0_BMSK); \
  244. (reg_val) |= \
  245. HAL_SM(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0, \
  246. DEST_RING_ALT_MAPPING_0, \
  247. (reo_params)->alt_dst_ind_0); \
  248. HAL_REG_WRITE((soc), \
  249. HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR( \
  250. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  251. (reg_val)); \
  252. } while (0)
  253. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  254. ((struct rx_msdu_desc_info *) \
  255. _OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
  256. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  257. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  258. ((struct rx_msdu_details *) \
  259. _OFFSET_TO_BYTE_PTR((link_desc),\
  260. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  261. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  262. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  263. RX_MSDU_END_14_FLOW_IDX_OFFSET)), \
  264. RX_MSDU_END_14_FLOW_IDX_MASK, \
  265. RX_MSDU_END_14_FLOW_IDX_LSB))
  266. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  267. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  268. RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \
  269. RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \
  270. RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
  271. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  272. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  273. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \
  274. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \
  275. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
  276. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  277. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  278. RX_MSDU_END_15_FSE_METADATA_OFFSET)), \
  279. RX_MSDU_END_15_FSE_METADATA_MASK, \
  280. RX_MSDU_END_15_FSE_METADATA_LSB))
  281. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  282. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  283. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  284. RX_MSDU_END_16_CCE_METADATA_MASK, \
  285. RX_MSDU_END_16_CCE_METADATA_LSB))
  286. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  287. (_HAL_MS( \
  288. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  289. msdu_end_tlv.rx_msdu_end), \
  290. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  291. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  292. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  293. /**
  294. * hal_rx_msdu_start_nss_get_8074() - API to get the NSS from rx_msdu_start
  295. * @buf: pointer to the start of RX PKT TLV header
  296. *
  297. * Return: uint32_t(nss)
  298. */
  299. static uint32_t
  300. hal_rx_msdu_start_nss_get_8074(uint8_t *buf)
  301. {
  302. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  303. struct rx_msdu_start *msdu_start =
  304. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  305. uint32_t nss;
  306. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  307. return nss;
  308. }
  309. /**
  310. * hal_rx_mon_hw_desc_get_mpdu_status_8074() - Retrieve MPDU status
  311. * @hw_desc_addr: Start address of Rx HW TLVs
  312. * @rs: Status for monitor mode
  313. *
  314. * Return: void
  315. */
  316. static void hal_rx_mon_hw_desc_get_mpdu_status_8074(void *hw_desc_addr,
  317. struct mon_rx_status *rs)
  318. {
  319. struct rx_msdu_start *rx_msdu_start;
  320. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  321. uint32_t reg_value;
  322. const uint32_t sgi_hw_to_cdp[] = {
  323. CDP_SGI_0_8_US,
  324. CDP_SGI_0_4_US,
  325. CDP_SGI_1_6_US,
  326. CDP_SGI_3_2_US,
  327. };
  328. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  329. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  330. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  331. RX_MSDU_START_5, USER_RSSI);
  332. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  333. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  334. rs->sgi = sgi_hw_to_cdp[reg_value];
  335. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  336. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  337. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  338. /* TODO: rs->beamformed should be set for SU beamforming also */
  339. }
  340. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  341. static uint32_t hal_get_link_desc_size_8074(void)
  342. {
  343. return LINK_DESC_SIZE;
  344. }
  345. /**
  346. * hal_rx_get_tlv_8074() - API to get the tlv
  347. * @rx_tlv: TLV data extracted from the rx packet
  348. *
  349. * Return: uint8_t
  350. */
  351. static uint8_t hal_rx_get_tlv_8074(void *rx_tlv)
  352. {
  353. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_35, RECEIVE_BANDWIDTH);
  354. }
  355. /**
  356. * hal_rx_proc_phyrx_other_receive_info_tlv_8074()
  357. * - process other receive info TLV
  358. * @rx_tlv_hdr: pointer to TLV header
  359. * @ppdu_info: pointer to ppdu_info
  360. *
  361. * Return: None
  362. */
  363. static
  364. void hal_rx_proc_phyrx_other_receive_info_tlv_8074(void *rx_tlv_hdr,
  365. void *ppdu_info)
  366. {
  367. }
  368. /**
  369. * hal_rx_dump_msdu_start_tlv_8074() - dump RX msdu_start TLV in structured
  370. * human readable format.
  371. * @pkttlvs: pointer to the pkttlvs.
  372. * @dbg_level: log level.
  373. *
  374. * Return: void
  375. */
  376. static void hal_rx_dump_msdu_start_tlv_8074(void *pkttlvs,
  377. uint8_t dbg_level)
  378. {
  379. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  380. struct rx_msdu_start *msdu_start =
  381. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  382. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  383. "rx_msdu_start tlv - "
  384. "rxpcu_mpdu_filter_in_category: %d "
  385. "sw_frame_group_id: %d "
  386. "phy_ppdu_id: %d "
  387. "msdu_length: %d "
  388. "ipsec_esp: %d "
  389. "l3_offset: %d "
  390. "ipsec_ah: %d "
  391. "l4_offset: %d "
  392. "msdu_number: %d "
  393. "decap_format: %d "
  394. "ipv4_proto: %d "
  395. "ipv6_proto: %d "
  396. "tcp_proto: %d "
  397. "udp_proto: %d "
  398. "ip_frag: %d "
  399. "tcp_only_ack: %d "
  400. "da_is_bcast_mcast: %d "
  401. "ip4_protocol_ip6_next_header: %d "
  402. "toeplitz_hash_2_or_4: %d "
  403. "flow_id_toeplitz: %d "
  404. "user_rssi: %d "
  405. "pkt_type: %d "
  406. "stbc: %d "
  407. "sgi: %d "
  408. "rate_mcs: %d "
  409. "receive_bandwidth: %d "
  410. "reception_type: %d "
  411. "toeplitz_hash: %d "
  412. "nss: %d "
  413. "ppdu_start_timestamp: %d "
  414. "sw_phy_meta_data: %d ",
  415. msdu_start->rxpcu_mpdu_filter_in_category,
  416. msdu_start->sw_frame_group_id,
  417. msdu_start->phy_ppdu_id,
  418. msdu_start->msdu_length,
  419. msdu_start->ipsec_esp,
  420. msdu_start->l3_offset,
  421. msdu_start->ipsec_ah,
  422. msdu_start->l4_offset,
  423. msdu_start->msdu_number,
  424. msdu_start->decap_format,
  425. msdu_start->ipv4_proto,
  426. msdu_start->ipv6_proto,
  427. msdu_start->tcp_proto,
  428. msdu_start->udp_proto,
  429. msdu_start->ip_frag,
  430. msdu_start->tcp_only_ack,
  431. msdu_start->da_is_bcast_mcast,
  432. msdu_start->ip4_protocol_ip6_next_header,
  433. msdu_start->toeplitz_hash_2_or_4,
  434. msdu_start->flow_id_toeplitz,
  435. msdu_start->user_rssi,
  436. msdu_start->pkt_type,
  437. msdu_start->stbc,
  438. msdu_start->sgi,
  439. msdu_start->rate_mcs,
  440. msdu_start->receive_bandwidth,
  441. msdu_start->reception_type,
  442. msdu_start->toeplitz_hash,
  443. msdu_start->nss,
  444. msdu_start->ppdu_start_timestamp,
  445. msdu_start->sw_phy_meta_data);
  446. }
  447. /**
  448. * hal_rx_dump_msdu_end_tlv_8074() - dump RX msdu_end TLV in structured
  449. * human readable format.
  450. * @pkttlvs: pointer to the pkttlvs.
  451. * @dbg_level: log level.
  452. *
  453. * Return: void
  454. */
  455. static void hal_rx_dump_msdu_end_tlv_8074(void *pkttlvs,
  456. uint8_t dbg_level)
  457. {
  458. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  459. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  460. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  461. "rx_msdu_end tlv - "
  462. "rxpcu_mpdu_filter_in_category: %d "
  463. "sw_frame_group_id: %d "
  464. "phy_ppdu_id: %d "
  465. "ip_hdr_chksum: %d "
  466. "tcp_udp_chksum: %d "
  467. "key_id_octet: %d "
  468. "cce_super_rule: %d "
  469. "cce_classify_not_done_truncat: %d "
  470. "cce_classify_not_done_cce_dis: %d "
  471. "ext_wapi_pn_63_48: %d "
  472. "ext_wapi_pn_95_64: %d "
  473. "ext_wapi_pn_127_96: %d "
  474. "reported_mpdu_length: %d "
  475. "first_msdu: %d "
  476. "last_msdu: %d "
  477. "sa_idx_timeout: %d "
  478. "da_idx_timeout: %d "
  479. "msdu_limit_error: %d "
  480. "flow_idx_timeout: %d "
  481. "flow_idx_invalid: %d "
  482. "wifi_parser_error: %d "
  483. "amsdu_parser_error: %d "
  484. "sa_is_valid: %d "
  485. "da_is_valid: %d "
  486. "da_is_mcbc: %d "
  487. "l3_header_padding: %d "
  488. "ipv6_options_crc: %d "
  489. "tcp_seq_number: %d "
  490. "tcp_ack_number: %d "
  491. "tcp_flag: %d "
  492. "lro_eligible: %d "
  493. "window_size: %d "
  494. "da_offset: %d "
  495. "sa_offset: %d "
  496. "da_offset_valid: %d "
  497. "sa_offset_valid: %d "
  498. "rule_indication_31_0: %d "
  499. "rule_indication_63_32: %d "
  500. "sa_idx: %d "
  501. "da_idx: %d "
  502. "msdu_drop: %d "
  503. "reo_destination_indication: %d "
  504. "flow_idx: %d "
  505. "fse_metadata: %d "
  506. "cce_metadata: %d "
  507. "sa_sw_peer_id: %d ",
  508. msdu_end->rxpcu_mpdu_filter_in_category,
  509. msdu_end->sw_frame_group_id,
  510. msdu_end->phy_ppdu_id,
  511. msdu_end->ip_hdr_chksum,
  512. msdu_end->tcp_udp_chksum,
  513. msdu_end->key_id_octet,
  514. msdu_end->cce_super_rule,
  515. msdu_end->cce_classify_not_done_truncate,
  516. msdu_end->cce_classify_not_done_cce_dis,
  517. msdu_end->ext_wapi_pn_63_48,
  518. msdu_end->ext_wapi_pn_95_64,
  519. msdu_end->ext_wapi_pn_127_96,
  520. msdu_end->reported_mpdu_length,
  521. msdu_end->first_msdu,
  522. msdu_end->last_msdu,
  523. msdu_end->sa_idx_timeout,
  524. msdu_end->da_idx_timeout,
  525. msdu_end->msdu_limit_error,
  526. msdu_end->flow_idx_timeout,
  527. msdu_end->flow_idx_invalid,
  528. msdu_end->wifi_parser_error,
  529. msdu_end->amsdu_parser_error,
  530. msdu_end->sa_is_valid,
  531. msdu_end->da_is_valid,
  532. msdu_end->da_is_mcbc,
  533. msdu_end->l3_header_padding,
  534. msdu_end->ipv6_options_crc,
  535. msdu_end->tcp_seq_number,
  536. msdu_end->tcp_ack_number,
  537. msdu_end->tcp_flag,
  538. msdu_end->lro_eligible,
  539. msdu_end->window_size,
  540. msdu_end->da_offset,
  541. msdu_end->sa_offset,
  542. msdu_end->da_offset_valid,
  543. msdu_end->sa_offset_valid,
  544. msdu_end->rule_indication_31_0,
  545. msdu_end->rule_indication_63_32,
  546. msdu_end->sa_idx,
  547. msdu_end->da_idx,
  548. msdu_end->msdu_drop,
  549. msdu_end->reo_destination_indication,
  550. msdu_end->flow_idx,
  551. msdu_end->fse_metadata,
  552. msdu_end->cce_metadata,
  553. msdu_end->sa_sw_peer_id);
  554. }
  555. /*
  556. * Get tid from RX_MPDU_START
  557. */
  558. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  559. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  560. RX_MPDU_INFO_3_TID_OFFSET)), \
  561. RX_MPDU_INFO_3_TID_MASK, \
  562. RX_MPDU_INFO_3_TID_LSB))
  563. static uint32_t hal_rx_mpdu_start_tid_get_8074(uint8_t *buf)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  566. struct rx_mpdu_start *mpdu_start =
  567. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  568. uint32_t tid;
  569. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  570. return tid;
  571. }
  572. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  573. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  574. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  575. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  576. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  577. /**
  578. * hal_rx_msdu_start_reception_type_get_8074() - API to get the reception type
  579. * Interval from rx_msdu_start
  580. * @buf: pointer to the start of RX PKT TLV header
  581. *
  582. * Return: uint32_t(reception_type)
  583. */
  584. static uint32_t hal_rx_msdu_start_reception_type_get_8074(uint8_t *buf)
  585. {
  586. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  587. struct rx_msdu_start *msdu_start =
  588. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  589. uint32_t reception_type;
  590. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  591. return reception_type;
  592. }
  593. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  594. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  595. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  596. RX_MSDU_END_13_DA_IDX_MASK, \
  597. RX_MSDU_END_13_DA_IDX_LSB))
  598. /**
  599. * hal_rx_msdu_end_da_idx_get_8074() - API to get da_idx from rx_msdu_end TLV
  600. * @buf: pointer to the start of RX PKT TLV headers
  601. *
  602. * Return: da index
  603. */
  604. static uint16_t hal_rx_msdu_end_da_idx_get_8074(uint8_t *buf)
  605. {
  606. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  607. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  608. uint16_t da_idx;
  609. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  610. return da_idx;
  611. }