123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568 |
- /*
- * Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
- * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
- *
- * Permission to use, copy, modify, and/or distribute this software for
- * any purpose with or without fee is hereby granted, provided that the
- * above copyright notice and this permission notice appear in all
- * copies.
- *
- * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
- * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
- * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
- * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
- * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
- * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
- * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
- * PERFORMANCE OF THIS SOFTWARE.
- */
- #include "qdf_types.h"
- #include "qdf_util.h"
- #include "qdf_types.h"
- #include "qdf_lock.h"
- #include "qdf_mem.h"
- #include "qdf_nbuf.h"
- #include "hal_li_hw_headers.h"
- #include "hal_internal.h"
- #include "hal_api.h"
- #include "target_type.h"
- #include "wcss_version.h"
- #include "qdf_module.h"
- #include "hal_flow.h"
- #include "rx_flow_search_entry.h"
- #include "hal_rx_flow_info.h"
- #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
- RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
- #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
- RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
- #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
- RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
- #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET \
- RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_OFFSET
- #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK \
- RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_MASK
- #define UNIFIED_RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB \
- RXPCU_PPDU_END_INFO_11_PHYRX_ABORT_REQUEST_INFO_DETAILS_PHYRX_ABORT_REASON_LSB
- #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
- PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
- #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
- PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
- #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
- PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
- #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
- PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
- #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
- PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
- #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
- PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
- #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
- PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
- #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
- PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
- #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
- PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
- #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
- PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
- #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
- PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
- #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
- RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
- #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
- RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
- #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
- RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
- #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
- RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
- #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
- REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
- #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
- UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
- #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
- RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
- #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
- RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
- #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
- TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
- #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
- TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
- #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
- TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
- #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
- BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
- #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
- BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
- #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
- BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
- #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
- BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
- #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
- BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
- #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
- BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
- #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
- BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
- #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
- BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
- #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
- TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
- #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
- TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
- #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
- WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
- #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
- WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
- #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
- WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
- #include "hal_6750_tx.h"
- #include "hal_6750_rx.h"
- #include <hal_generic_api.h>
- #include "hal_li_rx.h"
- #include "hal_li_api.h"
- #include "hal_li_generic_api.h"
- /**
- * hal_rx_msdu_start_nss_get_6750() - API to get the NSS Interval from
- * rx_msdu_start
- * @buf: pointer to the start of RX PKT TLV header
- *
- * Return: uint32_t(nss)
- */
- static uint32_t
- hal_rx_msdu_start_nss_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_start *msdu_start =
- &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
- uint8_t mimo_ss_bitmap;
- mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
- return qdf_get_hweight8(mimo_ss_bitmap);
- }
- /**
- * hal_rx_msdu_start_get_len_6750() - API to get the MSDU length from
- * rx_msdu_start TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: (uint32_t)msdu length
- */
- static uint32_t hal_rx_msdu_start_get_len_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_start *msdu_start =
- &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
- uint32_t msdu_len;
- msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
- return msdu_len;
- }
- /**
- * hal_rx_mon_hw_desc_get_mpdu_status_6750() - Retrieve MPDU status
- * @hw_desc_addr: Start address of Rx HW TLVs
- * @rs: Status for monitor mode
- *
- * Return: void
- */
- static void hal_rx_mon_hw_desc_get_mpdu_status_6750(void *hw_desc_addr,
- struct mon_rx_status *rs)
- {
- struct rx_msdu_start *rx_msdu_start;
- struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
- uint32_t reg_value;
- const uint32_t sgi_hw_to_cdp[] = {
- CDP_SGI_0_8_US,
- CDP_SGI_0_4_US,
- CDP_SGI_1_6_US,
- CDP_SGI_3_2_US,
- };
- rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
- HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
- rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
- RX_MSDU_START_5, USER_RSSI);
- rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
- reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
- rs->sgi = sgi_hw_to_cdp[reg_value];
- reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
- rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
- /* TODO: rs->beamformed should be set for SU beamforming also */
- }
- #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
- static uint32_t hal_get_link_desc_size_6750(void)
- {
- return LINK_DESC_SIZE;
- }
- /**
- * hal_rx_get_tlv_6750() - API to get the tlv
- * @rx_tlv: TLV data extracted from the rx packet
- *
- * Return: uint8_t
- */
- static uint8_t hal_rx_get_tlv_6750(void *rx_tlv)
- {
- return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
- }
- /**
- * hal_rx_proc_phyrx_other_receive_info_tlv_6750()
- * - process other receive info TLV
- * @rx_tlv_hdr: pointer to TLV header
- * @ppdu_info_handle: pointer to ppdu_info
- *
- * Return: None
- */
- static
- void hal_rx_proc_phyrx_other_receive_info_tlv_6750(void *rx_tlv_hdr,
- void *ppdu_info_handle)
- {
- uint32_t tlv_tag, tlv_len;
- uint32_t temp_len, other_tlv_len, other_tlv_tag;
- void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
- void *other_tlv_hdr = NULL;
- void *other_tlv = NULL;
- tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
- tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
- temp_len = 0;
- other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
- other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
- other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
- temp_len += other_tlv_len;
- other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
- switch (other_tlv_tag) {
- default:
- QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
- "%s unhandled TLV type: %d, TLV len:%d",
- __func__, other_tlv_tag, other_tlv_len);
- break;
- }
- }
- /**
- * hal_rx_dump_msdu_start_tlv_6750() - dump RX msdu_start TLV in structured
- * human readable format.
- * @pkttlvs: pointer to the pkttlvs.
- * @dbg_level: log level.
- *
- * Return: void
- */
- static void hal_rx_dump_msdu_start_tlv_6750(void *pkttlvs, uint8_t dbg_level)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
- struct rx_msdu_start *msdu_start =
- &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
- hal_verbose_debug(
- "rx_msdu_start tlv (1/2) - "
- "rxpcu_mpdu_filter_in_category: %x "
- "sw_frame_group_id: %x "
- "phy_ppdu_id: %x "
- "msdu_length: %x "
- "ipsec_esp: %x "
- "l3_offset: %x "
- "ipsec_ah: %x "
- "l4_offset: %x "
- "msdu_number: %x "
- "decap_format: %x "
- "ipv4_proto: %x "
- "ipv6_proto: %x "
- "tcp_proto: %x "
- "udp_proto: %x "
- "ip_frag: %x "
- "tcp_only_ack: %x "
- "da_is_bcast_mcast: %x "
- "ip4_protocol_ip6_next_header: %x "
- "toeplitz_hash_2_or_4: %x "
- "flow_id_toeplitz: %x "
- "user_rssi: %x "
- "pkt_type: %x "
- "stbc: %x "
- "sgi: %x "
- "rate_mcs: %x "
- "receive_bandwidth: %x "
- "reception_type: %x "
- "ppdu_start_timestamp: %u ",
- msdu_start->rxpcu_mpdu_filter_in_category,
- msdu_start->sw_frame_group_id,
- msdu_start->phy_ppdu_id,
- msdu_start->msdu_length,
- msdu_start->ipsec_esp,
- msdu_start->l3_offset,
- msdu_start->ipsec_ah,
- msdu_start->l4_offset,
- msdu_start->msdu_number,
- msdu_start->decap_format,
- msdu_start->ipv4_proto,
- msdu_start->ipv6_proto,
- msdu_start->tcp_proto,
- msdu_start->udp_proto,
- msdu_start->ip_frag,
- msdu_start->tcp_only_ack,
- msdu_start->da_is_bcast_mcast,
- msdu_start->ip4_protocol_ip6_next_header,
- msdu_start->toeplitz_hash_2_or_4,
- msdu_start->flow_id_toeplitz,
- msdu_start->user_rssi,
- msdu_start->pkt_type,
- msdu_start->stbc,
- msdu_start->sgi,
- msdu_start->rate_mcs,
- msdu_start->receive_bandwidth,
- msdu_start->reception_type,
- msdu_start->ppdu_start_timestamp);
- hal_verbose_debug(
- "rx_msdu_start tlv (2/2) - "
- "sw_phy_meta_data: %x ",
- msdu_start->sw_phy_meta_data);
- }
- /**
- * hal_rx_dump_msdu_end_tlv_6750() - dump RX msdu_end TLV in structured
- * human readable format.
- * @pkttlvs: pointer to the pkttlvs.
- * @dbg_level: log level.
- *
- * Return: void
- */
- static void hal_rx_dump_msdu_end_tlv_6750(void *pkttlvs,
- uint8_t dbg_level)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
- "rx_msdu_end tlv (1/3) - "
- "rxpcu_mpdu_filter_in_category: %x "
- "sw_frame_group_id: %x "
- "phy_ppdu_id: %x "
- "ip_hdr_chksum: %x "
- "tcp_udp_chksum: %x "
- "key_id_octet: %x "
- "cce_super_rule: %x "
- "cce_classify_not_done_truncat: %x "
- "cce_classify_not_done_cce_dis: %x "
- "reported_mpdu_length: %x "
- "first_msdu: %x "
- "last_msdu: %x "
- "sa_idx_timeout: %x "
- "da_idx_timeout: %x "
- "msdu_limit_error: %x "
- "flow_idx_timeout: %x "
- "flow_idx_invalid: %x "
- "wifi_parser_error: %x "
- "amsdu_parser_error: %x",
- msdu_end->rxpcu_mpdu_filter_in_category,
- msdu_end->sw_frame_group_id,
- msdu_end->phy_ppdu_id,
- msdu_end->ip_hdr_chksum,
- msdu_end->tcp_udp_chksum,
- msdu_end->key_id_octet,
- msdu_end->cce_super_rule,
- msdu_end->cce_classify_not_done_truncate,
- msdu_end->cce_classify_not_done_cce_dis,
- msdu_end->reported_mpdu_length,
- msdu_end->first_msdu,
- msdu_end->last_msdu,
- msdu_end->sa_idx_timeout,
- msdu_end->da_idx_timeout,
- msdu_end->msdu_limit_error,
- msdu_end->flow_idx_timeout,
- msdu_end->flow_idx_invalid,
- msdu_end->wifi_parser_error,
- msdu_end->amsdu_parser_error);
- __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
- "rx_msdu_end tlv (2/3)- "
- "sa_is_valid: %x "
- "da_is_valid: %x "
- "da_is_mcbc: %x "
- "l3_header_padding: %x "
- "ipv6_options_crc: %x "
- "tcp_seq_number: %x "
- "tcp_ack_number: %x "
- "tcp_flag: %x "
- "lro_eligible: %x "
- "window_size: %x "
- "da_offset: %x "
- "sa_offset: %x "
- "da_offset_valid: %x "
- "sa_offset_valid: %x "
- "rule_indication_31_0: %x "
- "rule_indication_63_32: %x "
- "sa_idx: %x "
- "da_idx: %x "
- "msdu_drop: %x "
- "reo_destination_indication: %x "
- "flow_idx: %x "
- "fse_metadata: %x "
- "cce_metadata: %x "
- "sa_sw_peer_id: %x ",
- msdu_end->sa_is_valid,
- msdu_end->da_is_valid,
- msdu_end->da_is_mcbc,
- msdu_end->l3_header_padding,
- msdu_end->ipv6_options_crc,
- msdu_end->tcp_seq_number,
- msdu_end->tcp_ack_number,
- msdu_end->tcp_flag,
- msdu_end->lro_eligible,
- msdu_end->window_size,
- msdu_end->da_offset,
- msdu_end->sa_offset,
- msdu_end->da_offset_valid,
- msdu_end->sa_offset_valid,
- msdu_end->rule_indication_31_0,
- msdu_end->rule_indication_63_32,
- msdu_end->sa_idx,
- msdu_end->da_idx_or_sw_peer_id,
- msdu_end->msdu_drop,
- msdu_end->reo_destination_indication,
- msdu_end->flow_idx,
- msdu_end->fse_metadata,
- msdu_end->cce_metadata,
- msdu_end->sa_sw_peer_id);
- __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
- "rx_msdu_end tlv (3/3)"
- "aggregation_count %x "
- "flow_aggregation_continuation %x "
- "fisa_timeout %x "
- "cumulative_l4_checksum %x "
- "cumulative_ip_length %x",
- msdu_end->aggregation_count,
- msdu_end->flow_aggregation_continuation,
- msdu_end->fisa_timeout,
- msdu_end->cumulative_l4_checksum,
- msdu_end->cumulative_ip_length);
- }
- /*
- * Get tid from RX_MPDU_START
- */
- #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
- RX_MPDU_INFO_7_TID_OFFSET)), \
- RX_MPDU_INFO_7_TID_MASK, \
- RX_MPDU_INFO_7_TID_LSB))
- static uint32_t hal_rx_mpdu_start_tid_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- uint32_t tid;
- tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
- return tid;
- }
- #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
- RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
- RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
- RX_MSDU_START_5_RECEPTION_TYPE_LSB))
- /**
- * hal_rx_msdu_start_reception_type_get_6750() - API to get the reception type
- * Interval from rx_msdu_start
- * @buf: pointer to the start of RX PKT TLV header
- *
- * Return: uint32_t(reception_type)
- */
- static
- uint32_t hal_rx_msdu_start_reception_type_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_start *msdu_start =
- &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
- uint32_t reception_type;
- reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
- return reception_type;
- }
- /**
- * hal_rx_msdu_end_da_idx_get_6750() - API to get da_idx from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: da index
- */
- static uint16_t hal_rx_msdu_end_da_idx_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint16_t da_idx;
- da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
- return da_idx;
- }
- /**
- * hal_rx_get_rx_fragment_number_6750() - API to retrieve rx fragment number
- * @buf: Network buffer
- *
- * Return: rx fragment number
- */
- static
- uint8_t hal_rx_get_rx_fragment_number_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
- struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
- /* Return first 4 bits as fragment number */
- return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
- DOT11_SEQ_FRAG_MASK);
- }
- /**
- * hal_rx_msdu_end_da_is_mcbc_get_6750() - API to check if pkt is MCBC
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: da_is_mcbc
- */
- static uint8_t
- hal_rx_msdu_end_da_is_mcbc_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
- }
- /**
- * hal_rx_msdu_end_sa_is_valid_get_6750() - API to get_6750 the sa_is_valid bit
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: sa_is_valid bit
- */
- static uint8_t
- hal_rx_msdu_end_sa_is_valid_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint8_t sa_is_valid;
- sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
- return sa_is_valid;
- }
- /**
- * hal_rx_msdu_end_sa_idx_get_6750() - API to get_6750 the sa_idx from
- * rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: sa_idx (SA AST index)
- */
- static
- uint16_t hal_rx_msdu_end_sa_idx_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint16_t sa_idx;
- sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
- return sa_idx;
- }
- /**
- * hal_rx_desc_is_first_msdu_6750() - Check if first msdu
- * @hw_desc_addr: hardware descriptor address
- *
- * Return: 0 - success/ non-zero failure
- */
- static uint32_t hal_rx_desc_is_first_msdu_6750(void *hw_desc_addr)
- {
- struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
- struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
- return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
- }
- /**
- * hal_rx_msdu_end_l3_hdr_padding_get_6750() - API to get the l3_header padding
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: number of l3 header padding bytes
- */
- static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint32_t l3_header_padding;
- l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
- return l3_header_padding;
- }
- /**
- * hal_rx_tlv_l3_type_get_6750: API to get the l3 type from
- * from rx_msdu_end tlv
- *
- * @buf: pointer to the start of RX PKT TLV headers
- * Return: uint32_t(l3 type)
- */
- static inline uint32_t
- hal_rx_tlv_l3_type_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint32_t l3_type;
- l3_type = HAL_RX_MSDU_END_L3_TYPE_GET(msdu_end);
- return l3_type;
- }
- /**
- * hal_rx_encryption_info_valid_6750() - Returns encryption type.
- * @buf: rx_tlv_hdr of the received packet
- *
- * Return: encryption type
- */
- static uint32_t hal_rx_encryption_info_valid_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
- return encryption_info;
- }
- /**
- * hal_rx_print_pn_6750() - Prints the PN of rx packet.
- * @buf: rx_tlv_hdr of the received packet
- *
- * Return: void
- */
- static void hal_rx_print_pn_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
- uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
- uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
- uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
- hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
- pn_127_96, pn_95_64, pn_63_32, pn_31_0);
- }
- /**
- * hal_rx_msdu_end_first_msdu_get_6750() - API to get first msdu status
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: first_msdu
- */
- static uint8_t hal_rx_msdu_end_first_msdu_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint8_t first_msdu;
- first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
- return first_msdu;
- }
- /**
- * hal_rx_msdu_end_da_is_valid_get_6750() - API to check if da is valid
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: da_is_valid
- */
- static uint8_t hal_rx_msdu_end_da_is_valid_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint8_t da_is_valid;
- da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
- return da_is_valid;
- }
- /**
- * hal_rx_msdu_end_last_msdu_get_6750() - API to get last msdu status
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: last_msdu
- */
- static uint8_t hal_rx_msdu_end_last_msdu_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- uint8_t last_msdu;
- last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
- return last_msdu;
- }
- /**
- * hal_rx_get_mpdu_mac_ad4_valid_6750() - Retrieves if mpdu 4th addr is valid
- * @buf: Network buffer
- *
- * Return: value of mpdu 4th address valid field
- */
- static bool hal_rx_get_mpdu_mac_ad4_valid_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
- struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
- bool ad4_valid = 0;
- ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
- return ad4_valid;
- }
- /**
- * hal_rx_mpdu_start_sw_peer_id_get_6750() - Retrieve sw peer_id
- * @buf: network buffer
- *
- * Return: sw peer_id
- */
- static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
- &mpdu_start->rx_mpdu_info_details);
- }
- /**
- * hal_rx_mpdu_get_to_ds_6750() - API to get the tods info from rx_mpdu_start
- * @buf: pointer to the start of RX PKT TLV header
- *
- * Return: uint32_t(to_ds)
- */
- static uint32_t hal_rx_mpdu_get_to_ds_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- return HAL_RX_MPDU_GET_TODS(mpdu_info);
- }
- /**
- * hal_rx_mpdu_get_fr_ds_6750() - API to get the from ds info from rx_mpdu_start
- * @buf: pointer to the start of RX PKT TLV header
- *
- * Return: uint32_t(fr_ds)
- */
- static uint32_t hal_rx_mpdu_get_fr_ds_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
- }
- /**
- * hal_rx_get_mpdu_frame_control_valid_6750() - Retrieves mpdu
- * frame control valid
- * @buf: Network buffer
- *
- * Return: value of frame control valid field
- */
- static uint8_t hal_rx_get_mpdu_frame_control_valid_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
- struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
- return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
- }
- /**
- * hal_rx_mpdu_get_addr1_6750() - API to check get address1 of the mpdu
- * @buf: pointer to the start of RX PKT TLV headera
- * @mac_addr: pointer to mac address
- *
- * Return: success/failure
- */
- static QDF_STATUS hal_rx_mpdu_get_addr1_6750(uint8_t *buf, uint8_t *mac_addr)
- {
- struct __attribute__((__packed__)) hal_addr1 {
- uint32_t ad1_31_0;
- uint16_t ad1_47_32;
- };
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
- uint32_t mac_addr_ad1_valid;
- mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
- if (mac_addr_ad1_valid) {
- addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
- addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
- return QDF_STATUS_SUCCESS;
- }
- return QDF_STATUS_E_FAILURE;
- }
- /**
- * hal_rx_mpdu_get_addr2_6750() - API to check get address2 of the mpdu
- * in the packet
- * @buf: pointer to the start of RX PKT TLV header
- * @mac_addr: pointer to mac address
- *
- * Return: success/failure
- */
- static QDF_STATUS hal_rx_mpdu_get_addr2_6750(uint8_t *buf,
- uint8_t *mac_addr)
- {
- struct __attribute__((__packed__)) hal_addr2 {
- uint16_t ad2_15_0;
- uint32_t ad2_47_16;
- };
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
- uint32_t mac_addr_ad2_valid;
- mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
- if (mac_addr_ad2_valid) {
- addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
- addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
- return QDF_STATUS_SUCCESS;
- }
- return QDF_STATUS_E_FAILURE;
- }
- /**
- * hal_rx_mpdu_get_addr3_6750() - API to get address3 of the mpdu
- * in the packet
- * @buf: pointer to the start of RX PKT TLV header
- * @mac_addr: pointer to mac address
- *
- * Return: success/failure
- */
- static QDF_STATUS hal_rx_mpdu_get_addr3_6750(uint8_t *buf, uint8_t *mac_addr)
- {
- struct __attribute__((__packed__)) hal_addr3 {
- uint32_t ad3_31_0;
- uint16_t ad3_47_32;
- };
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
- uint32_t mac_addr_ad3_valid;
- mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
- if (mac_addr_ad3_valid) {
- addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
- addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
- return QDF_STATUS_SUCCESS;
- }
- return QDF_STATUS_E_FAILURE;
- }
- /**
- * hal_rx_mpdu_get_addr4_6750() - API to get address4 of the mpdu
- * in the packet
- * @buf: pointer to the start of RX PKT TLV header
- * @mac_addr: pointer to mac address
- *
- * Return: success/failure
- */
- static QDF_STATUS hal_rx_mpdu_get_addr4_6750(uint8_t *buf, uint8_t *mac_addr)
- {
- struct __attribute__((__packed__)) hal_addr4 {
- uint32_t ad4_31_0;
- uint16_t ad4_47_32;
- };
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
- struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
- uint32_t mac_addr_ad4_valid;
- mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
- if (mac_addr_ad4_valid) {
- addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
- addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
- return QDF_STATUS_SUCCESS;
- }
- return QDF_STATUS_E_FAILURE;
- }
- /**
- * hal_rx_get_mpdu_sequence_control_valid_6750() - Get mpdu sequence
- * control valid
- * @buf: Network buffer
- *
- * Return: value of sequence control valid field
- */
- static uint8_t hal_rx_get_mpdu_sequence_control_valid_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
- struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
- return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
- }
- /**
- * hal_rx_is_unicast_6750() - check packet is unicast frame or not.
- * @buf: pointer to rx pkt TLV.
- *
- * Return: true on unicast.
- */
- static bool hal_rx_is_unicast_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- uint32_t grp_id;
- uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
- grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
- RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
- RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
- RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
- return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
- }
- /**
- * hal_rx_tid_get_6750() - get tid based on qos control valid.
- * @hal_soc_hdl: hal_soc handle
- * @buf: pointer to rx pkt TLV.
- *
- * Return: tid
- */
- static uint32_t hal_rx_tid_get_6750(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_mpdu_start *mpdu_start =
- &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
- uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
- uint8_t qos_control_valid =
- (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
- RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
- RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
- RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
- if (qos_control_valid)
- return hal_rx_mpdu_start_tid_get_6750(buf);
- return HAL_RX_NON_QOS_TID;
- }
- /**
- * hal_rx_hw_desc_get_ppduid_get_6750() - retrieve ppdu id
- * @rx_tlv_hdr: rx tlv header
- * @rxdma_dst_ring_desc: rxdma HW descriptor
- *
- * Return: ppdu id
- */
- static uint32_t hal_rx_hw_desc_get_ppduid_get_6750(void *rx_tlv_hdr,
- void *rxdma_dst_ring_desc)
- {
- struct rx_mpdu_info *rx_mpdu_info;
- struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
- rx_mpdu_info =
- &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
- return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
- }
- /**
- * hal_reo_status_get_header_6750() - Process reo desc info
- * @ring_desc: REO status ring descriptor
- * @b: tlv type info
- * @h1: Pointer to hal_reo_status_header where info to be stored
- *
- * Return - none.
- *
- */
- static void hal_reo_status_get_header_6750(hal_ring_desc_t ring_desc, int b,
- void *h1)
- {
- uint32_t *d = (uint32_t *)ring_desc;
- uint32_t val1 = 0;
- struct hal_reo_status_header *h =
- (struct hal_reo_status_header *)h1;
- /* Offsets of descriptor fields defined in HW headers start
- * from the field after TLV header
- */
- d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
- switch (b) {
- case HAL_REO_QUEUE_STATS_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
- STATUS_HEADER_REO_STATUS_NUMBER)];
- break;
- case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
- STATUS_HEADER_REO_STATUS_NUMBER)];
- break;
- case HAL_REO_FLUSH_CACHE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
- STATUS_HEADER_REO_STATUS_NUMBER)];
- break;
- case HAL_REO_UNBLK_CACHE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
- STATUS_HEADER_REO_STATUS_NUMBER)];
- break;
- case HAL_REO_TIMOUT_LIST_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
- STATUS_HEADER_REO_STATUS_NUMBER)];
- break;
- case HAL_REO_DESC_THRES_STATUS_TLV:
- val1 =
- d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
- STATUS_HEADER_REO_STATUS_NUMBER)];
- break;
- case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
- STATUS_HEADER_REO_STATUS_NUMBER)];
- break;
- default:
- qdf_nofl_err("ERROR: Unknown tlv\n");
- break;
- }
- h->cmd_num =
- HAL_GET_FIELD(
- UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
- val1);
- h->exec_time =
- HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
- CMD_EXECUTION_TIME, val1);
- h->status =
- HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
- REO_CMD_EXECUTION_STATUS, val1);
- switch (b) {
- case HAL_REO_QUEUE_STATS_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
- STATUS_HEADER_TIMESTAMP)];
- break;
- case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
- STATUS_HEADER_TIMESTAMP)];
- break;
- case HAL_REO_FLUSH_CACHE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
- STATUS_HEADER_TIMESTAMP)];
- break;
- case HAL_REO_UNBLK_CACHE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
- STATUS_HEADER_TIMESTAMP)];
- break;
- case HAL_REO_TIMOUT_LIST_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
- STATUS_HEADER_TIMESTAMP)];
- break;
- case HAL_REO_DESC_THRES_STATUS_TLV:
- val1 =
- d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
- STATUS_HEADER_TIMESTAMP)];
- break;
- case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
- val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
- STATUS_HEADER_TIMESTAMP)];
- break;
- default:
- qdf_nofl_err("ERROR: Unknown tlv\n");
- break;
- }
- h->tstamp =
- HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
- }
- /**
- * hal_tx_desc_set_mesh_en_6750() - Set mesh_enable flag in Tx descriptor
- * @desc: Handle to Tx Descriptor
- * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
- * enabling the interpretation of the 'Mesh Control Present' bit
- * (bit 8) of QoS Control (otherwise this bit is ignored),
- * For native WiFi frames, this indicates that a 'Mesh Control' field
- * is present between the header and the LLC.
- *
- * Return: void
- */
- static inline
- void hal_tx_desc_set_mesh_en_6750(void *desc, uint8_t en)
- {
- HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
- HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
- }
- static
- void *hal_rx_msdu0_buffer_addr_lsb_6750(void *link_desc_va)
- {
- return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
- }
- static
- void *hal_rx_msdu_desc_info_ptr_get_6750(void *msdu0)
- {
- return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
- }
- static
- void *hal_ent_mpdu_desc_info_6750(void *ent_ring_desc)
- {
- return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
- }
- static
- void *hal_dst_mpdu_desc_info_6750(void *dst_ring_desc)
- {
- return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
- }
- static
- uint8_t hal_rx_get_fc_valid_6750(uint8_t *buf)
- {
- return HAL_RX_GET_FC_VALID(buf);
- }
- static uint8_t hal_rx_get_to_ds_flag_6750(uint8_t *buf)
- {
- return HAL_RX_GET_TO_DS_FLAG(buf);
- }
- static uint8_t hal_rx_get_mac_addr2_valid_6750(uint8_t *buf)
- {
- return HAL_RX_GET_MAC_ADDR2_VALID(buf);
- }
- static uint8_t hal_rx_get_filter_category_6750(uint8_t *buf)
- {
- return HAL_RX_GET_FILTER_CATEGORY(buf);
- }
- static uint32_t
- hal_rx_get_ppdu_id_6750(uint8_t *buf)
- {
- return HAL_RX_GET_PPDU_ID(buf);
- }
- /**
- * hal_reo_config_6750() - Set reo config parameters
- * @soc: hal soc handle
- * @reg_val: value to be set
- * @reo_params: reo parameters
- *
- * Return: void
- */
- static
- void hal_reo_config_6750(struct hal_soc *soc,
- uint32_t reg_val,
- struct hal_reo_params *reo_params)
- {
- HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
- }
- /**
- * hal_rx_msdu_desc_info_get_ptr_6750() - Get msdu desc info ptr
- * @msdu_details_ptr: Pointer to msdu_details_ptr
- *
- * Return - Pointer to rx_msdu_desc_info structure.
- *
- */
- static void *hal_rx_msdu_desc_info_get_ptr_6750(void *msdu_details_ptr)
- {
- return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
- }
- /**
- * hal_rx_link_desc_msdu0_ptr_6750() - Get pointer to rx_msdu details
- * @link_desc: Pointer to link desc
- *
- * Return - Pointer to rx_msdu_details structure
- *
- */
- static void *hal_rx_link_desc_msdu0_ptr_6750(void *link_desc)
- {
- return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
- }
- /**
- * hal_rx_msdu_flow_idx_get_6750() - API to get flow index
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: flow index value from MSDU END TLV
- */
- static inline uint32_t hal_rx_msdu_flow_idx_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
- }
- /**
- * hal_rx_msdu_flow_idx_invalid_6750() - API to get flow index invalid
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: flow index invalid value from MSDU END TLV
- */
- static bool hal_rx_msdu_flow_idx_invalid_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
- }
- /**
- * hal_rx_msdu_flow_idx_timeout_6750() - API to get flow index timeout
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: flow index timeout value from MSDU END TLV
- */
- static bool hal_rx_msdu_flow_idx_timeout_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
- }
- /**
- * hal_rx_msdu_fse_metadata_get_6750() - API to get FSE metadata
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: fse metadata value from MSDU END TLV
- */
- static uint32_t hal_rx_msdu_fse_metadata_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
- }
- /**
- * hal_rx_msdu_cce_metadata_get_6750() - API to get CCE metadata
- * from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- *
- * Return: cce_metadata
- */
- static uint16_t
- hal_rx_msdu_cce_metadata_get_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
- }
- /**
- * hal_rx_msdu_get_flow_params_6750() - API to get flow index, flow index
- * invalid and flow index timeout from
- * rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- * @flow_invalid: pointer to return value of flow_idx_valid
- * @flow_timeout: pointer to return value of flow_idx_timeout
- * @flow_index: pointer to return value of flow_idx
- *
- * Return: none
- */
- static inline void
- hal_rx_msdu_get_flow_params_6750(uint8_t *buf,
- bool *flow_invalid,
- bool *flow_timeout,
- uint32_t *flow_index)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
- *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
- *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
- }
- /**
- * hal_rx_tlv_get_tcp_chksum_6750() - API to get tcp checksum
- * @buf: rx_tlv_hdr
- *
- * Return: tcp checksum
- */
- static uint16_t
- hal_rx_tlv_get_tcp_chksum_6750(uint8_t *buf)
- {
- return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
- }
- /**
- * hal_rx_get_rx_sequence_6750() - Function to retrieve rx sequence number
- * @buf: Network buffer
- *
- * Return: rx sequence number
- */
- static
- uint16_t hal_rx_get_rx_sequence_6750(uint8_t *buf)
- {
- struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
- struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
- return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
- }
- #define UMAC_WINDOW_REMAP_RANGE 0x14
- #define CE_WINDOW_REMAP_RANGE 0x37
- #define CMEM_WINDOW_REMAP_RANGE 0x2
- /**
- * hal_get_window_address_6750() - Function to get hp/tp address
- * @hal_soc: Pointer to hal_soc
- * @addr: address offset of register
- *
- * Return: modified address offset of register
- */
- static inline qdf_iomem_t hal_get_window_address_6750(struct hal_soc *hal_soc,
- qdf_iomem_t addr)
- {
- uint32_t offset;
- uint32_t window;
- uint8_t scale;
- offset = addr - hal_soc->dev_base_addr;
- window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
- /* UMAC: 2nd window, CE: 3rd window, CMEM: 4th window */
- switch (window) {
- case UMAC_WINDOW_REMAP_RANGE:
- scale = 1;
- break;
- case CE_WINDOW_REMAP_RANGE:
- scale = 2;
- break;
- case CMEM_WINDOW_REMAP_RANGE:
- scale = 3;
- break;
- default:
- QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
- "%s: ERROR: Accessing Wrong register\n", __func__);
- qdf_assert_always(0);
- return 0;
- }
- return hal_soc->dev_base_addr + (scale * WINDOW_START) +
- (offset & WINDOW_RANGE_MASK);
- }
- /**
- * hal_rx_get_fisa_cumulative_l4_checksum_6750() - Retrieve cumulative
- * checksum
- * @buf: buffer pointer
- *
- * Return: cumulative checksum
- */
- static inline
- uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6750(uint8_t *buf)
- {
- return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
- }
- /**
- * hal_rx_get_fisa_cumulative_ip_length_6750() - Retrieve cumulative
- * ip length
- * @buf: buffer pointer
- *
- * Return: cumulative length
- */
- static inline
- uint16_t hal_rx_get_fisa_cumulative_ip_length_6750(uint8_t *buf)
- {
- return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
- }
- /**
- * hal_rx_get_udp_proto_6750() - Retrieve udp proto value
- * @buf: buffer
- *
- * Return: udp proto bit
- */
- static inline
- bool hal_rx_get_udp_proto_6750(uint8_t *buf)
- {
- return HAL_RX_TLV_GET_UDP_PROTO(buf);
- }
- /**
- * hal_rx_get_flow_agg_continuation_6750() - retrieve flow agg
- * continuation
- * @buf: buffer
- *
- * Return: flow agg
- */
- static inline
- bool hal_rx_get_flow_agg_continuation_6750(uint8_t *buf)
- {
- return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
- }
- /**
- * hal_rx_get_flow_agg_count_6750()- Retrieve flow agg count
- * @buf: buffer
- *
- * Return: flow agg count
- */
- static inline
- uint8_t hal_rx_get_flow_agg_count_6750(uint8_t *buf)
- {
- return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
- }
- /**
- * hal_rx_get_fisa_timeout_6750() - Retrieve fisa timeout
- * @buf: buffer
- *
- * Return: fisa timeout
- */
- static inline
- bool hal_rx_get_fisa_timeout_6750(uint8_t *buf)
- {
- return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
- }
- /**
- * hal_rx_mpdu_start_tlv_tag_valid_6750() - API to check if RX_MPDU_START
- * tlv tag is valid
- * @rx_tlv_hdr: start address of rx_pkt_tlvs
- *
- * Return: true if RX_MPDU_START is valid, else false.
- */
- static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6750(void *rx_tlv_hdr)
- {
- struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
- uint32_t tlv_tag;
- tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
- return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
- }
- /**
- * hal_reo_set_err_dst_remap_6750() - Function to set REO error destination
- * ring remap register
- * @hal_soc: Pointer to hal_soc
- *
- * Return: none.
- */
- static void
- hal_reo_set_err_dst_remap_6750(void *hal_soc)
- {
- /*
- * Set REO error 2k jump (error code 5) / OOR (error code 7)
- * frame routed to REO2TCL ring.
- */
- uint32_t dst_remap_ix0 =
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
- HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
- uint32_t dst_remap_ix1 =
- HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
- HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
- HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
- HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
- HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
- HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
- HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
- HAL_REG_WRITE(hal_soc,
- HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- dst_remap_ix0);
- hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
- HAL_REG_READ(
- hal_soc,
- HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET)));
- HAL_REG_WRITE(hal_soc,
- HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- dst_remap_ix1);
- hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
- HAL_REG_READ(
- hal_soc,
- HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET)));
- }
- /**
- * hal_rx_flow_setup_fse_6750() - Setup a flow search entry in HW FST
- * @rx_fst: Pointer to the Rx Flow Search Table
- * @table_offset: offset into the table where the flow is to be setup
- * @rx_flow: Flow Parameters
- *
- * Flow table entry fields are updated in host byte order, little endian order.
- *
- * Return: Success/Failure
- */
- static void *
- hal_rx_flow_setup_fse_6750(uint8_t *rx_fst, uint32_t table_offset,
- uint8_t *rx_flow)
- {
- struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
- struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
- uint8_t *fse;
- bool fse_valid;
- if (table_offset >= fst->max_entries) {
- QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
- "HAL FSE table offset %u exceeds max entries %u",
- table_offset, fst->max_entries);
- return NULL;
- }
- fse = (uint8_t *)fst->base_vaddr +
- (table_offset * HAL_RX_FST_ENTRY_SIZE);
- fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
- if (fse_valid) {
- QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
- "HAL FSE %pK already valid", fse);
- return NULL;
- }
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
- (flow->tuple_info.src_ip_127_96));
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
- (flow->tuple_info.src_ip_95_64));
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
- (flow->tuple_info.src_ip_63_32));
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
- (flow->tuple_info.src_ip_31_0));
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
- (flow->tuple_info.dest_ip_127_96));
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
- (flow->tuple_info.dest_ip_95_64));
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
- (flow->tuple_info.dest_ip_63_32));
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
- (flow->tuple_info.dest_ip_31_0));
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
- (flow->tuple_info.dest_port));
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
- (flow->tuple_info.src_port));
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
- flow->tuple_info.l4_protocol);
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
- flow->reo_destination_handler);
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
- (flow->fse_metadata));
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
- HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
- HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
- REO_DESTINATION_INDICATION,
- flow->reo_destination_indication);
- /* Reset all the other fields in FSE */
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
- HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
- return fse;
- }
- /**
- * hal_rx_flow_setup_cmem_fse_6750() - Setup a flow search entry in HW CMEM FST
- * @hal_soc: hal_soc reference
- * @cmem_ba: CMEM base address
- * @table_offset: offset into the table where the flow is to be setup
- * @rx_flow: Flow Parameters
- *
- * Return: Success/Failure
- */
- static uint32_t
- hal_rx_flow_setup_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t cmem_ba,
- uint32_t table_offset, uint8_t *rx_flow)
- {
- struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
- uint32_t fse_offset;
- uint32_t value;
- fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
- /* Reset the Valid bit */
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
- VALID), 0);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
- (flow->tuple_info.src_ip_127_96));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_0,
- SRC_IP_127_96), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
- (flow->tuple_info.src_ip_95_64));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_1,
- SRC_IP_95_64), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
- (flow->tuple_info.src_ip_63_32));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_2,
- SRC_IP_63_32), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
- (flow->tuple_info.src_ip_31_0));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_3,
- SRC_IP_31_0), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
- (flow->tuple_info.dest_ip_127_96));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_4,
- DEST_IP_127_96), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
- (flow->tuple_info.dest_ip_95_64));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_5,
- DEST_IP_95_64), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
- (flow->tuple_info.dest_ip_63_32));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_6,
- DEST_IP_63_32), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
- (flow->tuple_info.dest_ip_31_0));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_7,
- DEST_IP_31_0), value);
- value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
- (flow->tuple_info.dest_port));
- value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
- (flow->tuple_info.src_port));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_8,
- SRC_PORT), value);
- value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
- (flow->fse_metadata));
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_10,
- METADATA), value);
- /* Reset all the other fields in FSE */
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_11,
- MSDU_COUNT), 0);
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_12,
- MSDU_BYTE_COUNT), 0);
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13,
- TIMESTAMP), 0);
- value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
- flow->tuple_info.l4_protocol);
- value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
- flow->reo_destination_handler);
- value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
- REO_DESTINATION_INDICATION,
- flow->reo_destination_indication);
- value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
- HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_9,
- L4_PROTOCOL), value);
- return fse_offset;
- }
- /**
- * hal_rx_flow_get_cmem_fse_ts_6750() - Get timestamp field from CMEM FSE
- * @hal_soc: hal_soc reference
- * @fse_offset: CMEM FSE offset
- *
- * Return: Timestamp
- */
- static uint32_t hal_rx_flow_get_cmem_fse_ts_6750(struct hal_soc *hal_soc,
- uint32_t fse_offset)
- {
- return HAL_CMEM_READ(hal_soc, fse_offset +
- HAL_OFFSET(RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP));
- }
- /**
- * hal_rx_flow_get_cmem_fse_6750() - Get FSE from CMEM
- * @hal_soc: hal_soc reference
- * @fse_offset: CMEM FSE offset
- * @fse: reference where FSE will be copied
- * @len: length of FSE
- *
- * Return: If read is successful or not
- */
- static void
- hal_rx_flow_get_cmem_fse_6750(struct hal_soc *hal_soc, uint32_t fse_offset,
- uint32_t *fse, qdf_size_t len)
- {
- int i;
- if (len != HAL_RX_FST_ENTRY_SIZE)
- return;
- for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
- fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
- }
- /**
- * hal_rx_msdu_get_reo_destination_indication_6750() - API to get
- * reo_destination_indication from rx_msdu_end TLV
- * @buf: pointer to the start of RX PKT TLV headers
- * @reo_destination_indication: pointer to return value of reo_destination_indication
- *
- * Return: none
- */
- static void
- hal_rx_msdu_get_reo_destination_indication_6750(uint8_t *buf,
- uint32_t *reo_destination_indication)
- {
- struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
- struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
- *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
- }
- static
- void hal_compute_reo_remap_ix2_ix3_6750(uint32_t *ring, uint32_t num_rings,
- uint32_t *remap1, uint32_t *remap2)
- {
- switch (num_rings) {
- case 3:
- *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
- HAL_REO_REMAP_IX2(ring[1], 17) |
- HAL_REO_REMAP_IX2(ring[2], 18) |
- HAL_REO_REMAP_IX2(ring[0], 19) |
- HAL_REO_REMAP_IX2(ring[1], 20) |
- HAL_REO_REMAP_IX2(ring[2], 21) |
- HAL_REO_REMAP_IX2(ring[0], 22) |
- HAL_REO_REMAP_IX2(ring[1], 23);
- *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
- HAL_REO_REMAP_IX3(ring[0], 25) |
- HAL_REO_REMAP_IX3(ring[1], 26) |
- HAL_REO_REMAP_IX3(ring[2], 27) |
- HAL_REO_REMAP_IX3(ring[0], 28) |
- HAL_REO_REMAP_IX3(ring[1], 29) |
- HAL_REO_REMAP_IX3(ring[2], 30) |
- HAL_REO_REMAP_IX3(ring[0], 31);
- break;
- case 4:
- *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
- HAL_REO_REMAP_IX2(ring[1], 17) |
- HAL_REO_REMAP_IX2(ring[2], 18) |
- HAL_REO_REMAP_IX2(ring[3], 19) |
- HAL_REO_REMAP_IX2(ring[0], 20) |
- HAL_REO_REMAP_IX2(ring[1], 21) |
- HAL_REO_REMAP_IX2(ring[2], 22) |
- HAL_REO_REMAP_IX2(ring[3], 23);
- *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
- HAL_REO_REMAP_IX3(ring[1], 25) |
- HAL_REO_REMAP_IX3(ring[2], 26) |
- HAL_REO_REMAP_IX3(ring[3], 27) |
- HAL_REO_REMAP_IX3(ring[0], 28) |
- HAL_REO_REMAP_IX3(ring[1], 29) |
- HAL_REO_REMAP_IX3(ring[2], 30) |
- HAL_REO_REMAP_IX3(ring[3], 31);
- break;
- }
- }
- static
- void hal_compute_reo_remap_ix0_6750(uint32_t *remap0)
- {
- *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
- HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
- HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
- HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
- HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
- HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
- HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
- HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
- }
- #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
- /**
- * hal_get_first_wow_wakeup_packet_6750() - Function to retrieve
- * rx_msdu_end_1_reserved_1a
- * @buf: Network buffer
- *
- * reserved_1a is used by target to tag the first packet that wakes up host from
- * WoW
- *
- * Dummy function for QCA6750
- *
- * Return: 1 to indicate it is first packet received that wakes up host from
- * WoW. Otherwise 0
- */
- static inline uint8_t hal_get_first_wow_wakeup_packet_6750(uint8_t *buf)
- {
- return 0;
- }
- #endif
- static void hal_hw_txrx_ops_attach_qca6750(struct hal_soc *hal_soc)
- {
- /* init and setup */
- hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
- hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
- hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
- hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
- hal_soc->ops->hal_get_window_address = hal_get_window_address_6750;
- hal_soc->ops->hal_reo_set_err_dst_remap = hal_reo_set_err_dst_remap_6750;
- /* tx */
- hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
- hal_tx_desc_set_dscp_tid_table_id_6750;
- hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6750;
- hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6750;
- hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6750;
- hal_soc->ops->hal_tx_desc_set_buf_addr =
- hal_tx_desc_set_buf_addr_generic_li;
- hal_soc->ops->hal_tx_desc_set_search_type =
- hal_tx_desc_set_search_type_generic_li;
- hal_soc->ops->hal_tx_desc_set_search_index =
- hal_tx_desc_set_search_index_generic_li;
- hal_soc->ops->hal_tx_desc_set_cache_set_num =
- hal_tx_desc_set_cache_set_num_generic_li;
- hal_soc->ops->hal_tx_comp_get_status =
- hal_tx_comp_get_status_generic_li;
- hal_soc->ops->hal_tx_comp_get_release_reason =
- hal_tx_comp_get_release_reason_generic_li;
- hal_soc->ops->hal_get_wbm_internal_error =
- hal_get_wbm_internal_error_generic_li;
- hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6750;
- hal_soc->ops->hal_tx_init_cmd_credit_ring =
- hal_tx_init_cmd_credit_ring_6750;
- /* rx */
- hal_soc->ops->hal_rx_msdu_start_nss_get =
- hal_rx_msdu_start_nss_get_6750;
- hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
- hal_rx_mon_hw_desc_get_mpdu_status_6750;
- hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6750;
- hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
- hal_rx_proc_phyrx_other_receive_info_tlv_6750;
- hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6750;
- hal_soc->ops->hal_rx_dump_rx_attention_tlv =
- hal_rx_dump_rx_attention_tlv_generic_li;
- hal_soc->ops->hal_rx_dump_msdu_start_tlv =
- hal_rx_dump_msdu_start_tlv_6750;
- hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
- hal_rx_dump_mpdu_start_tlv_generic_li;
- hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
- hal_rx_dump_mpdu_end_tlv_generic_li;
- hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
- hal_rx_dump_pkt_hdr_tlv_generic_li;
- hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6750;
- hal_soc->ops->hal_rx_mpdu_start_tid_get =
- hal_rx_mpdu_start_tid_get_6750;
- hal_soc->ops->hal_rx_msdu_start_reception_type_get =
- hal_rx_msdu_start_reception_type_get_6750;
- hal_soc->ops->hal_rx_msdu_end_da_idx_get =
- hal_rx_msdu_end_da_idx_get_6750;
- hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
- hal_rx_msdu_desc_info_get_ptr_6750;
- hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
- hal_rx_link_desc_msdu0_ptr_6750;
- hal_soc->ops->hal_reo_status_get_header =
- hal_reo_status_get_header_6750;
- hal_soc->ops->hal_rx_status_get_tlv_info =
- hal_rx_status_get_tlv_info_generic_li;
- hal_soc->ops->hal_rx_wbm_err_info_get =
- hal_rx_wbm_err_info_get_generic_li;
- hal_soc->ops->hal_tx_set_pcp_tid_map =
- hal_tx_set_pcp_tid_map_generic_li;
- hal_soc->ops->hal_tx_update_pcp_tid_map =
- hal_tx_update_pcp_tid_generic_li;
- hal_soc->ops->hal_tx_set_tidmap_prty =
- hal_tx_update_tidmap_prty_generic_li;
- hal_soc->ops->hal_rx_get_rx_fragment_number =
- hal_rx_get_rx_fragment_number_6750;
- hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
- hal_rx_msdu_end_da_is_mcbc_get_6750;
- hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
- hal_rx_msdu_end_sa_is_valid_get_6750;
- hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
- hal_rx_msdu_end_sa_idx_get_6750;
- hal_soc->ops->hal_rx_desc_is_first_msdu =
- hal_rx_desc_is_first_msdu_6750;
- hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
- hal_rx_msdu_end_l3_hdr_padding_get_6750;
- hal_soc->ops->hal_rx_tlv_l3_type_get = hal_rx_tlv_l3_type_get_6750;
- hal_soc->ops->hal_rx_encryption_info_valid =
- hal_rx_encryption_info_valid_6750;
- hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6750;
- hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
- hal_rx_msdu_end_first_msdu_get_6750;
- hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
- hal_rx_msdu_end_da_is_valid_get_6750;
- hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
- hal_rx_msdu_end_last_msdu_get_6750;
- hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
- hal_rx_get_mpdu_mac_ad4_valid_6750;
- hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
- hal_rx_mpdu_start_sw_peer_id_get_6750;
- hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
- hal_rx_mpdu_peer_meta_data_get_li;
- hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6750;
- hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6750;
- hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
- hal_rx_get_mpdu_frame_control_valid_6750;
- hal_soc->ops->hal_rx_get_frame_ctrl_field =
- hal_rx_get_frame_ctrl_field_li;
- hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6750;
- hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6750;
- hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6750;
- hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6750;
- hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
- hal_rx_get_mpdu_sequence_control_valid_6750;
- hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6750;
- hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6750;
- hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
- hal_rx_hw_desc_get_ppduid_get_6750;
- hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
- hal_rx_msdu0_buffer_addr_lsb_6750;
- hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
- hal_rx_msdu_desc_info_ptr_get_6750;
- hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6750;
- hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6750;
- hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6750;
- hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6750;
- hal_soc->ops->hal_rx_get_mac_addr2_valid =
- hal_rx_get_mac_addr2_valid_6750;
- hal_soc->ops->hal_rx_get_filter_category =
- hal_rx_get_filter_category_6750;
- hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6750;
- hal_soc->ops->hal_reo_config = hal_reo_config_6750;
- hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6750;
- hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
- hal_rx_msdu_flow_idx_invalid_6750;
- hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
- hal_rx_msdu_flow_idx_timeout_6750;
- hal_soc->ops->hal_rx_msdu_fse_metadata_get =
- hal_rx_msdu_fse_metadata_get_6750;
- hal_soc->ops->hal_rx_msdu_cce_match_get =
- hal_rx_msdu_cce_match_get_li;
- hal_soc->ops->hal_rx_msdu_cce_metadata_get =
- hal_rx_msdu_cce_metadata_get_6750;
- hal_soc->ops->hal_rx_msdu_get_flow_params =
- hal_rx_msdu_get_flow_params_6750;
- hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
- hal_rx_tlv_get_tcp_chksum_6750;
- hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6750;
- #if defined(QCA_WIFI_QCA6750) && defined(WLAN_CFR_ENABLE) && \
- defined(WLAN_ENH_CFR_ENABLE)
- hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6750;
- hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6750;
- #endif
- /* rx - msdu end fast path info fields */
- hal_soc->ops->hal_rx_msdu_packet_metadata_get =
- hal_rx_msdu_packet_metadata_get_generic_li;
- hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
- hal_rx_get_fisa_cumulative_l4_checksum_6750;
- hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
- hal_rx_get_fisa_cumulative_ip_length_6750;
- hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6750;
- hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
- hal_rx_get_flow_agg_continuation_6750;
- hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
- hal_rx_get_flow_agg_count_6750;
- hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6750;
- hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
- hal_rx_mpdu_start_tlv_tag_valid_6750;
- /* rx - TLV struct offsets */
- hal_soc->ops->hal_rx_msdu_end_offset_get =
- hal_rx_msdu_end_offset_get_generic;
- hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
- hal_soc->ops->hal_rx_msdu_start_offset_get =
- hal_rx_msdu_start_offset_get_generic;
- hal_soc->ops->hal_rx_mpdu_start_offset_get =
- hal_rx_mpdu_start_offset_get_generic;
- hal_soc->ops->hal_rx_mpdu_end_offset_get =
- hal_rx_mpdu_end_offset_get_generic;
- #ifndef NO_RX_PKT_HDR_TLV
- hal_soc->ops->hal_rx_pkt_tlv_offset_get =
- hal_rx_pkt_tlv_offset_get_generic;
- #endif
- hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6750;
- hal_soc->ops->hal_rx_flow_get_tuple_info =
- hal_rx_flow_get_tuple_info_li;
- hal_soc->ops->hal_rx_flow_delete_entry =
- hal_rx_flow_delete_entry_li;
- hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
- hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
- hal_compute_reo_remap_ix2_ix3_6750;
- /* CMEM FSE */
- hal_soc->ops->hal_rx_flow_setup_cmem_fse =
- hal_rx_flow_setup_cmem_fse_6750;
- hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
- hal_rx_flow_get_cmem_fse_ts_6750;
- hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_6750;
- hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
- hal_rx_msdu_get_reo_destination_indication_6750;
- hal_soc->ops->hal_setup_link_idle_list =
- hal_setup_link_idle_list_generic_li;
- #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
- hal_soc->ops->hal_get_first_wow_wakeup_packet =
- hal_get_first_wow_wakeup_packet_6750;
- #endif
- hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
- hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
- hal_soc->ops->hal_rx_tlv_decrypt_err_get =
- hal_rx_tlv_decrypt_err_get_li;
- hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
- hal_rx_tlv_get_pkt_capture_flags_li;
- hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
- hal_rx_mpdu_info_ampdu_flag_get_li;
- hal_soc->ops->hal_compute_reo_remap_ix0 =
- hal_compute_reo_remap_ix0_6750;
- hal_soc->ops->hal_rx_tlv_msdu_len_get =
- hal_rx_msdu_start_get_len_6750;
- };
- struct hal_hw_srng_config hw_srng_table_6750[] = {
- /* TODO: max_rings can populated by querying HW capabilities */
- { /* REO_DST */
- .start_ring_id = HAL_SRNG_REO2SW1,
- .max_rings = 4,
- .entry_size = sizeof(struct reo_destination_ring) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_DST_RING,
- .reg_start = {
- HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET)
- },
- .reg_size = {
- HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
- HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
- HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
- HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
- },
- .max_size =
- HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* REO_EXCEPTION */
- /* Designating REO2TCL ring as exception ring. This ring is
- * similar to other REO2SW rings though it is named as REO2TCL.
- * Any of theREO2SW rings can be used as exception ring.
- */
- .start_ring_id = HAL_SRNG_REO2TCL,
- .max_rings = 1,
- .entry_size = sizeof(struct reo_destination_ring) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_DST_RING,
- .reg_start = {
- HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET)
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size =
- HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* REO_REINJECT */
- .start_ring_id = HAL_SRNG_SW2REO,
- .max_rings = 1,
- .entry_size = sizeof(struct reo_entrance_ring) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- HWIO_REO_R2_SW2REO_RING_HP_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET)
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* REO_CMD */
- .start_ring_id = HAL_SRNG_REO_CMD,
- .max_rings = 1,
- .entry_size = (sizeof(struct tlv_32_hdr) +
- sizeof(struct reo_get_queue_stats)) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size =
- HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* REO_STATUS */
- .start_ring_id = HAL_SRNG_REO_STATUS,
- .max_rings = 1,
- .entry_size = (sizeof(struct tlv_32_hdr) +
- sizeof(struct reo_get_queue_stats_status)) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_DST_RING,
- .reg_start = {
- HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
- SEQ_WCSS_UMAC_REO_REG_OFFSET),
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size =
- HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* TCL_DATA */
- .start_ring_id = HAL_SRNG_SW2TCL1,
- .max_rings = 3,
- .entry_size = (sizeof(struct tlv_32_hdr) +
- sizeof(struct tcl_data_cmd)) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
- HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
- SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
- },
- .reg_size = {
- HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
- HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
- HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
- HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
- },
- .max_size =
- HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* TCL_CMD */
- .start_ring_id = HAL_SRNG_SW2TCL_CMD,
- .max_rings = 1,
- .entry_size = (sizeof(struct tlv_32_hdr) +
- sizeof(struct tcl_gse_cmd)) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
- HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
- SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size =
- HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* TCL_STATUS */
- .start_ring_id = HAL_SRNG_TCL_STATUS,
- .max_rings = 1,
- .entry_size = (sizeof(struct tlv_32_hdr) +
- sizeof(struct tcl_status_ring)) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_DST_RING,
- .reg_start = {
- HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
- SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
- HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
- SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size =
- HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* CE_SRC */
- .start_ring_id = HAL_SRNG_CE_0_SRC,
- .max_rings = 12,
- .entry_size = sizeof(struct ce_src_desc) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
- HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
- },
- .reg_size = {
- HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
- HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
- HWIO_HOST_SOC_CE_1_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR -
- HWIO_HOST_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
- },
- .max_size =
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
- },
- { /* CE_DST */
- .start_ring_id = HAL_SRNG_CE_0_DST,
- .max_rings = 12,
- .entry_size = 8 >> 2,
- /*TODO: entry_size above should actually be
- * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
- * of struct ce_dst_desc in HW header files
- */
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
- },
- .reg_size = {
- HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
- HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
- },
- .max_size =
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT
- },
- { /* CE_DST_STATUS */
- .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
- .max_rings = 12,
- .entry_size = sizeof(struct ce_stat_desc) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_DST_RING,
- .reg_start = {
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
- },
- /* TODO: check destination status ring registers */
- .reg_size = {
- HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
- HWIO_HOST_SOC_CE_1_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR -
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR
- },
- .max_size =
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_HOST_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* WBM_IDLE_LINK */
- .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
- .max_rings = 1,
- .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size =
- HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* SW2WBM_RELEASE */
- .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
- .max_rings = 1,
- .entry_size = sizeof(struct wbm_release_ring) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_SRC_RING,
- .reg_start = {
- HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- },
- /* Single ring - provide ring size if multiple rings of this
- * type are supported
- */
- .reg_size = {},
- .max_size =
- HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* WBM2SW_RELEASE */
- .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
- #if defined(TX_MULTI_TCL) || defined(CONFIG_PLD_IPCIE_FW_SIM)
- .max_rings = 5,
- #else
- .max_rings = 4,
- #endif
- .entry_size = sizeof(struct wbm_release_ring) >> 2,
- .lmac_ring = FALSE,
- .ring_dir = HAL_SRNG_DST_RING,
- .reg_start = {
- HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- },
- .reg_size = {
- HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
- HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
- HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
- },
- .max_size =
- HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
- HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
- },
- { /* RXDMA_BUF */
- .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
- #ifdef IPA_OFFLOAD
- .max_rings = 3,
- #else
- .max_rings = 2,
- #endif
- .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_SRC_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- { /* RXDMA_DST */
- .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
- .max_rings = 1,
- .entry_size = sizeof(struct reo_entrance_ring) >> 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_DST_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- { /* RXDMA_MONITOR_BUF */
- .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
- .max_rings = 1,
- .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_SRC_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- { /* RXDMA_MONITOR_STATUS */
- .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
- .max_rings = 1,
- .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_SRC_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- { /* RXDMA_MONITOR_DST */
- .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
- .max_rings = 1,
- .entry_size = sizeof(struct reo_entrance_ring) >> 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_DST_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- { /* RXDMA_MONITOR_DESC */
- .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
- .max_rings = 1,
- .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_SRC_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- { /* DIR_BUF_RX_DMA_SRC */
- .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
- /*
- * one ring is for spectral scan
- * the other is for cfr
- */
- .max_rings = 2,
- .entry_size = 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_SRC_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- #ifdef WLAN_FEATURE_CIF_CFR
- { /* WIFI_POS_SRC */
- .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
- .max_rings = 1,
- .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
- .lmac_ring = TRUE,
- .ring_dir = HAL_SRNG_SRC_RING,
- /* reg_start is not set because LMAC rings are not accessed
- * from host
- */
- .reg_start = {},
- .reg_size = {},
- .max_size = HAL_RXDMA_MAX_RING_SIZE,
- },
- #endif
- { /* REO2PPE */ 0},
- { /* PPE2TCL */ 0},
- { /* PPE_RELEASE */ 0},
- { /* TX_MONITOR_BUF */ 0},
- { /* TX_MONITOR_DST */ 0},
- { /* SW2RXDMA_NEW */ 0},
- { /* SW2RXDMA_LINK_RELEASE */ 0},
- };
- /**
- * hal_qca6750_attach() - Attach 6750 target specific hal_soc ops,
- * offset and srng table
- * @hal_soc: HAL SoC context
- */
- void hal_qca6750_attach(struct hal_soc *hal_soc)
- {
- hal_soc->hw_srng_table = hw_srng_table_6750;
- hal_srng_hw_reg_offset_init_generic(hal_soc);
- hal_hw_txrx_default_ops_attach_li(hal_soc);
- hal_hw_txrx_ops_attach_qca6750(hal_soc);
- }
|