123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522 |
- /*
- * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
- * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
- *
- * Permission to use, copy, modify, and/or distribute this software for
- * any purpose with or without fee is hereby granted, provided that the
- * above copyright notice and this permission notice appear in all
- * copies.
- *
- * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
- * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
- * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
- * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
- * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
- * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
- * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
- * PERFORMANCE OF THIS SOFTWARE.
- */
- #ifndef _HAL_6490_RX_H_
- #define _HAL_6490_RX_H_
- #include "qdf_util.h"
- #include "qdf_types.h"
- #include "qdf_lock.h"
- #include "qdf_mem.h"
- #include "qdf_nbuf.h"
- #include "tcl_data_cmd.h"
- #include "mac_tcl_reg_seq_hwioreg.h"
- #include "phyrx_rssi_legacy.h"
- #include "rx_msdu_start.h"
- #include "tlv_tag_def.h"
- #include "hal_hw_headers.h"
- #include "hal_internal.h"
- #include "cdp_txrx_mon_struct.h"
- #include "qdf_trace.h"
- #include "hal_rx.h"
- #include "hal_tx.h"
- #include "dp_types.h"
- #include "hal_api_mon.h"
- #include "phyrx_other_receive_info_ru_details.h"
- #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
- (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
- RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
- RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
- RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
- #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_OFFSET)), \
- RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_MASK, \
- RX_MPDU_INFO_11_MPDU_SEQUENCE_NUMBER_LSB))
- #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_DA_IS_MCBC_OFFSET)), \
- RX_MSDU_END_10_DA_IS_MCBC_MASK, \
- RX_MSDU_END_10_DA_IS_MCBC_LSB))
- #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_SA_IS_VALID_OFFSET)), \
- RX_MSDU_END_10_SA_IS_VALID_MASK, \
- RX_MSDU_END_10_SA_IS_VALID_LSB))
- #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_11_SA_IDX_OFFSET)), \
- RX_MSDU_END_11_SA_IDX_MASK, \
- RX_MSDU_END_11_SA_IDX_LSB))
- #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_L3_HEADER_PADDING_OFFSET)), \
- RX_MSDU_END_10_L3_HEADER_PADDING_MASK, \
- RX_MSDU_END_10_L3_HEADER_PADDING_LSB))
- #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
- RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_MASK, \
- RX_MPDU_INFO_11_FRAME_ENCRYPTION_INFO_VALID_LSB))
- #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_3_PN_31_0_OFFSET)), \
- RX_MPDU_INFO_3_PN_31_0_MASK, \
- RX_MPDU_INFO_3_PN_31_0_LSB))
- #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_4_PN_63_32_OFFSET)), \
- RX_MPDU_INFO_4_PN_63_32_MASK, \
- RX_MPDU_INFO_4_PN_63_32_LSB))
- #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_5_PN_95_64_OFFSET)), \
- RX_MPDU_INFO_5_PN_95_64_MASK, \
- RX_MPDU_INFO_5_PN_95_64_LSB))
- #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_6_PN_127_96_OFFSET)), \
- RX_MPDU_INFO_6_PN_127_96_MASK, \
- RX_MPDU_INFO_6_PN_127_96_LSB))
- #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_FIRST_MSDU_OFFSET)), \
- RX_MSDU_END_10_FIRST_MSDU_MASK, \
- RX_MSDU_END_10_FIRST_MSDU_LSB))
- #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_DA_IS_VALID_OFFSET)), \
- RX_MSDU_END_10_DA_IS_VALID_MASK, \
- RX_MSDU_END_10_DA_IS_VALID_LSB))
- #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_LAST_MSDU_OFFSET)), \
- RX_MSDU_END_10_LAST_MSDU_MASK, \
- RX_MSDU_END_10_LAST_MSDU_LSB))
- #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
- RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
- RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
- #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
- RX_MPDU_INFO_10_SW_PEER_ID_OFFSET)), \
- RX_MPDU_INFO_10_SW_PEER_ID_MASK, \
- RX_MPDU_INFO_10_SW_PEER_ID_LSB))
- #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_TO_DS_OFFSET)), \
- RX_MPDU_INFO_11_TO_DS_MASK, \
- RX_MPDU_INFO_11_TO_DS_LSB))
- #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_FR_DS_OFFSET)), \
- RX_MPDU_INFO_11_FR_DS_MASK, \
- RX_MPDU_INFO_11_FR_DS_LSB))
- #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
- RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_MASK, \
- RX_MPDU_INFO_11_MPDU_FRAME_CONTROL_VALID_LSB))
- #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_OFFSET)), \
- RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_MASK, \
- RX_MPDU_INFO_11_MAC_ADDR_AD1_VALID_LSB))
- #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
- RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
- RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
- #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
- RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
- RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
- #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_OFFSET)), \
- RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_MASK, \
- RX_MPDU_INFO_11_MAC_ADDR_AD2_VALID_LSB))
- #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
- RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
- RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
- #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
- RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
- RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
- #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_OFFSET)), \
- RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_MASK, \
- RX_MPDU_INFO_11_MAC_ADDR_AD3_VALID_LSB))
- #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
- RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
- RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
- #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
- RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
- RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
- #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_OFFSET)), \
- RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_MASK, \
- RX_MPDU_INFO_11_MAC_ADDR_AD4_VALID_LSB))
- #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
- RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
- RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
- #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
- RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
- RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
- #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
- RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
- RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
- RX_MPDU_INFO_11_MPDU_SEQUENCE_CONTROL_VALID_LSB))
- #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
- RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),\
- RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK, \
- RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB))
- #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_14_SA_SW_PEER_ID_OFFSET)), \
- RX_MSDU_END_14_SA_SW_PEER_ID_MASK, \
- RX_MSDU_END_14_SA_SW_PEER_ID_LSB))
- #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
- (uint8_t *)(link_desc_va) + \
- RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
- #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
- (uint8_t *)(msdu0) + \
- RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
- #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
- (uint8_t *)(ent_ring_desc) + \
- RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MPDU_SEQUENCE_NUMBER_OFFSET
- #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
- (uint8_t *)(dst_ring_desc) + \
- REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
- #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MPDU_FRAME_CONTROL_VALID)
- #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, TO_DS)
- #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD1_VALID)
- #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_11, MAC_ADDR_AD2_VALID)
- #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, RXPCU_MPDU_FILTER_IN_CATEGORY)
- #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, PHY_PPDU_ID)
- #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_9, SW_FRAME_GROUP_ID)
- #define HAL_RX_GET_SW_PEER_ID(rx_mpdu_start) \
- HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_10, SW_PEER_ID)
- #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
- do { \
- reg_val &= \
- ~(HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |\
- HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
- reg_val |= \
- HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
- AGING_LIST_ENABLE, 1) |\
- HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
- AGING_FLUSH_ENABLE, 1);\
- HAL_REG_WRITE((soc), \
- HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
- SEQ_WCSS_UMAC_REO_REG_OFFSET), \
- (reg_val)); \
- reg_val = \
- HAL_REG_READ((soc), \
- HWIO_REO_R0_MISC_CTL_ADDR( \
- SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
- reg_val &= \
- ~(HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_BMSK); \
- reg_val |= \
- HAL_SM(HWIO_REO_R0_MISC_CTL, \
- FRAGMENT_DEST_RING, \
- (reo_params)->frag_dst_ring); \
- HAL_REG_WRITE((soc), \
- HWIO_REO_R0_MISC_CTL_ADDR( \
- SEQ_WCSS_UMAC_REO_REG_OFFSET), \
- (reg_val)); \
- reg_val = \
- HAL_REG_READ((soc), \
- HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
- SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
- reg_val &= \
- (~HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_BMSK |\
- (REO_REMAP_TCL << HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_SHFT)); \
- HAL_REG_WRITE((soc), \
- HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
- SEQ_WCSS_UMAC_REO_REG_OFFSET), \
- (reg_val)); \
- } while (0)
- #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
- ((struct rx_msdu_desc_info *) \
- _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
- RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_RESERVED_0A_OFFSET))
- #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
- ((struct rx_msdu_details *) \
- _OFFSET_TO_BYTE_PTR((link_desc),\
- RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET))
- #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_12_FLOW_IDX_OFFSET)), \
- RX_MSDU_END_12_FLOW_IDX_MASK, \
- RX_MSDU_END_12_FLOW_IDX_LSB))
- #define HAL_RX_MSDU_END_REO_DEST_IND_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_12_REO_DESTINATION_INDICATION_OFFSET)), \
- RX_MSDU_END_12_REO_DESTINATION_INDICATION_MASK, \
- RX_MSDU_END_12_REO_DESTINATION_INDICATION_LSB))
- #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_FLOW_IDX_INVALID_OFFSET)), \
- RX_MSDU_END_10_FLOW_IDX_INVALID_MASK, \
- RX_MSDU_END_10_FLOW_IDX_INVALID_LSB))
- #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_10_FLOW_IDX_TIMEOUT_OFFSET)), \
- RX_MSDU_END_10_FLOW_IDX_TIMEOUT_MASK, \
- RX_MSDU_END_10_FLOW_IDX_TIMEOUT_LSB))
- #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_13_FSE_METADATA_OFFSET)), \
- RX_MSDU_END_13_FSE_METADATA_MASK, \
- RX_MSDU_END_13_FSE_METADATA_LSB))
- #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_14_CCE_METADATA_OFFSET)), \
- RX_MSDU_END_14_CCE_METADATA_MASK, \
- RX_MSDU_END_14_CCE_METADATA_LSB))
- #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
- (_HAL_MS( \
- (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
- msdu_end_tlv.rx_msdu_end), \
- RX_MSDU_END_10_TCP_UDP_CHKSUM_OFFSET)), \
- RX_MSDU_END_10_TCP_UDP_CHKSUM_MASK, \
- RX_MSDU_END_10_TCP_UDP_CHKSUM_LSB))
- #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
- RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_MASK, \
- RX_MSDU_END_11_DA_IDX_OR_SW_PEER_ID_LSB))
- #define HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf) \
- (_HAL_MS( \
- (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
- msdu_end_tlv.rx_msdu_end), \
- RX_MSDU_END_17_FLOW_AGGREGATION_CONTINUATION_OFFSET)), \
- RX_MSDU_END_17_FLOW_AGGREGATION_CONTINUATION_MASK, \
- RX_MSDU_END_17_FLOW_AGGREGATION_CONTINUATION_LSB))
- #define HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf) \
- (_HAL_MS( \
- (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
- msdu_end_tlv.rx_msdu_end), \
- RX_MSDU_END_17_AGGREGATION_COUNT_OFFSET)), \
- RX_MSDU_END_17_AGGREGATION_COUNT_MASK, \
- RX_MSDU_END_17_AGGREGATION_COUNT_LSB))
- #define HAL_RX_TLV_GET_FISA_TIMEOUT(buf) \
- (_HAL_MS( \
- (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
- msdu_end_tlv.rx_msdu_end), \
- RX_MSDU_END_17_FISA_TIMEOUT_OFFSET)), \
- RX_MSDU_END_17_FISA_TIMEOUT_MASK, \
- RX_MSDU_END_17_FISA_TIMEOUT_LSB))
- #define HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf) \
- (_HAL_MS( \
- (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
- msdu_end_tlv.rx_msdu_end), \
- RX_MSDU_END_18_CUMULATIVE_L4_CHECKSUM_OFFSET)), \
- RX_MSDU_END_18_CUMULATIVE_L4_CHECKSUM_MASK, \
- RX_MSDU_END_18_CUMULATIVE_L4_CHECKSUM_LSB))
- #define HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf) \
- (_HAL_MS( \
- (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
- msdu_end_tlv.rx_msdu_end), \
- RX_MSDU_END_18_CUMULATIVE_IP_LENGTH_OFFSET)), \
- RX_MSDU_END_18_CUMULATIVE_IP_LENGTH_MASK, \
- RX_MSDU_END_18_CUMULATIVE_IP_LENGTH_LSB))
- #define HAL_RX_MSDU_END_RESERVED_1A_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_1_RESERVED_1A_OFFSET)), \
- RX_MSDU_END_1_RESERVED_1A_MASK, \
- RX_MSDU_END_1_RESERVED_1A_LSB))
- #define HAL_RX_MSDU_END_L3_TYPE_GET(_rx_msdu_end) \
- (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
- RX_MSDU_END_5_L3_TYPE_OFFSET)), \
- RX_MSDU_END_5_L3_TYPE_MASK, \
- RX_MSDU_END_5_L3_TYPE_LSB))
- #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
- defined(WLAN_ENH_CFR_ENABLE)
- static inline
- void hal_rx_get_bb_info_6490(void *rx_tlv,
- void *ppdu_info_hdl)
- {
- struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
- ppdu_info->cfr_info.bb_captured_channel =
- HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_CHANNEL);
- ppdu_info->cfr_info.bb_captured_timeout =
- HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_TIMEOUT);
- ppdu_info->cfr_info.bb_captured_reason =
- HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_3, BB_CAPTURED_REASON);
- }
- static inline
- void hal_rx_get_rtt_info_6490(void *rx_tlv,
- void *ppdu_info_hdl)
- {
- struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
- ppdu_info->cfr_info.rx_location_info_valid =
- HAL_RX_GET(rx_tlv, PHYRX_PKT_END_13_RX_PKT_END_DETAILS,
- RX_LOCATION_INFO_DETAILS_RX_LOCATION_INFO_VALID);
- ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_12_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
- RTT_CHE_BUFFER_POINTER_LOW32);
- ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_11_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
- RTT_CHE_BUFFER_POINTER_HIGH8);
- ppdu_info->cfr_info.chan_capture_status =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
- RESERVED_8);
- ppdu_info->cfr_info.rx_start_ts =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_9_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
- RX_START_TS);
- ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_13_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
- RTT_CFO_MEASUREMENT);
- ppdu_info->cfr_info.agc_gain_info0 =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_1_RX_PKT_END_DETAILS,
- PHY_TIMESTAMP_1_LOWER_32);
- ppdu_info->cfr_info.agc_gain_info1 =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_2_RX_PKT_END_DETAILS,
- PHY_TIMESTAMP_1_UPPER_32);
- ppdu_info->cfr_info.agc_gain_info2 =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_3_RX_PKT_END_DETAILS,
- PHY_TIMESTAMP_2_LOWER_32);
- ppdu_info->cfr_info.agc_gain_info3 =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_4_RX_PKT_END_DETAILS,
- PHY_TIMESTAMP_2_UPPER_32);
- ppdu_info->cfr_info.mcs_rate =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
- RTT_MCS_RATE);
- ppdu_info->cfr_info.gi_type =
- HAL_RX_GET(rx_tlv,
- PHYRX_PKT_END_8_RX_PKT_END_DETAILS_RX_LOCATION_INFO_DETAILS,
- RTT_GI_TYPE);
- }
- #endif
- #endif
|