hal_6490.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_6490_tx.h"
  111. #include "hal_6490_rx.h"
  112. #include <hal_generic_api.h>
  113. #include "hal_li_rx.h"
  114. #include "hal_li_api.h"
  115. #include "hal_li_generic_api.h"
  116. /**
  117. * hal_rx_msdu_start_nss_get_6490() - API to get the NSS
  118. * Interval from rx_msdu_start
  119. * @buf: pointer to the start of RX PKT TLV header
  120. *
  121. * Return: uint32_t(nss)
  122. */
  123. static uint32_t
  124. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  125. {
  126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  127. struct rx_msdu_start *msdu_start =
  128. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  129. uint8_t mimo_ss_bitmap;
  130. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  131. return qdf_get_hweight8(mimo_ss_bitmap);
  132. }
  133. /**
  134. * hal_rx_msdu_start_get_len_6490() - API to get the MSDU length
  135. * from rx_msdu_start TLV
  136. * @buf: pointer to the start of RX PKT TLV headers
  137. *
  138. * Return: (uint32_t)msdu length
  139. */
  140. static uint32_t hal_rx_msdu_start_get_len_6490(uint8_t *buf)
  141. {
  142. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  143. struct rx_msdu_start *msdu_start =
  144. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  145. uint32_t msdu_len;
  146. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  147. return msdu_len;
  148. }
  149. /**
  150. * hal_rx_mon_hw_desc_get_mpdu_status_6490() - Retrieve MPDU status
  151. * @hw_desc_addr: Start address of Rx HW TLVs
  152. * @rs: Status for monitor mode
  153. *
  154. * Return: void
  155. */
  156. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  157. struct mon_rx_status *rs)
  158. {
  159. struct rx_msdu_start *rx_msdu_start;
  160. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  161. uint32_t reg_value;
  162. const uint32_t sgi_hw_to_cdp[] = {
  163. CDP_SGI_0_8_US,
  164. CDP_SGI_0_4_US,
  165. CDP_SGI_1_6_US,
  166. CDP_SGI_3_2_US,
  167. };
  168. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  169. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  170. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  171. RX_MSDU_START_5, USER_RSSI);
  172. if (!rs->vht_flags) {
  173. rs->is_stbc = HAL_RX_GET(rx_msdu_start,
  174. RX_MSDU_START_5, STBC);
  175. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  176. rs->sgi = sgi_hw_to_cdp[reg_value];
  177. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5,
  178. RECEPTION_TYPE);
  179. rs->beamformed =
  180. (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  181. }
  182. /* TODO: rs->beamformed should be set for SU beamforming also */
  183. }
  184. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  185. static uint32_t hal_get_link_desc_size_6490(void)
  186. {
  187. return LINK_DESC_SIZE;
  188. }
  189. /**
  190. * hal_rx_get_tlv_6490() - API to get the tlv
  191. * @rx_tlv: TLV data extracted from the rx packet
  192. *
  193. * Return: uint8_t
  194. */
  195. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  196. {
  197. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  198. }
  199. /**
  200. * hal_rx_phy_legacy_get_rssi_6490() - API to get RSSI from TLV
  201. * WIFIPHYRX_RSSI_LEGACY_E
  202. * @buf: pointer to the start of WIFIPHYRX_RSSI_LEGACY_E TLV
  203. *
  204. * Return: value of RSSI
  205. */
  206. static int8_t hal_rx_phy_legacy_get_rssi_6490(uint8_t *buf)
  207. {
  208. return HAL_RX_GET(buf, PHYRX_RSSI_LEGACY_36, RSSI_COMB_PPDU);
  209. }
  210. /**
  211. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  212. * - process other receive info TLV
  213. * @rx_tlv_hdr: pointer to TLV header
  214. * @ppdu_info_handle: pointer to ppdu_info
  215. *
  216. * Return: None
  217. */
  218. static
  219. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  220. void *ppdu_info_handle)
  221. {
  222. uint32_t tlv_tag, tlv_len;
  223. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  224. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  225. void *other_tlv_hdr = NULL;
  226. void *other_tlv = NULL;
  227. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  228. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  229. temp_len = 0;
  230. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  231. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  232. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  233. temp_len += other_tlv_len;
  234. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  235. switch (other_tlv_tag) {
  236. default:
  237. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  238. "%s unhandled TLV type: %d, TLV len:%d",
  239. __func__, other_tlv_tag, other_tlv_len);
  240. break;
  241. }
  242. }
  243. /**
  244. * hal_rx_dump_msdu_start_tlv_6490() - dump RX msdu_start TLV in structured
  245. * human readable format.
  246. * @pkttlvs: pointer to the pkttlvs.
  247. * @dbg_level: log level.
  248. *
  249. * Return: void
  250. */
  251. static void hal_rx_dump_msdu_start_tlv_6490(void *pkttlvs, uint8_t dbg_level)
  252. {
  253. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  254. struct rx_msdu_start *msdu_start =
  255. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  256. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  257. "rx_msdu_start tlv (1/2) - "
  258. "rxpcu_mpdu_filter_in_category: %x "
  259. "sw_frame_group_id: %x "
  260. "phy_ppdu_id: %x "
  261. "msdu_length: %x "
  262. "ipsec_esp: %x "
  263. "l3_offset: %x "
  264. "ipsec_ah: %x "
  265. "l4_offset: %x "
  266. "msdu_number: %x "
  267. "decap_format: %x "
  268. "ipv4_proto: %x "
  269. "ipv6_proto: %x "
  270. "tcp_proto: %x "
  271. "udp_proto: %x "
  272. "ip_frag: %x "
  273. "tcp_only_ack: %x "
  274. "da_is_bcast_mcast: %x "
  275. "ip4_protocol_ip6_next_header: %x "
  276. "toeplitz_hash_2_or_4: %x "
  277. "flow_id_toeplitz: %x "
  278. "user_rssi: %x "
  279. "pkt_type: %x "
  280. "stbc: %x "
  281. "sgi: %x "
  282. "rate_mcs: %x "
  283. "receive_bandwidth: %x "
  284. "reception_type: %x "
  285. "ppdu_start_timestamp: %u ",
  286. msdu_start->rxpcu_mpdu_filter_in_category,
  287. msdu_start->sw_frame_group_id,
  288. msdu_start->phy_ppdu_id,
  289. msdu_start->msdu_length,
  290. msdu_start->ipsec_esp,
  291. msdu_start->l3_offset,
  292. msdu_start->ipsec_ah,
  293. msdu_start->l4_offset,
  294. msdu_start->msdu_number,
  295. msdu_start->decap_format,
  296. msdu_start->ipv4_proto,
  297. msdu_start->ipv6_proto,
  298. msdu_start->tcp_proto,
  299. msdu_start->udp_proto,
  300. msdu_start->ip_frag,
  301. msdu_start->tcp_only_ack,
  302. msdu_start->da_is_bcast_mcast,
  303. msdu_start->ip4_protocol_ip6_next_header,
  304. msdu_start->toeplitz_hash_2_or_4,
  305. msdu_start->flow_id_toeplitz,
  306. msdu_start->user_rssi,
  307. msdu_start->pkt_type,
  308. msdu_start->stbc,
  309. msdu_start->sgi,
  310. msdu_start->rate_mcs,
  311. msdu_start->receive_bandwidth,
  312. msdu_start->reception_type,
  313. msdu_start->ppdu_start_timestamp);
  314. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  315. "rx_msdu_start tlv (2/2) - "
  316. "sw_phy_meta_data: %x ",
  317. msdu_start->sw_phy_meta_data);
  318. }
  319. /**
  320. * hal_rx_dump_msdu_end_tlv_6490() - dump RX msdu_end TLV in structured
  321. * human readable format.
  322. * @pkttlvs: pointer to the pkttlvs.
  323. * @dbg_level: log level.
  324. *
  325. * Return: void
  326. */
  327. static void hal_rx_dump_msdu_end_tlv_6490(void *pkttlvs,
  328. uint8_t dbg_level)
  329. {
  330. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  331. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  332. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  333. "rx_msdu_end tlv (1/3) - "
  334. "rxpcu_mpdu_filter_in_category: %x "
  335. "sw_frame_group_id: %x "
  336. "phy_ppdu_id: %x "
  337. "ip_hdr_chksum: %x "
  338. "tcp_udp_chksum: %x "
  339. "key_id_octet: %x "
  340. "cce_super_rule: %x "
  341. "cce_classify_not_done_truncat: %x "
  342. "cce_classify_not_done_cce_dis: %x "
  343. "ext_wapi_pn_63_48: %x "
  344. "ext_wapi_pn_95_64: %x "
  345. "ext_wapi_pn_127_96: %x "
  346. "reported_mpdu_length: %x "
  347. "first_msdu: %x "
  348. "last_msdu: %x "
  349. "sa_idx_timeout: %x "
  350. "da_idx_timeout: %x "
  351. "msdu_limit_error: %x "
  352. "flow_idx_timeout: %x "
  353. "flow_idx_invalid: %x "
  354. "wifi_parser_error: %x "
  355. "amsdu_parser_error: %x",
  356. msdu_end->rxpcu_mpdu_filter_in_category,
  357. msdu_end->sw_frame_group_id,
  358. msdu_end->phy_ppdu_id,
  359. msdu_end->ip_hdr_chksum,
  360. msdu_end->tcp_udp_chksum,
  361. msdu_end->key_id_octet,
  362. msdu_end->cce_super_rule,
  363. msdu_end->cce_classify_not_done_truncate,
  364. msdu_end->cce_classify_not_done_cce_dis,
  365. msdu_end->ext_wapi_pn_63_48,
  366. msdu_end->ext_wapi_pn_95_64,
  367. msdu_end->ext_wapi_pn_127_96,
  368. msdu_end->reported_mpdu_length,
  369. msdu_end->first_msdu,
  370. msdu_end->last_msdu,
  371. msdu_end->sa_idx_timeout,
  372. msdu_end->da_idx_timeout,
  373. msdu_end->msdu_limit_error,
  374. msdu_end->flow_idx_timeout,
  375. msdu_end->flow_idx_invalid,
  376. msdu_end->wifi_parser_error,
  377. msdu_end->amsdu_parser_error);
  378. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  379. "rx_msdu_end tlv (2/3)- "
  380. "sa_is_valid: %x "
  381. "da_is_valid: %x "
  382. "da_is_mcbc: %x "
  383. "l3_header_padding: %x "
  384. "ipv6_options_crc: %x "
  385. "tcp_seq_number: %x "
  386. "tcp_ack_number: %x "
  387. "tcp_flag: %x "
  388. "lro_eligible: %x "
  389. "window_size: %x "
  390. "da_offset: %x "
  391. "sa_offset: %x "
  392. "da_offset_valid: %x "
  393. "sa_offset_valid: %x "
  394. "rule_indication_31_0: %x "
  395. "rule_indication_63_32: %x "
  396. "sa_idx: %x "
  397. "da_idx: %x "
  398. "msdu_drop: %x "
  399. "reo_destination_indication: %x "
  400. "flow_idx: %x "
  401. "fse_metadata: %x "
  402. "cce_metadata: %x "
  403. "sa_sw_peer_id: %x ",
  404. msdu_end->sa_is_valid,
  405. msdu_end->da_is_valid,
  406. msdu_end->da_is_mcbc,
  407. msdu_end->l3_header_padding,
  408. msdu_end->ipv6_options_crc,
  409. msdu_end->tcp_seq_number,
  410. msdu_end->tcp_ack_number,
  411. msdu_end->tcp_flag,
  412. msdu_end->lro_eligible,
  413. msdu_end->window_size,
  414. msdu_end->da_offset,
  415. msdu_end->sa_offset,
  416. msdu_end->da_offset_valid,
  417. msdu_end->sa_offset_valid,
  418. msdu_end->rule_indication_31_0,
  419. msdu_end->rule_indication_63_32,
  420. msdu_end->sa_idx,
  421. msdu_end->da_idx_or_sw_peer_id,
  422. msdu_end->msdu_drop,
  423. msdu_end->reo_destination_indication,
  424. msdu_end->flow_idx,
  425. msdu_end->fse_metadata,
  426. msdu_end->cce_metadata,
  427. msdu_end->sa_sw_peer_id);
  428. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  429. "rx_msdu_end tlv (3/3)"
  430. "aggregation_count %x "
  431. "flow_aggregation_continuation %x "
  432. "fisa_timeout %x "
  433. "cumulative_l4_checksum %x "
  434. "cumulative_ip_length %x",
  435. msdu_end->aggregation_count,
  436. msdu_end->flow_aggregation_continuation,
  437. msdu_end->fisa_timeout,
  438. msdu_end->cumulative_l4_checksum,
  439. msdu_end->cumulative_ip_length);
  440. }
  441. /*
  442. * Get tid from RX_MPDU_START
  443. */
  444. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  445. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  446. RX_MPDU_INFO_7_TID_OFFSET)), \
  447. RX_MPDU_INFO_7_TID_MASK, \
  448. RX_MPDU_INFO_7_TID_LSB))
  449. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  450. {
  451. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  452. struct rx_mpdu_start *mpdu_start =
  453. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  454. uint32_t tid;
  455. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  456. return tid;
  457. }
  458. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  459. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  460. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  461. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  462. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  463. /**
  464. * hal_rx_msdu_start_reception_type_get_6490() - API to get the reception type
  465. * Interval from rx_msdu_start
  466. * @buf: pointer to the start of RX PKT TLV header
  467. *
  468. * Return: uint32_t(reception_type)
  469. */
  470. static
  471. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  472. {
  473. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  474. struct rx_msdu_start *msdu_start =
  475. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  476. uint32_t reception_type;
  477. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  478. return reception_type;
  479. }
  480. /**
  481. * hal_rx_msdu_end_da_idx_get_6490() - API to get da_idx from rx_msdu_end TLV
  482. * @buf: pointer to the start of RX PKT TLV headers
  483. *
  484. * Return: da index
  485. */
  486. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  487. {
  488. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  489. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  490. uint16_t da_idx;
  491. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  492. return da_idx;
  493. }
  494. /**
  495. * hal_rx_get_rx_fragment_number_6490() - API to retrieve rx fragment number
  496. * @buf: Network buffer
  497. *
  498. * Return: rx fragment number
  499. */
  500. static
  501. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  502. {
  503. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  504. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  505. /* Return first 4 bits as fragment number */
  506. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  507. DOT11_SEQ_FRAG_MASK);
  508. }
  509. /**
  510. * hal_rx_msdu_end_da_is_mcbc_get_6490() - API to check if pkt is MCBC
  511. * from rx_msdu_end TLV
  512. * @buf: pointer to the start of RX PKT TLV headers
  513. *
  514. * Return: da_is_mcbc
  515. */
  516. static uint8_t
  517. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  518. {
  519. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  520. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  521. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  522. }
  523. /**
  524. * hal_rx_msdu_end_sa_is_valid_get_6490() - API to get_6490 the sa_is_valid
  525. * bit from rx_msdu_end TLV
  526. * @buf: pointer to the start of RX PKT TLV headers
  527. *
  528. * Return: sa_is_valid bit
  529. */
  530. static uint8_t
  531. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  532. {
  533. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  534. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  535. uint8_t sa_is_valid;
  536. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  537. return sa_is_valid;
  538. }
  539. /**
  540. * hal_rx_msdu_end_sa_idx_get_6490() - API to get_6490 the sa_idx from
  541. * rx_msdu_end TLV
  542. * @buf: pointer to the start of RX PKT TLV headers
  543. *
  544. * Return: sa_idx (SA AST index)
  545. */
  546. static
  547. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  548. {
  549. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  550. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  551. uint16_t sa_idx;
  552. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  553. return sa_idx;
  554. }
  555. /**
  556. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  557. * @hw_desc_addr: hardware descriptor address
  558. *
  559. * Return: 0 - success/ non-zero failure
  560. */
  561. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  562. {
  563. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  564. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  565. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  566. }
  567. /**
  568. * hal_rx_msdu_end_l3_hdr_padding_get_6490() - API to get_6490 the l3_header
  569. * padding from rx_msdu_end TLV
  570. * @buf: pointer to the start of RX PKT TLV headers
  571. *
  572. * Return: number of l3 header padding bytes
  573. */
  574. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  575. {
  576. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  577. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  578. uint32_t l3_header_padding;
  579. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  580. return l3_header_padding;
  581. }
  582. /**
  583. * hal_rx_encryption_info_valid_6490() - Returns encryption type.
  584. * @buf: rx_tlv_hdr of the received packet
  585. *
  586. * Return: encryption type
  587. */
  588. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  589. {
  590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  591. struct rx_mpdu_start *mpdu_start =
  592. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  593. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  594. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  595. return encryption_info;
  596. }
  597. /**
  598. * hal_rx_print_pn_6490() - Prints the PN of rx packet.
  599. * @buf: rx_tlv_hdr of the received packet
  600. *
  601. * Return: void
  602. */
  603. static void hal_rx_print_pn_6490(uint8_t *buf)
  604. {
  605. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  606. struct rx_mpdu_start *mpdu_start =
  607. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  608. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  609. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  610. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  611. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  612. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  613. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  614. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  615. }
  616. /**
  617. * hal_rx_msdu_end_first_msdu_get_6490() - API to get first msdu status
  618. * from rx_msdu_end TLV
  619. * @buf: pointer to the start of RX PKT TLV headers
  620. *
  621. * Return: first_msdu
  622. */
  623. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  624. {
  625. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  626. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  627. uint8_t first_msdu;
  628. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  629. return first_msdu;
  630. }
  631. /**
  632. * hal_rx_msdu_end_da_is_valid_get_6490() - API to check if da is valid
  633. * from rx_msdu_end TLV
  634. * @buf: pointer to the start of RX PKT TLV headers
  635. *
  636. * Return: da_is_valid
  637. */
  638. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  642. uint8_t da_is_valid;
  643. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  644. return da_is_valid;
  645. }
  646. /**
  647. * hal_rx_msdu_end_last_msdu_get_6490() - API to get last msdu status
  648. * from rx_msdu_end TLV
  649. * @buf: pointer to the start of RX PKT TLV headers
  650. *
  651. * Return: last_msdu
  652. */
  653. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  654. {
  655. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  656. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  657. uint8_t last_msdu;
  658. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  659. return last_msdu;
  660. }
  661. /**
  662. * hal_rx_get_mpdu_mac_ad4_valid_6490() - Retrieves if mpdu 4th addr is valid
  663. * @buf: Network buffer
  664. *
  665. * Return: value of mpdu 4th address valid field
  666. */
  667. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  668. {
  669. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  670. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  671. bool ad4_valid = 0;
  672. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  673. return ad4_valid;
  674. }
  675. /**
  676. * hal_rx_mpdu_start_sw_peer_id_get_6490() - Retrieve sw peer_id
  677. * @buf: network buffer
  678. *
  679. * Return: sw peer_id
  680. */
  681. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  682. {
  683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  684. struct rx_mpdu_start *mpdu_start =
  685. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  686. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  687. &mpdu_start->rx_mpdu_info_details);
  688. }
  689. /**
  690. * hal_rx_mpdu_get_to_ds_6490() - API to get the tods info
  691. * from rx_mpdu_start
  692. * @buf: pointer to the start of RX PKT TLV header
  693. *
  694. * Return: uint32_t(to_ds)
  695. */
  696. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  697. {
  698. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  699. struct rx_mpdu_start *mpdu_start =
  700. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  701. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  702. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  703. }
  704. /**
  705. * hal_rx_mpdu_get_fr_ds_6490() - API to get the from ds info
  706. * from rx_mpdu_start
  707. * @buf: pointer to the start of RX PKT TLV header
  708. *
  709. * Return: uint32_t(fr_ds)
  710. */
  711. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  712. {
  713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  714. struct rx_mpdu_start *mpdu_start =
  715. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  716. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  717. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  718. }
  719. /**
  720. * hal_rx_get_mpdu_frame_control_valid_6490() - Retrieves mpdu
  721. * frame control valid
  722. * @buf: Network buffer
  723. *
  724. * Return: value of frame control valid field
  725. */
  726. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  727. {
  728. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  729. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  730. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  731. }
  732. /**
  733. * hal_rx_mpdu_get_addr1_6490() - API to check get address1 of the mpdu
  734. * @buf: pointer to the start of RX PKT TLV headera
  735. * @mac_addr: pointer to mac address
  736. *
  737. * Return: success/failure
  738. */
  739. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  740. {
  741. struct __attribute__((__packed__)) hal_addr1 {
  742. uint32_t ad1_31_0;
  743. uint16_t ad1_47_32;
  744. };
  745. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  746. struct rx_mpdu_start *mpdu_start =
  747. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  748. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  749. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  750. uint32_t mac_addr_ad1_valid;
  751. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  752. if (mac_addr_ad1_valid) {
  753. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  754. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  755. return QDF_STATUS_SUCCESS;
  756. }
  757. return QDF_STATUS_E_FAILURE;
  758. }
  759. /**
  760. * hal_rx_mpdu_get_addr2_6490() - API to check get address2 of the mpdu
  761. * in the packet
  762. * @buf: pointer to the start of RX PKT TLV header
  763. * @mac_addr: pointer to mac address
  764. *
  765. * Return: success/failure
  766. */
  767. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  768. uint8_t *mac_addr)
  769. {
  770. struct __attribute__((__packed__)) hal_addr2 {
  771. uint16_t ad2_15_0;
  772. uint32_t ad2_47_16;
  773. };
  774. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  775. struct rx_mpdu_start *mpdu_start =
  776. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  777. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  778. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  779. uint32_t mac_addr_ad2_valid;
  780. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  781. if (mac_addr_ad2_valid) {
  782. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  783. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  784. return QDF_STATUS_SUCCESS;
  785. }
  786. return QDF_STATUS_E_FAILURE;
  787. }
  788. /**
  789. * hal_rx_mpdu_get_addr3_6490() - API to get address3 of the mpdu
  790. * in the packet
  791. * @buf: pointer to the start of RX PKT TLV header
  792. * @mac_addr: pointer to mac address
  793. *
  794. * Return: success/failure
  795. */
  796. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  797. {
  798. struct __attribute__((__packed__)) hal_addr3 {
  799. uint32_t ad3_31_0;
  800. uint16_t ad3_47_32;
  801. };
  802. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  803. struct rx_mpdu_start *mpdu_start =
  804. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  805. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  806. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  807. uint32_t mac_addr_ad3_valid;
  808. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  809. if (mac_addr_ad3_valid) {
  810. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  811. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  812. return QDF_STATUS_SUCCESS;
  813. }
  814. return QDF_STATUS_E_FAILURE;
  815. }
  816. /**
  817. * hal_rx_mpdu_get_addr4_6490() - API to get address4 of the mpdu
  818. * in the packet
  819. * @buf: pointer to the start of RX PKT TLV header
  820. * @mac_addr: pointer to mac address
  821. *
  822. * Return: success/failure
  823. */
  824. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  825. {
  826. struct __attribute__((__packed__)) hal_addr4 {
  827. uint32_t ad4_31_0;
  828. uint16_t ad4_47_32;
  829. };
  830. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  831. struct rx_mpdu_start *mpdu_start =
  832. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  833. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  834. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  835. uint32_t mac_addr_ad4_valid;
  836. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  837. if (mac_addr_ad4_valid) {
  838. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  839. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  840. return QDF_STATUS_SUCCESS;
  841. }
  842. return QDF_STATUS_E_FAILURE;
  843. }
  844. /**
  845. * hal_rx_get_mpdu_sequence_control_valid_6490() - Get mpdu sequence control
  846. * valid
  847. * @buf: Network buffer
  848. *
  849. * Return: value of sequence control valid field
  850. */
  851. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  852. {
  853. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  854. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  855. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  856. }
  857. /**
  858. * hal_rx_is_unicast_6490() - check packet is unicast frame or not.
  859. * @buf: pointer to rx pkt TLV.
  860. *
  861. * Return: true on unicast.
  862. */
  863. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  864. {
  865. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  866. struct rx_mpdu_start *mpdu_start =
  867. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  868. uint32_t grp_id;
  869. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  870. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  871. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  872. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  873. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  874. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  875. }
  876. /**
  877. * hal_rx_tid_get_6490() - get tid based on qos control valid.
  878. * @hal_soc_hdl: hal_soc handle
  879. * @buf: pointer to rx pkt TLV.
  880. *
  881. * Return: tid
  882. */
  883. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  884. {
  885. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  886. struct rx_mpdu_start *mpdu_start =
  887. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  888. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  889. uint8_t qos_control_valid =
  890. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  891. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  892. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  893. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  894. if (qos_control_valid)
  895. return hal_rx_mpdu_start_tid_get_6490(buf);
  896. return HAL_RX_NON_QOS_TID;
  897. }
  898. /**
  899. * hal_rx_hw_desc_get_ppduid_get_6490() - retrieve ppdu id
  900. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  901. * @rxdma_dst_ring_desc: Rx HW descriptor
  902. *
  903. * Return: ppdu id
  904. */
  905. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  906. void *rxdma_dst_ring_desc)
  907. {
  908. struct rx_mpdu_info *rx_mpdu_info;
  909. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  910. rx_mpdu_info =
  911. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  912. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  913. }
  914. /**
  915. * hal_reo_status_get_header_6490() - Process reo desc info
  916. * @ring_desc: REO status ring descriptor
  917. * @b: tlv type info
  918. * @h1: Pointer to hal_reo_status_header where info to be stored
  919. *
  920. * Return - none.
  921. */
  922. static void hal_reo_status_get_header_6490(hal_ring_desc_t ring_desc, int b,
  923. void *h1)
  924. {
  925. uint32_t *d = (uint32_t *)ring_desc;
  926. uint32_t val1 = 0;
  927. struct hal_reo_status_header *h =
  928. (struct hal_reo_status_header *)h1;
  929. /* Offsets of descriptor fields defined in HW headers start
  930. * from the field after TLV header
  931. */
  932. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  933. switch (b) {
  934. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  935. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  936. STATUS_HEADER_REO_STATUS_NUMBER)];
  937. break;
  938. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  939. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  940. STATUS_HEADER_REO_STATUS_NUMBER)];
  941. break;
  942. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  943. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  944. STATUS_HEADER_REO_STATUS_NUMBER)];
  945. break;
  946. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  947. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  948. STATUS_HEADER_REO_STATUS_NUMBER)];
  949. break;
  950. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  951. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  952. STATUS_HEADER_REO_STATUS_NUMBER)];
  953. break;
  954. case HAL_REO_DESC_THRES_STATUS_TLV:
  955. val1 =
  956. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  957. STATUS_HEADER_REO_STATUS_NUMBER)];
  958. break;
  959. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  960. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  961. STATUS_HEADER_REO_STATUS_NUMBER)];
  962. break;
  963. default:
  964. qdf_nofl_err("ERROR: Unknown tlv\n");
  965. break;
  966. }
  967. h->cmd_num =
  968. HAL_GET_FIELD(
  969. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  970. val1);
  971. h->exec_time =
  972. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  973. CMD_EXECUTION_TIME, val1);
  974. h->status =
  975. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  976. REO_CMD_EXECUTION_STATUS, val1);
  977. switch (b) {
  978. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  979. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  980. STATUS_HEADER_TIMESTAMP)];
  981. break;
  982. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  983. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  984. STATUS_HEADER_TIMESTAMP)];
  985. break;
  986. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  987. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  988. STATUS_HEADER_TIMESTAMP)];
  989. break;
  990. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  991. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  992. STATUS_HEADER_TIMESTAMP)];
  993. break;
  994. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  995. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  996. STATUS_HEADER_TIMESTAMP)];
  997. break;
  998. case HAL_REO_DESC_THRES_STATUS_TLV:
  999. val1 =
  1000. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1001. STATUS_HEADER_TIMESTAMP)];
  1002. break;
  1003. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1004. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1005. STATUS_HEADER_TIMESTAMP)];
  1006. break;
  1007. default:
  1008. qdf_nofl_err("ERROR: Unknown tlv\n");
  1009. break;
  1010. }
  1011. h->tstamp =
  1012. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1013. }
  1014. /**
  1015. * hal_tx_desc_set_mesh_en_6490() - Set mesh_enable flag in Tx descriptor
  1016. * @desc: Handle to Tx Descriptor
  1017. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1018. * enabling the interpretation of the 'Mesh Control Present' bit
  1019. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1020. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1021. * is present between the header and the LLC.
  1022. *
  1023. * Return: void
  1024. */
  1025. static inline
  1026. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  1027. {
  1028. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1029. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1030. }
  1031. static
  1032. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  1033. {
  1034. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1035. }
  1036. static
  1037. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  1038. {
  1039. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1040. }
  1041. static
  1042. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1043. {
  1044. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1045. }
  1046. static
  1047. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1048. {
  1049. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1050. }
  1051. static
  1052. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1053. {
  1054. return HAL_RX_GET_FC_VALID(buf);
  1055. }
  1056. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1057. {
  1058. return HAL_RX_GET_TO_DS_FLAG(buf);
  1059. }
  1060. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1061. {
  1062. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1063. }
  1064. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1065. {
  1066. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1067. }
  1068. static uint32_t
  1069. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1070. {
  1071. return HAL_RX_GET_PPDU_ID(buf);
  1072. }
  1073. /**
  1074. * hal_reo_config_6490() - Set reo config parameters
  1075. * @soc: hal soc handle
  1076. * @reg_val: value to be set
  1077. * @reo_params: reo parameters
  1078. *
  1079. * Return: void
  1080. */
  1081. static
  1082. void hal_reo_config_6490(struct hal_soc *soc,
  1083. uint32_t reg_val,
  1084. struct hal_reo_params *reo_params)
  1085. {
  1086. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1087. }
  1088. /**
  1089. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1090. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1091. *
  1092. * Return - Pointer to rx_msdu_desc_info structure.
  1093. */
  1094. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1095. {
  1096. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1097. }
  1098. /**
  1099. * hal_rx_link_desc_msdu0_ptr_6490() - Get pointer to rx_msdu details
  1100. * @link_desc: Pointer to link desc
  1101. *
  1102. * Return - Pointer to rx_msdu_details structure
  1103. */
  1104. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1105. {
  1106. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1107. }
  1108. /**
  1109. * hal_rx_msdu_flow_idx_get_6490() - API to get flow index
  1110. * from rx_msdu_end TLV
  1111. * @buf: pointer to the start of RX PKT TLV headers
  1112. *
  1113. * Return: flow index value from MSDU END TLV
  1114. */
  1115. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1116. {
  1117. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1118. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1119. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1120. }
  1121. /**
  1122. * hal_rx_msdu_get_reo_destination_indication_6490() - API to get
  1123. * reo_destination_indication from rx_msdu_end TLV
  1124. * @buf: pointer to the start of RX PKT TLV headers
  1125. * @reo_destination_indication: pointer to return value of
  1126. * reo_destination_indication
  1127. *
  1128. * Return: none
  1129. */
  1130. static inline void
  1131. hal_rx_msdu_get_reo_destination_indication_6490(uint8_t *buf,
  1132. uint32_t *reo_destination_indication)
  1133. {
  1134. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1135. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1136. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1137. }
  1138. /**
  1139. * hal_rx_msdu_flow_idx_invalid_6490() - API to get flow index invalid
  1140. * from rx_msdu_end TLV
  1141. * @buf: pointer to the start of RX PKT TLV headers
  1142. *
  1143. * Return: flow index invalid value from MSDU END TLV
  1144. */
  1145. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1146. {
  1147. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1148. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1149. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1150. }
  1151. /**
  1152. * hal_rx_msdu_flow_idx_timeout_6490() - API to get flow index timeout
  1153. * from rx_msdu_end TLV
  1154. * @buf: pointer to the start of RX PKT TLV headers
  1155. *
  1156. * Return: flow index timeout value from MSDU END TLV
  1157. */
  1158. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1159. {
  1160. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1161. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1162. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1163. }
  1164. /**
  1165. * hal_rx_msdu_fse_metadata_get_6490() - API to get FSE metadata
  1166. * from rx_msdu_end TLV
  1167. * @buf: pointer to the start of RX PKT TLV headers
  1168. *
  1169. * Return: fse metadata value from MSDU END TLV
  1170. */
  1171. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1172. {
  1173. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1174. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1175. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1176. }
  1177. /**
  1178. * hal_rx_msdu_cce_metadata_get_6490() - API to get CCE metadata
  1179. * from rx_msdu_end TLV
  1180. * @buf: pointer to the start of RX PKT TLV headers
  1181. *
  1182. * Return: cce_metadata
  1183. */
  1184. static uint16_t
  1185. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1186. {
  1187. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1188. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1189. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1190. }
  1191. /**
  1192. * hal_rx_msdu_get_flow_params_6490() - API to get flow index, flow index
  1193. * invalid and flow index timeout from
  1194. * rx_msdu_end TLV
  1195. * @buf: pointer to the start of RX PKT TLV headers
  1196. * @flow_invalid: pointer to return value of flow_idx_valid
  1197. * @flow_timeout: pointer to return value of flow_idx_timeout
  1198. * @flow_index: pointer to return value of flow_idx
  1199. *
  1200. * Return: none
  1201. */
  1202. static inline void
  1203. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1204. bool *flow_invalid,
  1205. bool *flow_timeout,
  1206. uint32_t *flow_index)
  1207. {
  1208. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1209. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1210. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1211. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1212. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1213. }
  1214. /**
  1215. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1216. * @buf: rx_tlv_hdr
  1217. *
  1218. * Return: tcp checksum
  1219. */
  1220. static uint16_t
  1221. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1222. {
  1223. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1224. }
  1225. /**
  1226. * hal_rx_get_rx_sequence_6490() - Function to retrieve rx sequence number
  1227. * @buf: Network buffer
  1228. *
  1229. * Return: rx sequence number
  1230. */
  1231. static
  1232. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1233. {
  1234. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1235. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1236. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1237. }
  1238. /**
  1239. * hal_get_window_address_6490() - Function to get hp/tp address
  1240. * @hal_soc: Pointer to hal_soc
  1241. * @addr: address offset of register
  1242. *
  1243. * Return: modified address offset of register
  1244. */
  1245. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1246. qdf_iomem_t addr)
  1247. {
  1248. return addr;
  1249. }
  1250. /**
  1251. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1252. * checksum
  1253. * @buf: buffer pointer
  1254. *
  1255. * Return: cumulative checksum
  1256. */
  1257. static inline
  1258. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1259. {
  1260. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1261. }
  1262. /**
  1263. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1264. * ip length
  1265. * @buf: buffer pointer
  1266. *
  1267. * Return: cumulative length
  1268. */
  1269. static inline
  1270. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1271. {
  1272. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1273. }
  1274. /**
  1275. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1276. * @buf: buffer
  1277. *
  1278. * Return: udp proto bit
  1279. */
  1280. static inline
  1281. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1282. {
  1283. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1284. }
  1285. /**
  1286. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg continuation
  1287. * @buf: buffer
  1288. *
  1289. * Return: flow agg
  1290. */
  1291. static inline
  1292. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1293. {
  1294. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1295. }
  1296. /**
  1297. * hal_rx_get_flow_agg_count_6490() - Retrieve flow agg count
  1298. * @buf: buffer
  1299. *
  1300. * Return: flow agg count
  1301. */
  1302. static inline
  1303. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1304. {
  1305. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1306. }
  1307. /**
  1308. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1309. * @buf: buffer
  1310. *
  1311. * Return: fisa timeout
  1312. */
  1313. static inline
  1314. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1315. {
  1316. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1317. }
  1318. /**
  1319. * hal_rx_mpdu_start_tlv_tag_valid_6490() - API to check if RX_MPDU_START
  1320. * tlv tag is valid
  1321. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  1322. *
  1323. * Return: true if RX_MPDU_START is valid, else false.
  1324. */
  1325. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6490(void *rx_tlv_hdr)
  1326. {
  1327. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1328. uint32_t tlv_tag;
  1329. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1330. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1331. }
  1332. /**
  1333. * hal_reo_set_err_dst_remap_6490() - Function to set REO error destination
  1334. * ring remap register
  1335. * @hal_soc: Pointer to hal_soc
  1336. *
  1337. * Return: none.
  1338. */
  1339. static void
  1340. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1341. {
  1342. /*
  1343. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1344. * frame routed to REO2TCL ring.
  1345. */
  1346. uint32_t dst_remap_ix0 =
  1347. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1348. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1349. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1350. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1351. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1352. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1353. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1354. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1355. uint32_t dst_remap_ix1 =
  1356. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1357. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1358. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1359. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1360. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1361. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1362. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1363. HAL_REG_WRITE(hal_soc,
  1364. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1365. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1366. dst_remap_ix0);
  1367. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1368. HAL_REG_READ(
  1369. hal_soc,
  1370. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1371. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1372. HAL_REG_WRITE(hal_soc,
  1373. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1374. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1375. dst_remap_ix1);
  1376. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1377. HAL_REG_READ(
  1378. hal_soc,
  1379. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1380. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1381. }
  1382. /**
  1383. * hal_rx_flow_setup_fse_6490() - Setup a flow search entry in HW FST
  1384. * @rx_fst: Pointer to the Rx Flow Search Table
  1385. * @table_offset: offset into the table where the flow is to be setup
  1386. * @rx_flow: Flow Parameters
  1387. *
  1388. * Flow table entry fields are updated in host byte order, little endian order.
  1389. *
  1390. * Return: Success/Failure
  1391. */
  1392. static void *
  1393. hal_rx_flow_setup_fse_6490(uint8_t *rx_fst, uint32_t table_offset,
  1394. uint8_t *rx_flow)
  1395. {
  1396. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1397. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1398. uint8_t *fse;
  1399. bool fse_valid;
  1400. if (table_offset >= fst->max_entries) {
  1401. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1402. "HAL FSE table offset %u exceeds max entries %u",
  1403. table_offset, fst->max_entries);
  1404. return NULL;
  1405. }
  1406. fse = (uint8_t *)fst->base_vaddr +
  1407. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1408. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1409. if (fse_valid) {
  1410. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1411. "HAL FSE %pK already valid", fse);
  1412. return NULL;
  1413. }
  1414. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1415. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1416. (flow->tuple_info.src_ip_127_96));
  1417. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1418. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1419. (flow->tuple_info.src_ip_95_64));
  1420. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1421. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1422. (flow->tuple_info.src_ip_63_32));
  1423. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1424. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1425. (flow->tuple_info.src_ip_31_0));
  1426. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1427. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1428. (flow->tuple_info.dest_ip_127_96));
  1429. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1430. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1431. (flow->tuple_info.dest_ip_95_64));
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1434. (flow->tuple_info.dest_ip_63_32));
  1435. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1436. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1437. (flow->tuple_info.dest_ip_31_0));
  1438. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1439. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1440. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1441. (flow->tuple_info.dest_port));
  1442. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1443. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1444. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1445. (flow->tuple_info.src_port));
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1449. flow->tuple_info.l4_protocol);
  1450. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1451. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1452. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1453. flow->reo_destination_handler);
  1454. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1455. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1456. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1458. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1459. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1460. (flow->fse_metadata));
  1461. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1462. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1463. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1464. REO_DESTINATION_INDICATION,
  1465. flow->reo_destination_indication);
  1466. /* Reset all the other fields in FSE */
  1467. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1468. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1469. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1470. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1471. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1472. return fse;
  1473. }
  1474. static
  1475. void hal_compute_reo_remap_ix2_ix3_6490(uint32_t *ring, uint32_t num_rings,
  1476. uint32_t *remap1, uint32_t *remap2)
  1477. {
  1478. switch (num_rings) {
  1479. case 3:
  1480. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1481. HAL_REO_REMAP_IX2(ring[1], 17) |
  1482. HAL_REO_REMAP_IX2(ring[2], 18) |
  1483. HAL_REO_REMAP_IX2(ring[0], 19) |
  1484. HAL_REO_REMAP_IX2(ring[1], 20) |
  1485. HAL_REO_REMAP_IX2(ring[2], 21) |
  1486. HAL_REO_REMAP_IX2(ring[0], 22) |
  1487. HAL_REO_REMAP_IX2(ring[1], 23);
  1488. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1489. HAL_REO_REMAP_IX3(ring[0], 25) |
  1490. HAL_REO_REMAP_IX3(ring[1], 26) |
  1491. HAL_REO_REMAP_IX3(ring[2], 27) |
  1492. HAL_REO_REMAP_IX3(ring[0], 28) |
  1493. HAL_REO_REMAP_IX3(ring[1], 29) |
  1494. HAL_REO_REMAP_IX3(ring[2], 30) |
  1495. HAL_REO_REMAP_IX3(ring[0], 31);
  1496. break;
  1497. case 4:
  1498. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1499. HAL_REO_REMAP_IX2(ring[1], 17) |
  1500. HAL_REO_REMAP_IX2(ring[2], 18) |
  1501. HAL_REO_REMAP_IX2(ring[3], 19) |
  1502. HAL_REO_REMAP_IX2(ring[0], 20) |
  1503. HAL_REO_REMAP_IX2(ring[1], 21) |
  1504. HAL_REO_REMAP_IX2(ring[2], 22) |
  1505. HAL_REO_REMAP_IX2(ring[3], 23);
  1506. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1507. HAL_REO_REMAP_IX3(ring[1], 25) |
  1508. HAL_REO_REMAP_IX3(ring[2], 26) |
  1509. HAL_REO_REMAP_IX3(ring[3], 27) |
  1510. HAL_REO_REMAP_IX3(ring[0], 28) |
  1511. HAL_REO_REMAP_IX3(ring[1], 29) |
  1512. HAL_REO_REMAP_IX3(ring[2], 30) |
  1513. HAL_REO_REMAP_IX3(ring[3], 31);
  1514. break;
  1515. }
  1516. }
  1517. static
  1518. void hal_compute_reo_remap_ix0_6490(uint32_t *remap0)
  1519. {
  1520. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  1521. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1522. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1523. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1524. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1525. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1526. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1527. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1528. }
  1529. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1530. /**
  1531. * hal_get_first_wow_wakeup_packet_6490() - Function to retrieve
  1532. * rx_msdu_end_1_reserved_1a
  1533. * @buf: Network buffer
  1534. *
  1535. * reserved_1a is used by target to tag the first packet that wakes up host from
  1536. * WoW
  1537. *
  1538. * Return: 1 to indicate it is first packet received that wakes up host from
  1539. * WoW. Otherwise 0
  1540. */
  1541. static uint8_t hal_get_first_wow_wakeup_packet_6490(uint8_t *buf)
  1542. {
  1543. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1544. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1545. return HAL_RX_MSDU_END_RESERVED_1A_GET(msdu_end);
  1546. }
  1547. #endif
  1548. /**
  1549. * hal_rx_tlv_l3_type_get_6490() - Function to retrieve l3_type
  1550. * @buf: Network buffer
  1551. *
  1552. * Return: l3_type
  1553. */
  1554. static uint32_t hal_rx_tlv_l3_type_get_6490(uint8_t *buf)
  1555. {
  1556. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1557. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1558. return HAL_RX_MSDU_END_L3_TYPE_GET(msdu_end);
  1559. }
  1560. static void hal_hw_txrx_ops_attach_qca6490(struct hal_soc *hal_soc)
  1561. {
  1562. /* init and setup */
  1563. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1564. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1565. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1566. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1567. hal_soc->ops->hal_get_window_address = hal_get_window_address_6490;
  1568. hal_soc->ops->hal_reo_set_err_dst_remap =
  1569. hal_reo_set_err_dst_remap_6490;
  1570. /* tx */
  1571. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1572. hal_tx_desc_set_dscp_tid_table_id_6490;
  1573. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6490;
  1574. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6490;
  1575. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6490;
  1576. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1577. hal_tx_desc_set_buf_addr_generic_li;
  1578. hal_soc->ops->hal_tx_desc_set_search_type =
  1579. hal_tx_desc_set_search_type_generic_li;
  1580. hal_soc->ops->hal_tx_desc_set_search_index =
  1581. hal_tx_desc_set_search_index_generic_li;
  1582. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1583. hal_tx_desc_set_cache_set_num_generic_li;
  1584. hal_soc->ops->hal_tx_comp_get_status =
  1585. hal_tx_comp_get_status_generic_li;
  1586. hal_soc->ops->hal_tx_comp_get_release_reason =
  1587. hal_tx_comp_get_release_reason_generic_li;
  1588. hal_soc->ops->hal_get_wbm_internal_error =
  1589. hal_get_wbm_internal_error_generic_li;
  1590. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6490;
  1591. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1592. hal_tx_init_cmd_credit_ring_6490;
  1593. /* rx */
  1594. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1595. hal_rx_msdu_start_nss_get_6490;
  1596. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1597. hal_rx_mon_hw_desc_get_mpdu_status_6490;
  1598. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6490;
  1599. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1600. hal_rx_proc_phyrx_other_receive_info_tlv_6490;
  1601. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6490;
  1602. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  1603. hal_rx_dump_rx_attention_tlv_generic_li;
  1604. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1605. hal_rx_dump_msdu_start_tlv_6490;
  1606. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1607. hal_rx_dump_mpdu_start_tlv_generic_li;
  1608. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  1609. hal_rx_dump_mpdu_end_tlv_generic_li;
  1610. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  1611. hal_rx_dump_pkt_hdr_tlv_generic_li;
  1612. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6490;
  1613. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1614. hal_rx_mpdu_start_tid_get_6490;
  1615. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1616. hal_rx_msdu_start_reception_type_get_6490;
  1617. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1618. hal_rx_msdu_end_da_idx_get_6490;
  1619. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1620. hal_rx_msdu_desc_info_get_ptr_6490;
  1621. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1622. hal_rx_link_desc_msdu0_ptr_6490;
  1623. hal_soc->ops->hal_reo_status_get_header =
  1624. hal_reo_status_get_header_6490;
  1625. hal_soc->ops->hal_rx_status_get_tlv_info =
  1626. hal_rx_status_get_tlv_info_generic_li;
  1627. hal_soc->ops->hal_rx_wbm_err_info_get =
  1628. hal_rx_wbm_err_info_get_generic_li;
  1629. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1630. hal_tx_set_pcp_tid_map_generic_li;
  1631. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1632. hal_tx_update_pcp_tid_generic_li;
  1633. hal_soc->ops->hal_tx_set_tidmap_prty =
  1634. hal_tx_update_tidmap_prty_generic_li;
  1635. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1636. hal_rx_get_rx_fragment_number_6490;
  1637. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1638. hal_rx_msdu_end_da_is_mcbc_get_6490;
  1639. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1640. hal_rx_msdu_end_sa_is_valid_get_6490;
  1641. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1642. hal_rx_msdu_end_sa_idx_get_6490;
  1643. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1644. hal_rx_desc_is_first_msdu_6490;
  1645. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1646. hal_rx_msdu_end_l3_hdr_padding_get_6490;
  1647. hal_soc->ops->hal_rx_encryption_info_valid =
  1648. hal_rx_encryption_info_valid_6490;
  1649. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6490;
  1650. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1651. hal_rx_msdu_end_first_msdu_get_6490;
  1652. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1653. hal_rx_msdu_end_da_is_valid_get_6490;
  1654. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1655. hal_rx_msdu_end_last_msdu_get_6490;
  1656. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1657. hal_rx_get_mpdu_mac_ad4_valid_6490;
  1658. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1659. hal_rx_mpdu_start_sw_peer_id_get_6490;
  1660. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1661. hal_rx_mpdu_peer_meta_data_get_li;
  1662. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6490;
  1663. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6490;
  1664. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1665. hal_rx_get_mpdu_frame_control_valid_6490;
  1666. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1667. hal_rx_get_frame_ctrl_field_li;
  1668. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6490;
  1669. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6490;
  1670. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6490;
  1671. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6490;
  1672. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1673. hal_rx_get_mpdu_sequence_control_valid_6490;
  1674. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6490;
  1675. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6490;
  1676. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1677. hal_rx_hw_desc_get_ppduid_get_6490;
  1678. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1679. hal_rx_msdu0_buffer_addr_lsb_6490;
  1680. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1681. hal_rx_msdu_desc_info_ptr_get_6490;
  1682. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6490;
  1683. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6490;
  1684. hal_soc->ops->hal_rx_phy_legacy_get_rssi =
  1685. hal_rx_phy_legacy_get_rssi_6490;
  1686. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6490;
  1687. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6490;
  1688. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1689. hal_rx_get_mac_addr2_valid_6490;
  1690. hal_soc->ops->hal_rx_get_filter_category =
  1691. hal_rx_get_filter_category_6490;
  1692. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6490;
  1693. hal_soc->ops->hal_reo_config = hal_reo_config_6490;
  1694. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6490;
  1695. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1696. hal_rx_msdu_flow_idx_invalid_6490;
  1697. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1698. hal_rx_msdu_flow_idx_timeout_6490;
  1699. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1700. hal_rx_msdu_fse_metadata_get_6490;
  1701. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1702. hal_rx_msdu_cce_match_get_li;
  1703. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1704. hal_rx_msdu_cce_metadata_get_6490;
  1705. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1706. hal_rx_msdu_get_flow_params_6490;
  1707. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1708. hal_rx_tlv_get_tcp_chksum_6490;
  1709. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6490;
  1710. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1711. defined(WLAN_ENH_CFR_ENABLE)
  1712. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6490;
  1713. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6490;
  1714. #endif
  1715. /* rx - msdu end fast path info fields */
  1716. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1717. hal_rx_msdu_packet_metadata_get_generic_li;
  1718. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1719. hal_rx_get_fisa_cumulative_l4_checksum_6490;
  1720. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1721. hal_rx_get_fisa_cumulative_ip_length_6490;
  1722. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6490;
  1723. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1724. hal_rx_get_flow_agg_continuation_6490;
  1725. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1726. hal_rx_get_flow_agg_count_6490;
  1727. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6490;
  1728. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1729. hal_rx_mpdu_start_tlv_tag_valid_6490;
  1730. /* rx - TLV struct offsets */
  1731. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1732. hal_rx_msdu_end_offset_get_generic;
  1733. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1734. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1735. hal_rx_msdu_start_offset_get_generic;
  1736. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1737. hal_rx_mpdu_start_offset_get_generic;
  1738. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1739. hal_rx_mpdu_end_offset_get_generic;
  1740. #ifndef NO_RX_PKT_HDR_TLV
  1741. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1742. hal_rx_pkt_tlv_offset_get_generic;
  1743. #endif
  1744. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6490;
  1745. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1746. hal_rx_flow_get_tuple_info_li;
  1747. hal_soc->ops->hal_rx_flow_delete_entry =
  1748. hal_rx_flow_delete_entry_li;
  1749. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1750. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1751. hal_compute_reo_remap_ix2_ix3_6490;
  1752. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1753. hal_rx_msdu_get_reo_destination_indication_6490;
  1754. hal_soc->ops->hal_setup_link_idle_list =
  1755. hal_setup_link_idle_list_generic_li;
  1756. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1757. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1758. hal_get_first_wow_wakeup_packet_6490;
  1759. #endif
  1760. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1761. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1762. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1763. hal_rx_tlv_decrypt_err_get_li;
  1764. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1765. hal_rx_tlv_get_pkt_capture_flags_li;
  1766. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1767. hal_rx_mpdu_info_ampdu_flag_get_li;
  1768. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1769. hal_compute_reo_remap_ix0_6490;
  1770. hal_soc->ops->hal_rx_tlv_l3_type_get =
  1771. hal_rx_tlv_l3_type_get_6490;
  1772. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1773. hal_rx_msdu_start_get_len_6490;
  1774. };
  1775. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1776. /* TODO: max_rings can populated by querying HW capabilities */
  1777. { /* REO_DST */
  1778. .start_ring_id = HAL_SRNG_REO2SW1,
  1779. .max_rings = 4,
  1780. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1781. .lmac_ring = FALSE,
  1782. .ring_dir = HAL_SRNG_DST_RING,
  1783. .reg_start = {
  1784. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1785. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1786. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1787. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1788. },
  1789. .reg_size = {
  1790. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1791. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1792. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1793. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1794. },
  1795. .max_size =
  1796. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1797. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1798. },
  1799. { /* REO_EXCEPTION */
  1800. /* Designating REO2TCL ring as exception ring. This ring is
  1801. * similar to other REO2SW rings though it is named as REO2TCL.
  1802. * Any of theREO2SW rings can be used as exception ring.
  1803. */
  1804. .start_ring_id = HAL_SRNG_REO2TCL,
  1805. .max_rings = 1,
  1806. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1807. .lmac_ring = FALSE,
  1808. .ring_dir = HAL_SRNG_DST_RING,
  1809. .reg_start = {
  1810. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1811. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1812. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1813. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1814. },
  1815. /* Single ring - provide ring size if multiple rings of this
  1816. * type are supported
  1817. */
  1818. .reg_size = {},
  1819. .max_size =
  1820. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1821. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1822. },
  1823. { /* REO_REINJECT */
  1824. .start_ring_id = HAL_SRNG_SW2REO,
  1825. .max_rings = 1,
  1826. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1827. .lmac_ring = FALSE,
  1828. .ring_dir = HAL_SRNG_SRC_RING,
  1829. .reg_start = {
  1830. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1831. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1832. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1833. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1834. },
  1835. /* Single ring - provide ring size if multiple rings of this
  1836. * type are supported
  1837. */
  1838. .reg_size = {},
  1839. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1840. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1841. },
  1842. { /* REO_CMD */
  1843. .start_ring_id = HAL_SRNG_REO_CMD,
  1844. .max_rings = 1,
  1845. .entry_size = (sizeof(struct tlv_32_hdr) +
  1846. sizeof(struct reo_get_queue_stats)) >> 2,
  1847. .lmac_ring = FALSE,
  1848. .ring_dir = HAL_SRNG_SRC_RING,
  1849. .reg_start = {
  1850. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1851. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1852. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1853. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1854. },
  1855. /* Single ring - provide ring size if multiple rings of this
  1856. * type are supported
  1857. */
  1858. .reg_size = {},
  1859. .max_size =
  1860. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1861. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1862. },
  1863. { /* REO_STATUS */
  1864. .start_ring_id = HAL_SRNG_REO_STATUS,
  1865. .max_rings = 1,
  1866. .entry_size = (sizeof(struct tlv_32_hdr) +
  1867. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1868. .lmac_ring = FALSE,
  1869. .ring_dir = HAL_SRNG_DST_RING,
  1870. .reg_start = {
  1871. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1872. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1873. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1874. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1875. },
  1876. /* Single ring - provide ring size if multiple rings of this
  1877. * type are supported
  1878. */
  1879. .reg_size = {},
  1880. .max_size =
  1881. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1882. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1883. },
  1884. { /* TCL_DATA */
  1885. .start_ring_id = HAL_SRNG_SW2TCL1,
  1886. .max_rings = 3,
  1887. .entry_size = (sizeof(struct tlv_32_hdr) +
  1888. sizeof(struct tcl_data_cmd)) >> 2,
  1889. .lmac_ring = FALSE,
  1890. .ring_dir = HAL_SRNG_SRC_RING,
  1891. .reg_start = {
  1892. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1893. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1894. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1895. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1896. },
  1897. .reg_size = {
  1898. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1899. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1900. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1901. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1902. },
  1903. .max_size =
  1904. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1905. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1906. },
  1907. { /* TCL_CMD */
  1908. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1909. .max_rings = 1,
  1910. .entry_size = (sizeof(struct tlv_32_hdr) +
  1911. sizeof(struct tcl_gse_cmd)) >> 2,
  1912. .lmac_ring = FALSE,
  1913. .ring_dir = HAL_SRNG_SRC_RING,
  1914. .reg_start = {
  1915. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1916. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1917. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1918. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1919. },
  1920. /* Single ring - provide ring size if multiple rings of this
  1921. * type are supported
  1922. */
  1923. .reg_size = {},
  1924. .max_size =
  1925. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1926. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1927. },
  1928. { /* TCL_STATUS */
  1929. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1930. .max_rings = 1,
  1931. .entry_size = (sizeof(struct tlv_32_hdr) +
  1932. sizeof(struct tcl_status_ring)) >> 2,
  1933. .lmac_ring = FALSE,
  1934. .ring_dir = HAL_SRNG_DST_RING,
  1935. .reg_start = {
  1936. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1937. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1938. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1939. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1940. },
  1941. /* Single ring - provide ring size if multiple rings of this
  1942. * type are supported
  1943. */
  1944. .reg_size = {},
  1945. .max_size =
  1946. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1947. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1948. },
  1949. { /* CE_SRC */
  1950. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1951. .max_rings = 12,
  1952. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1953. .lmac_ring = FALSE,
  1954. .ring_dir = HAL_SRNG_SRC_RING,
  1955. .reg_start = {
  1956. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1957. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1958. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1959. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1960. },
  1961. .reg_size = {
  1962. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1963. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1964. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1965. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1966. },
  1967. .max_size =
  1968. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1969. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1970. },
  1971. { /* CE_DST */
  1972. .start_ring_id = HAL_SRNG_CE_0_DST,
  1973. .max_rings = 12,
  1974. .entry_size = 8 >> 2,
  1975. /*TODO: entry_size above should actually be
  1976. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1977. * of struct ce_dst_desc in HW header files
  1978. */
  1979. .lmac_ring = FALSE,
  1980. .ring_dir = HAL_SRNG_SRC_RING,
  1981. .reg_start = {
  1982. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1983. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1984. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1985. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1986. },
  1987. .reg_size = {
  1988. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1989. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1990. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1991. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1992. },
  1993. .max_size =
  1994. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1995. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1996. },
  1997. { /* CE_DST_STATUS */
  1998. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1999. .max_rings = 12,
  2000. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2001. .lmac_ring = FALSE,
  2002. .ring_dir = HAL_SRNG_DST_RING,
  2003. .reg_start = {
  2004. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  2005. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  2006. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  2007. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  2008. },
  2009. /* TODO: check destination status ring registers */
  2010. .reg_size = {
  2011. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  2012. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  2013. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  2014. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  2015. },
  2016. .max_size =
  2017. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2018. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2019. },
  2020. { /* WBM_IDLE_LINK */
  2021. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2022. .max_rings = 1,
  2023. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2024. .lmac_ring = FALSE,
  2025. .ring_dir = HAL_SRNG_SRC_RING,
  2026. .reg_start = {
  2027. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2028. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2029. },
  2030. /* Single ring - provide ring size if multiple rings of this
  2031. * type are supported
  2032. */
  2033. .reg_size = {},
  2034. .max_size =
  2035. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2036. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2037. },
  2038. { /* SW2WBM_RELEASE */
  2039. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2040. .max_rings = 1,
  2041. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2042. .lmac_ring = FALSE,
  2043. .ring_dir = HAL_SRNG_SRC_RING,
  2044. .reg_start = {
  2045. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2046. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2047. },
  2048. /* Single ring - provide ring size if multiple rings of this
  2049. * type are supported
  2050. */
  2051. .reg_size = {},
  2052. .max_size =
  2053. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2054. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2055. },
  2056. { /* WBM2SW_RELEASE */
  2057. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2058. #if defined(IPA_WDI3_TX_TWO_PIPES) || defined(TX_MULTI_TCL) || \
  2059. defined(CONFIG_PLD_PCIE_FW_SIM)
  2060. .max_rings = 5,
  2061. #else
  2062. .max_rings = 4,
  2063. #endif
  2064. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2065. .lmac_ring = FALSE,
  2066. .ring_dir = HAL_SRNG_DST_RING,
  2067. .reg_start = {
  2068. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2069. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2070. },
  2071. .reg_size = {
  2072. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2073. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2074. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2075. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2076. },
  2077. .max_size =
  2078. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2079. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2080. },
  2081. { /* RXDMA_BUF */
  2082. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2083. #ifdef IPA_OFFLOAD
  2084. .max_rings = 3,
  2085. #else
  2086. .max_rings = 2,
  2087. #endif
  2088. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2089. .lmac_ring = TRUE,
  2090. .ring_dir = HAL_SRNG_SRC_RING,
  2091. /* reg_start is not set because LMAC rings are not accessed
  2092. * from host
  2093. */
  2094. .reg_start = {},
  2095. .reg_size = {},
  2096. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2097. },
  2098. { /* RXDMA_DST */
  2099. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2100. .max_rings = 1,
  2101. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2102. .lmac_ring = TRUE,
  2103. .ring_dir = HAL_SRNG_DST_RING,
  2104. /* reg_start is not set because LMAC rings are not accessed
  2105. * from host
  2106. */
  2107. .reg_start = {},
  2108. .reg_size = {},
  2109. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2110. },
  2111. { /* RXDMA_MONITOR_BUF */
  2112. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2113. .max_rings = 1,
  2114. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2115. .lmac_ring = TRUE,
  2116. .ring_dir = HAL_SRNG_SRC_RING,
  2117. /* reg_start is not set because LMAC rings are not accessed
  2118. * from host
  2119. */
  2120. .reg_start = {},
  2121. .reg_size = {},
  2122. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2123. },
  2124. { /* RXDMA_MONITOR_STATUS */
  2125. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2126. .max_rings = 1,
  2127. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2128. .lmac_ring = TRUE,
  2129. .ring_dir = HAL_SRNG_SRC_RING,
  2130. /* reg_start is not set because LMAC rings are not accessed
  2131. * from host
  2132. */
  2133. .reg_start = {},
  2134. .reg_size = {},
  2135. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2136. },
  2137. { /* RXDMA_MONITOR_DST */
  2138. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2139. .max_rings = 1,
  2140. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2141. .lmac_ring = TRUE,
  2142. .ring_dir = HAL_SRNG_DST_RING,
  2143. /* reg_start is not set because LMAC rings are not accessed
  2144. * from host
  2145. */
  2146. .reg_start = {},
  2147. .reg_size = {},
  2148. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2149. },
  2150. { /* RXDMA_MONITOR_DESC */
  2151. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2152. .max_rings = 1,
  2153. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2154. .lmac_ring = TRUE,
  2155. .ring_dir = HAL_SRNG_SRC_RING,
  2156. /* reg_start is not set because LMAC rings are not accessed
  2157. * from host
  2158. */
  2159. .reg_start = {},
  2160. .reg_size = {},
  2161. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2162. },
  2163. { /* DIR_BUF_RX_DMA_SRC */
  2164. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2165. /*
  2166. * one ring is for spectral scan
  2167. * the other is for cfr
  2168. */
  2169. .max_rings = 2,
  2170. .entry_size = 2,
  2171. .lmac_ring = TRUE,
  2172. .ring_dir = HAL_SRNG_SRC_RING,
  2173. /* reg_start is not set because LMAC rings are not accessed
  2174. * from host
  2175. */
  2176. .reg_start = {},
  2177. .reg_size = {},
  2178. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2179. },
  2180. #ifdef WLAN_FEATURE_CIF_CFR
  2181. { /* WIFI_POS_SRC */
  2182. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2183. .max_rings = 1,
  2184. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2185. .lmac_ring = TRUE,
  2186. .ring_dir = HAL_SRNG_SRC_RING,
  2187. /* reg_start is not set because LMAC rings are not accessed
  2188. * from host
  2189. */
  2190. .reg_start = {},
  2191. .reg_size = {},
  2192. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2193. },
  2194. #endif
  2195. { /* REO2PPE */ 0},
  2196. { /* PPE2TCL */ 0},
  2197. { /* PPE_RELEASE */ 0},
  2198. { /* TX_MONITOR_BUF */ 0},
  2199. { /* TX_MONITOR_DST */ 0},
  2200. { /* SW2RXDMA_NEW */ 0},
  2201. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2202. };
  2203. /**
  2204. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  2205. * offset and srng table
  2206. * @hal_soc: HAL SoC context
  2207. */
  2208. void hal_qca6490_attach(struct hal_soc *hal_soc)
  2209. {
  2210. hal_soc->hw_srng_table = hw_srng_table_6490;
  2211. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2212. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2213. hal_hw_txrx_ops_attach_qca6490(hal_soc);
  2214. }