hal_internal.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_INTERNAL_H_
  19. #define _HAL_INTERNAL_H_
  20. #include "qdf_types.h"
  21. #include "qdf_lock.h"
  22. #include "qdf_mem.h"
  23. #include "qdf_nbuf.h"
  24. #include "pld_common.h"
  25. #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_TXRX, params)
  26. #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_TXRX, params)
  27. #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_TXRX, params)
  28. #define hal_info(params...) QDF_TRACE_INFO(QDF_MODULE_ID_TXRX, params)
  29. #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params)
  30. /* TBD: This should be movded to shared HW header file */
  31. enum hal_srng_ring_id {
  32. /* UMAC rings */
  33. HAL_SRNG_REO2SW1 = 0,
  34. HAL_SRNG_REO2SW2 = 1,
  35. HAL_SRNG_REO2SW3 = 2,
  36. HAL_SRNG_REO2SW4 = 3,
  37. HAL_SRNG_REO2TCL = 4,
  38. HAL_SRNG_SW2REO = 5,
  39. /* 6-7 unused */
  40. HAL_SRNG_REO_CMD = 8,
  41. HAL_SRNG_REO_STATUS = 9,
  42. /* 10-15 unused */
  43. HAL_SRNG_SW2TCL1 = 16,
  44. HAL_SRNG_SW2TCL2 = 17,
  45. HAL_SRNG_SW2TCL3 = 18,
  46. HAL_SRNG_SW2TCL4 = 19, /* FW2TCL ring */
  47. /* 20-23 unused */
  48. HAL_SRNG_SW2TCL_CMD = 24,
  49. HAL_SRNG_TCL_STATUS = 25,
  50. /* 26-31 unused */
  51. HAL_SRNG_CE_0_SRC = 32,
  52. HAL_SRNG_CE_1_SRC = 33,
  53. HAL_SRNG_CE_2_SRC = 34,
  54. HAL_SRNG_CE_3_SRC = 35,
  55. HAL_SRNG_CE_4_SRC = 36,
  56. HAL_SRNG_CE_5_SRC = 37,
  57. HAL_SRNG_CE_6_SRC = 38,
  58. HAL_SRNG_CE_7_SRC = 39,
  59. HAL_SRNG_CE_8_SRC = 40,
  60. HAL_SRNG_CE_9_SRC = 41,
  61. HAL_SRNG_CE_10_SRC = 42,
  62. HAL_SRNG_CE_11_SRC = 43,
  63. /* 44-55 unused */
  64. HAL_SRNG_CE_0_DST = 56,
  65. HAL_SRNG_CE_1_DST = 57,
  66. HAL_SRNG_CE_2_DST = 58,
  67. HAL_SRNG_CE_3_DST = 59,
  68. HAL_SRNG_CE_4_DST = 60,
  69. HAL_SRNG_CE_5_DST = 61,
  70. HAL_SRNG_CE_6_DST = 62,
  71. HAL_SRNG_CE_7_DST = 63,
  72. HAL_SRNG_CE_8_DST = 64,
  73. HAL_SRNG_CE_9_DST = 65,
  74. HAL_SRNG_CE_10_DST = 66,
  75. HAL_SRNG_CE_11_DST = 67,
  76. /* 68-79 unused */
  77. HAL_SRNG_CE_0_DST_STATUS = 80,
  78. HAL_SRNG_CE_1_DST_STATUS = 81,
  79. HAL_SRNG_CE_2_DST_STATUS = 82,
  80. HAL_SRNG_CE_3_DST_STATUS = 83,
  81. HAL_SRNG_CE_4_DST_STATUS = 84,
  82. HAL_SRNG_CE_5_DST_STATUS = 85,
  83. HAL_SRNG_CE_6_DST_STATUS = 86,
  84. HAL_SRNG_CE_7_DST_STATUS = 87,
  85. HAL_SRNG_CE_8_DST_STATUS = 88,
  86. HAL_SRNG_CE_9_DST_STATUS = 89,
  87. HAL_SRNG_CE_10_DST_STATUS = 90,
  88. HAL_SRNG_CE_11_DST_STATUS = 91,
  89. /* 92-103 unused */
  90. HAL_SRNG_WBM_IDLE_LINK = 104,
  91. HAL_SRNG_WBM_SW_RELEASE = 105,
  92. HAL_SRNG_WBM2SW0_RELEASE = 106,
  93. HAL_SRNG_WBM2SW1_RELEASE = 107,
  94. HAL_SRNG_WBM2SW2_RELEASE = 108,
  95. HAL_SRNG_WBM2SW3_RELEASE = 109,
  96. /* 110-127 unused */
  97. HAL_SRNG_UMAC_ID_END = 127,
  98. /* LMAC rings - The following set will be replicated for each LMAC */
  99. HAL_SRNG_LMAC1_ID_START = 128,
  100. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  101. #ifdef IPA_OFFLOAD
  102. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1 = (HAL_SRNG_LMAC1_ID_START + 1),
  103. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 = (HAL_SRNG_LMAC1_ID_START + 2),
  104. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 + 1),
  105. #else
  106. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 + 1),
  107. #endif
  108. HAL_SRNG_WMAC1_SW2RXDMA2_BUF = (HAL_SRNG_WMAC1_SW2RXDMA1_BUF + 1),
  109. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF = (HAL_SRNG_WMAC1_SW2RXDMA2_BUF + 1),
  110. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF =
  111. (HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF + 1),
  112. HAL_SRNG_WMAC1_RXDMA2SW0 = (HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF + 1),
  113. HAL_SRNG_WMAC1_RXDMA2SW1 = (HAL_SRNG_WMAC1_RXDMA2SW0 + 1),
  114. HAL_SRNG_WMAC1_SW2RXDMA1_DESC = (HAL_SRNG_WMAC1_RXDMA2SW1 + 1),
  115. #ifdef WLAN_FEATURE_CIF_CFR
  116. HAL_SRNG_WIFI_POS_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  117. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WIFI_POS_SRC_DMA_RING + 1),
  118. #else
  119. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  120. #endif
  121. /* -142 unused */
  122. HAL_SRNG_LMAC1_ID_END = 143
  123. };
  124. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  125. #define HAL_MAX_LMACS 3
  126. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  127. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  128. #define HAL_SRNG_ID_MAX (HAL_SRNG_UMAC_ID_END + HAL_MAX_LMAC_RINGS)
  129. enum hal_srng_dir {
  130. HAL_SRNG_SRC_RING,
  131. HAL_SRNG_DST_RING
  132. };
  133. /* Lock wrappers for SRNG */
  134. #define hal_srng_lock_t qdf_spinlock_t
  135. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  136. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  137. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  138. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  139. struct hal_soc;
  140. #define MAX_SRNG_REG_GROUPS 2
  141. /* Common SRNG ring structure for source and destination rings */
  142. struct hal_srng {
  143. /* Unique SRNG ring ID */
  144. uint8_t ring_id;
  145. /* Ring initialization done */
  146. uint8_t initialized;
  147. /* Interrupt/MSI value assigned to this ring */
  148. int irq;
  149. /* Physical base address of the ring */
  150. qdf_dma_addr_t ring_base_paddr;
  151. /* Virtual base address of the ring */
  152. uint32_t *ring_base_vaddr;
  153. /* Number of entries in ring */
  154. uint32_t num_entries;
  155. /* Ring size */
  156. uint32_t ring_size;
  157. /* Ring size mask */
  158. uint32_t ring_size_mask;
  159. /* Size of ring entry */
  160. uint32_t entry_size;
  161. /* Interrupt timer threshold – in micro seconds */
  162. uint32_t intr_timer_thres_us;
  163. /* Interrupt batch counter threshold – in number of ring entries */
  164. uint32_t intr_batch_cntr_thres_entries;
  165. /* MSI Address */
  166. qdf_dma_addr_t msi_addr;
  167. /* MSI data */
  168. uint32_t msi_data;
  169. /* Misc flags */
  170. uint32_t flags;
  171. /* Lock for serializing ring index updates */
  172. hal_srng_lock_t lock;
  173. /* Start offset of SRNG register groups for this ring
  174. * TBD: See if this is required - register address can be derived
  175. * from ring ID
  176. */
  177. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  178. /* Source or Destination ring */
  179. enum hal_srng_dir ring_dir;
  180. union {
  181. struct {
  182. /* SW tail pointer */
  183. uint32_t tp;
  184. /* Shadow head pointer location to be updated by HW */
  185. uint32_t *hp_addr;
  186. /* Cached head pointer */
  187. uint32_t cached_hp;
  188. /* Tail pointer location to be updated by SW – This
  189. * will be a register address and need not be
  190. * accessed through SW structure */
  191. uint32_t *tp_addr;
  192. /* Current SW loop cnt */
  193. uint32_t loop_cnt;
  194. /* max transfer size */
  195. uint16_t max_buffer_length;
  196. } dst_ring;
  197. struct {
  198. /* SW head pointer */
  199. uint32_t hp;
  200. /* SW reap head pointer */
  201. uint32_t reap_hp;
  202. /* Shadow tail pointer location to be updated by HW */
  203. uint32_t *tp_addr;
  204. /* Cached tail pointer */
  205. uint32_t cached_tp;
  206. /* Head pointer location to be updated by SW – This
  207. * will be a register address and need not be accessed
  208. * through SW structure */
  209. uint32_t *hp_addr;
  210. /* Low threshold – in number of ring entries */
  211. uint32_t low_threshold;
  212. } src_ring;
  213. } u;
  214. struct hal_soc *hal_soc;
  215. };
  216. /* HW SRNG configuration table */
  217. struct hal_hw_srng_config {
  218. int start_ring_id;
  219. uint16_t max_rings;
  220. uint16_t entry_size;
  221. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  222. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  223. uint8_t lmac_ring;
  224. enum hal_srng_dir ring_dir;
  225. uint32_t max_size;
  226. };
  227. #define MAX_SHADOW_REGISTERS 36
  228. struct hal_hw_txrx_ops {
  229. /* init and setup */
  230. void (*hal_srng_dst_hw_init)(void *hal,
  231. struct hal_srng *srng);
  232. void (*hal_srng_src_hw_init)(void *hal,
  233. struct hal_srng *srng);
  234. void (*hal_get_hw_hptp)(struct hal_soc *hal, void *hal_ring,
  235. uint32_t *headp, uint32_t *tailp,
  236. uint8_t ring_type);
  237. void (*hal_reo_setup)(void *hal_soc, void *reoparams);
  238. void (*hal_setup_link_idle_list)(void *hal_soc,
  239. qdf_dma_addr_t scatter_bufs_base_paddr[],
  240. void *scatter_bufs_base_vaddr[], uint32_t num_scatter_bufs,
  241. uint32_t scatter_buf_size, uint32_t last_buf_end_offset,
  242. uint32_t num_entries);
  243. /* tx */
  244. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  245. void (*hal_tx_set_dscp_tid_map)(void *hal_soc, uint8_t *map,
  246. uint8_t id);
  247. void (*hal_tx_update_dscp_tid)(void *hal_soc, uint8_t tid, uint8_t id,
  248. uint8_t dscp);
  249. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  250. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  251. uint8_t pool_id, uint32_t desc_id, uint8_t type);
  252. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  253. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  254. void (*hal_tx_comp_get_status)(void *desc, void *ts, void *hal);
  255. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  256. /* rx */
  257. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  258. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  259. struct mon_rx_status *rs);
  260. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  261. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  262. void *ppdu_info_handle);
  263. void (*hal_rx_dump_msdu_start_tlv)(void *msdu_start, uint8_t dbg_level);
  264. void (*hal_rx_dump_msdu_end_tlv)(void *msdu_end,
  265. uint8_t dbg_level);
  266. uint32_t (*hal_get_link_desc_size)(void);
  267. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  268. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  269. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  270. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  271. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  272. void (*hal_reo_status_get_header)(uint32_t *d, int b, void *h);
  273. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  274. void *ppdu_info,
  275. void *hal);
  276. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  277. void *wbm_er_info);
  278. void (*hal_rx_dump_mpdu_start_tlv)(void *mpdustart,
  279. uint8_t dbg_level);
  280. };
  281. /**
  282. * HAL context to be used to access SRNG APIs (currently used by data path
  283. * and transport (CE) modules)
  284. */
  285. struct hal_soc {
  286. /* HIF handle to access HW registers */
  287. void *hif_handle;
  288. /* QDF device handle */
  289. qdf_device_t qdf_dev;
  290. /* Device base address */
  291. void *dev_base_addr;
  292. /* HAL internal state for all SRNG rings.
  293. * TODO: See if this is required
  294. */
  295. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  296. /* Remote pointer memory for HW/FW updates */
  297. uint32_t *shadow_rdptr_mem_vaddr;
  298. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  299. /* Shared memory for ring pointer updates from host to FW */
  300. uint32_t *shadow_wrptr_mem_vaddr;
  301. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  302. /* REO blocking resource index */
  303. uint8_t reo_res_bitmap;
  304. uint8_t index;
  305. uint32_t target_type;
  306. /* shadow register configuration */
  307. struct pld_shadow_reg_v2_cfg shadow_config[MAX_SHADOW_REGISTERS];
  308. int num_shadow_registers_configured;
  309. bool use_register_windowing;
  310. uint32_t register_window;
  311. qdf_spinlock_t register_access_lock;
  312. /* srng table */
  313. struct hal_hw_srng_config *hw_srng_table;
  314. int32_t *hal_hw_reg_offset;
  315. struct hal_hw_txrx_ops *ops;
  316. };
  317. void hal_qca6390_attach(struct hal_soc *hal_soc);
  318. void hal_qca6290_attach(struct hal_soc *hal_soc);
  319. void hal_qca8074_attach(struct hal_soc *hal_soc);
  320. #endif /* _HAL_INTERNAL_H_ */