hal_generic_api.h 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. #if defined(WCSS_VERSION) && \
  58. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  59. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  60. static inline void hal_tx_comp_get_status_generic(void *desc,
  61. void *ts1)
  62. {
  63. uint8_t rate_stats_valid = 0;
  64. uint32_t rate_stats = 0;
  65. struct hal_tx_completion_status *ts =
  66. (struct hal_tx_completion_status *)ts1;
  67. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  68. TQM_STATUS_NUMBER);
  69. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  70. ACK_FRAME_RSSI);
  71. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  72. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  73. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  74. MSDU_PART_OF_AMSDU);
  75. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  76. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  77. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  78. TRANSMIT_COUNT);
  79. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  80. TX_RATE_STATS);
  81. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  82. TX_RATE_STATS_INFO_VALID, rate_stats);
  83. ts->valid = rate_stats_valid;
  84. if (rate_stats_valid) {
  85. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  86. rate_stats);
  87. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  88. TRANSMIT_PKT_TYPE, rate_stats);
  89. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  90. TRANSMIT_STBC, rate_stats);
  91. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  92. rate_stats);
  93. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  94. rate_stats);
  95. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  96. rate_stats);
  97. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  98. rate_stats);
  99. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  100. rate_stats);
  101. }
  102. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  103. ts->status = hal_tx_comp_get_release_reason(desc);
  104. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  105. TX_RATE_STATS_INFO_TX_RATE_STATS);
  106. }
  107. #else
  108. static inline void hal_tx_comp_get_status_generic(void *desc,
  109. struct hal_tx_completion_status *ts)
  110. {
  111. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  112. TQM_STATUS_NUMBER);
  113. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  114. ACK_FRAME_RSSI);
  115. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  116. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  117. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  118. MSDU_PART_OF_AMSDU);
  119. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  120. ts->status = hal_tx_comp_get_release_reason(desc);
  121. }
  122. #endif
  123. /**
  124. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  125. * @desc: Handle to Tx Descriptor
  126. * @paddr: Physical Address
  127. * @pool_id: Return Buffer Manager ID
  128. * @desc_id: Descriptor ID
  129. * @type: 0 - Address points to a MSDU buffer
  130. * 1 - Address points to MSDU extension descriptor
  131. *
  132. * Return: void
  133. */
  134. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  135. dma_addr_t paddr, uint8_t pool_id,
  136. uint32_t desc_id, uint8_t type)
  137. {
  138. /* Set buffer_addr_info.buffer_addr_31_0 */
  139. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  140. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  141. /* Set buffer_addr_info.buffer_addr_39_32 */
  142. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  143. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  144. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (((uint64_t) paddr) >> 32));
  146. /* Set buffer_addr_info.return_buffer_manager = pool id */
  147. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  148. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  149. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  150. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  151. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  152. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  153. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  154. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  155. /* Set Buffer or Ext Descriptor Type */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  157. BUF_OR_EXT_DESC_TYPE) |=
  158. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  159. }
  160. #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX)
  161. /**
  162. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  163. * tlv_tag: Taf of the TLVs
  164. * rx_tlv: the pointer to the TLVs
  165. * @ppdu_info: pointer to ppdu_info
  166. *
  167. * Return: true if the tlv is handled, false if not
  168. */
  169. static inline bool
  170. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  171. struct hal_rx_ppdu_info *ppdu_info)
  172. {
  173. uint32_t value;
  174. switch (tlv_tag) {
  175. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  176. {
  177. uint8_t *he_sig_a_mu_ul_info =
  178. (uint8_t *)rx_tlv +
  179. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  180. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  181. ppdu_info->rx_status.he_flags = 1;
  182. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  183. FORMAT_INDICATION);
  184. if (value == 0) {
  185. ppdu_info->rx_status.he_data1 =
  186. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  187. } else {
  188. ppdu_info->rx_status.he_data1 =
  189. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  190. }
  191. return true;
  192. }
  193. default:
  194. return false;
  195. }
  196. }
  197. #else
  198. static inline bool
  199. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  200. struct hal_rx_ppdu_info *ppdu_info)
  201. {
  202. return false;
  203. }
  204. #endif /* CONFIG_MCL && QCA_WIFI_QCA6290_11AX */
  205. /**
  206. * hal_rx_status_get_tlv_info() - process receive info TLV
  207. * @rx_tlv_hdr: pointer to TLV header
  208. * @ppdu_info: pointer to ppdu_info
  209. *
  210. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  211. */
  212. static inline uint32_t
  213. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  214. void *halsoc)
  215. {
  216. struct hal_soc *hal = (struct hal_soc *)halsoc;
  217. uint32_t tlv_tag, user_id, tlv_len, value;
  218. uint8_t group_id = 0;
  219. uint8_t he_dcm = 0;
  220. uint8_t he_stbc = 0;
  221. uint16_t he_gi = 0;
  222. uint16_t he_ltf = 0;
  223. void *rx_tlv;
  224. bool unhandled = false;
  225. struct hal_rx_ppdu_info *ppdu_info =
  226. (struct hal_rx_ppdu_info *)ppduinfo;
  227. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  228. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  229. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  230. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  231. switch (tlv_tag) {
  232. case WIFIRX_PPDU_START_E:
  233. ppdu_info->com_info.ppdu_id =
  234. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  235. PHY_PPDU_ID);
  236. /* channel number is set in PHY meta data */
  237. ppdu_info->rx_status.chan_num =
  238. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  239. SW_PHY_META_DATA);
  240. ppdu_info->com_info.ppdu_timestamp =
  241. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  242. PPDU_START_TIMESTAMP);
  243. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  244. break;
  245. case WIFIRX_PPDU_START_USER_INFO_E:
  246. break;
  247. case WIFIRX_PPDU_END_E:
  248. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  249. "[%s][%d] ppdu_end_e len=%d",
  250. __func__, __LINE__, tlv_len);
  251. /* This is followed by sub-TLVs of PPDU_END */
  252. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  253. break;
  254. case WIFIRXPCU_PPDU_END_INFO_E:
  255. ppdu_info->rx_status.tsft =
  256. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  257. WB_TIMESTAMP_UPPER_32);
  258. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  259. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  260. WB_TIMESTAMP_LOWER_32);
  261. ppdu_info->rx_status.duration =
  262. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  263. RX_PPDU_DURATION);
  264. break;
  265. case WIFIRX_PPDU_END_USER_STATS_E:
  266. {
  267. unsigned long tid = 0;
  268. uint16_t seq = 0;
  269. ppdu_info->rx_status.ast_index =
  270. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  271. AST_INDEX);
  272. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  273. RECEIVED_QOS_DATA_TID_BITMAP);
  274. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  275. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  276. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  277. ppdu_info->rx_status.tcp_msdu_count =
  278. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  279. TCP_MSDU_COUNT) +
  280. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  281. TCP_ACK_MSDU_COUNT);
  282. ppdu_info->rx_status.udp_msdu_count =
  283. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  284. UDP_MSDU_COUNT);
  285. ppdu_info->rx_status.other_msdu_count =
  286. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  287. OTHER_MSDU_COUNT);
  288. ppdu_info->rx_status.frame_control_info_valid =
  289. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  290. DATA_SEQUENCE_CONTROL_INFO_VALID);
  291. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  292. FIRST_DATA_SEQ_CTRL);
  293. if (ppdu_info->rx_status.frame_control_info_valid)
  294. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  295. ppdu_info->rx_status.preamble_type =
  296. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  297. HT_CONTROL_FIELD_PKT_TYPE);
  298. switch (ppdu_info->rx_status.preamble_type) {
  299. case HAL_RX_PKT_TYPE_11N:
  300. ppdu_info->rx_status.ht_flags = 1;
  301. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  302. break;
  303. case HAL_RX_PKT_TYPE_11AC:
  304. ppdu_info->rx_status.vht_flags = 1;
  305. break;
  306. case HAL_RX_PKT_TYPE_11AX:
  307. ppdu_info->rx_status.he_flags = 1;
  308. break;
  309. default:
  310. break;
  311. }
  312. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  313. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  314. MPDU_CNT_FCS_OK);
  315. ppdu_info->com_info.mpdu_cnt_fcs_err =
  316. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  317. MPDU_CNT_FCS_ERR);
  318. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  319. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  320. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  321. else
  322. ppdu_info->rx_status.rs_flags &=
  323. (~IEEE80211_AMPDU_FLAG);
  324. break;
  325. }
  326. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  327. break;
  328. case WIFIRX_PPDU_END_STATUS_DONE_E:
  329. return HAL_TLV_STATUS_PPDU_DONE;
  330. case WIFIDUMMY_E:
  331. return HAL_TLV_STATUS_BUF_DONE;
  332. case WIFIPHYRX_HT_SIG_E:
  333. {
  334. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  335. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  336. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  337. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  338. FEC_CODING);
  339. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  340. 1 : 0;
  341. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  342. HT_SIG_INFO_0, MCS);
  343. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  344. HT_SIG_INFO_0, CBW);
  345. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  346. HT_SIG_INFO_1, SHORT_GI);
  347. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  348. break;
  349. }
  350. case WIFIPHYRX_L_SIG_B_E:
  351. {
  352. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  353. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  354. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  355. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  356. switch (value) {
  357. case 1:
  358. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  359. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  360. break;
  361. case 2:
  362. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  363. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  364. break;
  365. case 3:
  366. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  367. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  368. break;
  369. case 4:
  370. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  371. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  372. break;
  373. case 5:
  374. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  375. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  376. break;
  377. case 6:
  378. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  379. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  380. break;
  381. case 7:
  382. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  383. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  384. break;
  385. default:
  386. break;
  387. }
  388. ppdu_info->rx_status.cck_flag = 1;
  389. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  390. break;
  391. }
  392. case WIFIPHYRX_L_SIG_A_E:
  393. {
  394. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  395. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  396. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  397. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  398. switch (value) {
  399. case 8:
  400. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  401. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  402. break;
  403. case 9:
  404. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  405. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  406. break;
  407. case 10:
  408. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  409. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  410. break;
  411. case 11:
  412. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  413. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  414. break;
  415. case 12:
  416. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  417. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  418. break;
  419. case 13:
  420. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  421. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  422. break;
  423. case 14:
  424. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  425. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  426. break;
  427. case 15:
  428. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  429. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  430. break;
  431. default:
  432. break;
  433. }
  434. ppdu_info->rx_status.ofdm_flag = 1;
  435. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  436. break;
  437. }
  438. case WIFIPHYRX_VHT_SIG_A_E:
  439. {
  440. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  441. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  442. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  443. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  444. SU_MU_CODING);
  445. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  446. 1 : 0;
  447. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  448. ppdu_info->rx_status.vht_flag_values5 = group_id;
  449. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  450. VHT_SIG_A_INFO_1, MCS);
  451. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  452. VHT_SIG_A_INFO_1, GI_SETTING);
  453. switch (hal->target_type) {
  454. case TARGET_TYPE_QCA8074:
  455. case TARGET_TYPE_QCA8074V2:
  456. ppdu_info->rx_status.is_stbc =
  457. HAL_RX_GET(vht_sig_a_info,
  458. VHT_SIG_A_INFO_0, STBC);
  459. value = HAL_RX_GET(vht_sig_a_info,
  460. VHT_SIG_A_INFO_0, N_STS);
  461. if (ppdu_info->rx_status.is_stbc && (value > 0))
  462. value = ((value + 1) >> 1) - 1;
  463. ppdu_info->rx_status.nss =
  464. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  465. break;
  466. case TARGET_TYPE_QCA6290:
  467. #if !defined(QCA_WIFI_QCA6290_11AX)
  468. ppdu_info->rx_status.is_stbc =
  469. HAL_RX_GET(vht_sig_a_info,
  470. VHT_SIG_A_INFO_0, STBC);
  471. value = HAL_RX_GET(vht_sig_a_info,
  472. VHT_SIG_A_INFO_0, N_STS);
  473. if (ppdu_info->rx_status.is_stbc && (value > 0))
  474. value = ((value + 1) >> 1) - 1;
  475. ppdu_info->rx_status.nss =
  476. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  477. #else
  478. ppdu_info->rx_status.nss = 0;
  479. #endif
  480. break;
  481. #ifdef QCA_WIFI_QCA6390
  482. case TARGET_TYPE_QCA6390:
  483. ppdu_info->rx_status.nss = 0;
  484. break;
  485. #endif
  486. default:
  487. break;
  488. }
  489. ppdu_info->rx_status.vht_flag_values3[0] =
  490. (((ppdu_info->rx_status.mcs) << 4)
  491. | ppdu_info->rx_status.nss);
  492. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  493. VHT_SIG_A_INFO_0, BANDWIDTH);
  494. ppdu_info->rx_status.vht_flag_values2 =
  495. ppdu_info->rx_status.bw;
  496. ppdu_info->rx_status.vht_flag_values4 =
  497. HAL_RX_GET(vht_sig_a_info,
  498. VHT_SIG_A_INFO_1, SU_MU_CODING);
  499. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  500. VHT_SIG_A_INFO_1, BEAMFORMED);
  501. if (group_id == 0 || group_id == 63)
  502. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  503. else
  504. ppdu_info->rx_status.reception_type =
  505. HAL_RX_TYPE_MU_MIMO;
  506. break;
  507. }
  508. case WIFIPHYRX_HE_SIG_A_SU_E:
  509. {
  510. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  511. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  512. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  513. ppdu_info->rx_status.he_flags = 1;
  514. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  515. FORMAT_INDICATION);
  516. if (value == 0) {
  517. ppdu_info->rx_status.he_data1 =
  518. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  519. } else {
  520. ppdu_info->rx_status.he_data1 =
  521. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  522. }
  523. /* data1 */
  524. ppdu_info->rx_status.he_data1 |=
  525. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  526. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  527. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  528. QDF_MON_STATUS_HE_MCS_KNOWN |
  529. QDF_MON_STATUS_HE_DCM_KNOWN |
  530. QDF_MON_STATUS_HE_CODING_KNOWN |
  531. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  532. QDF_MON_STATUS_HE_STBC_KNOWN |
  533. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  534. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  535. /* data2 */
  536. ppdu_info->rx_status.he_data2 =
  537. QDF_MON_STATUS_HE_GI_KNOWN;
  538. ppdu_info->rx_status.he_data2 |=
  539. QDF_MON_STATUS_TXBF_KNOWN |
  540. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  541. QDF_MON_STATUS_TXOP_KNOWN |
  542. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  543. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  544. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  545. /* data3 */
  546. value = HAL_RX_GET(he_sig_a_su_info,
  547. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  548. ppdu_info->rx_status.he_data3 = value;
  549. value = HAL_RX_GET(he_sig_a_su_info,
  550. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  551. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  552. ppdu_info->rx_status.he_data3 |= value;
  553. value = HAL_RX_GET(he_sig_a_su_info,
  554. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  555. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  556. ppdu_info->rx_status.he_data3 |= value;
  557. value = HAL_RX_GET(he_sig_a_su_info,
  558. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  559. ppdu_info->rx_status.mcs = value;
  560. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  561. ppdu_info->rx_status.he_data3 |= value;
  562. value = HAL_RX_GET(he_sig_a_su_info,
  563. HE_SIG_A_SU_INFO_0, DCM);
  564. he_dcm = value;
  565. value = value << QDF_MON_STATUS_DCM_SHIFT;
  566. ppdu_info->rx_status.he_data3 |= value;
  567. value = HAL_RX_GET(he_sig_a_su_info,
  568. HE_SIG_A_SU_INFO_1, CODING);
  569. value = value << QDF_MON_STATUS_CODING_SHIFT;
  570. ppdu_info->rx_status.he_data3 |= value;
  571. value = HAL_RX_GET(he_sig_a_su_info,
  572. HE_SIG_A_SU_INFO_1,
  573. LDPC_EXTRA_SYMBOL);
  574. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  575. ppdu_info->rx_status.he_data3 |= value;
  576. value = HAL_RX_GET(he_sig_a_su_info,
  577. HE_SIG_A_SU_INFO_1, STBC);
  578. he_stbc = value;
  579. value = value << QDF_MON_STATUS_STBC_SHIFT;
  580. ppdu_info->rx_status.he_data3 |= value;
  581. /* data4 */
  582. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  583. SPATIAL_REUSE);
  584. ppdu_info->rx_status.he_data4 = value;
  585. /* data5 */
  586. value = HAL_RX_GET(he_sig_a_su_info,
  587. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  588. ppdu_info->rx_status.he_data5 = value;
  589. ppdu_info->rx_status.bw = value;
  590. value = HAL_RX_GET(he_sig_a_su_info,
  591. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  592. switch (value) {
  593. case 0:
  594. he_gi = HE_GI_0_8;
  595. he_ltf = HE_LTF_1_X;
  596. break;
  597. case 1:
  598. he_gi = HE_GI_0_8;
  599. he_ltf = HE_LTF_2_X;
  600. break;
  601. case 2:
  602. he_gi = HE_GI_1_6;
  603. he_ltf = HE_LTF_2_X;
  604. break;
  605. case 3:
  606. if (he_dcm && he_stbc) {
  607. he_gi = HE_GI_0_8;
  608. he_ltf = HE_LTF_4_X;
  609. } else {
  610. he_gi = HE_GI_3_2;
  611. he_ltf = HE_LTF_4_X;
  612. }
  613. break;
  614. }
  615. ppdu_info->rx_status.sgi = he_gi;
  616. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  617. ppdu_info->rx_status.he_data5 |= value;
  618. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  619. ppdu_info->rx_status.he_data5 |= value;
  620. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  621. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  622. ppdu_info->rx_status.he_data5 |= value;
  623. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  624. PACKET_EXTENSION_A_FACTOR);
  625. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  626. ppdu_info->rx_status.he_data5 |= value;
  627. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  628. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  629. ppdu_info->rx_status.he_data5 |= value;
  630. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  631. PACKET_EXTENSION_PE_DISAMBIGUITY);
  632. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  633. ppdu_info->rx_status.he_data5 |= value;
  634. /* data6 */
  635. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  636. value++;
  637. ppdu_info->rx_status.nss = value;
  638. ppdu_info->rx_status.he_data6 = value;
  639. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  640. DOPPLER_INDICATION);
  641. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  642. ppdu_info->rx_status.he_data6 |= value;
  643. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  644. TXOP_DURATION);
  645. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  646. ppdu_info->rx_status.he_data6 |= value;
  647. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  648. HE_SIG_A_SU_INFO_1, TXBF);
  649. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  650. break;
  651. }
  652. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  653. {
  654. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  655. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  656. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  657. ppdu_info->rx_status.he_mu_flags = 1;
  658. /* HE Flags */
  659. /*data1*/
  660. ppdu_info->rx_status.he_data1 =
  661. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  662. ppdu_info->rx_status.he_data1 |=
  663. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  664. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  665. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  666. QDF_MON_STATUS_HE_STBC_KNOWN |
  667. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  668. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  669. /* data2 */
  670. ppdu_info->rx_status.he_data2 =
  671. QDF_MON_STATUS_HE_GI_KNOWN;
  672. ppdu_info->rx_status.he_data2 |=
  673. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  674. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  675. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  676. QDF_MON_STATUS_TXOP_KNOWN |
  677. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  678. /*data3*/
  679. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  680. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  681. ppdu_info->rx_status.he_data3 = value;
  682. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  683. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  684. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  685. ppdu_info->rx_status.he_data3 |= value;
  686. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  687. HE_SIG_A_MU_DL_INFO_1,
  688. LDPC_EXTRA_SYMBOL);
  689. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  690. ppdu_info->rx_status.he_data3 |= value;
  691. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  692. HE_SIG_A_MU_DL_INFO_1, STBC);
  693. he_stbc = value;
  694. value = value << QDF_MON_STATUS_STBC_SHIFT;
  695. ppdu_info->rx_status.he_data3 |= value;
  696. /*data4*/
  697. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  698. SPATIAL_REUSE);
  699. ppdu_info->rx_status.he_data4 = value;
  700. /*data5*/
  701. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  702. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  703. ppdu_info->rx_status.he_data5 = value;
  704. ppdu_info->rx_status.bw = value;
  705. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  706. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  707. switch (value) {
  708. case 0:
  709. he_gi = HE_GI_0_8;
  710. he_ltf = HE_LTF_4_X;
  711. break;
  712. case 1:
  713. he_gi = HE_GI_0_8;
  714. he_ltf = HE_LTF_2_X;
  715. break;
  716. case 2:
  717. he_gi = HE_GI_1_6;
  718. he_ltf = HE_LTF_2_X;
  719. break;
  720. case 3:
  721. he_gi = HE_GI_3_2;
  722. he_ltf = HE_LTF_4_X;
  723. break;
  724. }
  725. ppdu_info->rx_status.sgi = he_gi;
  726. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  727. ppdu_info->rx_status.he_data5 |= value;
  728. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  729. ppdu_info->rx_status.he_data5 |= value;
  730. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  731. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  732. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  733. ppdu_info->rx_status.he_data5 |= value;
  734. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  735. PACKET_EXTENSION_A_FACTOR);
  736. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  737. ppdu_info->rx_status.he_data5 |= value;
  738. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  739. PACKET_EXTENSION_PE_DISAMBIGUITY);
  740. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  741. ppdu_info->rx_status.he_data5 |= value;
  742. /*data6*/
  743. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  744. DOPPLER_INDICATION);
  745. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  746. ppdu_info->rx_status.he_data6 |= value;
  747. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  748. TXOP_DURATION);
  749. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  750. ppdu_info->rx_status.he_data6 |= value;
  751. /* HE-MU Flags */
  752. /* HE-MU-flags1 */
  753. ppdu_info->rx_status.he_flags1 =
  754. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  755. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  756. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  757. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  758. QDF_MON_STATUS_RU_0_KNOWN;
  759. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  760. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  761. ppdu_info->rx_status.he_flags1 |= value;
  762. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  763. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  764. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  765. ppdu_info->rx_status.he_flags1 |= value;
  766. /* HE-MU-flags2 */
  767. ppdu_info->rx_status.he_flags2 =
  768. QDF_MON_STATUS_BW_KNOWN;
  769. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  770. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  771. ppdu_info->rx_status.he_flags2 |= value;
  772. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  773. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  774. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  775. ppdu_info->rx_status.he_flags2 |= value;
  776. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  777. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  778. value = value - 1;
  779. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  780. ppdu_info->rx_status.he_flags2 |= value;
  781. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  782. break;
  783. }
  784. case WIFIPHYRX_HE_SIG_B1_MU_E:
  785. {
  786. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  787. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  788. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  789. ppdu_info->rx_status.he_sig_b_common_known |=
  790. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  791. /* TODO: Check on the availability of other fields in
  792. * sig_b_common
  793. */
  794. value = HAL_RX_GET(he_sig_b1_mu_info,
  795. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  796. ppdu_info->rx_status.he_RU[0] = value;
  797. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  798. break;
  799. }
  800. case WIFIPHYRX_HE_SIG_B2_MU_E:
  801. {
  802. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  803. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  804. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  805. /*
  806. * Not all "HE" fields can be updated from
  807. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  808. * to populate rest of the "HE" fields for MU scenarios.
  809. */
  810. /* HE-data1 */
  811. ppdu_info->rx_status.he_data1 |=
  812. QDF_MON_STATUS_HE_MCS_KNOWN |
  813. QDF_MON_STATUS_HE_CODING_KNOWN;
  814. /* HE-data2 */
  815. /* HE-data3 */
  816. value = HAL_RX_GET(he_sig_b2_mu_info,
  817. HE_SIG_B2_MU_INFO_0, STA_MCS);
  818. ppdu_info->rx_status.mcs = value;
  819. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  820. ppdu_info->rx_status.he_data3 |= value;
  821. value = HAL_RX_GET(he_sig_b2_mu_info,
  822. HE_SIG_B2_MU_INFO_0, STA_CODING);
  823. value = value << QDF_MON_STATUS_CODING_SHIFT;
  824. ppdu_info->rx_status.he_data3 |= value;
  825. /* HE-data4 */
  826. value = HAL_RX_GET(he_sig_b2_mu_info,
  827. HE_SIG_B2_MU_INFO_0, STA_ID);
  828. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  829. ppdu_info->rx_status.he_data4 |= value;
  830. /* HE-data5 */
  831. /* HE-data6 */
  832. value = HAL_RX_GET(he_sig_b2_mu_info,
  833. HE_SIG_B2_MU_INFO_0, NSTS);
  834. /* value n indicates n+1 spatial streams */
  835. value++;
  836. ppdu_info->rx_status.nss = value;
  837. ppdu_info->rx_status.he_data6 |= value;
  838. break;
  839. }
  840. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  841. {
  842. uint8_t *he_sig_b2_ofdma_info =
  843. (uint8_t *)rx_tlv +
  844. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  845. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  846. /*
  847. * Not all "HE" fields can be updated from
  848. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  849. * to populate rest of "HE" fields for MU OFDMA scenarios.
  850. */
  851. /* HE-data1 */
  852. ppdu_info->rx_status.he_data1 |=
  853. QDF_MON_STATUS_HE_MCS_KNOWN |
  854. QDF_MON_STATUS_HE_DCM_KNOWN |
  855. QDF_MON_STATUS_HE_CODING_KNOWN;
  856. /* HE-data2 */
  857. ppdu_info->rx_status.he_data2 |=
  858. QDF_MON_STATUS_TXBF_KNOWN;
  859. /* HE-data3 */
  860. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  861. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  862. ppdu_info->rx_status.mcs = value;
  863. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  864. ppdu_info->rx_status.he_data3 |= value;
  865. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  866. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  867. he_dcm = value;
  868. value = value << QDF_MON_STATUS_DCM_SHIFT;
  869. ppdu_info->rx_status.he_data3 |= value;
  870. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  871. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  872. value = value << QDF_MON_STATUS_CODING_SHIFT;
  873. ppdu_info->rx_status.he_data3 |= value;
  874. /* HE-data4 */
  875. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  876. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  877. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  878. ppdu_info->rx_status.he_data4 |= value;
  879. /* HE-data5 */
  880. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  881. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  882. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  883. ppdu_info->rx_status.he_data5 |= value;
  884. /* HE-data6 */
  885. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  886. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  887. /* value n indicates n+1 spatial streams */
  888. value++;
  889. ppdu_info->rx_status.nss = value;
  890. ppdu_info->rx_status.he_data6 |= value;
  891. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  892. break;
  893. }
  894. case WIFIPHYRX_RSSI_LEGACY_E:
  895. {
  896. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  897. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_3,
  898. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  899. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  900. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  901. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  902. ppdu_info->rx_status.he_re = 0;
  903. value = HAL_RX_GET(rssi_info_tlv,
  904. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  905. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  906. "RSSI_PRI20_CHAIN0: %d\n", value);
  907. value = HAL_RX_GET(rssi_info_tlv,
  908. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  909. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  910. "RSSI_EXT20_CHAIN0: %d\n", value);
  911. value = HAL_RX_GET(rssi_info_tlv,
  912. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  913. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  914. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  915. value = HAL_RX_GET(rssi_info_tlv,
  916. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  917. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  918. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  919. value = HAL_RX_GET(rssi_info_tlv,
  920. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  921. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  922. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  923. value = HAL_RX_GET(rssi_info_tlv,
  924. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  925. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  926. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  927. value = HAL_RX_GET(rssi_info_tlv,
  928. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  929. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  930. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  931. value = HAL_RX_GET(rssi_info_tlv,
  932. RECEIVE_RSSI_INFO_1,
  933. RSSI_EXT80_HIGH20_CHAIN0);
  934. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  935. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  936. break;
  937. }
  938. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  939. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  940. ppdu_info);
  941. break;
  942. case WIFIRX_HEADER_E:
  943. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  944. ppdu_info->msdu_info.payload_len = tlv_len;
  945. break;
  946. case WIFIRX_MPDU_START_E:
  947. {
  948. uint8_t *rx_mpdu_start =
  949. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  950. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  951. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  952. PHY_PPDU_ID);
  953. uint8_t filter_category = 0;
  954. ppdu_info->nac_info.fc_valid =
  955. HAL_RX_GET(rx_mpdu_start,
  956. RX_MPDU_INFO_2,
  957. MPDU_FRAME_CONTROL_VALID);
  958. ppdu_info->nac_info.to_ds_flag =
  959. HAL_RX_GET(rx_mpdu_start,
  960. RX_MPDU_INFO_2,
  961. TO_DS);
  962. ppdu_info->nac_info.mac_addr2_valid =
  963. HAL_RX_GET(rx_mpdu_start,
  964. RX_MPDU_INFO_2,
  965. MAC_ADDR_AD2_VALID);
  966. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  967. HAL_RX_GET(rx_mpdu_start,
  968. RX_MPDU_INFO_16,
  969. MAC_ADDR_AD2_15_0);
  970. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  971. HAL_RX_GET(rx_mpdu_start,
  972. RX_MPDU_INFO_17,
  973. MAC_ADDR_AD2_47_16);
  974. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  975. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  976. ppdu_info->rx_status.ppdu_len =
  977. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  978. MPDU_LENGTH);
  979. } else {
  980. ppdu_info->rx_status.ppdu_len +=
  981. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  982. MPDU_LENGTH);
  983. }
  984. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  985. RXPCU_MPDU_FILTER_IN_CATEGORY);
  986. if (filter_category == 1)
  987. ppdu_info->rx_status.monitor_direct_used = 1;
  988. break;
  989. }
  990. case 0:
  991. return HAL_TLV_STATUS_PPDU_DONE;
  992. default:
  993. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  994. unhandled = false;
  995. else
  996. unhandled = true;
  997. break;
  998. }
  999. if (!unhandled)
  1000. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1001. "%s TLV type: %d, TLV len:%d %s",
  1002. __func__, tlv_tag, tlv_len,
  1003. unhandled == true ? "unhandled" : "");
  1004. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1005. rx_tlv, tlv_len);
  1006. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1007. }
  1008. /**
  1009. * hal_reo_status_get_header_generic - Process reo desc info
  1010. * @d - Pointer to reo descriptior
  1011. * @b - tlv type info
  1012. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1013. *
  1014. * Return - none.
  1015. *
  1016. */
  1017. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  1018. {
  1019. uint32_t val1 = 0;
  1020. struct hal_reo_status_header *h =
  1021. (struct hal_reo_status_header *)h1;
  1022. switch (b) {
  1023. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1024. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1025. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1026. break;
  1027. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1028. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1029. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1030. break;
  1031. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1032. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1033. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1034. break;
  1035. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1036. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1037. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1038. break;
  1039. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1040. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1041. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1042. break;
  1043. case HAL_REO_DESC_THRES_STATUS_TLV:
  1044. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1045. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1046. break;
  1047. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1048. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1049. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1050. break;
  1051. default:
  1052. pr_err("ERROR: Unknown tlv\n");
  1053. break;
  1054. }
  1055. h->cmd_num =
  1056. HAL_GET_FIELD(
  1057. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1058. val1);
  1059. h->exec_time =
  1060. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1061. CMD_EXECUTION_TIME, val1);
  1062. h->status =
  1063. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1064. REO_CMD_EXECUTION_STATUS, val1);
  1065. switch (b) {
  1066. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1067. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1068. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1069. break;
  1070. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1071. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1072. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1073. break;
  1074. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1075. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1076. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1077. break;
  1078. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1079. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1080. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1081. break;
  1082. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1083. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1084. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1085. break;
  1086. case HAL_REO_DESC_THRES_STATUS_TLV:
  1087. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1088. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1089. break;
  1090. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1091. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1092. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1093. break;
  1094. default:
  1095. pr_err("ERROR: Unknown tlv\n");
  1096. break;
  1097. }
  1098. h->tstamp =
  1099. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1100. }
  1101. /**
  1102. * hal_reo_setup - Initialize HW REO block
  1103. *
  1104. * @hal_soc: Opaque HAL SOC handle
  1105. * @reo_params: parameters needed by HAL for REO config
  1106. */
  1107. static void hal_reo_setup_generic(void *hal_soc,
  1108. void *reoparams)
  1109. {
  1110. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1111. uint32_t reg_val;
  1112. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1113. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1114. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1115. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1116. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1117. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1118. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1119. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1120. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1121. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1122. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1123. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1124. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1125. /* TODO: Setup destination ring mapping if enabled */
  1126. /* TODO: Error destination ring setting is left to default.
  1127. * Default setting is to send all errors to release ring.
  1128. */
  1129. HAL_REG_WRITE(soc,
  1130. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1131. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1132. HAL_DEFAULT_REO_TIMEOUT_MS * 1000);
  1133. HAL_REG_WRITE(soc,
  1134. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1135. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1136. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1137. HAL_REG_WRITE(soc,
  1138. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1139. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1140. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1141. HAL_REG_WRITE(soc,
  1142. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1143. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1144. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1145. /*
  1146. * When hash based routing is enabled, routing of the rx packet
  1147. * is done based on the following value: 1 _ _ _ _ The last 4
  1148. * bits are based on hash[3:0]. This means the possible values
  1149. * are 0x10 to 0x1f. This value is used to look-up the
  1150. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1151. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1152. * registers need to be configured to set-up the 16 entries to
  1153. * map the hash values to a ring number. There are 3 bits per
  1154. * hash entry – which are mapped as follows:
  1155. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1156. * 7: NOT_USED.
  1157. */
  1158. if (reo_params->rx_hash_enabled) {
  1159. HAL_REG_WRITE(soc,
  1160. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1161. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1162. reo_params->remap1);
  1163. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1164. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1165. HAL_REG_READ(soc,
  1166. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1167. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1168. HAL_REG_WRITE(soc,
  1169. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1170. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1171. reo_params->remap2);
  1172. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1173. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1174. HAL_REG_READ(soc,
  1175. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1176. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1177. }
  1178. /* TODO: Check if the following registers shoould be setup by host:
  1179. * AGING_CONTROL
  1180. * HIGH_MEMORY_THRESHOLD
  1181. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1182. * GLOBAL_LINK_DESC_COUNT_CTRL
  1183. */
  1184. }
  1185. /**
  1186. * hal_srng_src_hw_init - Private function to initialize SRNG
  1187. * source ring HW
  1188. * @hal_soc: HAL SOC handle
  1189. * @srng: SRNG ring pointer
  1190. */
  1191. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1192. struct hal_srng *srng)
  1193. {
  1194. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1195. uint32_t reg_val = 0;
  1196. uint64_t tp_addr = 0;
  1197. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1198. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1199. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1200. srng->msi_addr & 0xffffffff);
  1201. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1202. (uint64_t)(srng->msi_addr) >> 32) |
  1203. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1204. MSI1_ENABLE), 1);
  1205. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1206. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1207. }
  1208. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1209. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1210. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1211. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1212. srng->entry_size * srng->num_entries);
  1213. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1214. #if defined(WCSS_VERSION) && \
  1215. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1216. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1217. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1218. #else
  1219. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  1220. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1221. #endif
  1222. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1223. /**
  1224. * Interrupt setup:
  1225. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1226. * if level mode is required
  1227. */
  1228. reg_val = 0;
  1229. /*
  1230. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1231. * programmed in terms of 1us resolution instead of 8us resolution as
  1232. * given in MLD.
  1233. */
  1234. if (srng->intr_timer_thres_us) {
  1235. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1236. INTERRUPT_TIMER_THRESHOLD),
  1237. srng->intr_timer_thres_us);
  1238. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1239. }
  1240. if (srng->intr_batch_cntr_thres_entries) {
  1241. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1242. BATCH_COUNTER_THRESHOLD),
  1243. srng->intr_batch_cntr_thres_entries *
  1244. srng->entry_size);
  1245. }
  1246. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1247. reg_val = 0;
  1248. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1249. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1250. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1251. }
  1252. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1253. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1254. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1255. * pointers are not required since this ring is completely managed
  1256. * by WBM HW
  1257. */
  1258. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1259. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1260. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1261. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1262. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1263. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1264. }
  1265. /* Initilaize head and tail pointers to indicate ring is empty */
  1266. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1267. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1268. *(srng->u.src_ring.tp_addr) = 0;
  1269. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1270. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1271. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1272. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1273. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1274. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1275. /* Loop count is not used for SRC rings */
  1276. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1277. /*
  1278. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1279. * todo: update fw_api and replace with above line
  1280. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1281. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1282. */
  1283. reg_val |= 0x40;
  1284. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1285. }
  1286. /**
  1287. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1288. * destination ring HW
  1289. * @hal_soc: HAL SOC handle
  1290. * @srng: SRNG ring pointer
  1291. */
  1292. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1293. struct hal_srng *srng)
  1294. {
  1295. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1296. uint32_t reg_val = 0;
  1297. uint64_t hp_addr = 0;
  1298. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1299. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1300. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1301. srng->msi_addr & 0xffffffff);
  1302. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1303. (uint64_t)(srng->msi_addr) >> 32) |
  1304. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1305. MSI1_ENABLE), 1);
  1306. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1307. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1308. }
  1309. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1310. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1311. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1312. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1313. srng->entry_size * srng->num_entries);
  1314. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1315. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1316. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1317. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1318. /**
  1319. * Interrupt setup:
  1320. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1321. * if level mode is required
  1322. */
  1323. reg_val = 0;
  1324. if (srng->intr_timer_thres_us) {
  1325. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1326. INTERRUPT_TIMER_THRESHOLD),
  1327. srng->intr_timer_thres_us >> 3);
  1328. }
  1329. if (srng->intr_batch_cntr_thres_entries) {
  1330. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1331. BATCH_COUNTER_THRESHOLD),
  1332. srng->intr_batch_cntr_thres_entries *
  1333. srng->entry_size);
  1334. }
  1335. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1336. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1337. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1338. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1339. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1340. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1341. /* Initilaize head and tail pointers to indicate ring is empty */
  1342. SRNG_DST_REG_WRITE(srng, HP, 0);
  1343. SRNG_DST_REG_WRITE(srng, TP, 0);
  1344. *(srng->u.dst_ring.hp_addr) = 0;
  1345. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1346. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1347. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1348. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1349. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1350. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1351. /*
  1352. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1353. * todo: update fw_api and replace with above line
  1354. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1355. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1356. */
  1357. reg_val |= 0x40;
  1358. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1359. }
  1360. #endif
  1361. /**
  1362. * hal_tx_desc_set_search_type - Set the search type value
  1363. * @desc: Handle to Tx Descriptor
  1364. * @search_type: search type
  1365. * 0 – Normal search
  1366. * 1 – Index based address search
  1367. * 2 – Index based flow search
  1368. *
  1369. * Return: void
  1370. */
  1371. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1372. static void hal_tx_desc_set_search_type_generic(void *desc,
  1373. uint8_t search_type)
  1374. {
  1375. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1376. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1377. }
  1378. #else
  1379. static void hal_tx_desc_set_search_type_generic(void *desc,
  1380. uint8_t search_type)
  1381. {
  1382. }
  1383. #endif
  1384. /**
  1385. * hal_tx_desc_set_search_index - Set the search index value
  1386. * @desc: Handle to Tx Descriptor
  1387. * @search_index: The index that will be used for index based address or
  1388. * flow search. The field is valid when 'search_type' is
  1389. * 1 0r 2
  1390. *
  1391. * Return: void
  1392. */
  1393. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1394. static void hal_tx_desc_set_search_index_generic(void *desc,
  1395. uint32_t search_index)
  1396. {
  1397. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1398. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1399. }
  1400. #else
  1401. static void hal_tx_desc_set_search_index_generic(void *desc,
  1402. uint32_t search_index)
  1403. {
  1404. }
  1405. #endif