sde_encoder.c 163 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode information
  215. */
  216. struct sde_encoder_virt {
  217. struct drm_encoder base;
  218. spinlock_t enc_spinlock;
  219. struct mutex vblank_ctl_lock;
  220. uint32_t bus_scaling_client;
  221. uint32_t display_num_of_h_tiles;
  222. uint32_t te_source;
  223. struct sde_encoder_ops ops;
  224. unsigned int num_phys_encs;
  225. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  226. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *cur_master;
  229. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  230. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  232. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  233. bool intfs_swapped;
  234. bool qdss_status;
  235. void (*crtc_vblank_cb)(void *data);
  236. void *crtc_vblank_cb_data;
  237. struct dentry *debugfs_root;
  238. struct mutex enc_lock;
  239. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  240. void (*crtc_frame_event_cb)(void *data, u32 event);
  241. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  242. struct timer_list vsync_event_timer;
  243. struct sde_rsc_client *rsc_client;
  244. bool rsc_state_init;
  245. struct msm_display_info disp_info;
  246. bool misr_enable;
  247. u32 misr_frame_count;
  248. bool idle_pc_enabled;
  249. struct mutex rc_lock;
  250. enum sde_enc_rc_states rc_state;
  251. struct kthread_delayed_work delayed_off_work;
  252. struct kthread_work vsync_event_work;
  253. struct kthread_work input_event_work;
  254. struct kthread_work esd_trigger_work;
  255. struct input_handler *input_handler;
  256. struct msm_display_topology topology;
  257. bool vblank_enabled;
  258. bool idle_pc_restore;
  259. enum frame_trigger_mode_type frame_trigger_mode;
  260. bool dynamic_hdr_updated;
  261. struct sde_rsc_cmd_config rsc_config;
  262. struct sde_rect cur_conn_roi;
  263. struct sde_rect prv_conn_roi;
  264. struct drm_crtc *crtc;
  265. bool recovery_events_enabled;
  266. bool elevated_ahb_vote;
  267. struct pm_qos_request pm_qos_cpu_req;
  268. struct msm_mode_info mode_info;
  269. };
  270. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  271. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  272. {
  273. struct sde_encoder_virt *sde_enc;
  274. int i;
  275. sde_enc = to_sde_encoder_virt(drm_enc);
  276. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  277. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  278. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  279. SDE_EVT32(DRMID(drm_enc), enable);
  280. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  281. }
  282. }
  283. }
  284. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  285. struct sde_kms *sde_kms)
  286. {
  287. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  288. struct pm_qos_request *req;
  289. u32 cpu_mask;
  290. u32 cpu_dma_latency;
  291. int cpu;
  292. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  293. return;
  294. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  295. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  296. req = &sde_enc->pm_qos_cpu_req;
  297. req->type = PM_QOS_REQ_AFFINE_CORES;
  298. cpumask_empty(&req->cpus_affine);
  299. for_each_possible_cpu(cpu) {
  300. if ((1 << cpu) & cpu_mask)
  301. cpumask_set_cpu(cpu, &req->cpus_affine);
  302. }
  303. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  304. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  305. }
  306. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  307. struct sde_kms *sde_kms)
  308. {
  309. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  310. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  311. return;
  312. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  313. }
  314. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  315. {
  316. struct sde_encoder_virt *sde_enc;
  317. struct msm_compression_info *comp_info;
  318. if (!drm_enc)
  319. return false;
  320. sde_enc = to_sde_encoder_virt(drm_enc);
  321. comp_info = &sde_enc->mode_info.comp_info;
  322. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  323. }
  324. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  325. struct sde_hw_qdss *hw_qdss,
  326. struct sde_encoder_phys *phys, bool enable)
  327. {
  328. if (sde_enc->qdss_status == enable)
  329. return;
  330. sde_enc->qdss_status = enable;
  331. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  332. sde_enc->qdss_status);
  333. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  334. }
  335. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  336. s64 timeout_ms, struct sde_encoder_wait_info *info)
  337. {
  338. int rc = 0;
  339. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  340. ktime_t cur_ktime;
  341. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  342. do {
  343. rc = wait_event_timeout(*(info->wq),
  344. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  345. cur_ktime = ktime_get();
  346. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  347. timeout_ms, atomic_read(info->atomic_cnt));
  348. /* If we timed out, counter is valid and time is less, wait again */
  349. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  350. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  351. return rc;
  352. }
  353. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  354. {
  355. enum sde_rm_topology_name topology;
  356. struct sde_encoder_virt *sde_enc;
  357. struct drm_connector *drm_conn;
  358. if (!drm_enc)
  359. return false;
  360. sde_enc = to_sde_encoder_virt(drm_enc);
  361. if (!sde_enc->cur_master)
  362. return false;
  363. drm_conn = sde_enc->cur_master->connector;
  364. if (!drm_conn)
  365. return false;
  366. topology = sde_connector_get_topology_name(drm_conn);
  367. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  368. return true;
  369. return false;
  370. }
  371. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  372. {
  373. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  374. return sde_enc &&
  375. (sde_enc->disp_info.display_type ==
  376. SDE_CONNECTOR_PRIMARY);
  377. }
  378. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  379. {
  380. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  381. return sde_enc && sde_enc->cur_master &&
  382. sde_enc->cur_master->cont_splash_enabled;
  383. }
  384. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  385. enum sde_intr_idx intr_idx)
  386. {
  387. SDE_EVT32(DRMID(phys_enc->parent),
  388. phys_enc->intf_idx - INTF_0,
  389. phys_enc->hw_pp->idx - PINGPONG_0,
  390. intr_idx);
  391. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  392. if (phys_enc->parent_ops.handle_frame_done)
  393. phys_enc->parent_ops.handle_frame_done(
  394. phys_enc->parent, phys_enc,
  395. SDE_ENCODER_FRAME_EVENT_ERROR);
  396. }
  397. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  398. enum sde_intr_idx intr_idx,
  399. struct sde_encoder_wait_info *wait_info)
  400. {
  401. struct sde_encoder_irq *irq;
  402. u32 irq_status;
  403. int ret, i;
  404. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  405. SDE_ERROR("invalid params\n");
  406. return -EINVAL;
  407. }
  408. irq = &phys_enc->irq[intr_idx];
  409. /* note: do master / slave checking outside */
  410. /* return EWOULDBLOCK since we know the wait isn't necessary */
  411. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  412. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  413. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  414. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  415. return -EWOULDBLOCK;
  416. }
  417. if (irq->irq_idx < 0) {
  418. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  419. irq->name, irq->hw_idx);
  420. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  421. irq->irq_idx);
  422. return 0;
  423. }
  424. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  425. atomic_read(wait_info->atomic_cnt));
  426. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  427. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  428. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  429. /*
  430. * Some module X may disable interrupt for longer duration
  431. * and it may trigger all interrupts including timer interrupt
  432. * when module X again enable the interrupt.
  433. * That may cause interrupt wait timeout API in this API.
  434. * It is handled by split the wait timer in two halves.
  435. */
  436. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  437. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  438. irq->hw_idx,
  439. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  440. wait_info);
  441. if (ret)
  442. break;
  443. }
  444. if (ret <= 0) {
  445. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  446. irq->irq_idx, true);
  447. if (irq_status) {
  448. unsigned long flags;
  449. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  450. irq->hw_idx, irq->irq_idx,
  451. phys_enc->hw_pp->idx - PINGPONG_0,
  452. atomic_read(wait_info->atomic_cnt));
  453. SDE_DEBUG_PHYS(phys_enc,
  454. "done but irq %d not triggered\n",
  455. irq->irq_idx);
  456. local_irq_save(flags);
  457. irq->cb.func(phys_enc, irq->irq_idx);
  458. local_irq_restore(flags);
  459. ret = 0;
  460. } else {
  461. ret = -ETIMEDOUT;
  462. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  463. irq->hw_idx, irq->irq_idx,
  464. phys_enc->hw_pp->idx - PINGPONG_0,
  465. atomic_read(wait_info->atomic_cnt), irq_status,
  466. SDE_EVTLOG_ERROR);
  467. }
  468. } else {
  469. ret = 0;
  470. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  471. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  472. atomic_read(wait_info->atomic_cnt));
  473. }
  474. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  475. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  476. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  477. return ret;
  478. }
  479. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  480. enum sde_intr_idx intr_idx)
  481. {
  482. struct sde_encoder_irq *irq;
  483. int ret = 0;
  484. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  485. SDE_ERROR("invalid params\n");
  486. return -EINVAL;
  487. }
  488. irq = &phys_enc->irq[intr_idx];
  489. if (irq->irq_idx >= 0) {
  490. SDE_DEBUG_PHYS(phys_enc,
  491. "skipping already registered irq %s type %d\n",
  492. irq->name, irq->intr_type);
  493. return 0;
  494. }
  495. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  496. irq->intr_type, irq->hw_idx);
  497. if (irq->irq_idx < 0) {
  498. SDE_ERROR_PHYS(phys_enc,
  499. "failed to lookup IRQ index for %s type:%d\n",
  500. irq->name, irq->intr_type);
  501. return -EINVAL;
  502. }
  503. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  504. &irq->cb);
  505. if (ret) {
  506. SDE_ERROR_PHYS(phys_enc,
  507. "failed to register IRQ callback for %s\n",
  508. irq->name);
  509. irq->irq_idx = -EINVAL;
  510. return ret;
  511. }
  512. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  513. if (ret) {
  514. SDE_ERROR_PHYS(phys_enc,
  515. "enable IRQ for intr:%s failed, irq_idx %d\n",
  516. irq->name, irq->irq_idx);
  517. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  518. irq->irq_idx, &irq->cb);
  519. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  520. irq->irq_idx, SDE_EVTLOG_ERROR);
  521. irq->irq_idx = -EINVAL;
  522. return ret;
  523. }
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  525. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  526. irq->name, irq->irq_idx);
  527. return ret;
  528. }
  529. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  530. enum sde_intr_idx intr_idx)
  531. {
  532. struct sde_encoder_irq *irq;
  533. int ret;
  534. if (!phys_enc) {
  535. SDE_ERROR("invalid encoder\n");
  536. return -EINVAL;
  537. }
  538. irq = &phys_enc->irq[intr_idx];
  539. /* silently skip irqs that weren't registered */
  540. if (irq->irq_idx < 0) {
  541. SDE_ERROR(
  542. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  543. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  544. irq->irq_idx);
  545. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  546. irq->irq_idx, SDE_EVTLOG_ERROR);
  547. return 0;
  548. }
  549. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  550. if (ret)
  551. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  552. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  553. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  554. &irq->cb);
  555. if (ret)
  556. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  557. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  558. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  559. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  560. irq->irq_idx = -EINVAL;
  561. return 0;
  562. }
  563. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  564. struct sde_encoder_hw_resources *hw_res,
  565. struct drm_connector_state *conn_state)
  566. {
  567. struct sde_encoder_virt *sde_enc = NULL;
  568. int i = 0;
  569. if (!hw_res || !drm_enc || !conn_state) {
  570. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  571. !drm_enc, !hw_res, !conn_state);
  572. return;
  573. }
  574. sde_enc = to_sde_encoder_virt(drm_enc);
  575. SDE_DEBUG_ENC(sde_enc, "\n");
  576. /* Query resources used by phys encs, expected to be without overlap */
  577. memset(hw_res, 0, sizeof(*hw_res));
  578. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  579. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  580. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  581. if (phys && phys->ops.get_hw_resources)
  582. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  583. }
  584. sde_connector_get_mode_info(conn_state, &sde_enc->mode_info);
  585. hw_res->topology = sde_enc->mode_info.topology;
  586. hw_res->display_type = sde_enc->disp_info.display_type;
  587. }
  588. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. int i = 0;
  592. if (!drm_enc) {
  593. SDE_ERROR("invalid encoder\n");
  594. return;
  595. }
  596. sde_enc = to_sde_encoder_virt(drm_enc);
  597. SDE_DEBUG_ENC(sde_enc, "\n");
  598. mutex_lock(&sde_enc->enc_lock);
  599. sde_rsc_client_destroy(sde_enc->rsc_client);
  600. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  601. struct sde_encoder_phys *phys;
  602. phys = sde_enc->phys_vid_encs[i];
  603. if (phys && phys->ops.destroy) {
  604. phys->ops.destroy(phys);
  605. --sde_enc->num_phys_encs;
  606. sde_enc->phys_encs[i] = NULL;
  607. }
  608. phys = sde_enc->phys_cmd_encs[i];
  609. if (phys && phys->ops.destroy) {
  610. phys->ops.destroy(phys);
  611. --sde_enc->num_phys_encs;
  612. sde_enc->phys_encs[i] = NULL;
  613. }
  614. }
  615. if (sde_enc->num_phys_encs)
  616. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  617. sde_enc->num_phys_encs);
  618. sde_enc->num_phys_encs = 0;
  619. mutex_unlock(&sde_enc->enc_lock);
  620. drm_encoder_cleanup(drm_enc);
  621. mutex_destroy(&sde_enc->enc_lock);
  622. kfree(sde_enc->input_handler);
  623. sde_enc->input_handler = NULL;
  624. kfree(sde_enc);
  625. }
  626. void sde_encoder_helper_update_intf_cfg(
  627. struct sde_encoder_phys *phys_enc)
  628. {
  629. struct sde_encoder_virt *sde_enc;
  630. struct sde_hw_intf_cfg_v1 *intf_cfg;
  631. enum sde_3d_blend_mode mode_3d;
  632. if (!phys_enc) {
  633. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  634. return;
  635. }
  636. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  637. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  638. SDE_DEBUG_ENC(sde_enc,
  639. "intf_cfg updated for %d at idx %d\n",
  640. phys_enc->intf_idx,
  641. intf_cfg->intf_count);
  642. /* setup interface configuration */
  643. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  644. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  645. return;
  646. }
  647. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  648. if (phys_enc == sde_enc->cur_master) {
  649. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  650. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  651. else
  652. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  653. }
  654. /* configure this interface as master for split display */
  655. if (phys_enc->split_role == ENC_ROLE_MASTER)
  656. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  657. /* setup which pp blk will connect to this intf */
  658. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  659. phys_enc->hw_intf->ops.bind_pingpong_blk(
  660. phys_enc->hw_intf,
  661. true,
  662. phys_enc->hw_pp->idx);
  663. /*setup merge_3d configuration */
  664. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  665. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  666. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  667. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  668. phys_enc->hw_pp->merge_3d->idx;
  669. if (phys_enc->hw_pp->ops.setup_3d_mode)
  670. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  671. mode_3d);
  672. }
  673. void sde_encoder_helper_split_config(
  674. struct sde_encoder_phys *phys_enc,
  675. enum sde_intf interface)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. struct split_pipe_cfg *cfg;
  679. struct sde_hw_mdp *hw_mdptop;
  680. enum sde_rm_topology_name topology;
  681. struct msm_display_info *disp_info;
  682. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  683. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  684. return;
  685. }
  686. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  687. hw_mdptop = phys_enc->hw_mdptop;
  688. disp_info = &sde_enc->disp_info;
  689. cfg = &phys_enc->hw_intf->cfg;
  690. memset(cfg, 0, sizeof(*cfg));
  691. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  692. return;
  693. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  694. cfg->split_link_en = true;
  695. /**
  696. * disable split modes since encoder will be operating in as the only
  697. * encoder, either for the entire use case in the case of, for example,
  698. * single DSI, or for this frame in the case of left/right only partial
  699. * update.
  700. */
  701. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  702. if (hw_mdptop->ops.setup_split_pipe)
  703. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  704. if (hw_mdptop->ops.setup_pp_split)
  705. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  706. return;
  707. }
  708. cfg->en = true;
  709. cfg->mode = phys_enc->intf_mode;
  710. cfg->intf = interface;
  711. if (cfg->en && phys_enc->ops.needs_single_flush &&
  712. phys_enc->ops.needs_single_flush(phys_enc))
  713. cfg->split_flush_en = true;
  714. topology = sde_connector_get_topology_name(phys_enc->connector);
  715. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  716. cfg->pp_split_slave = cfg->intf;
  717. else
  718. cfg->pp_split_slave = INTF_MAX;
  719. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  720. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  721. if (hw_mdptop->ops.setup_split_pipe)
  722. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  723. } else if (sde_enc->hw_pp[0]) {
  724. /*
  725. * slave encoder
  726. * - determine split index from master index,
  727. * assume master is first pp
  728. */
  729. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  730. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  731. cfg->pp_split_index);
  732. if (hw_mdptop->ops.setup_pp_split)
  733. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  734. }
  735. }
  736. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  737. {
  738. struct sde_encoder_virt *sde_enc;
  739. int i = 0;
  740. if (!drm_enc)
  741. return false;
  742. sde_enc = to_sde_encoder_virt(drm_enc);
  743. if (!sde_enc)
  744. return false;
  745. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  746. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  747. if (phys && phys->in_clone_mode)
  748. return true;
  749. }
  750. return false;
  751. }
  752. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  753. struct drm_crtc_state *crtc_state,
  754. struct drm_connector_state *conn_state)
  755. {
  756. const struct drm_display_mode *mode;
  757. struct drm_display_mode *adj_mode;
  758. int i = 0;
  759. int ret = 0;
  760. mode = &crtc_state->mode;
  761. adj_mode = &crtc_state->adjusted_mode;
  762. /* perform atomic check on the first physical encoder (master) */
  763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  765. if (phys && phys->ops.atomic_check)
  766. ret = phys->ops.atomic_check(phys, crtc_state,
  767. conn_state);
  768. else if (phys && phys->ops.mode_fixup)
  769. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  770. ret = -EINVAL;
  771. if (ret) {
  772. SDE_ERROR_ENC(sde_enc,
  773. "mode unsupported, phys idx %d\n", i);
  774. break;
  775. }
  776. }
  777. return ret;
  778. }
  779. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  780. struct drm_crtc_state *crtc_state,
  781. struct drm_connector_state *conn_state,
  782. struct sde_connector_state *sde_conn_state,
  783. struct sde_crtc_state *sde_crtc_state)
  784. {
  785. int ret = 0;
  786. if (crtc_state->mode_changed || crtc_state->active_changed) {
  787. struct sde_rect mode_roi, roi;
  788. mode_roi.x = 0;
  789. mode_roi.y = 0;
  790. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  791. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  792. if (sde_conn_state->rois.num_rects) {
  793. sde_kms_rect_merge_rectangles(
  794. &sde_conn_state->rois, &roi);
  795. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  796. SDE_ERROR_ENC(sde_enc,
  797. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  798. roi.x, roi.y, roi.w, roi.h);
  799. ret = -EINVAL;
  800. }
  801. }
  802. if (sde_crtc_state->user_roi_list.num_rects) {
  803. sde_kms_rect_merge_rectangles(
  804. &sde_crtc_state->user_roi_list, &roi);
  805. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  806. SDE_ERROR_ENC(sde_enc,
  807. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  808. roi.x, roi.y, roi.w, roi.h);
  809. ret = -EINVAL;
  810. }
  811. }
  812. }
  813. return ret;
  814. }
  815. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  816. struct drm_crtc_state *crtc_state,
  817. struct drm_connector_state *conn_state,
  818. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  819. struct sde_connector *sde_conn,
  820. struct sde_connector_state *sde_conn_state)
  821. {
  822. int ret = 0;
  823. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  824. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  825. struct msm_display_topology *topology = NULL;
  826. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  827. &sde_conn_state->mode_info,
  828. sde_kms->catalog->max_mixer_width,
  829. sde_conn->display);
  830. if (ret) {
  831. SDE_ERROR_ENC(sde_enc,
  832. "failed to get mode info, rc = %d\n", ret);
  833. return ret;
  834. }
  835. if (sde_conn_state->mode_info.comp_info.comp_type &&
  836. sde_conn_state->mode_info.comp_info.comp_ratio >=
  837. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  838. SDE_ERROR_ENC(sde_enc,
  839. "invalid compression ratio: %d\n",
  840. sde_conn_state->mode_info.comp_info.comp_ratio);
  841. ret = -EINVAL;
  842. return ret;
  843. }
  844. /* Reserve dynamic resources, indicating atomic_check phase */
  845. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  846. conn_state, true);
  847. if (ret) {
  848. SDE_ERROR_ENC(sde_enc,
  849. "RM failed to reserve resources, rc = %d\n",
  850. ret);
  851. return ret;
  852. }
  853. /**
  854. * Update connector state with the topology selected for the
  855. * resource set validated. Reset the topology if we are
  856. * de-activating crtc.
  857. */
  858. if (crtc_state->active)
  859. topology = &sde_conn_state->mode_info.topology;
  860. ret = sde_rm_update_topology(conn_state, topology);
  861. if (ret) {
  862. SDE_ERROR_ENC(sde_enc,
  863. "RM failed to update topology, rc: %d\n", ret);
  864. return ret;
  865. }
  866. ret = sde_connector_set_blob_data(conn_state->connector,
  867. conn_state,
  868. CONNECTOR_PROP_SDE_INFO);
  869. if (ret) {
  870. SDE_ERROR_ENC(sde_enc,
  871. "connector failed to update info, rc: %d\n",
  872. ret);
  873. return ret;
  874. }
  875. }
  876. return ret;
  877. }
  878. static int sde_encoder_virt_atomic_check(
  879. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  880. struct drm_connector_state *conn_state)
  881. {
  882. struct sde_encoder_virt *sde_enc;
  883. struct msm_drm_private *priv;
  884. struct sde_kms *sde_kms;
  885. const struct drm_display_mode *mode;
  886. struct drm_display_mode *adj_mode;
  887. struct sde_connector *sde_conn = NULL;
  888. struct sde_connector_state *sde_conn_state = NULL;
  889. struct sde_crtc_state *sde_crtc_state = NULL;
  890. enum sde_rm_topology_name old_top;
  891. int ret = 0;
  892. if (!drm_enc || !crtc_state || !conn_state) {
  893. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  894. !drm_enc, !crtc_state, !conn_state);
  895. return -EINVAL;
  896. }
  897. sde_enc = to_sde_encoder_virt(drm_enc);
  898. SDE_DEBUG_ENC(sde_enc, "\n");
  899. priv = drm_enc->dev->dev_private;
  900. sde_kms = to_sde_kms(priv->kms);
  901. mode = &crtc_state->mode;
  902. adj_mode = &crtc_state->adjusted_mode;
  903. sde_conn = to_sde_connector(conn_state->connector);
  904. sde_conn_state = to_sde_connector_state(conn_state);
  905. sde_crtc_state = to_sde_crtc_state(crtc_state);
  906. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  907. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  908. conn_state);
  909. if (ret)
  910. return ret;
  911. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  912. conn_state, sde_conn_state, sde_crtc_state);
  913. if (ret)
  914. return ret;
  915. /**
  916. * record topology in previous atomic state to be able to handle
  917. * topology transitions correctly.
  918. */
  919. old_top = sde_connector_get_property(conn_state,
  920. CONNECTOR_PROP_TOPOLOGY_NAME);
  921. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  922. if (ret)
  923. return ret;
  924. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  925. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  926. if (ret)
  927. return ret;
  928. ret = sde_connector_roi_v1_check_roi(conn_state);
  929. if (ret) {
  930. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  931. ret);
  932. return ret;
  933. }
  934. drm_mode_set_crtcinfo(adj_mode, 0);
  935. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  936. return ret;
  937. }
  938. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  939. int pic_width, int pic_height)
  940. {
  941. if (!dsc || !pic_width || !pic_height) {
  942. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  943. pic_width, pic_height);
  944. return -EINVAL;
  945. }
  946. if ((pic_width % dsc->slice_width) ||
  947. (pic_height % dsc->slice_height)) {
  948. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  949. pic_width, pic_height,
  950. dsc->slice_width, dsc->slice_height);
  951. return -EINVAL;
  952. }
  953. dsc->pic_width = pic_width;
  954. dsc->pic_height = pic_height;
  955. return 0;
  956. }
  957. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  958. int intf_width)
  959. {
  960. int slice_per_pkt, slice_per_intf;
  961. int bytes_in_slice, total_bytes_per_intf;
  962. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  963. (intf_width < dsc->slice_width)) {
  964. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  965. intf_width, dsc ? dsc->slice_width : -1);
  966. return;
  967. }
  968. slice_per_pkt = dsc->slice_per_pkt;
  969. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  970. /*
  971. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  972. * This can happen during partial update.
  973. */
  974. if (slice_per_pkt > slice_per_intf)
  975. slice_per_pkt = 1;
  976. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  977. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  978. dsc->eol_byte_num = total_bytes_per_intf % 3;
  979. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  980. dsc->bytes_in_slice = bytes_in_slice;
  981. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  982. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  983. }
  984. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  985. int enc_ip_width)
  986. {
  987. int max_ssm_delay, max_se_size, obuf_latency;
  988. int input_ssm_out_latency, base_hs_latency;
  989. int multi_hs_extra_latency, mux_word_size;
  990. /* Hardent core config */
  991. int max_muxword_size = 48;
  992. int output_rate = 64;
  993. int rtl_max_bpc = 10;
  994. int pipeline_latency = 28;
  995. max_se_size = 4 * (rtl_max_bpc + 1);
  996. max_ssm_delay = max_se_size + max_muxword_size - 1;
  997. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  998. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  999. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1000. mux_word_size), dsc->bpp) + 1;
  1001. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1002. + obuf_latency;
  1003. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1004. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1005. multi_hs_extra_latency), dsc->slice_width);
  1006. return 0;
  1007. }
  1008. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1009. struct msm_display_dsc_info *dsc)
  1010. {
  1011. /*
  1012. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1013. * or at the end of the slice. HW internally generates ich_reset at
  1014. * end of the slice line if DSC_MERGE is used or encoder has two
  1015. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1016. * is not used then it will generate ich_reset at the end of slice.
  1017. *
  1018. * Now as per the spec, during one PPS session, position where
  1019. * ich_reset is generated should not change. Now if full-screen frame
  1020. * has more than 1 soft slice then HW will automatically generate
  1021. * ich_reset at the end of slice_line. But for the same panel, if
  1022. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1023. * then HW will generate ich_reset at end of the slice. This is a
  1024. * mismatch. Prevent this by overriding HW's decision.
  1025. */
  1026. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1027. (dsc->slice_width == dsc->pic_width);
  1028. }
  1029. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1030. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1031. u32 common_mode, bool ich_reset, bool enable,
  1032. struct sde_hw_pingpong *hw_dsc_pp)
  1033. {
  1034. if (!enable) {
  1035. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1036. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1037. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1038. hw_dsc->ops.dsc_disable(hw_dsc);
  1039. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1040. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1041. PINGPONG_MAX);
  1042. return;
  1043. }
  1044. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1045. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1046. !hw_pp, !hw_dsc_pp);
  1047. return;
  1048. }
  1049. if (hw_dsc->ops.dsc_config)
  1050. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1051. if (hw_dsc->ops.dsc_config_thresh)
  1052. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1053. if (hw_dsc_pp->ops.setup_dsc)
  1054. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1055. if (hw_dsc->ops.bind_pingpong_blk)
  1056. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1057. if (hw_dsc_pp->ops.enable_dsc)
  1058. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1059. }
  1060. static void _sde_encoder_get_connector_roi(
  1061. struct sde_encoder_virt *sde_enc,
  1062. struct sde_rect *merged_conn_roi)
  1063. {
  1064. struct drm_connector *drm_conn;
  1065. struct sde_connector_state *c_state;
  1066. if (!sde_enc || !merged_conn_roi)
  1067. return;
  1068. drm_conn = sde_enc->phys_encs[0]->connector;
  1069. if (!drm_conn || !drm_conn->state)
  1070. return;
  1071. c_state = to_sde_connector_state(drm_conn->state);
  1072. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1073. }
  1074. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1075. {
  1076. int this_frame_slices;
  1077. int intf_ip_w, enc_ip_w;
  1078. int ich_res, dsc_common_mode = 0;
  1079. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1080. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1081. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1082. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1083. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1084. struct msm_display_dsc_info *dsc = NULL;
  1085. struct sde_hw_ctl *hw_ctl;
  1086. struct sde_ctl_dsc_cfg cfg;
  1087. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1088. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1089. return -EINVAL;
  1090. }
  1091. hw_ctl = enc_master->hw_ctl;
  1092. memset(&cfg, 0, sizeof(cfg));
  1093. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1094. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1095. this_frame_slices = roi->w / dsc->slice_width;
  1096. intf_ip_w = this_frame_slices * dsc->slice_width;
  1097. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1098. enc_ip_w = intf_ip_w;
  1099. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1100. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1101. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1102. dsc_common_mode = DSC_MODE_VIDEO;
  1103. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1104. roi->w, roi->h, dsc_common_mode);
  1105. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1106. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1107. ich_res, true, hw_dsc_pp);
  1108. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1109. /* setup dsc active configuration in the control path */
  1110. if (hw_ctl->ops.setup_dsc_cfg) {
  1111. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1112. SDE_DEBUG_ENC(sde_enc,
  1113. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1114. hw_ctl->idx,
  1115. cfg.dsc_count,
  1116. cfg.dsc[0],
  1117. cfg.dsc[1]);
  1118. }
  1119. if (hw_ctl->ops.update_bitmask_dsc)
  1120. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1121. return 0;
  1122. }
  1123. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1124. struct sde_encoder_kickoff_params *params)
  1125. {
  1126. int this_frame_slices;
  1127. int intf_ip_w, enc_ip_w;
  1128. int ich_res, dsc_common_mode;
  1129. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1130. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1131. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1132. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1133. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1134. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1135. bool half_panel_partial_update;
  1136. struct sde_hw_ctl *hw_ctl = NULL;
  1137. struct sde_ctl_dsc_cfg cfg;
  1138. int i;
  1139. if (!enc_master) {
  1140. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1141. return -EINVAL;
  1142. }
  1143. memset(&cfg, 0, sizeof(cfg));
  1144. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1145. hw_pp[i] = sde_enc->hw_pp[i];
  1146. hw_dsc[i] = sde_enc->hw_dsc[i];
  1147. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1148. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1149. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1150. return -EINVAL;
  1151. }
  1152. }
  1153. hw_ctl = enc_master->hw_ctl;
  1154. half_panel_partial_update =
  1155. hweight_long(params->affected_displays) == 1;
  1156. dsc_common_mode = 0;
  1157. if (!half_panel_partial_update)
  1158. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1159. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1160. dsc_common_mode |= DSC_MODE_VIDEO;
  1161. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1162. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1163. /*
  1164. * Since both DSC use same pic dimension, set same pic dimension
  1165. * to both DSC structures.
  1166. */
  1167. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1168. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1169. this_frame_slices = roi->w / dsc[0].slice_width;
  1170. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1171. if (!half_panel_partial_update)
  1172. intf_ip_w /= 2;
  1173. /*
  1174. * In this topology when both interfaces are active, they have same
  1175. * load so intf_ip_w will be same.
  1176. */
  1177. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1178. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1179. /*
  1180. * In this topology, since there is no dsc_merge, uncompressed input
  1181. * to encoder and interface is same.
  1182. */
  1183. enc_ip_w = intf_ip_w;
  1184. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1185. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1186. /*
  1187. * __is_ich_reset_override_needed should be called only after
  1188. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1189. */
  1190. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1191. half_panel_partial_update, &dsc[0]);
  1192. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1193. roi->w, roi->h, dsc_common_mode);
  1194. for (i = 0; i < sde_enc->num_phys_encs &&
  1195. i < MAX_CHANNELS_PER_ENC; i++) {
  1196. bool active = !!((1 << i) & params->affected_displays);
  1197. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1198. dsc_common_mode, i, active);
  1199. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1200. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1201. if (active) {
  1202. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1203. pr_err("Invalid dsc count:%d\n",
  1204. cfg.dsc_count);
  1205. return -EINVAL;
  1206. }
  1207. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1208. if (hw_ctl->ops.update_bitmask_dsc)
  1209. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1210. hw_dsc[i]->idx, 1);
  1211. }
  1212. }
  1213. /* setup dsc active configuration in the control path */
  1214. if (hw_ctl->ops.setup_dsc_cfg) {
  1215. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1216. SDE_DEBUG_ENC(sde_enc,
  1217. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1218. hw_ctl->idx,
  1219. cfg.dsc_count,
  1220. cfg.dsc[0],
  1221. cfg.dsc[1]);
  1222. }
  1223. return 0;
  1224. }
  1225. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1226. struct sde_encoder_kickoff_params *params)
  1227. {
  1228. int this_frame_slices;
  1229. int intf_ip_w, enc_ip_w;
  1230. int ich_res, dsc_common_mode;
  1231. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1232. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1233. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1234. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1235. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1236. struct msm_display_dsc_info *dsc = NULL;
  1237. bool half_panel_partial_update;
  1238. struct sde_hw_ctl *hw_ctl = NULL;
  1239. struct sde_ctl_dsc_cfg cfg;
  1240. int i;
  1241. if (!enc_master) {
  1242. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1243. return -EINVAL;
  1244. }
  1245. memset(&cfg, 0, sizeof(cfg));
  1246. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1247. hw_pp[i] = sde_enc->hw_pp[i];
  1248. hw_dsc[i] = sde_enc->hw_dsc[i];
  1249. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1250. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1251. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1252. return -EINVAL;
  1253. }
  1254. }
  1255. hw_ctl = enc_master->hw_ctl;
  1256. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1257. half_panel_partial_update =
  1258. hweight_long(params->affected_displays) == 1;
  1259. dsc_common_mode = 0;
  1260. if (!half_panel_partial_update)
  1261. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1262. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1263. dsc_common_mode |= DSC_MODE_VIDEO;
  1264. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1265. this_frame_slices = roi->w / dsc->slice_width;
  1266. intf_ip_w = this_frame_slices * dsc->slice_width;
  1267. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1268. /*
  1269. * dsc merge case: when using 2 encoders for the same stream,
  1270. * no. of slices need to be same on both the encoders.
  1271. */
  1272. enc_ip_w = intf_ip_w / 2;
  1273. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1274. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1275. half_panel_partial_update, dsc);
  1276. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1277. roi->w, roi->h, dsc_common_mode);
  1278. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1279. dsc_common_mode, i, params->affected_displays);
  1280. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1281. ich_res, true, hw_dsc_pp[0]);
  1282. cfg.dsc[0] = hw_dsc[0]->idx;
  1283. cfg.dsc_count++;
  1284. if (hw_ctl->ops.update_bitmask_dsc)
  1285. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1286. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1287. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1288. if (!half_panel_partial_update) {
  1289. cfg.dsc[1] = hw_dsc[1]->idx;
  1290. cfg.dsc_count++;
  1291. if (hw_ctl->ops.update_bitmask_dsc)
  1292. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1293. 1);
  1294. }
  1295. /* setup dsc active configuration in the control path */
  1296. if (hw_ctl->ops.setup_dsc_cfg) {
  1297. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1298. SDE_DEBUG_ENC(sde_enc,
  1299. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1300. hw_ctl->idx,
  1301. cfg.dsc_count,
  1302. cfg.dsc[0],
  1303. cfg.dsc[1]);
  1304. }
  1305. return 0;
  1306. }
  1307. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1308. {
  1309. struct sde_encoder_virt *sde_enc;
  1310. struct drm_connector *drm_conn;
  1311. struct drm_display_mode *adj_mode;
  1312. struct sde_rect roi;
  1313. if (!drm_enc) {
  1314. SDE_ERROR("invalid encoder parameter\n");
  1315. return -EINVAL;
  1316. }
  1317. sde_enc = to_sde_encoder_virt(drm_enc);
  1318. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1319. SDE_ERROR("invalid crtc parameter\n");
  1320. return -EINVAL;
  1321. }
  1322. if (!sde_enc->cur_master) {
  1323. SDE_ERROR("invalid cur_master parameter\n");
  1324. return -EINVAL;
  1325. }
  1326. adj_mode = &sde_enc->cur_master->cached_mode;
  1327. drm_conn = sde_enc->cur_master->connector;
  1328. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1329. if (sde_kms_rect_is_null(&roi)) {
  1330. roi.w = adj_mode->hdisplay;
  1331. roi.h = adj_mode->vdisplay;
  1332. }
  1333. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1334. sizeof(sde_enc->prv_conn_roi));
  1335. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1336. return 0;
  1337. }
  1338. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1339. struct sde_encoder_kickoff_params *params)
  1340. {
  1341. enum sde_rm_topology_name topology;
  1342. struct drm_connector *drm_conn;
  1343. int ret = 0;
  1344. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1345. !sde_enc->phys_encs[0]->connector)
  1346. return -EINVAL;
  1347. drm_conn = sde_enc->phys_encs[0]->connector;
  1348. topology = sde_connector_get_topology_name(drm_conn);
  1349. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1350. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1351. return -EINVAL;
  1352. }
  1353. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1354. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1355. sde_enc->cur_conn_roi.x,
  1356. sde_enc->cur_conn_roi.y,
  1357. sde_enc->cur_conn_roi.w,
  1358. sde_enc->cur_conn_roi.h,
  1359. sde_enc->prv_conn_roi.x,
  1360. sde_enc->prv_conn_roi.y,
  1361. sde_enc->prv_conn_roi.w,
  1362. sde_enc->prv_conn_roi.h,
  1363. sde_enc->cur_master->cached_mode.hdisplay,
  1364. sde_enc->cur_master->cached_mode.vdisplay);
  1365. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1366. &sde_enc->prv_conn_roi))
  1367. return ret;
  1368. switch (topology) {
  1369. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1370. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1371. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1372. break;
  1373. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1374. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1375. break;
  1376. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1377. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1378. break;
  1379. default:
  1380. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1381. topology);
  1382. return -EINVAL;
  1383. }
  1384. return ret;
  1385. }
  1386. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1387. u32 vsync_source, bool is_dummy)
  1388. {
  1389. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1390. struct msm_drm_private *priv;
  1391. struct sde_kms *sde_kms;
  1392. struct sde_hw_mdp *hw_mdptop;
  1393. struct drm_encoder *drm_enc;
  1394. struct sde_encoder_virt *sde_enc;
  1395. int i;
  1396. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1397. if (!sde_enc) {
  1398. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1399. return;
  1400. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1401. SDE_ERROR("invalid num phys enc %d/%d\n",
  1402. sde_enc->num_phys_encs,
  1403. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1404. return;
  1405. }
  1406. drm_enc = &sde_enc->base;
  1407. /* this pointers are checked in virt_enable_helper */
  1408. priv = drm_enc->dev->dev_private;
  1409. sde_kms = to_sde_kms(priv->kms);
  1410. if (!sde_kms) {
  1411. SDE_ERROR("invalid sde_kms\n");
  1412. return;
  1413. }
  1414. hw_mdptop = sde_kms->hw_mdp;
  1415. if (!hw_mdptop) {
  1416. SDE_ERROR("invalid mdptop\n");
  1417. return;
  1418. }
  1419. if (hw_mdptop->ops.setup_vsync_source) {
  1420. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1421. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1422. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1423. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1424. vsync_cfg.vsync_source = vsync_source;
  1425. vsync_cfg.is_dummy = is_dummy;
  1426. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1427. }
  1428. }
  1429. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1430. struct msm_display_info *disp_info, bool is_dummy)
  1431. {
  1432. struct sde_encoder_phys *phys;
  1433. int i;
  1434. u32 vsync_source;
  1435. if (!sde_enc || !disp_info) {
  1436. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1437. sde_enc != NULL, disp_info != NULL);
  1438. return;
  1439. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1440. SDE_ERROR("invalid num phys enc %d/%d\n",
  1441. sde_enc->num_phys_encs,
  1442. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1443. return;
  1444. }
  1445. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1446. if (is_dummy)
  1447. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1448. sde_enc->te_source;
  1449. else if (disp_info->is_te_using_watchdog_timer)
  1450. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1451. else
  1452. vsync_source = sde_enc->te_source;
  1453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1454. phys = sde_enc->phys_encs[i];
  1455. if (phys && phys->ops.setup_vsync_source)
  1456. phys->ops.setup_vsync_source(phys,
  1457. vsync_source, is_dummy);
  1458. }
  1459. }
  1460. }
  1461. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1462. {
  1463. int i;
  1464. struct sde_hw_pingpong *hw_pp = NULL;
  1465. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1466. struct sde_hw_dsc *hw_dsc = NULL;
  1467. struct sde_hw_ctl *hw_ctl = NULL;
  1468. struct sde_ctl_dsc_cfg cfg;
  1469. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1470. !sde_enc->phys_encs[0]->connector) {
  1471. SDE_ERROR("invalid params %d %d\n",
  1472. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1473. return;
  1474. }
  1475. if (sde_enc->cur_master)
  1476. hw_ctl = sde_enc->cur_master->hw_ctl;
  1477. /* Disable DSC for all the pp's present in this topology */
  1478. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1479. hw_pp = sde_enc->hw_pp[i];
  1480. hw_dsc = sde_enc->hw_dsc[i];
  1481. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1482. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1483. 0, 0, 0, hw_dsc_pp);
  1484. if (hw_dsc)
  1485. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1486. }
  1487. /* Clear the DSC ACTIVE config for this CTL */
  1488. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1489. memset(&cfg, 0, sizeof(cfg));
  1490. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1491. }
  1492. /**
  1493. * Since pending flushes from previous commit get cleared
  1494. * sometime after this point, setting DSC flush bits now
  1495. * will have no effect. Therefore dirty_dsc_ids track which
  1496. * DSC blocks must be flushed for the next trigger.
  1497. */
  1498. }
  1499. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1500. {
  1501. struct sde_encoder_virt *sde_enc;
  1502. struct msm_display_info disp_info;
  1503. if (!drm_enc) {
  1504. pr_err("invalid drm encoder\n");
  1505. return -EINVAL;
  1506. }
  1507. sde_enc = to_sde_encoder_virt(drm_enc);
  1508. sde_encoder_control_te(drm_enc, false);
  1509. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1510. disp_info.is_te_using_watchdog_timer = true;
  1511. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1512. sde_encoder_control_te(drm_enc, true);
  1513. return 0;
  1514. }
  1515. static int _sde_encoder_rsc_client_update_vsync_wait(
  1516. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1517. int wait_vblank_crtc_id)
  1518. {
  1519. int wait_refcount = 0, ret = 0;
  1520. int pipe = -1;
  1521. int wait_count = 0;
  1522. struct drm_crtc *primary_crtc;
  1523. struct drm_crtc *crtc;
  1524. crtc = sde_enc->crtc;
  1525. if (wait_vblank_crtc_id)
  1526. wait_refcount =
  1527. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1528. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1529. SDE_EVTLOG_FUNC_ENTRY);
  1530. if (crtc->base.id != wait_vblank_crtc_id) {
  1531. primary_crtc = drm_crtc_find(drm_enc->dev,
  1532. NULL, wait_vblank_crtc_id);
  1533. if (!primary_crtc) {
  1534. SDE_ERROR_ENC(sde_enc,
  1535. "failed to find primary crtc id %d\n",
  1536. wait_vblank_crtc_id);
  1537. return -EINVAL;
  1538. }
  1539. pipe = drm_crtc_index(primary_crtc);
  1540. }
  1541. /**
  1542. * note: VBLANK is expected to be enabled at this point in
  1543. * resource control state machine if on primary CRTC
  1544. */
  1545. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1546. if (sde_rsc_client_is_state_update_complete(
  1547. sde_enc->rsc_client))
  1548. break;
  1549. if (crtc->base.id == wait_vblank_crtc_id)
  1550. ret = sde_encoder_wait_for_event(drm_enc,
  1551. MSM_ENC_VBLANK);
  1552. else
  1553. drm_wait_one_vblank(drm_enc->dev, pipe);
  1554. if (ret) {
  1555. SDE_ERROR_ENC(sde_enc,
  1556. "wait for vblank failed ret:%d\n", ret);
  1557. /**
  1558. * rsc hardware may hang without vsync. avoid rsc hang
  1559. * by generating the vsync from watchdog timer.
  1560. */
  1561. if (crtc->base.id == wait_vblank_crtc_id)
  1562. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1563. }
  1564. }
  1565. if (wait_count >= MAX_RSC_WAIT)
  1566. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1567. SDE_EVTLOG_ERROR);
  1568. if (wait_refcount)
  1569. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1570. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1571. SDE_EVTLOG_FUNC_EXIT);
  1572. return ret;
  1573. }
  1574. static int _sde_encoder_update_rsc_client(
  1575. struct drm_encoder *drm_enc, bool enable)
  1576. {
  1577. struct sde_encoder_virt *sde_enc;
  1578. struct drm_crtc *crtc;
  1579. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1580. struct sde_rsc_cmd_config *rsc_config;
  1581. int ret, prefill_lines;
  1582. struct msm_display_info *disp_info;
  1583. struct msm_mode_info *mode_info;
  1584. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1585. u32 qsync_mode = 0;
  1586. if (!drm_enc || !drm_enc->dev) {
  1587. SDE_ERROR("invalid encoder arguments\n");
  1588. return -EINVAL;
  1589. }
  1590. sde_enc = to_sde_encoder_virt(drm_enc);
  1591. mode_info = &sde_enc->mode_info;
  1592. crtc = sde_enc->crtc;
  1593. if (!sde_enc->crtc) {
  1594. SDE_ERROR("invalid crtc parameter\n");
  1595. return -EINVAL;
  1596. }
  1597. disp_info = &sde_enc->disp_info;
  1598. rsc_config = &sde_enc->rsc_config;
  1599. if (!sde_enc->rsc_client) {
  1600. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1601. return 0;
  1602. }
  1603. /**
  1604. * only primary command mode panel without Qsync can request CMD state.
  1605. * all other panels/displays can request for VID state including
  1606. * secondary command mode panel.
  1607. * Clone mode encoder can request CLK STATE only.
  1608. */
  1609. if (sde_enc->cur_master)
  1610. qsync_mode = sde_connector_get_qsync_mode(
  1611. sde_enc->cur_master->connector);
  1612. if (sde_encoder_in_clone_mode(drm_enc) ||
  1613. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1614. (disp_info->display_type && qsync_mode))
  1615. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1616. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1617. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1618. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1619. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1620. SDE_EVT32(rsc_state, qsync_mode);
  1621. prefill_lines = mode_info->prefill_lines;
  1622. /* compare specific items and reconfigure the rsc */
  1623. if ((rsc_config->fps != mode_info->frame_rate) ||
  1624. (rsc_config->vtotal != mode_info->vtotal) ||
  1625. (rsc_config->prefill_lines != prefill_lines) ||
  1626. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1627. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1628. rsc_config->fps = mode_info->frame_rate;
  1629. rsc_config->vtotal = mode_info->vtotal;
  1630. rsc_config->prefill_lines = prefill_lines;
  1631. rsc_config->jitter_numer = mode_info->jitter_numer;
  1632. rsc_config->jitter_denom = mode_info->jitter_denom;
  1633. sde_enc->rsc_state_init = false;
  1634. }
  1635. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1636. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1637. /* update it only once */
  1638. sde_enc->rsc_state_init = true;
  1639. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1640. rsc_state, rsc_config, crtc->base.id,
  1641. &wait_vblank_crtc_id);
  1642. } else {
  1643. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1644. rsc_state, NULL, crtc->base.id,
  1645. &wait_vblank_crtc_id);
  1646. }
  1647. /**
  1648. * if RSC performed a state change that requires a VBLANK wait, it will
  1649. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1650. *
  1651. * if we are the primary display, we will need to enable and wait
  1652. * locally since we hold the commit thread
  1653. *
  1654. * if we are an external display, we must send a signal to the primary
  1655. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1656. * by the primary panel's VBLANK signals
  1657. */
  1658. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1659. if (ret) {
  1660. SDE_ERROR_ENC(sde_enc,
  1661. "sde rsc client update failed ret:%d\n", ret);
  1662. return ret;
  1663. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1664. return ret;
  1665. }
  1666. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1667. sde_enc, wait_vblank_crtc_id);
  1668. return ret;
  1669. }
  1670. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1671. {
  1672. struct sde_encoder_virt *sde_enc;
  1673. int i;
  1674. if (!drm_enc) {
  1675. SDE_ERROR("invalid encoder\n");
  1676. return;
  1677. }
  1678. sde_enc = to_sde_encoder_virt(drm_enc);
  1679. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1680. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1681. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1682. if (phys && phys->ops.irq_control)
  1683. phys->ops.irq_control(phys, enable);
  1684. }
  1685. }
  1686. /* keep track of the userspace vblank during modeset */
  1687. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1688. u32 sw_event)
  1689. {
  1690. struct sde_encoder_virt *sde_enc;
  1691. bool enable;
  1692. int i;
  1693. if (!drm_enc) {
  1694. SDE_ERROR("invalid encoder\n");
  1695. return;
  1696. }
  1697. sde_enc = to_sde_encoder_virt(drm_enc);
  1698. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1699. sw_event, sde_enc->vblank_enabled);
  1700. /* nothing to do if vblank not enabled by userspace */
  1701. if (!sde_enc->vblank_enabled)
  1702. return;
  1703. /* disable vblank on pre_modeset */
  1704. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1705. enable = false;
  1706. /* enable vblank on post_modeset */
  1707. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1708. enable = true;
  1709. else
  1710. return;
  1711. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1712. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1713. if (phys && phys->ops.control_vblank_irq)
  1714. phys->ops.control_vblank_irq(phys, enable);
  1715. }
  1716. }
  1717. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1718. {
  1719. struct sde_encoder_virt *sde_enc;
  1720. if (!drm_enc)
  1721. return NULL;
  1722. sde_enc = to_sde_encoder_virt(drm_enc);
  1723. return sde_enc->rsc_client;
  1724. }
  1725. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1726. bool enable)
  1727. {
  1728. struct msm_drm_private *priv;
  1729. struct sde_kms *sde_kms;
  1730. struct sde_encoder_virt *sde_enc;
  1731. int rc;
  1732. bool is_cmd_mode = false;
  1733. sde_enc = to_sde_encoder_virt(drm_enc);
  1734. priv = drm_enc->dev->dev_private;
  1735. sde_kms = to_sde_kms(priv->kms);
  1736. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1737. is_cmd_mode = true;
  1738. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1739. SDE_EVT32(DRMID(drm_enc), enable);
  1740. if (!sde_enc->cur_master) {
  1741. SDE_ERROR("encoder master not set\n");
  1742. return -EINVAL;
  1743. }
  1744. if (enable) {
  1745. /* enable SDE core clks */
  1746. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1747. if (rc < 0) {
  1748. SDE_ERROR("failed to enable power resource %d\n", rc);
  1749. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1750. return rc;
  1751. }
  1752. sde_enc->elevated_ahb_vote = true;
  1753. /* enable DSI clks */
  1754. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1755. true);
  1756. if (rc) {
  1757. SDE_ERROR("failed to enable clk control %d\n", rc);
  1758. pm_runtime_put_sync(drm_enc->dev->dev);
  1759. return rc;
  1760. }
  1761. /* enable all the irq */
  1762. _sde_encoder_irq_control(drm_enc, true);
  1763. if (is_cmd_mode)
  1764. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1765. } else {
  1766. if (is_cmd_mode)
  1767. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1768. /* disable all the irq */
  1769. _sde_encoder_irq_control(drm_enc, false);
  1770. /* disable DSI clks */
  1771. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1772. /* disable SDE core clks */
  1773. pm_runtime_put_sync(drm_enc->dev->dev);
  1774. }
  1775. return 0;
  1776. }
  1777. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1778. bool enable, u32 frame_count)
  1779. {
  1780. struct sde_encoder_virt *sde_enc;
  1781. int i;
  1782. if (!drm_enc) {
  1783. SDE_ERROR("invalid encoder\n");
  1784. return;
  1785. }
  1786. sde_enc = to_sde_encoder_virt(drm_enc);
  1787. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1788. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1789. if (!phys || !phys->ops.setup_misr)
  1790. continue;
  1791. phys->ops.setup_misr(phys, enable, frame_count);
  1792. }
  1793. }
  1794. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1795. unsigned int type, unsigned int code, int value)
  1796. {
  1797. struct drm_encoder *drm_enc = NULL;
  1798. struct sde_encoder_virt *sde_enc = NULL;
  1799. struct msm_drm_thread *disp_thread = NULL;
  1800. struct msm_drm_private *priv = NULL;
  1801. if (!handle || !handle->handler || !handle->handler->private) {
  1802. SDE_ERROR("invalid encoder for the input event\n");
  1803. return;
  1804. }
  1805. drm_enc = (struct drm_encoder *)handle->handler->private;
  1806. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1807. SDE_ERROR("invalid parameters\n");
  1808. return;
  1809. }
  1810. priv = drm_enc->dev->dev_private;
  1811. sde_enc = to_sde_encoder_virt(drm_enc);
  1812. if (!sde_enc->crtc || (sde_enc->crtc->index
  1813. >= ARRAY_SIZE(priv->disp_thread))) {
  1814. SDE_DEBUG_ENC(sde_enc,
  1815. "invalid cached CRTC: %d or crtc index: %d\n",
  1816. sde_enc->crtc == NULL,
  1817. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1818. return;
  1819. }
  1820. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1821. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1822. kthread_queue_work(&disp_thread->worker,
  1823. &sde_enc->input_event_work);
  1824. }
  1825. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1826. {
  1827. struct sde_encoder_virt *sde_enc;
  1828. if (!drm_enc) {
  1829. SDE_ERROR("invalid encoder\n");
  1830. return;
  1831. }
  1832. sde_enc = to_sde_encoder_virt(drm_enc);
  1833. /* return early if there is no state change */
  1834. if (sde_enc->idle_pc_enabled == enable)
  1835. return;
  1836. sde_enc->idle_pc_enabled = enable;
  1837. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1838. SDE_EVT32(sde_enc->idle_pc_enabled);
  1839. }
  1840. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1841. u32 sw_event)
  1842. {
  1843. if (kthread_cancel_delayed_work_sync(
  1844. &sde_enc->delayed_off_work))
  1845. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1846. sw_event);
  1847. }
  1848. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1849. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1850. {
  1851. int ret = 0;
  1852. /* cancel delayed off work, if any */
  1853. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1854. mutex_lock(&sde_enc->rc_lock);
  1855. /* return if the resource control is already in ON state */
  1856. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1857. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1858. sw_event);
  1859. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1860. SDE_EVTLOG_FUNC_CASE1);
  1861. goto end;
  1862. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1863. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1864. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1865. sw_event, sde_enc->rc_state);
  1866. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1867. SDE_EVTLOG_ERROR);
  1868. goto end;
  1869. }
  1870. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1871. _sde_encoder_irq_control(drm_enc, true);
  1872. } else {
  1873. /* enable all the clks and resources */
  1874. ret = _sde_encoder_resource_control_helper(drm_enc,
  1875. true);
  1876. if (ret) {
  1877. SDE_ERROR_ENC(sde_enc,
  1878. "sw_event:%d, rc in state %d\n",
  1879. sw_event, sde_enc->rc_state);
  1880. SDE_EVT32(DRMID(drm_enc), sw_event,
  1881. sde_enc->rc_state,
  1882. SDE_EVTLOG_ERROR);
  1883. goto end;
  1884. }
  1885. _sde_encoder_update_rsc_client(drm_enc, true);
  1886. }
  1887. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1888. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1889. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1890. end:
  1891. mutex_unlock(&sde_enc->rc_lock);
  1892. return ret;
  1893. }
  1894. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1895. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1896. struct msm_drm_private *priv)
  1897. {
  1898. unsigned int lp, idle_pc_duration;
  1899. struct msm_drm_thread *disp_thread;
  1900. bool autorefresh_enabled = false;
  1901. if (!sde_enc->crtc) {
  1902. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1903. return -EINVAL;
  1904. }
  1905. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1906. SDE_ERROR("invalid crtc index :%u\n",
  1907. sde_enc->crtc->index);
  1908. return -EINVAL;
  1909. }
  1910. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1911. /*
  1912. * mutex lock is not used as this event happens at interrupt
  1913. * context. And locking is not required as, the other events
  1914. * like KICKOFF and STOP does a wait-for-idle before executing
  1915. * the resource_control
  1916. */
  1917. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1918. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1919. sw_event, sde_enc->rc_state);
  1920. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1921. SDE_EVTLOG_ERROR);
  1922. return -EINVAL;
  1923. }
  1924. /*
  1925. * schedule off work item only when there are no
  1926. * frames pending
  1927. */
  1928. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1929. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1930. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1931. SDE_EVTLOG_FUNC_CASE2);
  1932. return 0;
  1933. }
  1934. /* schedule delayed off work if autorefresh is disabled */
  1935. if (sde_enc->cur_master &&
  1936. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1937. autorefresh_enabled =
  1938. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1939. sde_enc->cur_master);
  1940. /* set idle timeout based on master connector's lp value */
  1941. if (sde_enc->cur_master)
  1942. lp = sde_connector_get_lp(
  1943. sde_enc->cur_master->connector);
  1944. else
  1945. lp = SDE_MODE_DPMS_ON;
  1946. if (lp == SDE_MODE_DPMS_LP2)
  1947. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1948. else
  1949. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1950. if (!autorefresh_enabled)
  1951. kthread_mod_delayed_work(
  1952. &disp_thread->worker,
  1953. &sde_enc->delayed_off_work,
  1954. msecs_to_jiffies(idle_pc_duration));
  1955. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1956. autorefresh_enabled,
  1957. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1958. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1959. sw_event);
  1960. return 0;
  1961. }
  1962. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1963. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1964. {
  1965. /* cancel delayed off work, if any */
  1966. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1967. mutex_lock(&sde_enc->rc_lock);
  1968. if (is_vid_mode &&
  1969. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1970. _sde_encoder_irq_control(drm_enc, true);
  1971. }
  1972. /* skip if is already OFF or IDLE, resources are off already */
  1973. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1974. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1975. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1976. sw_event, sde_enc->rc_state);
  1977. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1978. SDE_EVTLOG_FUNC_CASE3);
  1979. goto end;
  1980. }
  1981. /**
  1982. * IRQs are still enabled currently, which allows wait for
  1983. * VBLANK which RSC may require to correctly transition to OFF
  1984. */
  1985. _sde_encoder_update_rsc_client(drm_enc, false);
  1986. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1987. SDE_ENC_RC_STATE_PRE_OFF,
  1988. SDE_EVTLOG_FUNC_CASE3);
  1989. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1990. end:
  1991. mutex_unlock(&sde_enc->rc_lock);
  1992. return 0;
  1993. }
  1994. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1995. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1996. {
  1997. int ret = 0;
  1998. /* cancel vsync event work and timer */
  1999. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2000. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2001. del_timer_sync(&sde_enc->vsync_event_timer);
  2002. mutex_lock(&sde_enc->rc_lock);
  2003. /* return if the resource control is already in OFF state */
  2004. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2005. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2006. sw_event);
  2007. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2008. SDE_EVTLOG_FUNC_CASE4);
  2009. goto end;
  2010. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2011. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2012. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2013. sw_event, sde_enc->rc_state);
  2014. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2015. SDE_EVTLOG_ERROR);
  2016. ret = -EINVAL;
  2017. goto end;
  2018. }
  2019. /**
  2020. * expect to arrive here only if in either idle state or pre-off
  2021. * and in IDLE state the resources are already disabled
  2022. */
  2023. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2024. _sde_encoder_resource_control_helper(drm_enc, false);
  2025. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2026. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2027. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2028. end:
  2029. mutex_unlock(&sde_enc->rc_lock);
  2030. return ret;
  2031. }
  2032. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2033. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2034. {
  2035. int ret = 0;
  2036. /* cancel delayed off work, if any */
  2037. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2038. mutex_lock(&sde_enc->rc_lock);
  2039. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2040. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2041. sw_event);
  2042. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2043. SDE_EVTLOG_FUNC_CASE5);
  2044. goto end;
  2045. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2046. /* enable all the clks and resources */
  2047. ret = _sde_encoder_resource_control_helper(drm_enc,
  2048. true);
  2049. if (ret) {
  2050. SDE_ERROR_ENC(sde_enc,
  2051. "sw_event:%d, rc in state %d\n",
  2052. sw_event, sde_enc->rc_state);
  2053. SDE_EVT32(DRMID(drm_enc), sw_event,
  2054. sde_enc->rc_state,
  2055. SDE_EVTLOG_ERROR);
  2056. goto end;
  2057. }
  2058. _sde_encoder_update_rsc_client(drm_enc, true);
  2059. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2060. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2061. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2062. }
  2063. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2064. if (ret && ret != -EWOULDBLOCK) {
  2065. SDE_ERROR_ENC(sde_enc,
  2066. "wait for commit done returned %d\n",
  2067. ret);
  2068. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2069. ret, SDE_EVTLOG_ERROR);
  2070. ret = -EINVAL;
  2071. goto end;
  2072. }
  2073. _sde_encoder_irq_control(drm_enc, false);
  2074. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2075. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2076. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2077. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2078. end:
  2079. mutex_unlock(&sde_enc->rc_lock);
  2080. return ret;
  2081. }
  2082. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2083. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2084. {
  2085. int ret = 0;
  2086. mutex_lock(&sde_enc->rc_lock);
  2087. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2088. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2089. sw_event);
  2090. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2091. SDE_EVTLOG_FUNC_CASE5);
  2092. goto end;
  2093. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2094. SDE_ERROR_ENC(sde_enc,
  2095. "sw_event:%d, rc:%d !MODESET state\n",
  2096. sw_event, sde_enc->rc_state);
  2097. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2098. SDE_EVTLOG_ERROR);
  2099. ret = -EINVAL;
  2100. goto end;
  2101. }
  2102. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2103. _sde_encoder_irq_control(drm_enc, true);
  2104. _sde_encoder_update_rsc_client(drm_enc, true);
  2105. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2106. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2107. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2108. end:
  2109. mutex_unlock(&sde_enc->rc_lock);
  2110. return ret;
  2111. }
  2112. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2113. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2114. {
  2115. mutex_lock(&sde_enc->rc_lock);
  2116. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2117. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2118. sw_event, sde_enc->rc_state);
  2119. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2120. SDE_EVTLOG_ERROR);
  2121. goto end;
  2122. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2123. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2124. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2125. sde_crtc_frame_pending(sde_enc->crtc),
  2126. SDE_EVTLOG_ERROR);
  2127. goto end;
  2128. }
  2129. if (is_vid_mode) {
  2130. _sde_encoder_irq_control(drm_enc, false);
  2131. } else {
  2132. /* disable all the clks and resources */
  2133. _sde_encoder_update_rsc_client(drm_enc, false);
  2134. _sde_encoder_resource_control_helper(drm_enc, false);
  2135. }
  2136. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2137. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2138. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2139. end:
  2140. mutex_unlock(&sde_enc->rc_lock);
  2141. return 0;
  2142. }
  2143. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2144. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2145. struct msm_drm_private *priv, bool is_vid_mode)
  2146. {
  2147. bool autorefresh_enabled = false;
  2148. struct msm_drm_thread *disp_thread;
  2149. int ret = 0;
  2150. if (!sde_enc->crtc ||
  2151. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2152. SDE_DEBUG_ENC(sde_enc,
  2153. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2154. sde_enc->crtc == NULL,
  2155. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2156. sw_event);
  2157. return -EINVAL;
  2158. }
  2159. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2160. mutex_lock(&sde_enc->rc_lock);
  2161. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2162. if (sde_enc->cur_master &&
  2163. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2164. autorefresh_enabled =
  2165. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2166. sde_enc->cur_master);
  2167. if (autorefresh_enabled) {
  2168. SDE_DEBUG_ENC(sde_enc,
  2169. "not handling early wakeup since auto refresh is enabled\n");
  2170. goto end;
  2171. }
  2172. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2173. kthread_mod_delayed_work(&disp_thread->worker,
  2174. &sde_enc->delayed_off_work,
  2175. msecs_to_jiffies(
  2176. IDLE_POWERCOLLAPSE_DURATION));
  2177. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2178. /* enable all the clks and resources */
  2179. ret = _sde_encoder_resource_control_helper(drm_enc,
  2180. true);
  2181. if (ret) {
  2182. SDE_ERROR_ENC(sde_enc,
  2183. "sw_event:%d, rc in state %d\n",
  2184. sw_event, sde_enc->rc_state);
  2185. SDE_EVT32(DRMID(drm_enc), sw_event,
  2186. sde_enc->rc_state,
  2187. SDE_EVTLOG_ERROR);
  2188. goto end;
  2189. }
  2190. _sde_encoder_update_rsc_client(drm_enc, true);
  2191. /*
  2192. * In some cases, commit comes with slight delay
  2193. * (> 80 ms)after early wake up, prevent clock switch
  2194. * off to avoid jank in next update. So, increase the
  2195. * command mode idle timeout sufficiently to prevent
  2196. * such case.
  2197. */
  2198. kthread_mod_delayed_work(&disp_thread->worker,
  2199. &sde_enc->delayed_off_work,
  2200. msecs_to_jiffies(
  2201. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2202. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2203. }
  2204. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2205. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2206. end:
  2207. mutex_unlock(&sde_enc->rc_lock);
  2208. return ret;
  2209. }
  2210. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2211. u32 sw_event)
  2212. {
  2213. struct sde_encoder_virt *sde_enc;
  2214. struct msm_drm_private *priv;
  2215. int ret = 0;
  2216. bool is_vid_mode = false;
  2217. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2218. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2219. sw_event);
  2220. return -EINVAL;
  2221. }
  2222. sde_enc = to_sde_encoder_virt(drm_enc);
  2223. priv = drm_enc->dev->dev_private;
  2224. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2225. is_vid_mode = true;
  2226. /*
  2227. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2228. * events and return early for other events (ie wb display).
  2229. */
  2230. if (!sde_enc->idle_pc_enabled &&
  2231. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2232. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2233. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2234. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2235. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2236. return 0;
  2237. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2238. sw_event, sde_enc->idle_pc_enabled);
  2239. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2240. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2241. switch (sw_event) {
  2242. case SDE_ENC_RC_EVENT_KICKOFF:
  2243. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2244. is_vid_mode);
  2245. break;
  2246. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2247. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2248. priv);
  2249. break;
  2250. case SDE_ENC_RC_EVENT_PRE_STOP:
  2251. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2252. is_vid_mode);
  2253. break;
  2254. case SDE_ENC_RC_EVENT_STOP:
  2255. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2256. break;
  2257. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2258. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2259. break;
  2260. case SDE_ENC_RC_EVENT_POST_MODESET:
  2261. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2262. break;
  2263. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2264. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2265. is_vid_mode);
  2266. break;
  2267. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2268. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2269. priv, is_vid_mode);
  2270. break;
  2271. default:
  2272. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2273. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2274. break;
  2275. }
  2276. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2277. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2278. return ret;
  2279. }
  2280. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2281. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2282. {
  2283. int i = 0;
  2284. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2285. if (intf_mode == INTF_MODE_CMD)
  2286. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2287. else if (intf_mode == INTF_MODE_VIDEO)
  2288. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2289. _sde_encoder_update_rsc_client(drm_enc, true);
  2290. if (intf_mode == INTF_MODE_CMD) {
  2291. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2292. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2293. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2294. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2295. msm_is_mode_seamless_poms(adj_mode),
  2296. SDE_EVTLOG_FUNC_CASE1);
  2297. } else if (intf_mode == INTF_MODE_VIDEO) {
  2298. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2299. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2300. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2301. msm_is_mode_seamless_poms(adj_mode),
  2302. SDE_EVTLOG_FUNC_CASE2);
  2303. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2304. }
  2305. }
  2306. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2307. struct drm_display_mode *mode,
  2308. struct drm_display_mode *adj_mode)
  2309. {
  2310. struct sde_encoder_virt *sde_enc;
  2311. struct msm_drm_private *priv;
  2312. struct sde_kms *sde_kms;
  2313. struct list_head *connector_list;
  2314. struct drm_connector *conn = NULL, *conn_iter;
  2315. struct sde_connector_state *sde_conn_state = NULL;
  2316. struct sde_connector *sde_conn = NULL;
  2317. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2318. struct sde_rm_hw_request request_hw;
  2319. enum sde_intf_mode intf_mode;
  2320. bool is_cmd_mode = false;
  2321. int i = 0, ret;
  2322. if (!drm_enc) {
  2323. SDE_ERROR("invalid encoder\n");
  2324. return;
  2325. }
  2326. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2327. SDE_ERROR("power resource is not enabled\n");
  2328. return;
  2329. }
  2330. sde_enc = to_sde_encoder_virt(drm_enc);
  2331. SDE_DEBUG_ENC(sde_enc, "\n");
  2332. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2333. is_cmd_mode = true;
  2334. priv = drm_enc->dev->dev_private;
  2335. sde_kms = to_sde_kms(priv->kms);
  2336. connector_list = &sde_kms->dev->mode_config.connector_list;
  2337. SDE_EVT32(DRMID(drm_enc));
  2338. /*
  2339. * cache the crtc in sde_enc on enable for duration of use case
  2340. * for correctly servicing asynchronous irq events and timers
  2341. */
  2342. if (!drm_enc->crtc) {
  2343. SDE_ERROR("invalid crtc\n");
  2344. return;
  2345. }
  2346. sde_enc->crtc = drm_enc->crtc;
  2347. list_for_each_entry(conn_iter, connector_list, head)
  2348. if (conn_iter->encoder == drm_enc)
  2349. conn = conn_iter;
  2350. if (!conn) {
  2351. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2352. return;
  2353. } else if (!conn->state) {
  2354. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2355. return;
  2356. }
  2357. sde_conn = to_sde_connector(conn);
  2358. sde_conn_state = to_sde_connector_state(conn->state);
  2359. if (sde_conn && sde_conn_state) {
  2360. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  2361. &sde_conn_state->mode_info,
  2362. sde_kms->catalog->max_mixer_width,
  2363. sde_conn->display);
  2364. if (ret) {
  2365. SDE_ERROR_ENC(sde_enc,
  2366. "failed to get mode info from the display\n");
  2367. return;
  2368. }
  2369. }
  2370. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2371. /* release resources before seamless mode change */
  2372. if (msm_is_mode_seamless_dms(adj_mode) ||
  2373. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2374. is_cmd_mode)) {
  2375. /* restore resource state before releasing them */
  2376. ret = sde_encoder_resource_control(drm_enc,
  2377. SDE_ENC_RC_EVENT_PRE_MODESET);
  2378. if (ret) {
  2379. SDE_ERROR_ENC(sde_enc,
  2380. "sde resource control failed: %d\n",
  2381. ret);
  2382. return;
  2383. }
  2384. /*
  2385. * Disable dsc before switch the mode and after pre_modeset,
  2386. * to guarantee that previous kickoff finished.
  2387. */
  2388. _sde_encoder_dsc_disable(sde_enc);
  2389. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2390. _sde_encoder_modeset_helper_locked(drm_enc,
  2391. SDE_ENC_RC_EVENT_PRE_MODESET);
  2392. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2393. }
  2394. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2395. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2396. conn->state, false);
  2397. if (ret) {
  2398. SDE_ERROR_ENC(sde_enc,
  2399. "failed to reserve hw resources, %d\n", ret);
  2400. return;
  2401. }
  2402. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2403. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2404. sde_enc->hw_pp[i] = NULL;
  2405. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2406. break;
  2407. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2408. }
  2409. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2410. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2411. if (phys) {
  2412. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2413. SDE_HW_BLK_QDSS);
  2414. for (i = 0; i < QDSS_MAX; i++) {
  2415. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2416. phys->hw_qdss =
  2417. (struct sde_hw_qdss *)qdss_iter.hw;
  2418. break;
  2419. }
  2420. }
  2421. }
  2422. }
  2423. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2424. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2425. sde_enc->hw_dsc[i] = NULL;
  2426. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2427. break;
  2428. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2429. }
  2430. /* Get PP for DSC configuration */
  2431. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2432. sde_enc->hw_dsc_pp[i] = NULL;
  2433. if (!sde_enc->hw_dsc[i])
  2434. continue;
  2435. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2436. request_hw.type = SDE_HW_BLK_PINGPONG;
  2437. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2438. break;
  2439. sde_enc->hw_dsc_pp[i] =
  2440. (struct sde_hw_pingpong *) request_hw.hw;
  2441. }
  2442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2443. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2444. if (phys) {
  2445. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2446. SDE_ERROR_ENC(sde_enc,
  2447. "invalid pingpong block for the encoder\n");
  2448. return;
  2449. }
  2450. phys->hw_pp = sde_enc->hw_pp[i];
  2451. phys->connector = conn->state->connector;
  2452. if (phys->ops.mode_set)
  2453. phys->ops.mode_set(phys, mode, adj_mode);
  2454. }
  2455. }
  2456. /* update resources after seamless mode change */
  2457. if (msm_is_mode_seamless_dms(adj_mode) ||
  2458. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2459. is_cmd_mode))
  2460. sde_encoder_resource_control(&sde_enc->base,
  2461. SDE_ENC_RC_EVENT_POST_MODESET);
  2462. else if (msm_is_mode_seamless_poms(adj_mode))
  2463. _sde_encoder_modeset_helper_locked(drm_enc,
  2464. SDE_ENC_RC_EVENT_POST_MODESET);
  2465. }
  2466. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2467. {
  2468. struct sde_encoder_virt *sde_enc;
  2469. struct sde_encoder_phys *phys;
  2470. int i;
  2471. if (!drm_enc) {
  2472. SDE_ERROR("invalid parameters\n");
  2473. return;
  2474. }
  2475. sde_enc = to_sde_encoder_virt(drm_enc);
  2476. if (!sde_enc) {
  2477. SDE_ERROR("invalid sde encoder\n");
  2478. return;
  2479. }
  2480. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2481. phys = sde_enc->phys_encs[i];
  2482. if (phys && phys->ops.control_te)
  2483. phys->ops.control_te(phys, enable);
  2484. }
  2485. }
  2486. static int _sde_encoder_input_connect(struct input_handler *handler,
  2487. struct input_dev *dev, const struct input_device_id *id)
  2488. {
  2489. struct input_handle *handle;
  2490. int rc = 0;
  2491. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2492. if (!handle)
  2493. return -ENOMEM;
  2494. handle->dev = dev;
  2495. handle->handler = handler;
  2496. handle->name = handler->name;
  2497. rc = input_register_handle(handle);
  2498. if (rc) {
  2499. pr_err("failed to register input handle\n");
  2500. goto error;
  2501. }
  2502. rc = input_open_device(handle);
  2503. if (rc) {
  2504. pr_err("failed to open input device\n");
  2505. goto error_unregister;
  2506. }
  2507. return 0;
  2508. error_unregister:
  2509. input_unregister_handle(handle);
  2510. error:
  2511. kfree(handle);
  2512. return rc;
  2513. }
  2514. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2515. {
  2516. input_close_device(handle);
  2517. input_unregister_handle(handle);
  2518. kfree(handle);
  2519. }
  2520. /**
  2521. * Structure for specifying event parameters on which to receive callbacks.
  2522. * This structure will trigger a callback in case of a touch event (specified by
  2523. * EV_ABS) where there is a change in X and Y coordinates,
  2524. */
  2525. static const struct input_device_id sde_input_ids[] = {
  2526. {
  2527. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2528. .evbit = { BIT_MASK(EV_ABS) },
  2529. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2530. BIT_MASK(ABS_MT_POSITION_X) |
  2531. BIT_MASK(ABS_MT_POSITION_Y) },
  2532. },
  2533. { },
  2534. };
  2535. static int _sde_encoder_input_handler_register(
  2536. struct input_handler *input_handler)
  2537. {
  2538. int rc = 0;
  2539. rc = input_register_handler(input_handler);
  2540. if (rc) {
  2541. pr_err("input_register_handler failed, rc= %d\n", rc);
  2542. kfree(input_handler);
  2543. return rc;
  2544. }
  2545. return rc;
  2546. }
  2547. static int _sde_encoder_input_handler(
  2548. struct sde_encoder_virt *sde_enc)
  2549. {
  2550. struct input_handler *input_handler = NULL;
  2551. int rc = 0;
  2552. if (sde_enc->input_handler) {
  2553. SDE_ERROR_ENC(sde_enc,
  2554. "input_handle is active. unexpected\n");
  2555. return -EINVAL;
  2556. }
  2557. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2558. if (!input_handler)
  2559. return -ENOMEM;
  2560. input_handler->event = sde_encoder_input_event_handler;
  2561. input_handler->connect = _sde_encoder_input_connect;
  2562. input_handler->disconnect = _sde_encoder_input_disconnect;
  2563. input_handler->name = "sde";
  2564. input_handler->id_table = sde_input_ids;
  2565. input_handler->private = sde_enc;
  2566. sde_enc->input_handler = input_handler;
  2567. return rc;
  2568. }
  2569. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2570. {
  2571. struct sde_encoder_virt *sde_enc = NULL;
  2572. struct msm_drm_private *priv;
  2573. struct sde_kms *sde_kms;
  2574. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2575. SDE_ERROR("invalid parameters\n");
  2576. return;
  2577. }
  2578. priv = drm_enc->dev->dev_private;
  2579. sde_kms = to_sde_kms(priv->kms);
  2580. if (!sde_kms) {
  2581. SDE_ERROR("invalid sde_kms\n");
  2582. return;
  2583. }
  2584. sde_enc = to_sde_encoder_virt(drm_enc);
  2585. if (!sde_enc || !sde_enc->cur_master) {
  2586. SDE_DEBUG("invalid sde encoder/master\n");
  2587. return;
  2588. }
  2589. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2590. sde_enc->cur_master->hw_mdptop &&
  2591. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2592. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2593. sde_enc->cur_master->hw_mdptop);
  2594. if (sde_enc->cur_master->hw_mdptop &&
  2595. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2596. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2597. sde_enc->cur_master->hw_mdptop,
  2598. sde_kms->catalog);
  2599. if (sde_enc->cur_master->hw_ctl &&
  2600. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2601. !sde_enc->cur_master->cont_splash_enabled)
  2602. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2603. sde_enc->cur_master->hw_ctl,
  2604. &sde_enc->cur_master->intf_cfg_v1);
  2605. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2606. sde_encoder_control_te(drm_enc, true);
  2607. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2608. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2609. }
  2610. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2611. {
  2612. struct sde_encoder_virt *sde_enc = NULL;
  2613. int i;
  2614. if (!drm_enc) {
  2615. SDE_ERROR("invalid encoder\n");
  2616. return;
  2617. }
  2618. sde_enc = to_sde_encoder_virt(drm_enc);
  2619. if (!sde_enc->cur_master) {
  2620. SDE_DEBUG("virt encoder has no master\n");
  2621. return;
  2622. }
  2623. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2624. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2625. sde_enc->idle_pc_restore = true;
  2626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2627. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2628. if (!phys)
  2629. continue;
  2630. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2631. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2632. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2633. phys->ops.restore(phys);
  2634. }
  2635. if (sde_enc->cur_master->ops.restore)
  2636. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2637. _sde_encoder_virt_enable_helper(drm_enc);
  2638. }
  2639. static void sde_encoder_off_work(struct kthread_work *work)
  2640. {
  2641. struct sde_encoder_virt *sde_enc = container_of(work,
  2642. struct sde_encoder_virt, delayed_off_work.work);
  2643. struct drm_encoder *drm_enc;
  2644. if (!sde_enc) {
  2645. SDE_ERROR("invalid sde encoder\n");
  2646. return;
  2647. }
  2648. drm_enc = &sde_enc->base;
  2649. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2650. sde_encoder_idle_request(drm_enc);
  2651. SDE_ATRACE_END("sde_encoder_off_work");
  2652. }
  2653. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2654. {
  2655. struct sde_encoder_virt *sde_enc = NULL;
  2656. int i, ret = 0;
  2657. struct msm_compression_info *comp_info = NULL;
  2658. struct drm_display_mode *cur_mode = NULL;
  2659. struct msm_display_info *disp_info;
  2660. if (!drm_enc) {
  2661. SDE_ERROR("invalid encoder\n");
  2662. return;
  2663. }
  2664. sde_enc = to_sde_encoder_virt(drm_enc);
  2665. disp_info = &sde_enc->disp_info;
  2666. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2667. SDE_ERROR("power resource is not enabled\n");
  2668. return;
  2669. }
  2670. if (drm_enc->crtc && !sde_enc->crtc)
  2671. sde_enc->crtc = drm_enc->crtc;
  2672. comp_info = &sde_enc->mode_info.comp_info;
  2673. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2674. SDE_DEBUG_ENC(sde_enc, "\n");
  2675. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2676. sde_enc->cur_master = NULL;
  2677. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2678. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2679. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2680. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2681. sde_enc->cur_master = phys;
  2682. break;
  2683. }
  2684. }
  2685. if (!sde_enc->cur_master) {
  2686. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2687. return;
  2688. }
  2689. /* register input handler if not already registered */
  2690. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2691. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2692. ret = _sde_encoder_input_handler_register(
  2693. sde_enc->input_handler);
  2694. if (ret)
  2695. SDE_ERROR(
  2696. "input handler registration failed, rc = %d\n", ret);
  2697. }
  2698. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2699. || msm_is_mode_seamless_dms(cur_mode)
  2700. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2701. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2702. sde_encoder_off_work);
  2703. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2704. if (ret) {
  2705. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2706. ret);
  2707. return;
  2708. }
  2709. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2710. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2711. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2712. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2713. if (!phys)
  2714. continue;
  2715. phys->comp_type = comp_info->comp_type;
  2716. phys->comp_ratio = comp_info->comp_ratio;
  2717. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2718. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2719. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2720. phys->dsc_extra_pclk_cycle_cnt =
  2721. comp_info->dsc_info.pclk_per_line;
  2722. phys->dsc_extra_disp_width =
  2723. comp_info->dsc_info.extra_width;
  2724. }
  2725. if (phys != sde_enc->cur_master) {
  2726. /**
  2727. * on DMS request, the encoder will be enabled
  2728. * already. Invoke restore to reconfigure the
  2729. * new mode.
  2730. */
  2731. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2732. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2733. phys->ops.restore)
  2734. phys->ops.restore(phys);
  2735. else if (phys->ops.enable)
  2736. phys->ops.enable(phys);
  2737. }
  2738. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2739. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2740. phys->ops.setup_misr(phys, true,
  2741. sde_enc->misr_frame_count);
  2742. }
  2743. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2744. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2745. sde_enc->cur_master->ops.restore)
  2746. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2747. else if (sde_enc->cur_master->ops.enable)
  2748. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2749. _sde_encoder_virt_enable_helper(drm_enc);
  2750. }
  2751. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2752. {
  2753. struct sde_encoder_virt *sde_enc = NULL;
  2754. struct msm_drm_private *priv;
  2755. struct sde_kms *sde_kms;
  2756. enum sde_intf_mode intf_mode;
  2757. int i = 0;
  2758. if (!drm_enc) {
  2759. SDE_ERROR("invalid encoder\n");
  2760. return;
  2761. } else if (!drm_enc->dev) {
  2762. SDE_ERROR("invalid dev\n");
  2763. return;
  2764. } else if (!drm_enc->dev->dev_private) {
  2765. SDE_ERROR("invalid dev_private\n");
  2766. return;
  2767. }
  2768. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2769. SDE_ERROR("power resource is not enabled\n");
  2770. return;
  2771. }
  2772. sde_enc = to_sde_encoder_virt(drm_enc);
  2773. SDE_DEBUG_ENC(sde_enc, "\n");
  2774. priv = drm_enc->dev->dev_private;
  2775. sde_kms = to_sde_kms(priv->kms);
  2776. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2777. SDE_EVT32(DRMID(drm_enc));
  2778. /* wait for idle */
  2779. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2780. if (sde_enc->input_handler)
  2781. input_unregister_handler(sde_enc->input_handler);
  2782. /*
  2783. * For primary command mode and video mode encoders, execute the
  2784. * resource control pre-stop operations before the physical encoders
  2785. * are disabled, to allow the rsc to transition its states properly.
  2786. *
  2787. * For other encoder types, rsc should not be enabled until after
  2788. * they have been fully disabled, so delay the pre-stop operations
  2789. * until after the physical disable calls have returned.
  2790. */
  2791. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2792. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2793. sde_encoder_resource_control(drm_enc,
  2794. SDE_ENC_RC_EVENT_PRE_STOP);
  2795. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2796. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2797. if (phys && phys->ops.disable)
  2798. phys->ops.disable(phys);
  2799. }
  2800. } else {
  2801. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2802. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2803. if (phys && phys->ops.disable)
  2804. phys->ops.disable(phys);
  2805. }
  2806. sde_encoder_resource_control(drm_enc,
  2807. SDE_ENC_RC_EVENT_PRE_STOP);
  2808. }
  2809. /*
  2810. * disable dsc after the transfer is complete (for command mode)
  2811. * and after physical encoder is disabled, to make sure timing
  2812. * engine is already disabled (for video mode).
  2813. */
  2814. _sde_encoder_dsc_disable(sde_enc);
  2815. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2816. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2817. if (sde_enc->phys_encs[i]) {
  2818. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2819. sde_enc->phys_encs[i]->connector = NULL;
  2820. }
  2821. }
  2822. sde_enc->cur_master = NULL;
  2823. /*
  2824. * clear the cached crtc in sde_enc on use case finish, after all the
  2825. * outstanding events and timers have been completed
  2826. */
  2827. sde_enc->crtc = NULL;
  2828. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2829. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2830. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2831. }
  2832. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2833. struct sde_encoder_phys_wb *wb_enc)
  2834. {
  2835. struct sde_encoder_virt *sde_enc;
  2836. if (wb_enc) {
  2837. if (sde_encoder_helper_reset_mixers(phys_enc, NULL))
  2838. return;
  2839. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2840. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2841. false, phys_enc->hw_pp->idx);
  2842. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2843. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2844. phys_enc->hw_ctl,
  2845. wb_enc->hw_wb->idx, true);
  2846. }
  2847. } else {
  2848. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2849. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2850. phys_enc->hw_intf, false,
  2851. phys_enc->hw_pp->idx);
  2852. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2853. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2854. phys_enc->hw_ctl,
  2855. phys_enc->hw_intf->idx, true);
  2856. }
  2857. }
  2858. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2859. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2860. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2861. phys_enc->hw_pp->merge_3d)
  2862. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2863. phys_enc->hw_ctl,
  2864. phys_enc->hw_pp->merge_3d->idx, true);
  2865. }
  2866. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2867. phys_enc->hw_pp) {
  2868. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2869. false, phys_enc->hw_pp->idx);
  2870. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2871. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2872. phys_enc->hw_ctl,
  2873. phys_enc->hw_cdm->idx, true);
  2874. }
  2875. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2876. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2877. phys_enc->hw_ctl->ops.reset_post_disable)
  2878. phys_enc->hw_ctl->ops.reset_post_disable(
  2879. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2880. phys_enc->hw_pp->merge_3d ?
  2881. phys_enc->hw_pp->merge_3d->idx : 0);
  2882. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2883. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2884. }
  2885. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2886. enum sde_intf_type type, u32 controller_id)
  2887. {
  2888. int i = 0;
  2889. for (i = 0; i < catalog->intf_count; i++) {
  2890. if (catalog->intf[i].type == type
  2891. && catalog->intf[i].controller_id == controller_id) {
  2892. return catalog->intf[i].id;
  2893. }
  2894. }
  2895. return INTF_MAX;
  2896. }
  2897. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2898. enum sde_intf_type type, u32 controller_id)
  2899. {
  2900. if (controller_id < catalog->wb_count)
  2901. return catalog->wb[controller_id].id;
  2902. return WB_MAX;
  2903. }
  2904. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2905. struct drm_crtc *crtc)
  2906. {
  2907. struct sde_hw_uidle *uidle;
  2908. struct sde_uidle_cntr cntr;
  2909. struct sde_uidle_status status;
  2910. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2911. pr_err("invalid params %d %d\n",
  2912. !sde_kms, !crtc);
  2913. return;
  2914. }
  2915. /* check if perf counters are enabled and setup */
  2916. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2917. return;
  2918. uidle = sde_kms->hw_uidle;
  2919. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2920. && uidle->ops.uidle_get_status) {
  2921. uidle->ops.uidle_get_status(uidle, &status);
  2922. trace_sde_perf_uidle_status(
  2923. crtc->base.id,
  2924. status.uidle_danger_status_0,
  2925. status.uidle_danger_status_1,
  2926. status.uidle_safe_status_0,
  2927. status.uidle_safe_status_1,
  2928. status.uidle_idle_status_0,
  2929. status.uidle_idle_status_1,
  2930. status.uidle_fal_status_0,
  2931. status.uidle_fal_status_1);
  2932. }
  2933. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2934. && uidle->ops.uidle_get_cntr) {
  2935. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2936. trace_sde_perf_uidle_cntr(
  2937. crtc->base.id,
  2938. cntr.fal1_gate_cntr,
  2939. cntr.fal10_gate_cntr,
  2940. cntr.fal_wait_gate_cntr,
  2941. cntr.fal1_num_transitions_cntr,
  2942. cntr.fal10_num_transitions_cntr,
  2943. cntr.min_gate_cntr,
  2944. cntr.max_gate_cntr);
  2945. }
  2946. }
  2947. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2948. struct sde_encoder_phys *phy_enc)
  2949. {
  2950. struct sde_encoder_virt *sde_enc = NULL;
  2951. unsigned long lock_flags;
  2952. if (!drm_enc || !phy_enc)
  2953. return;
  2954. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2955. sde_enc = to_sde_encoder_virt(drm_enc);
  2956. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2957. if (sde_enc->crtc_vblank_cb)
  2958. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2959. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2960. if (phy_enc->sde_kms &&
  2961. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2962. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2963. atomic_inc(&phy_enc->vsync_cnt);
  2964. SDE_ATRACE_END("encoder_vblank_callback");
  2965. }
  2966. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2967. struct sde_encoder_phys *phy_enc)
  2968. {
  2969. if (!phy_enc)
  2970. return;
  2971. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2972. atomic_inc(&phy_enc->underrun_cnt);
  2973. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2974. trace_sde_encoder_underrun(DRMID(drm_enc),
  2975. atomic_read(&phy_enc->underrun_cnt));
  2976. SDE_DBG_CTRL("stop_ftrace");
  2977. SDE_DBG_CTRL("panic_underrun");
  2978. SDE_ATRACE_END("encoder_underrun_callback");
  2979. }
  2980. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2981. void (*vbl_cb)(void *), void *vbl_data)
  2982. {
  2983. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2984. unsigned long lock_flags;
  2985. bool enable;
  2986. int i;
  2987. enable = vbl_cb ? true : false;
  2988. if (!drm_enc) {
  2989. SDE_ERROR("invalid encoder\n");
  2990. return;
  2991. }
  2992. SDE_DEBUG_ENC(sde_enc, "\n");
  2993. SDE_EVT32(DRMID(drm_enc), enable);
  2994. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2995. sde_enc->crtc_vblank_cb = vbl_cb;
  2996. sde_enc->crtc_vblank_cb_data = vbl_data;
  2997. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2998. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2999. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3000. if (phys && phys->ops.control_vblank_irq)
  3001. phys->ops.control_vblank_irq(phys, enable);
  3002. }
  3003. sde_enc->vblank_enabled = enable;
  3004. }
  3005. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3006. void (*frame_event_cb)(void *, u32 event),
  3007. struct drm_crtc *crtc)
  3008. {
  3009. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3010. unsigned long lock_flags;
  3011. bool enable;
  3012. enable = frame_event_cb ? true : false;
  3013. if (!drm_enc) {
  3014. SDE_ERROR("invalid encoder\n");
  3015. return;
  3016. }
  3017. SDE_DEBUG_ENC(sde_enc, "\n");
  3018. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3019. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3020. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3021. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3022. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3023. }
  3024. static void sde_encoder_frame_done_callback(
  3025. struct drm_encoder *drm_enc,
  3026. struct sde_encoder_phys *ready_phys, u32 event)
  3027. {
  3028. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3029. unsigned int i;
  3030. bool trigger = true;
  3031. bool is_cmd_mode = false;
  3032. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3033. if (!drm_enc || !sde_enc->cur_master) {
  3034. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3035. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3036. return;
  3037. }
  3038. sde_enc->crtc_frame_event_cb_data.connector =
  3039. sde_enc->cur_master->connector;
  3040. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3041. is_cmd_mode = true;
  3042. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3043. | SDE_ENCODER_FRAME_EVENT_ERROR
  3044. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3045. if (ready_phys->connector)
  3046. topology = sde_connector_get_topology_name(
  3047. ready_phys->connector);
  3048. /* One of the physical encoders has become idle */
  3049. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3050. if ((sde_enc->phys_encs[i] == ready_phys) ||
  3051. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  3052. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3053. atomic_read(&sde_enc->frame_done_cnt[i]));
  3054. if (!atomic_add_unless(
  3055. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3056. SDE_EVT32(DRMID(drm_enc), event,
  3057. ready_phys->intf_idx,
  3058. SDE_EVTLOG_ERROR);
  3059. SDE_ERROR_ENC(sde_enc,
  3060. "intf idx:%d, event:%d\n",
  3061. ready_phys->intf_idx, event);
  3062. return;
  3063. }
  3064. }
  3065. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3066. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3067. trigger = false;
  3068. }
  3069. if (trigger) {
  3070. sde_encoder_resource_control(drm_enc,
  3071. SDE_ENC_RC_EVENT_FRAME_DONE);
  3072. if (sde_enc->crtc_frame_event_cb)
  3073. sde_enc->crtc_frame_event_cb(
  3074. &sde_enc->crtc_frame_event_cb_data,
  3075. event);
  3076. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3077. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3078. }
  3079. } else if (sde_enc->crtc_frame_event_cb) {
  3080. if (!is_cmd_mode)
  3081. sde_encoder_resource_control(drm_enc,
  3082. SDE_ENC_RC_EVENT_FRAME_DONE);
  3083. sde_enc->crtc_frame_event_cb(
  3084. &sde_enc->crtc_frame_event_cb_data, event);
  3085. }
  3086. }
  3087. static void sde_encoder_get_qsync_fps_callback(
  3088. struct drm_encoder *drm_enc,
  3089. u32 *qsync_fps)
  3090. {
  3091. struct msm_display_info *disp_info;
  3092. struct sde_encoder_virt *sde_enc;
  3093. if (!qsync_fps)
  3094. return;
  3095. *qsync_fps = 0;
  3096. if (!drm_enc) {
  3097. SDE_ERROR("invalid drm encoder\n");
  3098. return;
  3099. }
  3100. sde_enc = to_sde_encoder_virt(drm_enc);
  3101. disp_info = &sde_enc->disp_info;
  3102. *qsync_fps = disp_info->qsync_min_fps;
  3103. }
  3104. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3105. {
  3106. struct sde_encoder_virt *sde_enc;
  3107. if (!drm_enc) {
  3108. SDE_ERROR("invalid drm encoder\n");
  3109. return -EINVAL;
  3110. }
  3111. sde_enc = to_sde_encoder_virt(drm_enc);
  3112. sde_encoder_resource_control(&sde_enc->base,
  3113. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3114. return 0;
  3115. }
  3116. /**
  3117. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3118. * drm_enc: Pointer to drm encoder structure
  3119. * phys: Pointer to physical encoder structure
  3120. * extra_flush: Additional bit mask to include in flush trigger
  3121. */
  3122. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3123. struct sde_encoder_phys *phys,
  3124. struct sde_ctl_flush_cfg *extra_flush)
  3125. {
  3126. struct sde_hw_ctl *ctl;
  3127. unsigned long lock_flags;
  3128. struct sde_encoder_virt *sde_enc;
  3129. int pend_ret_fence_cnt;
  3130. struct sde_connector *c_conn;
  3131. if (!drm_enc || !phys) {
  3132. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3133. !drm_enc, !phys);
  3134. return;
  3135. }
  3136. sde_enc = to_sde_encoder_virt(drm_enc);
  3137. c_conn = to_sde_connector(phys->connector);
  3138. if (!phys->hw_pp) {
  3139. SDE_ERROR("invalid pingpong hw\n");
  3140. return;
  3141. }
  3142. ctl = phys->hw_ctl;
  3143. if (!ctl || !phys->ops.trigger_flush) {
  3144. SDE_ERROR("missing ctl/trigger cb\n");
  3145. return;
  3146. }
  3147. if (phys->split_role == ENC_ROLE_SKIP) {
  3148. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3149. "skip flush pp%d ctl%d\n",
  3150. phys->hw_pp->idx - PINGPONG_0,
  3151. ctl->idx - CTL_0);
  3152. return;
  3153. }
  3154. /* update pending counts and trigger kickoff ctl flush atomically */
  3155. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3156. if (phys->ops.is_master && phys->ops.is_master(phys))
  3157. atomic_inc(&phys->pending_retire_fence_cnt);
  3158. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3159. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3160. ctl->ops.update_bitmask_periph) {
  3161. /* perform peripheral flush on every frame update for dp dsc */
  3162. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3163. phys->comp_ratio && c_conn->ops.update_pps) {
  3164. c_conn->ops.update_pps(phys->connector, NULL,
  3165. c_conn->display);
  3166. ctl->ops.update_bitmask_periph(ctl,
  3167. phys->hw_intf->idx, 1);
  3168. }
  3169. if (sde_enc->dynamic_hdr_updated)
  3170. ctl->ops.update_bitmask_periph(ctl,
  3171. phys->hw_intf->idx, 1);
  3172. }
  3173. if ((extra_flush && extra_flush->pending_flush_mask)
  3174. && ctl->ops.update_pending_flush)
  3175. ctl->ops.update_pending_flush(ctl, extra_flush);
  3176. phys->ops.trigger_flush(phys);
  3177. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3178. if (ctl->ops.get_pending_flush) {
  3179. struct sde_ctl_flush_cfg pending_flush = {0,};
  3180. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3181. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3182. ctl->idx - CTL_0,
  3183. pending_flush.pending_flush_mask,
  3184. pend_ret_fence_cnt);
  3185. } else {
  3186. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3187. ctl->idx - CTL_0,
  3188. pend_ret_fence_cnt);
  3189. }
  3190. }
  3191. /**
  3192. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3193. * phys: Pointer to physical encoder structure
  3194. */
  3195. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3196. {
  3197. struct sde_hw_ctl *ctl;
  3198. struct sde_encoder_virt *sde_enc;
  3199. if (!phys) {
  3200. SDE_ERROR("invalid argument(s)\n");
  3201. return;
  3202. }
  3203. if (!phys->hw_pp) {
  3204. SDE_ERROR("invalid pingpong hw\n");
  3205. return;
  3206. }
  3207. if (!phys->parent) {
  3208. SDE_ERROR("invalid parent\n");
  3209. return;
  3210. }
  3211. /* avoid ctrl start for encoder in clone mode */
  3212. if (phys->in_clone_mode)
  3213. return;
  3214. ctl = phys->hw_ctl;
  3215. sde_enc = to_sde_encoder_virt(phys->parent);
  3216. if (phys->split_role == ENC_ROLE_SKIP) {
  3217. SDE_DEBUG_ENC(sde_enc,
  3218. "skip start pp%d ctl%d\n",
  3219. phys->hw_pp->idx - PINGPONG_0,
  3220. ctl->idx - CTL_0);
  3221. return;
  3222. }
  3223. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3224. phys->ops.trigger_start(phys);
  3225. }
  3226. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3227. {
  3228. struct sde_hw_ctl *ctl;
  3229. if (!phys_enc) {
  3230. SDE_ERROR("invalid encoder\n");
  3231. return;
  3232. }
  3233. ctl = phys_enc->hw_ctl;
  3234. if (ctl && ctl->ops.trigger_flush)
  3235. ctl->ops.trigger_flush(ctl);
  3236. }
  3237. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3238. {
  3239. struct sde_hw_ctl *ctl;
  3240. if (!phys_enc) {
  3241. SDE_ERROR("invalid encoder\n");
  3242. return;
  3243. }
  3244. ctl = phys_enc->hw_ctl;
  3245. if (ctl && ctl->ops.trigger_start) {
  3246. ctl->ops.trigger_start(ctl);
  3247. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3248. }
  3249. }
  3250. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3251. {
  3252. struct sde_encoder_virt *sde_enc;
  3253. struct sde_connector *sde_con;
  3254. void *sde_con_disp;
  3255. struct sde_hw_ctl *ctl;
  3256. int rc;
  3257. if (!phys_enc) {
  3258. SDE_ERROR("invalid encoder\n");
  3259. return;
  3260. }
  3261. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3262. ctl = phys_enc->hw_ctl;
  3263. if (!ctl || !ctl->ops.reset)
  3264. return;
  3265. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3266. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3267. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3268. phys_enc->connector) {
  3269. sde_con = to_sde_connector(phys_enc->connector);
  3270. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3271. if (sde_con->ops.soft_reset) {
  3272. rc = sde_con->ops.soft_reset(sde_con_disp);
  3273. if (rc) {
  3274. SDE_ERROR_ENC(sde_enc,
  3275. "connector soft reset failure\n");
  3276. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3277. "panic");
  3278. }
  3279. }
  3280. }
  3281. phys_enc->enable_state = SDE_ENC_ENABLED;
  3282. }
  3283. /**
  3284. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3285. * Iterate through the physical encoders and perform consolidated flush
  3286. * and/or control start triggering as needed. This is done in the virtual
  3287. * encoder rather than the individual physical ones in order to handle
  3288. * use cases that require visibility into multiple physical encoders at
  3289. * a time.
  3290. * sde_enc: Pointer to virtual encoder structure
  3291. */
  3292. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3293. {
  3294. struct sde_hw_ctl *ctl;
  3295. uint32_t i;
  3296. struct sde_ctl_flush_cfg pending_flush = {0,};
  3297. u32 pending_kickoff_cnt;
  3298. struct msm_drm_private *priv = NULL;
  3299. struct sde_kms *sde_kms = NULL;
  3300. bool is_vid_mode = false;
  3301. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3302. if (!sde_enc) {
  3303. SDE_ERROR("invalid encoder\n");
  3304. return;
  3305. }
  3306. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3307. is_vid_mode = true;
  3308. /* don't perform flush/start operations for slave encoders */
  3309. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3310. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3311. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3312. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3313. continue;
  3314. ctl = phys->hw_ctl;
  3315. if (!ctl)
  3316. continue;
  3317. if (phys->connector)
  3318. topology = sde_connector_get_topology_name(
  3319. phys->connector);
  3320. if (!phys->ops.needs_single_flush ||
  3321. !phys->ops.needs_single_flush(phys)) {
  3322. if (ctl->ops.reg_dma_flush)
  3323. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3324. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3325. } else if (ctl->ops.get_pending_flush) {
  3326. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3327. }
  3328. }
  3329. /* for split flush, combine pending flush masks and send to master */
  3330. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3331. ctl = sde_enc->cur_master->hw_ctl;
  3332. if (ctl->ops.reg_dma_flush)
  3333. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3334. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3335. &pending_flush);
  3336. }
  3337. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3338. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3339. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3340. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3341. continue;
  3342. if (!phys->ops.needs_single_flush ||
  3343. !phys->ops.needs_single_flush(phys)) {
  3344. pending_kickoff_cnt =
  3345. sde_encoder_phys_inc_pending(phys);
  3346. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3347. } else {
  3348. pending_kickoff_cnt =
  3349. sde_encoder_phys_inc_pending(phys);
  3350. SDE_EVT32(pending_kickoff_cnt,
  3351. pending_flush.pending_flush_mask,
  3352. SDE_EVTLOG_FUNC_CASE2);
  3353. }
  3354. }
  3355. if (sde_enc->misr_enable)
  3356. sde_encoder_misr_configure(&sde_enc->base, true,
  3357. sde_enc->misr_frame_count);
  3358. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3359. if (crtc_misr_info.misr_enable)
  3360. sde_crtc_misr_setup(sde_enc->crtc, true,
  3361. crtc_misr_info.misr_frame_count);
  3362. _sde_encoder_trigger_start(sde_enc->cur_master);
  3363. if (sde_enc->elevated_ahb_vote) {
  3364. priv = sde_enc->base.dev->dev_private;
  3365. if (priv != NULL) {
  3366. sde_kms = to_sde_kms(priv->kms);
  3367. if (sde_kms != NULL) {
  3368. sde_power_scale_reg_bus(&priv->phandle,
  3369. VOTE_INDEX_LOW,
  3370. false);
  3371. }
  3372. }
  3373. sde_enc->elevated_ahb_vote = false;
  3374. }
  3375. }
  3376. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3377. struct drm_encoder *drm_enc,
  3378. unsigned long *affected_displays,
  3379. int num_active_phys)
  3380. {
  3381. struct sde_encoder_virt *sde_enc;
  3382. struct sde_encoder_phys *master;
  3383. enum sde_rm_topology_name topology;
  3384. bool is_right_only;
  3385. if (!drm_enc || !affected_displays)
  3386. return;
  3387. sde_enc = to_sde_encoder_virt(drm_enc);
  3388. master = sde_enc->cur_master;
  3389. if (!master || !master->connector)
  3390. return;
  3391. topology = sde_connector_get_topology_name(master->connector);
  3392. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3393. return;
  3394. /*
  3395. * For pingpong split, the slave pingpong won't generate IRQs. For
  3396. * right-only updates, we can't swap pingpongs, or simply swap the
  3397. * master/slave assignment, we actually have to swap the interfaces
  3398. * so that the master physical encoder will use a pingpong/interface
  3399. * that generates irqs on which to wait.
  3400. */
  3401. is_right_only = !test_bit(0, affected_displays) &&
  3402. test_bit(1, affected_displays);
  3403. if (is_right_only && !sde_enc->intfs_swapped) {
  3404. /* right-only update swap interfaces */
  3405. swap(sde_enc->phys_encs[0]->intf_idx,
  3406. sde_enc->phys_encs[1]->intf_idx);
  3407. sde_enc->intfs_swapped = true;
  3408. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3409. /* left-only or full update, swap back */
  3410. swap(sde_enc->phys_encs[0]->intf_idx,
  3411. sde_enc->phys_encs[1]->intf_idx);
  3412. sde_enc->intfs_swapped = false;
  3413. }
  3414. SDE_DEBUG_ENC(sde_enc,
  3415. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3416. is_right_only, sde_enc->intfs_swapped,
  3417. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3418. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3419. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3420. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3421. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3422. *affected_displays);
  3423. /* ppsplit always uses master since ppslave invalid for irqs*/
  3424. if (num_active_phys == 1)
  3425. *affected_displays = BIT(0);
  3426. }
  3427. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3428. struct sde_encoder_kickoff_params *params)
  3429. {
  3430. struct sde_encoder_virt *sde_enc;
  3431. struct sde_encoder_phys *phys;
  3432. int i, num_active_phys;
  3433. bool master_assigned = false;
  3434. if (!drm_enc || !params)
  3435. return;
  3436. sde_enc = to_sde_encoder_virt(drm_enc);
  3437. if (sde_enc->num_phys_encs <= 1)
  3438. return;
  3439. /* count bits set */
  3440. num_active_phys = hweight_long(params->affected_displays);
  3441. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3442. params->affected_displays, num_active_phys);
  3443. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3444. num_active_phys);
  3445. /* for left/right only update, ppsplit master switches interface */
  3446. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3447. &params->affected_displays, num_active_phys);
  3448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3449. enum sde_enc_split_role prv_role, new_role;
  3450. bool active = false;
  3451. phys = sde_enc->phys_encs[i];
  3452. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3453. continue;
  3454. active = test_bit(i, &params->affected_displays);
  3455. prv_role = phys->split_role;
  3456. if (active && num_active_phys == 1)
  3457. new_role = ENC_ROLE_SOLO;
  3458. else if (active && !master_assigned)
  3459. new_role = ENC_ROLE_MASTER;
  3460. else if (active)
  3461. new_role = ENC_ROLE_SLAVE;
  3462. else
  3463. new_role = ENC_ROLE_SKIP;
  3464. phys->ops.update_split_role(phys, new_role);
  3465. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3466. sde_enc->cur_master = phys;
  3467. master_assigned = true;
  3468. }
  3469. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3470. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3471. phys->split_role, active);
  3472. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3473. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3474. phys->split_role, active, num_active_phys);
  3475. }
  3476. }
  3477. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3478. {
  3479. struct sde_encoder_virt *sde_enc;
  3480. struct msm_display_info *disp_info;
  3481. if (!drm_enc) {
  3482. SDE_ERROR("invalid encoder\n");
  3483. return false;
  3484. }
  3485. sde_enc = to_sde_encoder_virt(drm_enc);
  3486. disp_info = &sde_enc->disp_info;
  3487. return (disp_info->curr_panel_mode == mode);
  3488. }
  3489. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3490. {
  3491. struct sde_encoder_virt *sde_enc;
  3492. struct sde_encoder_phys *phys;
  3493. unsigned int i;
  3494. struct sde_hw_ctl *ctl;
  3495. struct msm_display_info *disp_info;
  3496. if (!drm_enc) {
  3497. SDE_ERROR("invalid encoder\n");
  3498. return;
  3499. }
  3500. sde_enc = to_sde_encoder_virt(drm_enc);
  3501. disp_info = &sde_enc->disp_info;
  3502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3503. phys = sde_enc->phys_encs[i];
  3504. if (phys && phys->hw_ctl) {
  3505. ctl = phys->hw_ctl;
  3506. /*
  3507. * avoid clearing the pending flush during the first
  3508. * frame update after idle power collpase as the
  3509. * restore path would have updated the pending flush
  3510. */
  3511. if (!sde_enc->idle_pc_restore &&
  3512. ctl->ops.clear_pending_flush)
  3513. ctl->ops.clear_pending_flush(ctl);
  3514. /* update only for command mode primary ctl */
  3515. if ((phys == sde_enc->cur_master) &&
  3516. (sde_encoder_check_curr_mode(drm_enc,
  3517. MSM_DISPLAY_CMD_MODE))
  3518. && ctl->ops.trigger_pending)
  3519. ctl->ops.trigger_pending(ctl);
  3520. }
  3521. }
  3522. sde_enc->idle_pc_restore = false;
  3523. }
  3524. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3525. {
  3526. void *dither_cfg;
  3527. int ret = 0, i = 0;
  3528. size_t len = 0;
  3529. enum sde_rm_topology_name topology;
  3530. struct drm_encoder *drm_enc;
  3531. struct msm_display_dsc_info *dsc = NULL;
  3532. struct sde_encoder_virt *sde_enc;
  3533. struct sde_hw_pingpong *hw_pp;
  3534. if (!phys || !phys->connector || !phys->hw_pp ||
  3535. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3536. return;
  3537. topology = sde_connector_get_topology_name(phys->connector);
  3538. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3539. (phys->split_role == ENC_ROLE_SLAVE))
  3540. return;
  3541. drm_enc = phys->parent;
  3542. sde_enc = to_sde_encoder_virt(drm_enc);
  3543. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3544. /* disable dither for 10 bpp or 10bpc dsc config */
  3545. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3546. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3547. return;
  3548. }
  3549. ret = sde_connector_get_dither_cfg(phys->connector,
  3550. phys->connector->state, &dither_cfg, &len);
  3551. if (ret)
  3552. return;
  3553. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3554. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3555. hw_pp = sde_enc->hw_pp[i];
  3556. if (hw_pp) {
  3557. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3558. len);
  3559. }
  3560. }
  3561. } else {
  3562. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3563. }
  3564. }
  3565. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3566. struct drm_display_mode *mode)
  3567. {
  3568. u64 pclk_rate;
  3569. u32 pclk_period;
  3570. u32 line_time;
  3571. /*
  3572. * For linetime calculation, only operate on master encoder.
  3573. */
  3574. if (!sde_enc->cur_master)
  3575. return 0;
  3576. if (!sde_enc->cur_master->ops.get_line_count) {
  3577. SDE_ERROR("get_line_count function not defined\n");
  3578. return 0;
  3579. }
  3580. pclk_rate = mode->clock; /* pixel clock in kHz */
  3581. if (pclk_rate == 0) {
  3582. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3583. return 0;
  3584. }
  3585. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3586. if (pclk_period == 0) {
  3587. SDE_ERROR("pclk period is 0\n");
  3588. return 0;
  3589. }
  3590. /*
  3591. * Line time calculation based on Pixel clock and HTOTAL.
  3592. * Final unit is in ns.
  3593. */
  3594. line_time = (pclk_period * mode->htotal) / 1000;
  3595. if (line_time == 0) {
  3596. SDE_ERROR("line time calculation is 0\n");
  3597. return 0;
  3598. }
  3599. SDE_DEBUG_ENC(sde_enc,
  3600. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3601. pclk_rate, pclk_period, line_time);
  3602. return line_time;
  3603. }
  3604. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3605. ktime_t *wakeup_time)
  3606. {
  3607. struct drm_display_mode *mode;
  3608. struct sde_encoder_virt *sde_enc;
  3609. u32 cur_line;
  3610. u32 line_time;
  3611. u32 vtotal, time_to_vsync;
  3612. ktime_t cur_time;
  3613. sde_enc = to_sde_encoder_virt(drm_enc);
  3614. if (!sde_enc || !sde_enc->cur_master) {
  3615. SDE_ERROR("invalid sde encoder/master\n");
  3616. return -EINVAL;
  3617. }
  3618. mode = &sde_enc->cur_master->cached_mode;
  3619. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3620. if (!line_time)
  3621. return -EINVAL;
  3622. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3623. vtotal = mode->vtotal;
  3624. if (cur_line >= vtotal)
  3625. time_to_vsync = line_time * vtotal;
  3626. else
  3627. time_to_vsync = line_time * (vtotal - cur_line);
  3628. if (time_to_vsync == 0) {
  3629. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3630. vtotal);
  3631. return -EINVAL;
  3632. }
  3633. cur_time = ktime_get();
  3634. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3635. SDE_DEBUG_ENC(sde_enc,
  3636. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3637. cur_line, vtotal, time_to_vsync,
  3638. ktime_to_ms(cur_time),
  3639. ktime_to_ms(*wakeup_time));
  3640. return 0;
  3641. }
  3642. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3643. {
  3644. struct drm_encoder *drm_enc;
  3645. struct sde_encoder_virt *sde_enc =
  3646. from_timer(sde_enc, t, vsync_event_timer);
  3647. struct msm_drm_private *priv;
  3648. struct msm_drm_thread *event_thread;
  3649. if (!sde_enc || !sde_enc->crtc) {
  3650. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3651. return;
  3652. }
  3653. drm_enc = &sde_enc->base;
  3654. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3655. SDE_ERROR("invalid encoder parameters\n");
  3656. return;
  3657. }
  3658. priv = drm_enc->dev->dev_private;
  3659. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3660. SDE_ERROR("invalid crtc index:%u\n",
  3661. sde_enc->crtc->index);
  3662. return;
  3663. }
  3664. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3665. if (!event_thread) {
  3666. SDE_ERROR("event_thread not found for crtc:%d\n",
  3667. sde_enc->crtc->index);
  3668. return;
  3669. }
  3670. kthread_queue_work(&event_thread->worker,
  3671. &sde_enc->vsync_event_work);
  3672. }
  3673. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3674. {
  3675. struct sde_encoder_virt *sde_enc = container_of(work,
  3676. struct sde_encoder_virt, esd_trigger_work);
  3677. if (!sde_enc) {
  3678. SDE_ERROR("invalid sde encoder\n");
  3679. return;
  3680. }
  3681. sde_encoder_resource_control(&sde_enc->base,
  3682. SDE_ENC_RC_EVENT_KICKOFF);
  3683. }
  3684. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3685. {
  3686. struct sde_encoder_virt *sde_enc = container_of(work,
  3687. struct sde_encoder_virt, input_event_work);
  3688. if (!sde_enc) {
  3689. SDE_ERROR("invalid sde encoder\n");
  3690. return;
  3691. }
  3692. sde_encoder_resource_control(&sde_enc->base,
  3693. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3694. }
  3695. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3696. {
  3697. struct sde_encoder_virt *sde_enc = container_of(work,
  3698. struct sde_encoder_virt, vsync_event_work);
  3699. bool autorefresh_enabled = false;
  3700. int rc = 0;
  3701. ktime_t wakeup_time;
  3702. struct drm_encoder *drm_enc;
  3703. if (!sde_enc) {
  3704. SDE_ERROR("invalid sde encoder\n");
  3705. return;
  3706. }
  3707. drm_enc = &sde_enc->base;
  3708. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3709. if (rc < 0) {
  3710. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3711. return;
  3712. }
  3713. if (sde_enc->cur_master &&
  3714. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3715. autorefresh_enabled =
  3716. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3717. sde_enc->cur_master);
  3718. /* Update timer if autorefresh is enabled else return */
  3719. if (!autorefresh_enabled)
  3720. goto exit;
  3721. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3722. if (rc)
  3723. goto exit;
  3724. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3725. mod_timer(&sde_enc->vsync_event_timer,
  3726. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3727. exit:
  3728. pm_runtime_put_sync(drm_enc->dev->dev);
  3729. }
  3730. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3731. {
  3732. static const uint64_t timeout_us = 50000;
  3733. static const uint64_t sleep_us = 20;
  3734. struct sde_encoder_virt *sde_enc;
  3735. ktime_t cur_ktime, exp_ktime;
  3736. uint32_t line_count, tmp, i;
  3737. if (!drm_enc) {
  3738. SDE_ERROR("invalid encoder\n");
  3739. return -EINVAL;
  3740. }
  3741. sde_enc = to_sde_encoder_virt(drm_enc);
  3742. if (!sde_enc->cur_master ||
  3743. !sde_enc->cur_master->ops.get_line_count) {
  3744. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3745. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3746. return -EINVAL;
  3747. }
  3748. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3749. line_count = sde_enc->cur_master->ops.get_line_count(
  3750. sde_enc->cur_master);
  3751. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3752. tmp = line_count;
  3753. line_count = sde_enc->cur_master->ops.get_line_count(
  3754. sde_enc->cur_master);
  3755. if (line_count < tmp) {
  3756. SDE_EVT32(DRMID(drm_enc), line_count);
  3757. return 0;
  3758. }
  3759. cur_ktime = ktime_get();
  3760. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3761. break;
  3762. usleep_range(sleep_us / 2, sleep_us);
  3763. }
  3764. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3765. return -ETIMEDOUT;
  3766. }
  3767. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3768. {
  3769. struct drm_encoder *drm_enc;
  3770. struct sde_rm_hw_iter rm_iter;
  3771. bool lm_valid = false;
  3772. bool intf_valid = false;
  3773. if (!phys_enc || !phys_enc->parent) {
  3774. SDE_ERROR("invalid encoder\n");
  3775. return -EINVAL;
  3776. }
  3777. drm_enc = phys_enc->parent;
  3778. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3779. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3780. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3781. phys_enc->has_intf_te)) {
  3782. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3783. SDE_HW_BLK_INTF);
  3784. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3785. struct sde_hw_intf *hw_intf =
  3786. (struct sde_hw_intf *)rm_iter.hw;
  3787. if (!hw_intf)
  3788. continue;
  3789. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3790. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3791. phys_enc->hw_ctl,
  3792. hw_intf->idx, 1);
  3793. intf_valid = true;
  3794. }
  3795. if (!intf_valid) {
  3796. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3797. "intf not found to flush\n");
  3798. return -EFAULT;
  3799. }
  3800. } else {
  3801. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3802. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3803. struct sde_hw_mixer *hw_lm =
  3804. (struct sde_hw_mixer *)rm_iter.hw;
  3805. if (!hw_lm)
  3806. continue;
  3807. /* update LM flush for HW without INTF TE */
  3808. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3809. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3810. phys_enc->hw_ctl,
  3811. hw_lm->idx, 1);
  3812. lm_valid = true;
  3813. }
  3814. if (!lm_valid) {
  3815. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3816. "lm not found to flush\n");
  3817. return -EFAULT;
  3818. }
  3819. }
  3820. return 0;
  3821. }
  3822. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3823. {
  3824. int i;
  3825. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3826. /**
  3827. * This dirty_dsc_hw field is set during DSC disable to
  3828. * indicate which DSC blocks need to be flushed
  3829. */
  3830. if (sde_enc->dirty_dsc_ids[i])
  3831. return true;
  3832. }
  3833. return false;
  3834. }
  3835. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3836. {
  3837. int i;
  3838. struct sde_hw_ctl *hw_ctl = NULL;
  3839. enum sde_dsc dsc_idx;
  3840. if (sde_enc->cur_master)
  3841. hw_ctl = sde_enc->cur_master->hw_ctl;
  3842. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3843. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3844. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3845. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3846. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3847. }
  3848. }
  3849. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3850. struct sde_encoder_virt *sde_enc)
  3851. {
  3852. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3853. struct sde_hw_mdp *mdptop = NULL;
  3854. sde_enc->dynamic_hdr_updated = false;
  3855. if (sde_enc->cur_master) {
  3856. mdptop = sde_enc->cur_master->hw_mdptop;
  3857. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3858. sde_enc->cur_master->connector);
  3859. }
  3860. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3861. return;
  3862. if (mdptop->ops.set_hdr_plus_metadata) {
  3863. sde_enc->dynamic_hdr_updated = true;
  3864. mdptop->ops.set_hdr_plus_metadata(
  3865. mdptop, dhdr_meta->dynamic_hdr_payload,
  3866. dhdr_meta->dynamic_hdr_payload_size,
  3867. sde_enc->cur_master->intf_idx == INTF_0 ?
  3868. 0 : 1);
  3869. }
  3870. }
  3871. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3872. {
  3873. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3874. struct sde_encoder_phys *phys;
  3875. int i;
  3876. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3877. phys = sde_enc->phys_encs[i];
  3878. if (phys && phys->ops.hw_reset)
  3879. phys->ops.hw_reset(phys);
  3880. }
  3881. }
  3882. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3883. struct sde_encoder_kickoff_params *params)
  3884. {
  3885. struct sde_encoder_virt *sde_enc;
  3886. struct sde_encoder_phys *phys;
  3887. struct sde_kms *sde_kms = NULL;
  3888. struct sde_crtc *sde_crtc;
  3889. struct msm_drm_private *priv = NULL;
  3890. bool needs_hw_reset = false, is_cmd_mode;
  3891. int i, rc, ret = 0;
  3892. struct msm_display_info *disp_info;
  3893. if (!drm_enc || !params || !drm_enc->dev ||
  3894. !drm_enc->dev->dev_private) {
  3895. SDE_ERROR("invalid args\n");
  3896. return -EINVAL;
  3897. }
  3898. sde_enc = to_sde_encoder_virt(drm_enc);
  3899. priv = drm_enc->dev->dev_private;
  3900. sde_kms = to_sde_kms(priv->kms);
  3901. disp_info = &sde_enc->disp_info;
  3902. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3903. SDE_DEBUG_ENC(sde_enc, "\n");
  3904. SDE_EVT32(DRMID(drm_enc));
  3905. /* update the qsync parameters for the current frame */
  3906. if (sde_enc->cur_master)
  3907. sde_connector_set_qsync_params(
  3908. sde_enc->cur_master->connector);
  3909. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3910. MSM_DISPLAY_CMD_MODE);
  3911. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3912. && is_cmd_mode)
  3913. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3914. sde_enc->cur_master->connector->state,
  3915. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3916. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3917. /* prepare for next kickoff, may include waiting on previous kickoff */
  3918. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3919. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3920. phys = sde_enc->phys_encs[i];
  3921. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3922. params->recovery_events_enabled =
  3923. sde_enc->recovery_events_enabled;
  3924. if (phys) {
  3925. if (phys->ops.prepare_for_kickoff) {
  3926. rc = phys->ops.prepare_for_kickoff(
  3927. phys, params);
  3928. if (rc)
  3929. ret = rc;
  3930. }
  3931. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3932. needs_hw_reset = true;
  3933. _sde_encoder_setup_dither(phys);
  3934. if (sde_enc->cur_master &&
  3935. sde_connector_is_qsync_updated(
  3936. sde_enc->cur_master->connector)) {
  3937. _helper_flush_qsync(phys);
  3938. }
  3939. }
  3940. }
  3941. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3942. if (rc) {
  3943. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3944. ret = rc;
  3945. goto end;
  3946. }
  3947. /* if any phys needs reset, reset all phys, in-order */
  3948. if (needs_hw_reset)
  3949. sde_encoder_helper_needs_hw_reset(drm_enc);
  3950. _sde_encoder_update_master(drm_enc, params);
  3951. _sde_encoder_update_roi(drm_enc);
  3952. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3953. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3954. if (rc) {
  3955. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3956. sde_enc->cur_master->connector->base.id,
  3957. rc);
  3958. ret = rc;
  3959. }
  3960. }
  3961. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3962. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3963. !sde_enc->cur_master->cont_splash_enabled)) {
  3964. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3965. if (rc) {
  3966. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3967. ret = rc;
  3968. }
  3969. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3970. _helper_flush_dsc(sde_enc);
  3971. }
  3972. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3973. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3974. sde_enc->cur_master, sde_kms->qdss_enabled);
  3975. end:
  3976. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3977. return ret;
  3978. }
  3979. /**
  3980. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3981. * with the specified encoder, and unstage all pipes from it
  3982. * @encoder: encoder pointer
  3983. * Returns: 0 on success
  3984. */
  3985. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3986. {
  3987. struct sde_encoder_virt *sde_enc;
  3988. struct sde_encoder_phys *phys;
  3989. unsigned int i;
  3990. int rc = 0;
  3991. if (!drm_enc) {
  3992. SDE_ERROR("invalid encoder\n");
  3993. return -EINVAL;
  3994. }
  3995. sde_enc = to_sde_encoder_virt(drm_enc);
  3996. SDE_ATRACE_BEGIN("encoder_release_lm");
  3997. SDE_DEBUG_ENC(sde_enc, "\n");
  3998. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3999. phys = sde_enc->phys_encs[i];
  4000. if (!phys)
  4001. continue;
  4002. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  4003. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  4004. if (rc)
  4005. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  4006. }
  4007. SDE_ATRACE_END("encoder_release_lm");
  4008. return rc;
  4009. }
  4010. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  4011. {
  4012. struct sde_encoder_virt *sde_enc;
  4013. struct sde_encoder_phys *phys;
  4014. ktime_t wakeup_time;
  4015. unsigned int i;
  4016. if (!drm_enc) {
  4017. SDE_ERROR("invalid encoder\n");
  4018. return;
  4019. }
  4020. SDE_ATRACE_BEGIN("encoder_kickoff");
  4021. sde_enc = to_sde_encoder_virt(drm_enc);
  4022. SDE_DEBUG_ENC(sde_enc, "\n");
  4023. /* create a 'no pipes' commit to release buffers on errors */
  4024. if (is_error)
  4025. _sde_encoder_reset_ctl_hw(drm_enc);
  4026. /* All phys encs are ready to go, trigger the kickoff */
  4027. _sde_encoder_kickoff_phys(sde_enc);
  4028. /* allow phys encs to handle any post-kickoff business */
  4029. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4030. phys = sde_enc->phys_encs[i];
  4031. if (phys && phys->ops.handle_post_kickoff)
  4032. phys->ops.handle_post_kickoff(phys);
  4033. }
  4034. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4035. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4036. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4037. mod_timer(&sde_enc->vsync_event_timer,
  4038. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4039. }
  4040. SDE_ATRACE_END("encoder_kickoff");
  4041. }
  4042. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4043. struct sde_hw_pp_vsync_info *info)
  4044. {
  4045. struct sde_encoder_virt *sde_enc;
  4046. struct sde_encoder_phys *phys;
  4047. int i, ret;
  4048. if (!drm_enc || !info)
  4049. return;
  4050. sde_enc = to_sde_encoder_virt(drm_enc);
  4051. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4052. phys = sde_enc->phys_encs[i];
  4053. if (phys && phys->hw_intf && phys->hw_pp
  4054. && phys->hw_intf->ops.get_vsync_info) {
  4055. ret = phys->hw_intf->ops.get_vsync_info(
  4056. phys->hw_intf, &info[i]);
  4057. if (!ret) {
  4058. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4059. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4060. }
  4061. }
  4062. }
  4063. }
  4064. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4065. struct drm_framebuffer *fb)
  4066. {
  4067. struct drm_encoder *drm_enc;
  4068. struct sde_hw_mixer_cfg mixer;
  4069. struct sde_rm_hw_iter lm_iter;
  4070. bool lm_valid = false;
  4071. if (!phys_enc || !phys_enc->parent) {
  4072. SDE_ERROR("invalid encoder\n");
  4073. return -EINVAL;
  4074. }
  4075. drm_enc = phys_enc->parent;
  4076. memset(&mixer, 0, sizeof(mixer));
  4077. /* reset associated CTL/LMs */
  4078. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4079. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4080. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4081. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4082. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4083. if (!hw_lm)
  4084. continue;
  4085. /* need to flush LM to remove it */
  4086. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4087. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4088. phys_enc->hw_ctl,
  4089. hw_lm->idx, 1);
  4090. if (fb) {
  4091. /* assume a single LM if targeting a frame buffer */
  4092. if (lm_valid)
  4093. continue;
  4094. mixer.out_height = fb->height;
  4095. mixer.out_width = fb->width;
  4096. if (hw_lm->ops.setup_mixer_out)
  4097. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4098. }
  4099. lm_valid = true;
  4100. /* only enable border color on LM */
  4101. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4102. phys_enc->hw_ctl->ops.setup_blendstage(
  4103. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4104. }
  4105. if (!lm_valid) {
  4106. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4107. return -EFAULT;
  4108. }
  4109. return 0;
  4110. }
  4111. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4112. {
  4113. struct sde_encoder_virt *sde_enc;
  4114. struct sde_encoder_phys *phys;
  4115. int i;
  4116. if (!drm_enc) {
  4117. SDE_ERROR("invalid encoder\n");
  4118. return;
  4119. }
  4120. sde_enc = to_sde_encoder_virt(drm_enc);
  4121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4122. phys = sde_enc->phys_encs[i];
  4123. if (phys && phys->ops.prepare_commit)
  4124. phys->ops.prepare_commit(phys);
  4125. }
  4126. }
  4127. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4128. bool enable, u32 frame_count)
  4129. {
  4130. if (!phys_enc)
  4131. return;
  4132. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4133. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4134. enable, frame_count);
  4135. }
  4136. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4137. bool nonblock, u32 *misr_value)
  4138. {
  4139. if (!phys_enc)
  4140. return -EINVAL;
  4141. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4142. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4143. nonblock, misr_value) : -ENOTSUPP;
  4144. }
  4145. #ifdef CONFIG_DEBUG_FS
  4146. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4147. {
  4148. struct sde_encoder_virt *sde_enc;
  4149. int i;
  4150. if (!s || !s->private)
  4151. return -EINVAL;
  4152. sde_enc = s->private;
  4153. mutex_lock(&sde_enc->enc_lock);
  4154. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4155. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4156. if (!phys)
  4157. continue;
  4158. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4159. phys->intf_idx - INTF_0,
  4160. atomic_read(&phys->vsync_cnt),
  4161. atomic_read(&phys->underrun_cnt));
  4162. switch (phys->intf_mode) {
  4163. case INTF_MODE_VIDEO:
  4164. seq_puts(s, "mode: video\n");
  4165. break;
  4166. case INTF_MODE_CMD:
  4167. seq_puts(s, "mode: command\n");
  4168. break;
  4169. case INTF_MODE_WB_BLOCK:
  4170. seq_puts(s, "mode: wb block\n");
  4171. break;
  4172. case INTF_MODE_WB_LINE:
  4173. seq_puts(s, "mode: wb line\n");
  4174. break;
  4175. default:
  4176. seq_puts(s, "mode: ???\n");
  4177. break;
  4178. }
  4179. }
  4180. mutex_unlock(&sde_enc->enc_lock);
  4181. return 0;
  4182. }
  4183. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4184. struct file *file)
  4185. {
  4186. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4187. }
  4188. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4189. const char __user *user_buf, size_t count, loff_t *ppos)
  4190. {
  4191. struct sde_encoder_virt *sde_enc;
  4192. int rc;
  4193. char buf[MISR_BUFF_SIZE + 1];
  4194. size_t buff_copy;
  4195. u32 frame_count, enable;
  4196. struct msm_drm_private *priv = NULL;
  4197. struct sde_kms *sde_kms = NULL;
  4198. struct drm_encoder *drm_enc;
  4199. if (!file || !file->private_data)
  4200. return -EINVAL;
  4201. sde_enc = file->private_data;
  4202. priv = sde_enc->base.dev->dev_private;
  4203. if (!sde_enc || !priv || !priv->kms)
  4204. return -EINVAL;
  4205. sde_kms = to_sde_kms(priv->kms);
  4206. drm_enc = &sde_enc->base;
  4207. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4208. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4209. return -ENOTSUPP;
  4210. }
  4211. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4212. if (copy_from_user(buf, user_buf, buff_copy))
  4213. return -EINVAL;
  4214. buf[buff_copy] = 0; /* end of string */
  4215. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4216. return -EINVAL;
  4217. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4218. if (rc < 0)
  4219. return rc;
  4220. sde_enc->misr_enable = enable;
  4221. sde_enc->misr_frame_count = frame_count;
  4222. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4223. pm_runtime_put_sync(drm_enc->dev->dev);
  4224. return count;
  4225. }
  4226. static ssize_t _sde_encoder_misr_read(struct file *file,
  4227. char __user *user_buff, size_t count, loff_t *ppos)
  4228. {
  4229. struct sde_encoder_virt *sde_enc;
  4230. struct msm_drm_private *priv = NULL;
  4231. struct sde_kms *sde_kms = NULL;
  4232. struct drm_encoder *drm_enc;
  4233. int i = 0, len = 0;
  4234. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4235. int rc;
  4236. if (*ppos)
  4237. return 0;
  4238. if (!file || !file->private_data)
  4239. return -EINVAL;
  4240. sde_enc = file->private_data;
  4241. priv = sde_enc->base.dev->dev_private;
  4242. if (priv != NULL)
  4243. sde_kms = to_sde_kms(priv->kms);
  4244. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4245. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4246. return -ENOTSUPP;
  4247. }
  4248. drm_enc = &sde_enc->base;
  4249. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4250. if (rc < 0)
  4251. return rc;
  4252. if (!sde_enc->misr_enable) {
  4253. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4254. "disabled\n");
  4255. goto buff_check;
  4256. }
  4257. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4258. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4259. u32 misr_value = 0;
  4260. if (!phys || !phys->ops.collect_misr) {
  4261. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4262. "invalid\n");
  4263. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4264. continue;
  4265. }
  4266. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4267. if (rc) {
  4268. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4269. "invalid\n");
  4270. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4271. rc);
  4272. continue;
  4273. } else {
  4274. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4275. "Intf idx:%d\n",
  4276. phys->intf_idx - INTF_0);
  4277. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4278. "0x%x\n", misr_value);
  4279. }
  4280. }
  4281. buff_check:
  4282. if (count <= len) {
  4283. len = 0;
  4284. goto end;
  4285. }
  4286. if (copy_to_user(user_buff, buf, len)) {
  4287. len = -EFAULT;
  4288. goto end;
  4289. }
  4290. *ppos += len; /* increase offset */
  4291. end:
  4292. pm_runtime_put_sync(drm_enc->dev->dev);
  4293. return len;
  4294. }
  4295. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4296. {
  4297. struct sde_encoder_virt *sde_enc;
  4298. struct msm_drm_private *priv;
  4299. struct sde_kms *sde_kms;
  4300. int i;
  4301. static const struct file_operations debugfs_status_fops = {
  4302. .open = _sde_encoder_debugfs_status_open,
  4303. .read = seq_read,
  4304. .llseek = seq_lseek,
  4305. .release = single_release,
  4306. };
  4307. static const struct file_operations debugfs_misr_fops = {
  4308. .open = simple_open,
  4309. .read = _sde_encoder_misr_read,
  4310. .write = _sde_encoder_misr_setup,
  4311. };
  4312. char name[SDE_NAME_SIZE];
  4313. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4314. SDE_ERROR("invalid encoder or kms\n");
  4315. return -EINVAL;
  4316. }
  4317. sde_enc = to_sde_encoder_virt(drm_enc);
  4318. priv = drm_enc->dev->dev_private;
  4319. sde_kms = to_sde_kms(priv->kms);
  4320. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4321. /* create overall sub-directory for the encoder */
  4322. sde_enc->debugfs_root = debugfs_create_dir(name,
  4323. drm_enc->dev->primary->debugfs_root);
  4324. if (!sde_enc->debugfs_root)
  4325. return -ENOMEM;
  4326. /* don't error check these */
  4327. debugfs_create_file("status", 0400,
  4328. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4329. debugfs_create_file("misr_data", 0600,
  4330. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4331. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4332. &sde_enc->idle_pc_enabled);
  4333. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4334. &sde_enc->frame_trigger_mode);
  4335. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4336. if (sde_enc->phys_encs[i] &&
  4337. sde_enc->phys_encs[i]->ops.late_register)
  4338. sde_enc->phys_encs[i]->ops.late_register(
  4339. sde_enc->phys_encs[i],
  4340. sde_enc->debugfs_root);
  4341. return 0;
  4342. }
  4343. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4344. {
  4345. struct sde_encoder_virt *sde_enc;
  4346. if (!drm_enc)
  4347. return;
  4348. sde_enc = to_sde_encoder_virt(drm_enc);
  4349. debugfs_remove_recursive(sde_enc->debugfs_root);
  4350. }
  4351. #else
  4352. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4353. {
  4354. return 0;
  4355. }
  4356. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4357. {
  4358. }
  4359. #endif
  4360. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4361. {
  4362. return _sde_encoder_init_debugfs(encoder);
  4363. }
  4364. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4365. {
  4366. _sde_encoder_destroy_debugfs(encoder);
  4367. }
  4368. static int sde_encoder_virt_add_phys_encs(
  4369. struct msm_display_info *disp_info,
  4370. struct sde_encoder_virt *sde_enc,
  4371. struct sde_enc_phys_init_params *params)
  4372. {
  4373. struct sde_encoder_phys *enc = NULL;
  4374. u32 display_caps = disp_info->capabilities;
  4375. SDE_DEBUG_ENC(sde_enc, "\n");
  4376. /*
  4377. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4378. * in this function, check up-front.
  4379. */
  4380. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4381. ARRAY_SIZE(sde_enc->phys_encs)) {
  4382. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4383. sde_enc->num_phys_encs);
  4384. return -EINVAL;
  4385. }
  4386. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4387. enc = sde_encoder_phys_vid_init(params);
  4388. if (IS_ERR_OR_NULL(enc)) {
  4389. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4390. PTR_ERR(enc));
  4391. return !enc ? -EINVAL : PTR_ERR(enc);
  4392. }
  4393. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4394. }
  4395. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4396. enc = sde_encoder_phys_cmd_init(params);
  4397. if (IS_ERR_OR_NULL(enc)) {
  4398. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4399. PTR_ERR(enc));
  4400. return !enc ? -EINVAL : PTR_ERR(enc);
  4401. }
  4402. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4403. }
  4404. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4405. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4406. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4407. else
  4408. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4409. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4410. ++sde_enc->num_phys_encs;
  4411. return 0;
  4412. }
  4413. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4414. struct sde_enc_phys_init_params *params)
  4415. {
  4416. struct sde_encoder_phys *enc = NULL;
  4417. if (!sde_enc) {
  4418. SDE_ERROR("invalid encoder\n");
  4419. return -EINVAL;
  4420. }
  4421. SDE_DEBUG_ENC(sde_enc, "\n");
  4422. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4423. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4424. sde_enc->num_phys_encs);
  4425. return -EINVAL;
  4426. }
  4427. enc = sde_encoder_phys_wb_init(params);
  4428. if (IS_ERR_OR_NULL(enc)) {
  4429. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4430. PTR_ERR(enc));
  4431. return !enc ? -EINVAL : PTR_ERR(enc);
  4432. }
  4433. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4434. ++sde_enc->num_phys_encs;
  4435. return 0;
  4436. }
  4437. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4438. struct sde_kms *sde_kms,
  4439. struct msm_display_info *disp_info,
  4440. int *drm_enc_mode)
  4441. {
  4442. int ret = 0;
  4443. int i = 0;
  4444. enum sde_intf_type intf_type;
  4445. struct sde_encoder_virt_ops parent_ops = {
  4446. sde_encoder_vblank_callback,
  4447. sde_encoder_underrun_callback,
  4448. sde_encoder_frame_done_callback,
  4449. sde_encoder_get_qsync_fps_callback,
  4450. };
  4451. struct sde_enc_phys_init_params phys_params;
  4452. if (!sde_enc || !sde_kms) {
  4453. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4454. !sde_enc, !sde_kms);
  4455. return -EINVAL;
  4456. }
  4457. memset(&phys_params, 0, sizeof(phys_params));
  4458. phys_params.sde_kms = sde_kms;
  4459. phys_params.parent = &sde_enc->base;
  4460. phys_params.parent_ops = parent_ops;
  4461. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4462. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4463. SDE_DEBUG("\n");
  4464. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4465. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4466. intf_type = INTF_DSI;
  4467. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4468. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4469. intf_type = INTF_HDMI;
  4470. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4471. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4472. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4473. else
  4474. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4475. intf_type = INTF_DP;
  4476. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4477. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4478. intf_type = INTF_WB;
  4479. } else {
  4480. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4481. return -EINVAL;
  4482. }
  4483. WARN_ON(disp_info->num_of_h_tiles < 1);
  4484. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4485. sde_enc->te_source = disp_info->te_source;
  4486. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4487. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4488. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4489. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4490. mutex_lock(&sde_enc->enc_lock);
  4491. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4492. /*
  4493. * Left-most tile is at index 0, content is controller id
  4494. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4495. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4496. */
  4497. u32 controller_id = disp_info->h_tile_instance[i];
  4498. if (disp_info->num_of_h_tiles > 1) {
  4499. if (i == 0)
  4500. phys_params.split_role = ENC_ROLE_MASTER;
  4501. else
  4502. phys_params.split_role = ENC_ROLE_SLAVE;
  4503. } else {
  4504. phys_params.split_role = ENC_ROLE_SOLO;
  4505. }
  4506. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4507. i, controller_id, phys_params.split_role);
  4508. if (sde_enc->ops.phys_init) {
  4509. struct sde_encoder_phys *enc;
  4510. enc = sde_enc->ops.phys_init(intf_type,
  4511. controller_id,
  4512. &phys_params);
  4513. if (enc) {
  4514. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4515. enc;
  4516. ++sde_enc->num_phys_encs;
  4517. } else
  4518. SDE_ERROR_ENC(sde_enc,
  4519. "failed to add phys encs\n");
  4520. continue;
  4521. }
  4522. if (intf_type == INTF_WB) {
  4523. phys_params.intf_idx = INTF_MAX;
  4524. phys_params.wb_idx = sde_encoder_get_wb(
  4525. sde_kms->catalog,
  4526. intf_type, controller_id);
  4527. if (phys_params.wb_idx == WB_MAX) {
  4528. SDE_ERROR_ENC(sde_enc,
  4529. "could not get wb: type %d, id %d\n",
  4530. intf_type, controller_id);
  4531. ret = -EINVAL;
  4532. }
  4533. } else {
  4534. phys_params.wb_idx = WB_MAX;
  4535. phys_params.intf_idx = sde_encoder_get_intf(
  4536. sde_kms->catalog, intf_type,
  4537. controller_id);
  4538. if (phys_params.intf_idx == INTF_MAX) {
  4539. SDE_ERROR_ENC(sde_enc,
  4540. "could not get wb: type %d, id %d\n",
  4541. intf_type, controller_id);
  4542. ret = -EINVAL;
  4543. }
  4544. }
  4545. if (!ret) {
  4546. if (intf_type == INTF_WB)
  4547. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4548. &phys_params);
  4549. else
  4550. ret = sde_encoder_virt_add_phys_encs(
  4551. disp_info,
  4552. sde_enc,
  4553. &phys_params);
  4554. if (ret)
  4555. SDE_ERROR_ENC(sde_enc,
  4556. "failed to add phys encs\n");
  4557. }
  4558. }
  4559. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4560. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4561. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4562. if (vid_phys) {
  4563. atomic_set(&vid_phys->vsync_cnt, 0);
  4564. atomic_set(&vid_phys->underrun_cnt, 0);
  4565. }
  4566. if (cmd_phys) {
  4567. atomic_set(&cmd_phys->vsync_cnt, 0);
  4568. atomic_set(&cmd_phys->underrun_cnt, 0);
  4569. }
  4570. }
  4571. mutex_unlock(&sde_enc->enc_lock);
  4572. return ret;
  4573. }
  4574. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4575. .mode_set = sde_encoder_virt_mode_set,
  4576. .disable = sde_encoder_virt_disable,
  4577. .enable = sde_encoder_virt_enable,
  4578. .atomic_check = sde_encoder_virt_atomic_check,
  4579. };
  4580. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4581. .destroy = sde_encoder_destroy,
  4582. .late_register = sde_encoder_late_register,
  4583. .early_unregister = sde_encoder_early_unregister,
  4584. };
  4585. struct drm_encoder *sde_encoder_init_with_ops(
  4586. struct drm_device *dev,
  4587. struct msm_display_info *disp_info,
  4588. const struct sde_encoder_ops *ops)
  4589. {
  4590. struct msm_drm_private *priv = dev->dev_private;
  4591. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4592. struct drm_encoder *drm_enc = NULL;
  4593. struct sde_encoder_virt *sde_enc = NULL;
  4594. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4595. char name[SDE_NAME_SIZE];
  4596. int ret = 0, i, intf_index = INTF_MAX;
  4597. struct sde_encoder_phys *phys = NULL;
  4598. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4599. if (!sde_enc) {
  4600. ret = -ENOMEM;
  4601. goto fail;
  4602. }
  4603. if (ops)
  4604. sde_enc->ops = *ops;
  4605. mutex_init(&sde_enc->enc_lock);
  4606. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4607. &drm_enc_mode);
  4608. if (ret)
  4609. goto fail;
  4610. sde_enc->cur_master = NULL;
  4611. spin_lock_init(&sde_enc->enc_spinlock);
  4612. mutex_init(&sde_enc->vblank_ctl_lock);
  4613. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4614. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4615. drm_enc = &sde_enc->base;
  4616. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4617. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4618. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4619. timer_setup(&sde_enc->vsync_event_timer,
  4620. sde_encoder_vsync_event_handler, 0);
  4621. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4622. phys = sde_enc->phys_encs[i];
  4623. if (!phys)
  4624. continue;
  4625. if (phys->ops.is_master && phys->ops.is_master(phys))
  4626. intf_index = phys->intf_idx - INTF_0;
  4627. }
  4628. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4629. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4630. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4631. SDE_RSC_PRIMARY_DISP_CLIENT :
  4632. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4633. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4634. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4635. PTR_ERR(sde_enc->rsc_client));
  4636. sde_enc->rsc_client = NULL;
  4637. }
  4638. if (disp_info->curr_panel_mode == MSM_DISPLAY_CMD_MODE) {
  4639. ret = _sde_encoder_input_handler(sde_enc);
  4640. if (ret)
  4641. SDE_ERROR(
  4642. "input handler registration failed, rc = %d\n", ret);
  4643. }
  4644. mutex_init(&sde_enc->rc_lock);
  4645. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4646. sde_encoder_off_work);
  4647. sde_enc->vblank_enabled = false;
  4648. sde_enc->qdss_status = false;
  4649. kthread_init_work(&sde_enc->vsync_event_work,
  4650. sde_encoder_vsync_event_work_handler);
  4651. kthread_init_work(&sde_enc->input_event_work,
  4652. sde_encoder_input_event_work_handler);
  4653. kthread_init_work(&sde_enc->esd_trigger_work,
  4654. sde_encoder_esd_trigger_work_handler);
  4655. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4656. SDE_DEBUG_ENC(sde_enc, "created\n");
  4657. return drm_enc;
  4658. fail:
  4659. SDE_ERROR("failed to create encoder\n");
  4660. if (drm_enc)
  4661. sde_encoder_destroy(drm_enc);
  4662. return ERR_PTR(ret);
  4663. }
  4664. struct drm_encoder *sde_encoder_init(
  4665. struct drm_device *dev,
  4666. struct msm_display_info *disp_info)
  4667. {
  4668. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4669. }
  4670. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4671. enum msm_event_wait event)
  4672. {
  4673. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4674. struct sde_encoder_virt *sde_enc = NULL;
  4675. int i, ret = 0;
  4676. char atrace_buf[32];
  4677. if (!drm_enc) {
  4678. SDE_ERROR("invalid encoder\n");
  4679. return -EINVAL;
  4680. }
  4681. sde_enc = to_sde_encoder_virt(drm_enc);
  4682. SDE_DEBUG_ENC(sde_enc, "\n");
  4683. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4684. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4685. switch (event) {
  4686. case MSM_ENC_COMMIT_DONE:
  4687. fn_wait = phys->ops.wait_for_commit_done;
  4688. break;
  4689. case MSM_ENC_TX_COMPLETE:
  4690. fn_wait = phys->ops.wait_for_tx_complete;
  4691. break;
  4692. case MSM_ENC_VBLANK:
  4693. fn_wait = phys->ops.wait_for_vblank;
  4694. break;
  4695. case MSM_ENC_ACTIVE_REGION:
  4696. fn_wait = phys->ops.wait_for_active;
  4697. break;
  4698. default:
  4699. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4700. event);
  4701. return -EINVAL;
  4702. }
  4703. if (phys && fn_wait) {
  4704. snprintf(atrace_buf, sizeof(atrace_buf),
  4705. "wait_completion_event_%d", event);
  4706. SDE_ATRACE_BEGIN(atrace_buf);
  4707. ret = fn_wait(phys);
  4708. SDE_ATRACE_END(atrace_buf);
  4709. if (ret)
  4710. return ret;
  4711. }
  4712. }
  4713. return ret;
  4714. }
  4715. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4716. {
  4717. struct sde_encoder_virt *sde_enc;
  4718. if (!drm_enc) {
  4719. SDE_ERROR("invalid encoder\n");
  4720. return 0;
  4721. }
  4722. sde_enc = to_sde_encoder_virt(drm_enc);
  4723. return sde_enc->mode_info.frame_rate;
  4724. }
  4725. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4726. {
  4727. struct sde_encoder_virt *sde_enc = NULL;
  4728. int i;
  4729. if (!encoder) {
  4730. SDE_ERROR("invalid encoder\n");
  4731. return INTF_MODE_NONE;
  4732. }
  4733. sde_enc = to_sde_encoder_virt(encoder);
  4734. if (sde_enc->cur_master)
  4735. return sde_enc->cur_master->intf_mode;
  4736. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4737. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4738. if (phys)
  4739. return phys->intf_mode;
  4740. }
  4741. return INTF_MODE_NONE;
  4742. }
  4743. static void _sde_encoder_cache_hw_res_cont_splash(
  4744. struct drm_encoder *encoder,
  4745. struct sde_kms *sde_kms)
  4746. {
  4747. int i, idx;
  4748. struct sde_encoder_virt *sde_enc;
  4749. struct sde_encoder_phys *phys_enc;
  4750. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4751. sde_enc = to_sde_encoder_virt(encoder);
  4752. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4753. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4754. sde_enc->hw_pp[i] = NULL;
  4755. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4756. break;
  4757. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4758. }
  4759. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4760. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4761. sde_enc->hw_dsc[i] = NULL;
  4762. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4763. break;
  4764. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4765. }
  4766. /*
  4767. * If we have multiple phys encoders with one controller, make
  4768. * sure to populate the controller pointer in both phys encoders.
  4769. */
  4770. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4771. phys_enc = sde_enc->phys_encs[idx];
  4772. phys_enc->hw_ctl = NULL;
  4773. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4774. SDE_HW_BLK_CTL);
  4775. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4776. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4777. phys_enc->hw_ctl =
  4778. (struct sde_hw_ctl *) ctl_iter.hw;
  4779. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4780. phys_enc->intf_idx, phys_enc->hw_ctl);
  4781. }
  4782. }
  4783. }
  4784. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4785. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4786. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4787. phys->hw_intf = NULL;
  4788. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4789. break;
  4790. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4791. }
  4792. }
  4793. /**
  4794. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4795. * device bootup when cont_splash is enabled
  4796. * @drm_enc: Pointer to drm encoder structure
  4797. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4798. * @enable: boolean indicates enable or displae state of splash
  4799. * @Return: true if successful in updating the encoder structure
  4800. */
  4801. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4802. struct sde_splash_display *splash_display, bool enable)
  4803. {
  4804. struct sde_encoder_virt *sde_enc;
  4805. struct msm_drm_private *priv;
  4806. struct sde_kms *sde_kms;
  4807. struct drm_connector *conn = NULL;
  4808. struct sde_connector *sde_conn = NULL;
  4809. struct sde_connector_state *sde_conn_state = NULL;
  4810. struct drm_display_mode *drm_mode = NULL;
  4811. struct sde_encoder_phys *phys_enc;
  4812. int ret = 0, i;
  4813. if (!encoder) {
  4814. SDE_ERROR("invalid drm enc\n");
  4815. return -EINVAL;
  4816. }
  4817. if (!encoder->dev || !encoder->dev->dev_private) {
  4818. SDE_ERROR("drm device invalid\n");
  4819. return -EINVAL;
  4820. }
  4821. priv = encoder->dev->dev_private;
  4822. if (!priv->kms) {
  4823. SDE_ERROR("invalid kms\n");
  4824. return -EINVAL;
  4825. }
  4826. sde_kms = to_sde_kms(priv->kms);
  4827. sde_enc = to_sde_encoder_virt(encoder);
  4828. if (!priv->num_connectors) {
  4829. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4830. return -EINVAL;
  4831. }
  4832. SDE_DEBUG_ENC(sde_enc,
  4833. "num of connectors: %d\n", priv->num_connectors);
  4834. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4835. if (!enable) {
  4836. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4837. phys_enc = sde_enc->phys_encs[i];
  4838. if (phys_enc)
  4839. phys_enc->cont_splash_enabled = false;
  4840. }
  4841. return ret;
  4842. }
  4843. if (!splash_display) {
  4844. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4845. return -EINVAL;
  4846. }
  4847. for (i = 0; i < priv->num_connectors; i++) {
  4848. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4849. priv->connectors[i]->base.id);
  4850. sde_conn = to_sde_connector(priv->connectors[i]);
  4851. if (!sde_conn->encoder) {
  4852. SDE_DEBUG_ENC(sde_enc,
  4853. "encoder not attached to connector\n");
  4854. continue;
  4855. }
  4856. if (sde_conn->encoder->base.id
  4857. == encoder->base.id) {
  4858. conn = (priv->connectors[i]);
  4859. break;
  4860. }
  4861. }
  4862. if (!conn || !conn->state) {
  4863. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4864. return -EINVAL;
  4865. }
  4866. sde_conn_state = to_sde_connector_state(conn->state);
  4867. if (!sde_conn->ops.get_mode_info) {
  4868. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4869. return -EINVAL;
  4870. }
  4871. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4872. &encoder->crtc->state->adjusted_mode,
  4873. &sde_conn_state->mode_info,
  4874. sde_kms->catalog->max_mixer_width,
  4875. sde_conn->display);
  4876. if (ret) {
  4877. SDE_ERROR_ENC(sde_enc,
  4878. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4879. return ret;
  4880. }
  4881. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4882. conn->state, false);
  4883. if (ret) {
  4884. SDE_ERROR_ENC(sde_enc,
  4885. "failed to reserve hw resources, %d\n", ret);
  4886. return ret;
  4887. }
  4888. if (sde_conn->encoder) {
  4889. conn->state->best_encoder = sde_conn->encoder;
  4890. SDE_DEBUG_ENC(sde_enc,
  4891. "configured cstate->best_encoder to ID = %d\n",
  4892. conn->state->best_encoder->base.id);
  4893. } else {
  4894. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4895. conn->base.id);
  4896. }
  4897. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4898. sde_connector_get_topology_name(conn));
  4899. drm_mode = &encoder->crtc->state->adjusted_mode;
  4900. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4901. drm_mode->hdisplay, drm_mode->vdisplay);
  4902. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4903. if (encoder->bridge) {
  4904. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4905. /*
  4906. * For cont-splash use case, we update the mode
  4907. * configurations manually. This will skip the
  4908. * usually mode set call when actual frame is
  4909. * pushed from framework. The bridge needs to
  4910. * be updated with the current drm mode by
  4911. * calling the bridge mode set ops.
  4912. */
  4913. if (encoder->bridge->funcs) {
  4914. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4915. encoder->bridge->funcs->mode_set(encoder->bridge,
  4916. drm_mode, drm_mode);
  4917. }
  4918. } else {
  4919. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4920. }
  4921. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4922. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4923. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4924. if (!phys) {
  4925. SDE_ERROR_ENC(sde_enc,
  4926. "phys encoders not initialized\n");
  4927. return -EINVAL;
  4928. }
  4929. /* update connector for master and slave phys encoders */
  4930. phys->connector = conn;
  4931. phys->cont_splash_enabled = true;
  4932. phys->hw_pp = sde_enc->hw_pp[i];
  4933. if (phys->ops.cont_splash_mode_set)
  4934. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4935. if (phys->ops.is_master && phys->ops.is_master(phys))
  4936. sde_enc->cur_master = phys;
  4937. }
  4938. return ret;
  4939. }
  4940. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4941. bool skip_pre_kickoff)
  4942. {
  4943. struct msm_drm_thread *event_thread = NULL;
  4944. struct msm_drm_private *priv = NULL;
  4945. struct sde_encoder_virt *sde_enc = NULL;
  4946. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4947. SDE_ERROR("invalid parameters\n");
  4948. return -EINVAL;
  4949. }
  4950. priv = enc->dev->dev_private;
  4951. sde_enc = to_sde_encoder_virt(enc);
  4952. if (!sde_enc->crtc || (sde_enc->crtc->index
  4953. >= ARRAY_SIZE(priv->event_thread))) {
  4954. SDE_DEBUG_ENC(sde_enc,
  4955. "invalid cached CRTC: %d or crtc index: %d\n",
  4956. sde_enc->crtc == NULL,
  4957. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4958. return -EINVAL;
  4959. }
  4960. SDE_EVT32_VERBOSE(DRMID(enc));
  4961. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4962. if (!skip_pre_kickoff) {
  4963. kthread_queue_work(&event_thread->worker,
  4964. &sde_enc->esd_trigger_work);
  4965. kthread_flush_work(&sde_enc->esd_trigger_work);
  4966. }
  4967. /**
  4968. * panel may stop generating te signal (vsync) during esd failure. rsc
  4969. * hardware may hang without vsync. Avoid rsc hang by generating the
  4970. * vsync from watchdog timer instead of panel.
  4971. */
  4972. _sde_encoder_switch_to_watchdog_vsync(enc);
  4973. if (!skip_pre_kickoff)
  4974. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4975. return 0;
  4976. }
  4977. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4978. {
  4979. struct sde_encoder_virt *sde_enc;
  4980. if (!encoder) {
  4981. SDE_ERROR("invalid drm enc\n");
  4982. return false;
  4983. }
  4984. sde_enc = to_sde_encoder_virt(encoder);
  4985. return sde_enc->recovery_events_enabled;
  4986. }
  4987. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4988. bool enabled)
  4989. {
  4990. struct sde_encoder_virt *sde_enc;
  4991. if (!encoder) {
  4992. SDE_ERROR("invalid drm enc\n");
  4993. return;
  4994. }
  4995. sde_enc = to_sde_encoder_virt(encoder);
  4996. sde_enc->recovery_events_enabled = enabled;
  4997. }