dsi_ctrl.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const struct of_device_id msm_dsi_of_match[] = {
  47. {
  48. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  49. .data = &dsi_ctrl_v1_4,
  50. },
  51. {
  52. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  53. .data = &dsi_ctrl_v2_0,
  54. },
  55. {
  56. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  57. .data = &dsi_ctrl_v2_2,
  58. },
  59. {
  60. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  61. .data = &dsi_ctrl_v2_3,
  62. },
  63. {
  64. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  65. .data = &dsi_ctrl_v2_4,
  66. },
  67. {
  68. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  69. .data = &dsi_ctrl_v2_5,
  70. },
  71. {}
  72. };
  73. #ifdef CONFIG_DEBUG_FS
  74. static ssize_t debugfs_state_info_read(struct file *file,
  75. char __user *buff,
  76. size_t count,
  77. loff_t *ppos)
  78. {
  79. struct dsi_ctrl *dsi_ctrl = file->private_data;
  80. char *buf;
  81. u32 len = 0;
  82. if (!dsi_ctrl)
  83. return -ENODEV;
  84. if (*ppos)
  85. return 0;
  86. buf = kzalloc(SZ_4K, GFP_KERNEL);
  87. if (!buf)
  88. return -ENOMEM;
  89. /* Dump current state */
  90. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  91. len += snprintf((buf + len), (SZ_4K - len),
  92. "\tCTRL_ENGINE = %s\n",
  93. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  94. len += snprintf((buf + len), (SZ_4K - len),
  95. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  96. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  97. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  98. /* Dump clock information */
  99. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  100. len += snprintf((buf + len), (SZ_4K - len),
  101. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  102. dsi_ctrl->clk_freq.byte_clk_rate,
  103. dsi_ctrl->clk_freq.pix_clk_rate,
  104. dsi_ctrl->clk_freq.esc_clk_rate);
  105. if (len > count)
  106. len = count;
  107. len = min_t(size_t, len, SZ_4K);
  108. if (copy_to_user(buff, buf, len)) {
  109. kfree(buf);
  110. return -EFAULT;
  111. }
  112. *ppos += len;
  113. kfree(buf);
  114. return len;
  115. }
  116. static ssize_t debugfs_reg_dump_read(struct file *file,
  117. char __user *buff,
  118. size_t count,
  119. loff_t *ppos)
  120. {
  121. struct dsi_ctrl *dsi_ctrl = file->private_data;
  122. char *buf;
  123. u32 len = 0;
  124. struct dsi_clk_ctrl_info clk_info;
  125. int rc = 0;
  126. if (!dsi_ctrl)
  127. return -ENODEV;
  128. if (*ppos)
  129. return 0;
  130. buf = kzalloc(SZ_4K, GFP_KERNEL);
  131. if (!buf)
  132. return -ENOMEM;
  133. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  134. clk_info.clk_type = DSI_CORE_CLK;
  135. clk_info.clk_state = DSI_CLK_ON;
  136. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  137. if (rc) {
  138. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  139. kfree(buf);
  140. return rc;
  141. }
  142. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  143. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  144. buf, SZ_4K);
  145. clk_info.clk_state = DSI_CLK_OFF;
  146. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  147. if (rc) {
  148. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  149. kfree(buf);
  150. return rc;
  151. }
  152. if (len > count)
  153. len = count;
  154. len = min_t(size_t, len, SZ_4K);
  155. if (copy_to_user(buff, buf, len)) {
  156. kfree(buf);
  157. return -EFAULT;
  158. }
  159. *ppos += len;
  160. kfree(buf);
  161. return len;
  162. }
  163. static ssize_t debugfs_line_count_read(struct file *file,
  164. char __user *user_buf,
  165. size_t user_len,
  166. loff_t *ppos)
  167. {
  168. struct dsi_ctrl *dsi_ctrl = file->private_data;
  169. char *buf;
  170. int rc = 0;
  171. u32 len = 0;
  172. size_t max_len = min_t(size_t, user_len, SZ_4K);
  173. if (!dsi_ctrl)
  174. return -ENODEV;
  175. if (*ppos)
  176. return 0;
  177. buf = kzalloc(max_len, GFP_KERNEL);
  178. if (ZERO_OR_NULL_PTR(buf))
  179. return -ENOMEM;
  180. mutex_lock(&dsi_ctrl->ctrl_lock);
  181. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  182. dsi_ctrl->cmd_trigger_line);
  183. len += scnprintf((buf + len), max_len - len,
  184. "Command triggered at frame: %04x\n",
  185. dsi_ctrl->cmd_trigger_frame);
  186. len += scnprintf((buf + len), max_len - len,
  187. "Command successful at line: %04x\n",
  188. dsi_ctrl->cmd_success_line);
  189. len += scnprintf((buf + len), max_len - len,
  190. "Command successful at frame: %04x\n",
  191. dsi_ctrl->cmd_success_frame);
  192. mutex_unlock(&dsi_ctrl->ctrl_lock);
  193. if (len > max_len)
  194. len = max_len;
  195. if (copy_to_user(user_buf, buf, len)) {
  196. rc = -EFAULT;
  197. goto error;
  198. }
  199. *ppos += len;
  200. error:
  201. kfree(buf);
  202. return len;
  203. }
  204. static const struct file_operations state_info_fops = {
  205. .open = simple_open,
  206. .read = debugfs_state_info_read,
  207. };
  208. static const struct file_operations reg_dump_fops = {
  209. .open = simple_open,
  210. .read = debugfs_reg_dump_read,
  211. };
  212. static const struct file_operations cmd_dma_stats_fops = {
  213. .open = simple_open,
  214. .read = debugfs_line_count_read,
  215. };
  216. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  217. struct dentry *parent)
  218. {
  219. int rc = 0;
  220. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  221. char dbg_name[DSI_DEBUG_NAME_LEN];
  222. if (!dsi_ctrl || !parent) {
  223. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  224. return -EINVAL;
  225. }
  226. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  227. if (IS_ERR_OR_NULL(dir)) {
  228. rc = PTR_ERR(dir);
  229. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  230. rc);
  231. goto error;
  232. }
  233. state_file = debugfs_create_file("state_info",
  234. 0444,
  235. dir,
  236. dsi_ctrl,
  237. &state_info_fops);
  238. if (IS_ERR_OR_NULL(state_file)) {
  239. rc = PTR_ERR(state_file);
  240. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  241. goto error_remove_dir;
  242. }
  243. reg_dump = debugfs_create_file("reg_dump",
  244. 0444,
  245. dir,
  246. dsi_ctrl,
  247. &reg_dump_fops);
  248. if (IS_ERR_OR_NULL(reg_dump)) {
  249. rc = PTR_ERR(reg_dump);
  250. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  251. goto error_remove_dir;
  252. }
  253. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  254. 0600,
  255. dir,
  256. &dsi_ctrl->enable_cmd_dma_stats);
  257. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  258. rc = PTR_ERR(cmd_dma_logs);
  259. DSI_CTRL_ERR(dsi_ctrl,
  260. "enable cmd dma stats failed, rc=%d\n",
  261. rc);
  262. goto error_remove_dir;
  263. }
  264. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  265. 0444,
  266. dir,
  267. dsi_ctrl,
  268. &cmd_dma_stats_fops);
  269. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  270. rc = PTR_ERR(cmd_dma_logs);
  271. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  272. rc);
  273. goto error_remove_dir;
  274. }
  275. dsi_ctrl->debugfs_root = dir;
  276. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  277. dsi_ctrl->cell_index);
  278. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  279. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  280. error_remove_dir:
  281. debugfs_remove(dir);
  282. error:
  283. return rc;
  284. }
  285. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  286. {
  287. debugfs_remove(dsi_ctrl->debugfs_root);
  288. return 0;
  289. }
  290. #else
  291. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  292. struct dentry *parent)
  293. {
  294. char dbg_name[DSI_DEBUG_NAME_LEN];
  295. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  296. dsi_ctrl->cell_index);
  297. sde_dbg_reg_register_base(dbg_name,
  298. dsi_ctrl->hw.base,
  299. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  300. return 0;
  301. }
  302. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  303. {
  304. return 0;
  305. }
  306. #endif /* CONFIG_DEBUG_FS */
  307. static inline struct msm_gem_address_space*
  308. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  309. int domain)
  310. {
  311. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  312. return NULL;
  313. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  314. }
  315. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  316. {
  317. /*
  318. * If a command is triggered right after another command,
  319. * check if the previous command transfer is completed. If
  320. * transfer is done, cancel any work that has been
  321. * queued. Otherwise wait till the work is scheduled and
  322. * completed before triggering the next command by
  323. * flushing the workqueue.
  324. */
  325. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  326. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  327. } else {
  328. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  329. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  330. }
  331. }
  332. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  333. {
  334. int ret = 0;
  335. struct dsi_ctrl *dsi_ctrl = NULL;
  336. u32 status;
  337. u32 mask = DSI_CMD_MODE_DMA_DONE;
  338. struct dsi_ctrl_hw_ops dsi_hw_ops;
  339. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  340. dsi_hw_ops = dsi_ctrl->hw.ops;
  341. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  342. /*
  343. * This atomic state will be set if ISR has been triggered,
  344. * so the wait is not needed.
  345. */
  346. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  347. goto done;
  348. ret = wait_for_completion_timeout(
  349. &dsi_ctrl->irq_info.cmd_dma_done,
  350. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  351. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  352. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  353. if (status & mask) {
  354. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  355. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  356. status);
  357. DSI_CTRL_WARN(dsi_ctrl,
  358. "dma_tx done but irq not triggered\n");
  359. } else {
  360. DSI_CTRL_ERR(dsi_ctrl,
  361. "Command transfer failed\n");
  362. }
  363. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  364. DSI_SINT_CMD_MODE_DMA_DONE);
  365. }
  366. done:
  367. dsi_ctrl->dma_wait_queued = false;
  368. }
  369. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  370. enum dsi_ctrl_driver_ops op,
  371. u32 op_state)
  372. {
  373. int rc = 0;
  374. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  375. SDE_EVT32(dsi_ctrl->cell_index, op, op_state);
  376. switch (op) {
  377. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  378. if (state->power_state == op_state) {
  379. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  380. op_state);
  381. rc = -EINVAL;
  382. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  383. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  384. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  385. op_state,
  386. state->vid_engine_state);
  387. rc = -EINVAL;
  388. }
  389. }
  390. break;
  391. case DSI_CTRL_OP_CMD_ENGINE:
  392. if (state->cmd_engine_state == op_state) {
  393. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  394. op_state);
  395. rc = -EINVAL;
  396. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  397. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  398. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  399. op,
  400. state->power_state,
  401. state->controller_state);
  402. rc = -EINVAL;
  403. }
  404. break;
  405. case DSI_CTRL_OP_VID_ENGINE:
  406. if (state->vid_engine_state == op_state) {
  407. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  408. op_state);
  409. rc = -EINVAL;
  410. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  411. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  412. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  413. op,
  414. state->power_state,
  415. state->controller_state);
  416. rc = -EINVAL;
  417. }
  418. break;
  419. case DSI_CTRL_OP_HOST_ENGINE:
  420. if (state->controller_state == op_state) {
  421. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  422. op_state);
  423. rc = -EINVAL;
  424. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  425. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  426. op_state,
  427. state->power_state);
  428. rc = -EINVAL;
  429. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  430. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  431. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  432. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  433. op_state,
  434. state->cmd_engine_state,
  435. state->vid_engine_state);
  436. rc = -EINVAL;
  437. }
  438. break;
  439. case DSI_CTRL_OP_CMD_TX:
  440. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  441. (!state->host_initialized) ||
  442. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  443. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  444. op,
  445. state->power_state,
  446. state->host_initialized,
  447. state->cmd_engine_state);
  448. rc = -EINVAL;
  449. }
  450. break;
  451. case DSI_CTRL_OP_HOST_INIT:
  452. if (state->host_initialized == op_state) {
  453. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  454. op_state);
  455. rc = -EINVAL;
  456. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  457. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  458. op, state->power_state);
  459. rc = -EINVAL;
  460. }
  461. break;
  462. case DSI_CTRL_OP_TPG:
  463. if (state->tpg_enabled == op_state) {
  464. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  465. op_state);
  466. rc = -EINVAL;
  467. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  468. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  469. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  470. op,
  471. state->power_state,
  472. state->controller_state);
  473. rc = -EINVAL;
  474. }
  475. break;
  476. case DSI_CTRL_OP_PHY_SW_RESET:
  477. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  478. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  479. op, state->power_state);
  480. rc = -EINVAL;
  481. }
  482. break;
  483. case DSI_CTRL_OP_ASYNC_TIMING:
  484. if (state->vid_engine_state != op_state) {
  485. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  486. op_state);
  487. rc = -EINVAL;
  488. }
  489. break;
  490. default:
  491. rc = -ENOTSUPP;
  492. break;
  493. }
  494. return rc;
  495. }
  496. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  497. {
  498. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  499. if (!state) {
  500. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  501. return -EINVAL;
  502. }
  503. if (!state->host_initialized)
  504. return false;
  505. return true;
  506. }
  507. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  508. enum dsi_ctrl_driver_ops op,
  509. u32 op_state)
  510. {
  511. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  512. switch (op) {
  513. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  514. state->power_state = op_state;
  515. break;
  516. case DSI_CTRL_OP_CMD_ENGINE:
  517. state->cmd_engine_state = op_state;
  518. break;
  519. case DSI_CTRL_OP_VID_ENGINE:
  520. state->vid_engine_state = op_state;
  521. break;
  522. case DSI_CTRL_OP_HOST_ENGINE:
  523. state->controller_state = op_state;
  524. break;
  525. case DSI_CTRL_OP_HOST_INIT:
  526. state->host_initialized = (op_state == 1) ? true : false;
  527. break;
  528. case DSI_CTRL_OP_TPG:
  529. state->tpg_enabled = (op_state == 1) ? true : false;
  530. break;
  531. case DSI_CTRL_OP_CMD_TX:
  532. case DSI_CTRL_OP_PHY_SW_RESET:
  533. default:
  534. break;
  535. }
  536. }
  537. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  538. struct dsi_ctrl *ctrl)
  539. {
  540. int rc = 0;
  541. void __iomem *ptr;
  542. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  543. if (IS_ERR(ptr)) {
  544. rc = PTR_ERR(ptr);
  545. return rc;
  546. }
  547. ctrl->hw.base = ptr;
  548. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  549. switch (ctrl->version) {
  550. case DSI_CTRL_VERSION_1_4:
  551. case DSI_CTRL_VERSION_2_0:
  552. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  553. if (IS_ERR(ptr)) {
  554. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  555. rc = PTR_ERR(ptr);
  556. return rc;
  557. }
  558. ctrl->hw.mmss_misc_base = ptr;
  559. ctrl->hw.disp_cc_base = NULL;
  560. break;
  561. case DSI_CTRL_VERSION_2_2:
  562. case DSI_CTRL_VERSION_2_3:
  563. case DSI_CTRL_VERSION_2_4:
  564. case DSI_CTRL_VERSION_2_5:
  565. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  566. if (IS_ERR(ptr)) {
  567. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  568. rc = PTR_ERR(ptr);
  569. return rc;
  570. }
  571. ctrl->hw.disp_cc_base = ptr;
  572. ctrl->hw.mmss_misc_base = NULL;
  573. break;
  574. default:
  575. break;
  576. }
  577. return rc;
  578. }
  579. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  580. {
  581. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  582. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  583. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  584. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  585. if (core->mdp_core_clk)
  586. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  587. if (core->iface_clk)
  588. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  589. if (core->core_mmss_clk)
  590. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  591. if (core->bus_clk)
  592. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  593. if (core->mnoc_clk)
  594. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  595. memset(core, 0x0, sizeof(*core));
  596. if (hs_link->byte_clk)
  597. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  598. if (hs_link->pixel_clk)
  599. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  600. if (lp_link->esc_clk)
  601. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  602. if (hs_link->byte_intf_clk)
  603. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  604. memset(hs_link, 0x0, sizeof(*hs_link));
  605. memset(lp_link, 0x0, sizeof(*lp_link));
  606. if (rcg->byte_clk)
  607. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  608. if (rcg->pixel_clk)
  609. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  610. memset(rcg, 0x0, sizeof(*rcg));
  611. return 0;
  612. }
  613. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  614. struct dsi_ctrl *ctrl)
  615. {
  616. int rc = 0;
  617. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  618. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  619. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  620. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  621. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  622. if (IS_ERR(core->mdp_core_clk)) {
  623. core->mdp_core_clk = NULL;
  624. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  625. }
  626. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  627. if (IS_ERR(core->iface_clk)) {
  628. core->iface_clk = NULL;
  629. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  630. }
  631. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  632. if (IS_ERR(core->core_mmss_clk)) {
  633. core->core_mmss_clk = NULL;
  634. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  635. rc);
  636. }
  637. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  638. if (IS_ERR(core->bus_clk)) {
  639. core->bus_clk = NULL;
  640. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  641. }
  642. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  643. if (IS_ERR(core->mnoc_clk)) {
  644. core->mnoc_clk = NULL;
  645. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  646. }
  647. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  648. if (IS_ERR(hs_link->byte_clk)) {
  649. rc = PTR_ERR(hs_link->byte_clk);
  650. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  651. goto fail;
  652. }
  653. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  654. if (IS_ERR(hs_link->pixel_clk)) {
  655. rc = PTR_ERR(hs_link->pixel_clk);
  656. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  657. goto fail;
  658. }
  659. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  660. if (IS_ERR(lp_link->esc_clk)) {
  661. rc = PTR_ERR(lp_link->esc_clk);
  662. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  663. goto fail;
  664. }
  665. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  666. if (IS_ERR(hs_link->byte_intf_clk)) {
  667. hs_link->byte_intf_clk = NULL;
  668. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  669. }
  670. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  671. if (IS_ERR(rcg->byte_clk)) {
  672. rc = PTR_ERR(rcg->byte_clk);
  673. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  674. goto fail;
  675. }
  676. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  677. if (IS_ERR(rcg->pixel_clk)) {
  678. rc = PTR_ERR(rcg->pixel_clk);
  679. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  680. goto fail;
  681. }
  682. return 0;
  683. fail:
  684. dsi_ctrl_clocks_deinit(ctrl);
  685. return rc;
  686. }
  687. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  688. {
  689. int i = 0;
  690. int rc = 0;
  691. struct dsi_regulator_info *regs;
  692. regs = &ctrl->pwr_info.digital;
  693. for (i = 0; i < regs->count; i++) {
  694. if (!regs->vregs[i].vreg)
  695. DSI_CTRL_ERR(ctrl,
  696. "vreg is NULL, should not reach here\n");
  697. else
  698. devm_regulator_put(regs->vregs[i].vreg);
  699. }
  700. regs = &ctrl->pwr_info.host_pwr;
  701. for (i = 0; i < regs->count; i++) {
  702. if (!regs->vregs[i].vreg)
  703. DSI_CTRL_ERR(ctrl,
  704. "vreg is NULL, should not reach here\n");
  705. else
  706. devm_regulator_put(regs->vregs[i].vreg);
  707. }
  708. if (!ctrl->pwr_info.host_pwr.vregs) {
  709. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  710. ctrl->pwr_info.host_pwr.vregs = NULL;
  711. ctrl->pwr_info.host_pwr.count = 0;
  712. }
  713. if (!ctrl->pwr_info.digital.vregs) {
  714. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  715. ctrl->pwr_info.digital.vregs = NULL;
  716. ctrl->pwr_info.digital.count = 0;
  717. }
  718. return rc;
  719. }
  720. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  721. struct dsi_ctrl *ctrl)
  722. {
  723. int rc = 0;
  724. int i = 0;
  725. struct dsi_regulator_info *regs;
  726. struct regulator *vreg = NULL;
  727. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  728. &ctrl->pwr_info.digital,
  729. "qcom,core-supply-entries");
  730. if (rc)
  731. DSI_CTRL_DEBUG(ctrl,
  732. "failed to get digital supply, rc = %d\n", rc);
  733. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  734. &ctrl->pwr_info.host_pwr,
  735. "qcom,ctrl-supply-entries");
  736. if (rc) {
  737. DSI_CTRL_ERR(ctrl,
  738. "failed to get host power supplies, rc = %d\n", rc);
  739. goto error_digital;
  740. }
  741. regs = &ctrl->pwr_info.digital;
  742. for (i = 0; i < regs->count; i++) {
  743. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  744. if (IS_ERR(vreg)) {
  745. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  746. regs->vregs[i].vreg_name);
  747. rc = PTR_ERR(vreg);
  748. goto error_host_pwr;
  749. }
  750. regs->vregs[i].vreg = vreg;
  751. }
  752. regs = &ctrl->pwr_info.host_pwr;
  753. for (i = 0; i < regs->count; i++) {
  754. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  755. if (IS_ERR(vreg)) {
  756. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  757. regs->vregs[i].vreg_name);
  758. for (--i; i >= 0; i--)
  759. devm_regulator_put(regs->vregs[i].vreg);
  760. rc = PTR_ERR(vreg);
  761. goto error_digital_put;
  762. }
  763. regs->vregs[i].vreg = vreg;
  764. }
  765. return rc;
  766. error_digital_put:
  767. regs = &ctrl->pwr_info.digital;
  768. for (i = 0; i < regs->count; i++)
  769. devm_regulator_put(regs->vregs[i].vreg);
  770. error_host_pwr:
  771. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  772. ctrl->pwr_info.host_pwr.vregs = NULL;
  773. ctrl->pwr_info.host_pwr.count = 0;
  774. error_digital:
  775. if (ctrl->pwr_info.digital.vregs)
  776. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  777. ctrl->pwr_info.digital.vregs = NULL;
  778. ctrl->pwr_info.digital.count = 0;
  779. return rc;
  780. }
  781. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  782. struct dsi_host_config *config)
  783. {
  784. int rc = 0;
  785. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  786. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  787. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  788. config->panel_mode);
  789. rc = -EINVAL;
  790. goto err;
  791. }
  792. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  793. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  794. rc = -EINVAL;
  795. goto err;
  796. }
  797. err:
  798. return rc;
  799. }
  800. /* Function returns number of bits per pxl */
  801. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  802. {
  803. u32 bpp = 0;
  804. switch (dst_format) {
  805. case DSI_PIXEL_FORMAT_RGB111:
  806. bpp = 3;
  807. break;
  808. case DSI_PIXEL_FORMAT_RGB332:
  809. bpp = 8;
  810. break;
  811. case DSI_PIXEL_FORMAT_RGB444:
  812. bpp = 12;
  813. break;
  814. case DSI_PIXEL_FORMAT_RGB565:
  815. bpp = 16;
  816. break;
  817. case DSI_PIXEL_FORMAT_RGB666:
  818. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  819. bpp = 18;
  820. break;
  821. case DSI_PIXEL_FORMAT_RGB888:
  822. bpp = 24;
  823. break;
  824. default:
  825. bpp = 24;
  826. break;
  827. }
  828. return bpp;
  829. }
  830. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  831. struct dsi_host_config *config, void *clk_handle,
  832. struct dsi_display_mode *mode)
  833. {
  834. int rc = 0;
  835. u32 num_of_lanes = 0;
  836. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  837. u32 bpp, frame_time_us, byte_intf_clk_div;
  838. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  839. byte_clk_rate, byte_intf_clk_rate;
  840. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  841. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  842. struct dsi_mode_info *timing = &config->video_timing;
  843. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  844. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  845. /* Get bits per pxl in destination format */
  846. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  847. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  848. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  849. num_of_lanes++;
  850. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  851. num_of_lanes++;
  852. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  853. num_of_lanes++;
  854. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  855. num_of_lanes++;
  856. if (split_link->split_link_enabled)
  857. num_of_lanes = split_link->lanes_per_sublink;
  858. config->common_config.num_data_lanes = num_of_lanes;
  859. config->common_config.bpp = bpp;
  860. if (config->bit_clk_rate_hz_override != 0) {
  861. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  862. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  863. bit_rate *= bits_per_symbol;
  864. do_div(bit_rate, num_of_symbols);
  865. }
  866. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  867. /* Calculate the bit rate needed to match dsi transfer time */
  868. bit_rate = min_dsi_clk_hz * frame_time_us;
  869. do_div(bit_rate, dsi_transfer_time_us);
  870. bit_rate = bit_rate * num_of_lanes;
  871. } else {
  872. h_period = dsi_h_total_dce(timing);
  873. v_period = DSI_V_TOTAL(timing);
  874. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  875. }
  876. pclk_rate = bit_rate;
  877. do_div(pclk_rate, bpp);
  878. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  879. bit_rate_per_lane = bit_rate;
  880. do_div(bit_rate_per_lane, num_of_lanes);
  881. byte_clk_rate = bit_rate_per_lane;
  882. do_div(byte_clk_rate, 8);
  883. byte_intf_clk_rate = byte_clk_rate;
  884. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  885. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  886. config->bit_clk_rate_hz = byte_clk_rate * 8;
  887. } else {
  888. do_div(bit_rate, bits_per_symbol);
  889. bit_rate *= num_of_symbols;
  890. bit_rate_per_lane = bit_rate;
  891. do_div(bit_rate_per_lane, num_of_lanes);
  892. byte_clk_rate = bit_rate_per_lane;
  893. do_div(byte_clk_rate, 7);
  894. /* For CPHY, byte_intf_clk is same as byte_clk */
  895. byte_intf_clk_rate = byte_clk_rate;
  896. config->bit_clk_rate_hz = byte_clk_rate * 7;
  897. }
  898. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  899. bit_rate, bit_rate_per_lane);
  900. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  901. byte_clk_rate, byte_intf_clk_rate);
  902. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  903. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  904. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  905. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  906. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  907. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  908. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  909. dsi_ctrl->cell_index);
  910. if (rc)
  911. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  912. return rc;
  913. }
  914. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  915. {
  916. int rc = 0;
  917. if (enable) {
  918. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  919. if (rc < 0) {
  920. DSI_CTRL_ERR(dsi_ctrl,
  921. "Power resource enable failed, rc=%d\n", rc);
  922. goto error;
  923. }
  924. if (!dsi_ctrl->current_state.host_initialized) {
  925. rc = dsi_pwr_enable_regulator(
  926. &dsi_ctrl->pwr_info.host_pwr, true);
  927. if (rc) {
  928. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  929. goto error_get_sync;
  930. }
  931. }
  932. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  933. true);
  934. if (rc) {
  935. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  936. rc);
  937. (void)dsi_pwr_enable_regulator(
  938. &dsi_ctrl->pwr_info.host_pwr,
  939. false
  940. );
  941. goto error_get_sync;
  942. }
  943. return rc;
  944. } else {
  945. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  946. false);
  947. if (rc) {
  948. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  949. rc);
  950. goto error;
  951. }
  952. if (!dsi_ctrl->current_state.host_initialized) {
  953. rc = dsi_pwr_enable_regulator(
  954. &dsi_ctrl->pwr_info.host_pwr, false);
  955. if (rc) {
  956. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  957. goto error;
  958. }
  959. }
  960. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  961. return rc;
  962. }
  963. error_get_sync:
  964. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  965. error:
  966. return rc;
  967. }
  968. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  969. const struct mipi_dsi_packet *packet,
  970. u8 **buffer,
  971. u32 *size)
  972. {
  973. int rc = 0;
  974. u8 *buf = NULL;
  975. u32 len, i;
  976. u8 cmd_type = 0;
  977. len = packet->size;
  978. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  979. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  980. if (!buf)
  981. return -ENOMEM;
  982. for (i = 0; i < len; i++) {
  983. if (i >= packet->size)
  984. buf[i] = 0xFF;
  985. else if (i < sizeof(packet->header))
  986. buf[i] = packet->header[i];
  987. else
  988. buf[i] = packet->payload[i - sizeof(packet->header)];
  989. }
  990. if (packet->payload_length > 0)
  991. buf[3] |= BIT(6);
  992. /* Swap BYTE order in the command buffer for MSM */
  993. buf[0] = packet->header[1];
  994. buf[1] = packet->header[2];
  995. buf[2] = packet->header[0];
  996. /* send embedded BTA for read commands */
  997. cmd_type = buf[2] & 0x3f;
  998. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  999. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1000. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1001. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1002. buf[3] |= BIT(5);
  1003. *buffer = buf;
  1004. *size = len;
  1005. return rc;
  1006. }
  1007. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1008. {
  1009. int rc = 0;
  1010. if (!dsi_ctrl) {
  1011. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1012. return -EINVAL;
  1013. }
  1014. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1015. return -EINVAL;
  1016. mutex_lock(&dsi_ctrl->ctrl_lock);
  1017. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1018. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1019. return rc;
  1020. }
  1021. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1022. {
  1023. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1024. struct dsi_mode_info *timing;
  1025. /**
  1026. * No need to wait if the panel is not video mode or
  1027. * if DSI controller supports command DMA scheduling or
  1028. * if we are sending init commands.
  1029. */
  1030. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1031. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1032. (dsi_ctrl->current_state.vid_engine_state !=
  1033. DSI_CTRL_ENGINE_ON))
  1034. return;
  1035. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1036. DSI_VIDEO_MODE_FRAME_DONE);
  1037. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1038. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1039. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1040. ret = wait_for_completion_timeout(
  1041. &dsi_ctrl->irq_info.vid_frame_done,
  1042. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1043. if (ret <= 0)
  1044. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1045. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1046. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1047. timing = &(dsi_ctrl->host_config.video_timing);
  1048. v_total = timing->v_sync_width + timing->v_back_porch +
  1049. timing->v_front_porch + timing->v_active;
  1050. v_blank = timing->v_sync_width + timing->v_back_porch;
  1051. fps = timing->refresh_rate;
  1052. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1053. udelay(sleep_ms * 1000);
  1054. }
  1055. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1056. u32 cmd_len,
  1057. u32 *flags)
  1058. {
  1059. /**
  1060. * Setup the mode of transmission
  1061. * override cmd fetch mode during secure session
  1062. */
  1063. if (dsi_ctrl->secure_mode) {
  1064. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1);
  1065. *flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  1066. *flags |= DSI_CTRL_CMD_FIFO_STORE;
  1067. DSI_CTRL_DEBUG(dsi_ctrl,
  1068. "override to TPG during secure session\n");
  1069. return;
  1070. }
  1071. /* Check to see if cmd len plus header is greater than fifo size */
  1072. if ((cmd_len + 4) > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  1073. *flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  1074. DSI_CTRL_DEBUG(dsi_ctrl, "override to non-embedded mode,cmd len =%d\n",
  1075. cmd_len);
  1076. return;
  1077. }
  1078. }
  1079. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1080. u32 cmd_len,
  1081. u32 *flags)
  1082. {
  1083. int rc = 0;
  1084. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1085. /* if command size plus header is greater than fifo size */
  1086. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1087. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1088. return -ENOTSUPP;
  1089. }
  1090. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1091. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1092. return -ENOTSUPP;
  1093. }
  1094. }
  1095. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1096. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1097. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1098. return -ENOTSUPP;
  1099. }
  1100. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1101. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1102. return -ENOTSUPP;
  1103. }
  1104. if ((cmd_len + 4) > SZ_4K) {
  1105. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1106. return -ENOTSUPP;
  1107. }
  1108. }
  1109. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1110. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1111. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1112. return -ENOTSUPP;
  1113. }
  1114. }
  1115. return rc;
  1116. }
  1117. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1118. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1119. {
  1120. u32 line_no = 0, window = 0, sched_line_no = 0;
  1121. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1122. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1123. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1124. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1125. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1126. /*
  1127. * In case of command scheduling in video mode, the line at which
  1128. * the command is scheduled can revert to the default value i.e. 1
  1129. * for the following cases:
  1130. * 1) No schedule line defined by the panel.
  1131. * 2) schedule line defined is greater than VFP.
  1132. */
  1133. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1134. dsi_hw_ops.schedule_dma_cmd &&
  1135. (dsi_ctrl->current_state.vid_engine_state ==
  1136. DSI_CTRL_ENGINE_ON)) {
  1137. sched_line_no = (line_no == 0) ? 1 : line_no;
  1138. if (timing) {
  1139. if (sched_line_no >= timing->v_front_porch)
  1140. sched_line_no = 1;
  1141. sched_line_no += timing->v_back_porch +
  1142. timing->v_sync_width + timing->v_active;
  1143. }
  1144. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1145. }
  1146. /*
  1147. * In case of command scheduling in command mode, the window size
  1148. * is reset to zero, if the total scheduling window is greater
  1149. * than the panel height.
  1150. */
  1151. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1152. dsi_hw_ops.configure_cmddma_window) {
  1153. sched_line_no = line_no;
  1154. if ((sched_line_no + window) > timing->v_active)
  1155. window = 0;
  1156. sched_line_no += timing->v_active;
  1157. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1158. sched_line_no, window);
  1159. }
  1160. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1161. sched_line_no, window);
  1162. }
  1163. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1164. const struct mipi_dsi_msg *msg,
  1165. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1166. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1167. u32 flags)
  1168. {
  1169. u32 hw_flags = 0;
  1170. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1171. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1172. msg->flags);
  1173. if (dsi_ctrl->hw.reset_trig_ctrl)
  1174. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1175. &dsi_ctrl->host_config.common_config);
  1176. /* check if custom dma scheduling line needed */
  1177. if (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED)
  1178. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1179. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1180. DSI_OP_CMD_MODE);
  1181. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1182. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1183. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND) ||
  1184. (flags & DSI_CTRL_CMD_LAST_COMMAND))
  1185. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1186. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1187. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1188. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1189. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1190. &dsi_ctrl->hw,
  1191. cmd_mem,
  1192. hw_flags);
  1193. } else {
  1194. dsi_hw_ops.kickoff_command(
  1195. &dsi_ctrl->hw,
  1196. cmd_mem,
  1197. hw_flags);
  1198. }
  1199. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1200. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1201. cmd,
  1202. hw_flags);
  1203. }
  1204. }
  1205. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1206. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1207. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1208. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1209. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1210. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1211. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1212. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1213. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1214. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1215. &dsi_ctrl->hw,
  1216. cmd_mem,
  1217. hw_flags);
  1218. } else {
  1219. dsi_hw_ops.kickoff_command(
  1220. &dsi_ctrl->hw,
  1221. cmd_mem,
  1222. hw_flags);
  1223. }
  1224. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1225. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1226. cmd,
  1227. hw_flags);
  1228. }
  1229. if (dsi_ctrl->enable_cmd_dma_stats) {
  1230. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1231. dsi_ctrl->cmd_mode);
  1232. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1233. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1234. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1235. dsi_ctrl->cmd_trigger_line,
  1236. dsi_ctrl->cmd_trigger_frame);
  1237. }
  1238. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1239. dsi_ctrl->dma_wait_queued = true;
  1240. queue_work(dsi_ctrl->dma_cmd_workq,
  1241. &dsi_ctrl->dma_cmd_wait);
  1242. } else {
  1243. dsi_ctrl->dma_wait_queued = false;
  1244. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1245. }
  1246. dsi_ctrl_mask_overflow(dsi_ctrl, false);
  1247. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1248. /*
  1249. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1250. * mode command followed by embedded mode. Otherwise it will
  1251. * result in smmu write faults with DSI as client.
  1252. */
  1253. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1254. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1255. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1256. dsi_ctrl->cmd_len = 0;
  1257. }
  1258. }
  1259. }
  1260. static void dsi_ctrl_validate_msg_flags(struct dsi_ctrl *dsi_ctrl,
  1261. const struct mipi_dsi_msg *msg,
  1262. u32 *flags)
  1263. {
  1264. /*
  1265. * ASYNC command wait mode is not supported for
  1266. * - commands sent using DSI FIFO memory
  1267. * - DSI read commands
  1268. * - DCS commands sent in non-embedded mode
  1269. * - whenever an explicit wait time is specificed for the command
  1270. * since the wait time cannot be guaranteed in async mode
  1271. * - video mode panels
  1272. * If async override is set, skip async flag reset
  1273. */
  1274. if (((*flags & DSI_CTRL_CMD_FIFO_STORE) ||
  1275. *flags & DSI_CTRL_CMD_READ ||
  1276. *flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE ||
  1277. msg->wait_ms ||
  1278. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) &&
  1279. !(msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE))
  1280. *flags &= ~DSI_CTRL_CMD_ASYNC_WAIT;
  1281. }
  1282. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl,
  1283. const struct mipi_dsi_msg *msg,
  1284. u32 *flags)
  1285. {
  1286. int rc = 0;
  1287. struct mipi_dsi_packet packet;
  1288. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1289. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1290. u32 length = 0;
  1291. u8 *buffer = NULL;
  1292. u32 cnt = 0;
  1293. u8 *cmdbuf;
  1294. /* Select the tx mode to transfer the command */
  1295. dsi_message_setup_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1296. /* Validate the mode before sending the command */
  1297. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1298. if (rc) {
  1299. DSI_CTRL_ERR(dsi_ctrl,
  1300. "Cmd tx validation failed, cannot transfer cmd\n");
  1301. rc = -ENOTSUPP;
  1302. goto error;
  1303. }
  1304. dsi_ctrl_validate_msg_flags(dsi_ctrl, msg, flags);
  1305. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1306. if (dsi_ctrl->dma_wait_queued)
  1307. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1308. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1309. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1310. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1311. true : false;
  1312. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1313. true : false;
  1314. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1315. true : false;
  1316. cmd_mem.datatype = msg->type;
  1317. cmd_mem.length = msg->tx_len;
  1318. dsi_ctrl->cmd_len = msg->tx_len;
  1319. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1320. DSI_CTRL_DEBUG(dsi_ctrl,
  1321. "non-embedded mode , size of command =%zd\n",
  1322. msg->tx_len);
  1323. goto kickoff;
  1324. }
  1325. rc = mipi_dsi_create_packet(&packet, msg);
  1326. if (rc) {
  1327. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1328. rc);
  1329. goto error;
  1330. }
  1331. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1332. &packet,
  1333. &buffer,
  1334. &length);
  1335. if (rc) {
  1336. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1337. goto error;
  1338. }
  1339. /*
  1340. * In case of broadcast CMD length cannot be greater than 512 bytes
  1341. * as specified by HW limitations. Need to overwrite the flags to
  1342. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1343. */
  1344. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) &&
  1345. (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1346. if ((dsi_ctrl->cmd_len + length) > 240) {
  1347. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1348. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1349. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1350. flags);
  1351. }
  1352. }
  1353. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND) ||
  1354. (*flags & DSI_CTRL_CMD_LAST_COMMAND))
  1355. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1356. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1357. /* Embedded mode config is selected */
  1358. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1359. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1360. true : false;
  1361. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1362. true : false;
  1363. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1364. true : false;
  1365. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1366. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1367. for (cnt = 0; cnt < length; cnt++)
  1368. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1369. dsi_ctrl->cmd_len += length;
  1370. if (!(msg->flags & MIPI_DSI_MSG_LASTCOMMAND) &&
  1371. !(*flags & DSI_CTRL_CMD_LAST_COMMAND)) {
  1372. goto error;
  1373. } else {
  1374. cmd_mem.length = dsi_ctrl->cmd_len;
  1375. dsi_ctrl->cmd_len = 0;
  1376. }
  1377. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1378. cmd.command = (u32 *)buffer;
  1379. cmd.size = length;
  1380. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1381. true : false;
  1382. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1383. true : false;
  1384. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1385. true : false;
  1386. }
  1387. kickoff:
  1388. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1389. error:
  1390. if (buffer)
  1391. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1392. return rc;
  1393. }
  1394. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl,
  1395. const struct mipi_dsi_msg *rx_msg,
  1396. u32 size)
  1397. {
  1398. int rc = 0;
  1399. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1400. u32 flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1401. u16 dflags = rx_msg->flags;
  1402. struct mipi_dsi_msg msg = {
  1403. .channel = rx_msg->channel,
  1404. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1405. .tx_len = 2,
  1406. .tx_buf = tx,
  1407. .flags = rx_msg->flags,
  1408. };
  1409. /* remove last message flag to batch max packet cmd to read command */
  1410. dflags &= ~BIT(3);
  1411. msg.flags = dflags;
  1412. rc = dsi_message_tx(dsi_ctrl, &msg, &flags);
  1413. if (rc)
  1414. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1415. rc);
  1416. return rc;
  1417. }
  1418. /* Helper functions to support DCS read operation */
  1419. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1420. unsigned char *buff)
  1421. {
  1422. u8 *data = msg->rx_buf;
  1423. int read_len = 1;
  1424. if (!data)
  1425. return 0;
  1426. /* remove dcs type */
  1427. if (msg->rx_len >= 1)
  1428. data[0] = buff[1];
  1429. else
  1430. read_len = 0;
  1431. return read_len;
  1432. }
  1433. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1434. unsigned char *buff)
  1435. {
  1436. u8 *data = msg->rx_buf;
  1437. int read_len = 2;
  1438. if (!data)
  1439. return 0;
  1440. /* remove dcs type */
  1441. if (msg->rx_len >= 2) {
  1442. data[0] = buff[1];
  1443. data[1] = buff[2];
  1444. } else {
  1445. read_len = 0;
  1446. }
  1447. return read_len;
  1448. }
  1449. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1450. unsigned char *buff)
  1451. {
  1452. if (!msg->rx_buf)
  1453. return 0;
  1454. /* remove dcs type */
  1455. if (msg->rx_buf && msg->rx_len)
  1456. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1457. return msg->rx_len;
  1458. }
  1459. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl,
  1460. const struct mipi_dsi_msg *msg,
  1461. u32 *flags)
  1462. {
  1463. int rc = 0;
  1464. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1465. u32 current_read_len = 0, total_bytes_read = 0;
  1466. bool short_resp = false;
  1467. bool read_done = false;
  1468. u32 dlen, diff, rlen;
  1469. unsigned char *buff;
  1470. char cmd;
  1471. if (!msg) {
  1472. DSI_CTRL_ERR(dsi_ctrl, "Invalid msg\n");
  1473. rc = -EINVAL;
  1474. goto error;
  1475. }
  1476. rlen = msg->rx_len;
  1477. if (msg->rx_len <= 2) {
  1478. short_resp = true;
  1479. rd_pkt_size = msg->rx_len;
  1480. total_read_len = 4;
  1481. } else {
  1482. short_resp = false;
  1483. current_read_len = 10;
  1484. if (msg->rx_len < current_read_len)
  1485. rd_pkt_size = msg->rx_len;
  1486. else
  1487. rd_pkt_size = current_read_len;
  1488. total_read_len = current_read_len + 6;
  1489. }
  1490. buff = msg->rx_buf;
  1491. while (!read_done) {
  1492. rc = dsi_set_max_return_size(dsi_ctrl, msg, rd_pkt_size);
  1493. if (rc) {
  1494. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1495. rc);
  1496. goto error;
  1497. }
  1498. /* clear RDBK_DATA registers before proceeding */
  1499. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1500. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  1501. if (rc) {
  1502. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1503. rc);
  1504. goto error;
  1505. }
  1506. /*
  1507. * wait before reading rdbk_data register, if any delay is
  1508. * required after sending the read command.
  1509. */
  1510. if (msg->wait_ms)
  1511. usleep_range(msg->wait_ms * 1000,
  1512. ((msg->wait_ms * 1000) + 10));
  1513. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1514. buff, total_bytes_read,
  1515. total_read_len, rd_pkt_size,
  1516. &hw_read_cnt);
  1517. if (!dlen)
  1518. goto error;
  1519. if (short_resp)
  1520. break;
  1521. if (rlen <= current_read_len) {
  1522. diff = current_read_len - rlen;
  1523. read_done = true;
  1524. } else {
  1525. diff = 0;
  1526. rlen -= current_read_len;
  1527. }
  1528. dlen -= 2; /* 2 bytes of CRC */
  1529. dlen -= diff;
  1530. buff += dlen;
  1531. total_bytes_read += dlen;
  1532. if (!read_done) {
  1533. current_read_len = 14; /* Not first read */
  1534. if (rlen < current_read_len)
  1535. rd_pkt_size += rlen;
  1536. else
  1537. rd_pkt_size += current_read_len;
  1538. }
  1539. }
  1540. if (hw_read_cnt < 16 && !short_resp)
  1541. buff = msg->rx_buf + (16 - hw_read_cnt);
  1542. else
  1543. buff = msg->rx_buf;
  1544. /* parse the data read from panel */
  1545. cmd = buff[0];
  1546. switch (cmd) {
  1547. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1548. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1549. rc = 0;
  1550. break;
  1551. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1552. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1553. rc = dsi_parse_short_read1_resp(msg, buff);
  1554. break;
  1555. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1556. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1557. rc = dsi_parse_short_read2_resp(msg, buff);
  1558. break;
  1559. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1560. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1561. rc = dsi_parse_long_read_resp(msg, buff);
  1562. break;
  1563. default:
  1564. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1565. rc = 0;
  1566. }
  1567. error:
  1568. return rc;
  1569. }
  1570. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1571. {
  1572. int rc = 0;
  1573. u32 lanes = 0;
  1574. u32 ulps_lanes;
  1575. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1576. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1577. if (rc) {
  1578. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1579. return rc;
  1580. }
  1581. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1582. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1583. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1584. return 0;
  1585. }
  1586. lanes |= DSI_CLOCK_LANE;
  1587. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1588. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1589. if ((lanes & ulps_lanes) != lanes) {
  1590. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1591. lanes, ulps_lanes);
  1592. rc = -EIO;
  1593. }
  1594. return rc;
  1595. }
  1596. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1597. {
  1598. int rc = 0;
  1599. u32 ulps_lanes, lanes = 0;
  1600. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1601. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1602. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1603. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1604. return 0;
  1605. }
  1606. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1607. lanes |= DSI_CLOCK_LANE;
  1608. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1609. if ((lanes & ulps_lanes) != lanes)
  1610. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1611. lanes &= ulps_lanes;
  1612. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1613. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1614. if (ulps_lanes & lanes) {
  1615. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1616. ulps_lanes);
  1617. rc = -EIO;
  1618. }
  1619. return rc;
  1620. }
  1621. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1622. {
  1623. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1624. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1625. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1626. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1627. 0xFF00A0);
  1628. else
  1629. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1630. 0xFF00E0);
  1631. }
  1632. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1633. {
  1634. int rc = 0;
  1635. bool splash_enabled = false;
  1636. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1637. if (!splash_enabled) {
  1638. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1639. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1640. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1641. }
  1642. return rc;
  1643. }
  1644. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1645. {
  1646. struct msm_gem_address_space *aspace = NULL;
  1647. if (dsi_ctrl->tx_cmd_buf) {
  1648. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1649. MSM_SMMU_DOMAIN_UNSECURE);
  1650. if (!aspace) {
  1651. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1652. return -ENOMEM;
  1653. }
  1654. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1655. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1656. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1657. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1658. dsi_ctrl->tx_cmd_buf = NULL;
  1659. }
  1660. return 0;
  1661. }
  1662. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1663. {
  1664. int rc = 0;
  1665. u64 iova = 0;
  1666. struct msm_gem_address_space *aspace = NULL;
  1667. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1668. if (!aspace) {
  1669. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1670. return -ENOMEM;
  1671. }
  1672. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1673. SZ_4K,
  1674. MSM_BO_UNCACHED);
  1675. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1676. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1677. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1678. dsi_ctrl->tx_cmd_buf = NULL;
  1679. goto error;
  1680. }
  1681. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1682. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1683. if (rc) {
  1684. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1685. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1686. goto error;
  1687. }
  1688. if (iova & 0x07) {
  1689. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1690. rc = -ENOTSUPP;
  1691. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1692. goto error;
  1693. }
  1694. error:
  1695. return rc;
  1696. }
  1697. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1698. bool enable, bool ulps_enabled)
  1699. {
  1700. u32 lanes = 0;
  1701. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1702. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1703. lanes |= DSI_CLOCK_LANE;
  1704. if (enable)
  1705. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1706. lanes, ulps_enabled);
  1707. else
  1708. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1709. lanes, ulps_enabled);
  1710. return 0;
  1711. }
  1712. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1713. struct device_node *of_node)
  1714. {
  1715. u32 index = 0, frame_threshold_time_us = 0;
  1716. int rc = 0;
  1717. if (!dsi_ctrl || !of_node) {
  1718. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1719. dsi_ctrl != NULL, of_node != NULL);
  1720. return -EINVAL;
  1721. }
  1722. rc = of_property_read_u32(of_node, "cell-index", &index);
  1723. if (rc) {
  1724. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1725. index = 0;
  1726. }
  1727. dsi_ctrl->cell_index = index;
  1728. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1729. if (!dsi_ctrl->name)
  1730. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1731. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1732. "qcom,dsi-phy-isolation-enabled");
  1733. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1734. "qcom,null-insertion-enabled");
  1735. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1736. "qcom,split-link-supported");
  1737. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1738. &frame_threshold_time_us);
  1739. if (rc) {
  1740. DSI_CTRL_DEBUG(dsi_ctrl,
  1741. "frame-threshold-time not specified, defaulting\n");
  1742. frame_threshold_time_us = 2666;
  1743. }
  1744. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1745. return 0;
  1746. }
  1747. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1748. {
  1749. struct dsi_ctrl *dsi_ctrl;
  1750. struct dsi_ctrl_list_item *item;
  1751. const struct of_device_id *id;
  1752. enum dsi_ctrl_version version;
  1753. int rc = 0;
  1754. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1755. if (!id)
  1756. return -ENODEV;
  1757. version = *(enum dsi_ctrl_version *)id->data;
  1758. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1759. if (!item)
  1760. return -ENOMEM;
  1761. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1762. if (!dsi_ctrl)
  1763. return -ENOMEM;
  1764. dsi_ctrl->version = version;
  1765. dsi_ctrl->irq_info.irq_num = -1;
  1766. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1767. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1768. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1769. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1770. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1771. if (rc) {
  1772. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1773. goto fail;
  1774. }
  1775. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1776. if (rc) {
  1777. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1778. rc);
  1779. goto fail;
  1780. }
  1781. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1782. if (rc) {
  1783. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1784. rc);
  1785. goto fail;
  1786. }
  1787. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1788. if (rc) {
  1789. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1790. rc);
  1791. goto fail_supplies;
  1792. }
  1793. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1794. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1795. dsi_ctrl->null_insertion_enabled);
  1796. if (rc) {
  1797. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1798. dsi_ctrl->version);
  1799. goto fail_clks;
  1800. }
  1801. if (dsi_ctrl->hw.ops.map_mdp_regs)
  1802. dsi_ctrl->hw.ops.map_mdp_regs(pdev, &dsi_ctrl->hw);
  1803. item->ctrl = dsi_ctrl;
  1804. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1805. mutex_lock(&dsi_ctrl_list_lock);
  1806. list_add(&item->list, &dsi_ctrl_list);
  1807. mutex_unlock(&dsi_ctrl_list_lock);
  1808. mutex_init(&dsi_ctrl->ctrl_lock);
  1809. dsi_ctrl->secure_mode = false;
  1810. dsi_ctrl->pdev = pdev;
  1811. platform_set_drvdata(pdev, dsi_ctrl);
  1812. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1813. return 0;
  1814. fail_clks:
  1815. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1816. fail_supplies:
  1817. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1818. fail:
  1819. return rc;
  1820. }
  1821. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1822. {
  1823. int rc = 0;
  1824. struct dsi_ctrl *dsi_ctrl;
  1825. struct list_head *pos, *tmp;
  1826. dsi_ctrl = platform_get_drvdata(pdev);
  1827. mutex_lock(&dsi_ctrl_list_lock);
  1828. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1829. struct dsi_ctrl_list_item *n = list_entry(pos,
  1830. struct dsi_ctrl_list_item,
  1831. list);
  1832. if (n->ctrl == dsi_ctrl) {
  1833. list_del(&n->list);
  1834. break;
  1835. }
  1836. }
  1837. mutex_unlock(&dsi_ctrl_list_lock);
  1838. mutex_lock(&dsi_ctrl->ctrl_lock);
  1839. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1840. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1841. if (rc)
  1842. DSI_CTRL_ERR(dsi_ctrl,
  1843. "failed to deinitialize voltage supplies, rc=%d\n",
  1844. rc);
  1845. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1846. if (rc)
  1847. DSI_CTRL_ERR(dsi_ctrl,
  1848. "failed to deinitialize clocks, rc=%d\n", rc);
  1849. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1850. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1851. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1852. devm_kfree(&pdev->dev, dsi_ctrl);
  1853. platform_set_drvdata(pdev, NULL);
  1854. return 0;
  1855. }
  1856. static struct platform_driver dsi_ctrl_driver = {
  1857. .probe = dsi_ctrl_dev_probe,
  1858. .remove = dsi_ctrl_dev_remove,
  1859. .driver = {
  1860. .name = "drm_dsi_ctrl",
  1861. .of_match_table = msm_dsi_of_match,
  1862. .suppress_bind_attrs = true,
  1863. },
  1864. };
  1865. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1866. {
  1867. int rc = 0;
  1868. struct dsi_ctrl_list_item *dsi_ctrl;
  1869. mutex_lock(&dsi_ctrl_list_lock);
  1870. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1871. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1872. if (rc) {
  1873. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1874. "failed to get io mem, rc = %d\n", rc);
  1875. return rc;
  1876. }
  1877. }
  1878. mutex_unlock(&dsi_ctrl_list_lock);
  1879. return rc;
  1880. }
  1881. /**
  1882. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1883. * @of_node: of_node of the DSI controller.
  1884. *
  1885. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1886. * is incremented to one and all subsequent gets will fail until the original
  1887. * clients calls a put.
  1888. *
  1889. * Return: DSI Controller handle.
  1890. */
  1891. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1892. {
  1893. struct list_head *pos, *tmp;
  1894. struct dsi_ctrl *ctrl = NULL;
  1895. mutex_lock(&dsi_ctrl_list_lock);
  1896. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1897. struct dsi_ctrl_list_item *n;
  1898. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1899. if (n->ctrl->pdev->dev.of_node == of_node) {
  1900. ctrl = n->ctrl;
  1901. break;
  1902. }
  1903. }
  1904. mutex_unlock(&dsi_ctrl_list_lock);
  1905. if (!ctrl) {
  1906. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1907. -EPROBE_DEFER);
  1908. ctrl = ERR_PTR(-EPROBE_DEFER);
  1909. return ctrl;
  1910. }
  1911. mutex_lock(&ctrl->ctrl_lock);
  1912. if (ctrl->refcount == 1) {
  1913. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1914. mutex_unlock(&ctrl->ctrl_lock);
  1915. ctrl = ERR_PTR(-EBUSY);
  1916. return ctrl;
  1917. }
  1918. ctrl->refcount++;
  1919. mutex_unlock(&ctrl->ctrl_lock);
  1920. return ctrl;
  1921. }
  1922. /**
  1923. * dsi_ctrl_put() - releases a dsi controller handle.
  1924. * @dsi_ctrl: DSI controller handle.
  1925. *
  1926. * Releases the DSI controller. Driver will clean up all resources and puts back
  1927. * the DSI controller into reset state.
  1928. */
  1929. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1930. {
  1931. mutex_lock(&dsi_ctrl->ctrl_lock);
  1932. if (dsi_ctrl->refcount == 0)
  1933. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1934. else
  1935. dsi_ctrl->refcount--;
  1936. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1937. }
  1938. /**
  1939. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1940. * @dsi_ctrl: DSI controller handle.
  1941. * @parent: Parent directory for debug fs.
  1942. *
  1943. * Initializes DSI controller driver. Driver should be initialized after
  1944. * dsi_ctrl_get() succeeds.
  1945. *
  1946. * Return: error code.
  1947. */
  1948. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1949. {
  1950. int rc = 0;
  1951. if (!dsi_ctrl) {
  1952. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1953. return -EINVAL;
  1954. }
  1955. mutex_lock(&dsi_ctrl->ctrl_lock);
  1956. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1957. if (rc) {
  1958. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1959. rc);
  1960. goto error;
  1961. }
  1962. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1963. if (rc) {
  1964. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1965. goto error;
  1966. }
  1967. error:
  1968. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1969. return rc;
  1970. }
  1971. /**
  1972. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1973. * @dsi_ctrl: DSI controller handle.
  1974. *
  1975. * Releases all resources acquired by dsi_ctrl_drv_init().
  1976. *
  1977. * Return: error code.
  1978. */
  1979. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1980. {
  1981. int rc = 0;
  1982. if (!dsi_ctrl) {
  1983. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1984. return -EINVAL;
  1985. }
  1986. mutex_lock(&dsi_ctrl->ctrl_lock);
  1987. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1988. if (rc)
  1989. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1990. rc);
  1991. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1992. if (rc)
  1993. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1994. rc);
  1995. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1996. return rc;
  1997. }
  1998. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1999. struct clk_ctrl_cb *clk_cb)
  2000. {
  2001. if (!dsi_ctrl || !clk_cb) {
  2002. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2003. return -EINVAL;
  2004. }
  2005. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  2006. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  2007. return 0;
  2008. }
  2009. /**
  2010. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  2011. * @dsi_ctrl: DSI controller handle.
  2012. *
  2013. * Performs a PHY software reset on the DSI controller. Reset should be done
  2014. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  2015. * not enabled.
  2016. *
  2017. * This function will fail if driver is in any other state.
  2018. *
  2019. * Return: error code.
  2020. */
  2021. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2022. {
  2023. int rc = 0;
  2024. if (!dsi_ctrl) {
  2025. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2026. return -EINVAL;
  2027. }
  2028. mutex_lock(&dsi_ctrl->ctrl_lock);
  2029. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2030. if (rc) {
  2031. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2032. rc);
  2033. goto error;
  2034. }
  2035. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2036. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2037. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2038. error:
  2039. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2040. return rc;
  2041. }
  2042. /**
  2043. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2044. * @dsi_ctrl: DSI controller handle.
  2045. * @timing: New DSI timing info
  2046. *
  2047. * Updates host timing values to conduct a seamless transition to new timing
  2048. * For example, to update the porch values in a dynamic fps switch.
  2049. *
  2050. * Return: error code.
  2051. */
  2052. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2053. struct dsi_mode_info *timing)
  2054. {
  2055. struct dsi_mode_info *host_mode;
  2056. int rc = 0;
  2057. if (!dsi_ctrl || !timing) {
  2058. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2059. return -EINVAL;
  2060. }
  2061. mutex_lock(&dsi_ctrl->ctrl_lock);
  2062. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2063. DSI_CTRL_ENGINE_ON);
  2064. if (rc) {
  2065. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2066. rc);
  2067. goto exit;
  2068. }
  2069. host_mode = &dsi_ctrl->host_config.video_timing;
  2070. memcpy(host_mode, timing, sizeof(*host_mode));
  2071. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2072. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2073. exit:
  2074. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2075. return rc;
  2076. }
  2077. /**
  2078. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2079. * @dsi_ctrl: DSI controller handle.
  2080. * @enable: Enable/disable Timing DB register
  2081. *
  2082. * Update timing db register value during dfps usecases
  2083. *
  2084. * Return: error code.
  2085. */
  2086. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2087. bool enable)
  2088. {
  2089. int rc = 0;
  2090. if (!dsi_ctrl) {
  2091. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2092. return -EINVAL;
  2093. }
  2094. mutex_lock(&dsi_ctrl->ctrl_lock);
  2095. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2096. DSI_CTRL_ENGINE_ON);
  2097. if (rc) {
  2098. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2099. rc);
  2100. goto exit;
  2101. }
  2102. /*
  2103. * Add HW recommended delay for dfps feature.
  2104. * When prefetch is enabled, MDSS HW works on 2 vsync
  2105. * boundaries i.e. mdp_vsync and panel_vsync.
  2106. * In the current implementation we are only waiting
  2107. * for mdp_vsync. We need to make sure that interface
  2108. * flush is after panel_vsync. So, added the recommended
  2109. * delays after dfps update.
  2110. */
  2111. usleep_range(2000, 2010);
  2112. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2113. exit:
  2114. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2115. return rc;
  2116. }
  2117. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2118. {
  2119. int rc = 0;
  2120. if (!dsi_ctrl) {
  2121. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2122. return -EINVAL;
  2123. }
  2124. mutex_lock(&dsi_ctrl->ctrl_lock);
  2125. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2126. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2127. &dsi_ctrl->host_config.common_config,
  2128. &dsi_ctrl->host_config.u.cmd_engine);
  2129. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2130. &dsi_ctrl->host_config.video_timing,
  2131. &dsi_ctrl->host_config.common_config,
  2132. 0x0,
  2133. &dsi_ctrl->roi);
  2134. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2135. } else {
  2136. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2137. &dsi_ctrl->host_config.common_config,
  2138. &dsi_ctrl->host_config.u.video_engine);
  2139. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2140. &dsi_ctrl->host_config.video_timing);
  2141. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2142. }
  2143. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2144. return rc;
  2145. }
  2146. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2147. {
  2148. int rc = 0;
  2149. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2150. if (rc)
  2151. return -EINVAL;
  2152. mutex_lock(&dsi_ctrl->ctrl_lock);
  2153. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2154. &dsi_ctrl->host_config.lane_map);
  2155. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2156. &dsi_ctrl->host_config.common_config);
  2157. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2158. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2159. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2160. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2161. return rc;
  2162. }
  2163. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2164. bool *changed)
  2165. {
  2166. int rc = 0;
  2167. if (!dsi_ctrl || !roi || !changed) {
  2168. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2169. return -EINVAL;
  2170. }
  2171. mutex_lock(&dsi_ctrl->ctrl_lock);
  2172. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2173. dsi_ctrl->modeupdated) {
  2174. *changed = true;
  2175. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2176. dsi_ctrl->modeupdated = false;
  2177. } else
  2178. *changed = false;
  2179. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2180. return rc;
  2181. }
  2182. /**
  2183. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2184. * @dsi_ctrl: DSI controller handle.
  2185. * @enable: Enable/disable DSI PHY clk gating
  2186. * @clk_selection: clock to enable/disable clock gating
  2187. *
  2188. * Return: error code.
  2189. */
  2190. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2191. enum dsi_clk_gate_type clk_selection)
  2192. {
  2193. if (!dsi_ctrl) {
  2194. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2195. return -EINVAL;
  2196. }
  2197. if (dsi_ctrl->hw.ops.config_clk_gating)
  2198. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2199. clk_selection);
  2200. return 0;
  2201. }
  2202. /**
  2203. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2204. * to DSI PHY hardware.
  2205. * @dsi_ctrl: DSI controller handle.
  2206. * @enable: Mask/unmask the PHY reset signal.
  2207. *
  2208. * Return: error code.
  2209. */
  2210. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2211. {
  2212. if (!dsi_ctrl) {
  2213. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2214. return -EINVAL;
  2215. }
  2216. if (dsi_ctrl->hw.ops.phy_reset_config)
  2217. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2218. return 0;
  2219. }
  2220. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2221. struct dsi_ctrl *dsi_ctrl)
  2222. {
  2223. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2224. const unsigned int interrupt_threshold = 15;
  2225. unsigned long jiffies_now = jiffies;
  2226. if (!dsi_ctrl) {
  2227. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2228. return false;
  2229. }
  2230. if (dsi_ctrl->jiffies_start == 0)
  2231. dsi_ctrl->jiffies_start = jiffies;
  2232. dsi_ctrl->error_interrupt_count++;
  2233. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2234. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2235. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2236. dsi_ctrl->error_interrupt_count,
  2237. interrupt_threshold);
  2238. return true;
  2239. }
  2240. } else {
  2241. dsi_ctrl->jiffies_start = jiffies;
  2242. dsi_ctrl->error_interrupt_count = 1;
  2243. }
  2244. return false;
  2245. }
  2246. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2247. unsigned long error)
  2248. {
  2249. struct dsi_event_cb_info cb_info;
  2250. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2251. /* disable error interrupts */
  2252. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2253. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2254. /* clear error interrupts first */
  2255. if (dsi_ctrl->hw.ops.clear_error_status)
  2256. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2257. error);
  2258. /* DTLN PHY error */
  2259. if (error & 0x3000E00)
  2260. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2261. error);
  2262. /* ignore TX timeout if blpp_lp11 is disabled */
  2263. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2264. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2265. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2266. error &= ~DSI_HS_TX_TIMEOUT;
  2267. /* TX timeout error */
  2268. if (error & 0xE0) {
  2269. if (error & 0xA0) {
  2270. if (cb_info.event_cb) {
  2271. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2272. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2273. cb_info.event_idx,
  2274. dsi_ctrl->cell_index,
  2275. 0, 0, 0, 0);
  2276. }
  2277. }
  2278. }
  2279. /* DSI FIFO OVERFLOW error */
  2280. if (error & 0xF0000) {
  2281. u32 mask = 0;
  2282. if (dsi_ctrl->hw.ops.get_error_mask)
  2283. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2284. /* no need to report FIFO overflow if already masked */
  2285. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2286. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2287. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2288. cb_info.event_idx,
  2289. dsi_ctrl->cell_index,
  2290. 0, 0, 0, 0);
  2291. }
  2292. }
  2293. /* DSI FIFO UNDERFLOW error */
  2294. if (error & 0xF00000) {
  2295. if (cb_info.event_cb) {
  2296. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2297. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2298. cb_info.event_idx,
  2299. dsi_ctrl->cell_index,
  2300. 0, 0, 0, 0);
  2301. }
  2302. }
  2303. /* DSI PLL UNLOCK error */
  2304. if (error & BIT(8))
  2305. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2306. /* ACK error */
  2307. if (error & 0xF)
  2308. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2309. /*
  2310. * DSI Phy can go into bad state during ESD influence. This can
  2311. * manifest as various types of spurious error interrupts on
  2312. * DSI controller. This check will allow us to handle afore mentioned
  2313. * case and prevent us from re enabling interrupts until a full ESD
  2314. * recovery is completed.
  2315. */
  2316. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2317. dsi_ctrl->esd_check_underway) {
  2318. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2319. return;
  2320. }
  2321. /* enable back DSI interrupts */
  2322. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2323. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2324. }
  2325. /**
  2326. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2327. * @irq: Incoming IRQ number
  2328. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2329. * Returns: IRQ_HANDLED if no further action required
  2330. */
  2331. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2332. {
  2333. struct dsi_ctrl *dsi_ctrl;
  2334. struct dsi_event_cb_info cb_info;
  2335. unsigned long flags;
  2336. uint32_t status = 0x0, i;
  2337. uint64_t errors = 0x0;
  2338. if (!ptr)
  2339. return IRQ_NONE;
  2340. dsi_ctrl = ptr;
  2341. /* check status interrupts */
  2342. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2343. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2344. /* check error interrupts */
  2345. if (dsi_ctrl->hw.ops.get_error_status)
  2346. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2347. /* clear interrupts */
  2348. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2349. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2350. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2351. /* handle DSI error recovery */
  2352. if (status & DSI_ERROR)
  2353. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2354. if (status & DSI_CMD_MODE_DMA_DONE) {
  2355. if (dsi_ctrl->enable_cmd_dma_stats) {
  2356. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2357. dsi_ctrl->cmd_mode);
  2358. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2359. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2360. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2361. dsi_ctrl->cmd_success_line,
  2362. dsi_ctrl->cmd_success_frame);
  2363. }
  2364. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2365. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2366. DSI_SINT_CMD_MODE_DMA_DONE);
  2367. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2368. }
  2369. if (status & DSI_CMD_FRAME_DONE) {
  2370. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2371. DSI_SINT_CMD_FRAME_DONE);
  2372. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2373. }
  2374. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2375. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2376. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2377. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2378. }
  2379. if (status & DSI_BTA_DONE) {
  2380. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2381. DSI_DLN1_HS_FIFO_OVERFLOW |
  2382. DSI_DLN2_HS_FIFO_OVERFLOW |
  2383. DSI_DLN3_HS_FIFO_OVERFLOW);
  2384. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2385. DSI_SINT_BTA_DONE);
  2386. complete_all(&dsi_ctrl->irq_info.bta_done);
  2387. if (dsi_ctrl->hw.ops.clear_error_status)
  2388. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2389. fifo_overflow_mask);
  2390. }
  2391. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2392. if (status & 0x1) {
  2393. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2394. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2395. spin_unlock_irqrestore(
  2396. &dsi_ctrl->irq_info.irq_lock, flags);
  2397. if (cb_info.event_cb)
  2398. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2399. cb_info.event_idx,
  2400. dsi_ctrl->cell_index,
  2401. irq, 0, 0, 0);
  2402. }
  2403. status >>= 1;
  2404. }
  2405. return IRQ_HANDLED;
  2406. }
  2407. /**
  2408. * _dsi_ctrl_setup_isr - register ISR handler
  2409. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2410. * Returns: Zero on success
  2411. */
  2412. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2413. {
  2414. int irq_num, rc;
  2415. if (!dsi_ctrl)
  2416. return -EINVAL;
  2417. if (dsi_ctrl->irq_info.irq_num != -1)
  2418. return 0;
  2419. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2420. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2421. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2422. init_completion(&dsi_ctrl->irq_info.bta_done);
  2423. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2424. if (irq_num < 0) {
  2425. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2426. irq_num);
  2427. rc = irq_num;
  2428. } else {
  2429. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2430. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2431. if (rc) {
  2432. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2433. rc);
  2434. } else {
  2435. dsi_ctrl->irq_info.irq_num = irq_num;
  2436. disable_irq_nosync(irq_num);
  2437. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2438. }
  2439. }
  2440. return rc;
  2441. }
  2442. /**
  2443. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2444. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2445. */
  2446. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2447. {
  2448. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2449. return;
  2450. if (dsi_ctrl->irq_info.irq_num != -1) {
  2451. devm_free_irq(&dsi_ctrl->pdev->dev,
  2452. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2453. dsi_ctrl->irq_info.irq_num = -1;
  2454. }
  2455. }
  2456. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2457. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2458. {
  2459. unsigned long flags;
  2460. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2461. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2462. return;
  2463. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2464. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2465. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2466. /* enable irq on first request */
  2467. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2468. enable_irq(dsi_ctrl->irq_info.irq_num);
  2469. /* update hardware mask */
  2470. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2471. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2472. dsi_ctrl->irq_info.irq_stat_mask);
  2473. }
  2474. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2475. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2476. dsi_ctrl->irq_info.irq_stat_mask);
  2477. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2478. if (event_info)
  2479. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2480. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2481. }
  2482. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2483. uint32_t intr_idx)
  2484. {
  2485. unsigned long flags;
  2486. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2487. return;
  2488. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx);
  2489. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2490. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2491. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2492. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2493. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2494. dsi_ctrl->irq_info.irq_stat_mask);
  2495. /* don't need irq if no lines are enabled */
  2496. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2497. dsi_ctrl->irq_info.irq_num != -1)
  2498. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2499. }
  2500. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2501. }
  2502. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2503. {
  2504. if (!dsi_ctrl) {
  2505. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2506. return -EINVAL;
  2507. }
  2508. if (dsi_ctrl->hw.ops.host_setup)
  2509. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2510. &dsi_ctrl->host_config.common_config);
  2511. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2512. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2513. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2514. &dsi_ctrl->host_config.common_config,
  2515. &dsi_ctrl->host_config.u.cmd_engine);
  2516. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2517. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2518. &dsi_ctrl->host_config.video_timing,
  2519. &dsi_ctrl->host_config.common_config,
  2520. 0x0, NULL);
  2521. } else {
  2522. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2523. return -EINVAL;
  2524. }
  2525. return 0;
  2526. }
  2527. /**
  2528. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2529. * @dsi_ctrl: DSI controller handle.
  2530. * @op: ctrl driver ops
  2531. * @enable: boolean signifying host state.
  2532. *
  2533. * Update the host status only while exiting from ulps during suspend state.
  2534. *
  2535. * Return: error code.
  2536. */
  2537. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2538. enum dsi_ctrl_driver_ops op, bool enable)
  2539. {
  2540. int rc = 0;
  2541. u32 state = enable ? 0x1 : 0x0;
  2542. if (!dsi_ctrl)
  2543. return rc;
  2544. mutex_lock(&dsi_ctrl->ctrl_lock);
  2545. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2546. if (rc) {
  2547. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2548. rc);
  2549. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2550. return rc;
  2551. }
  2552. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2553. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2554. return rc;
  2555. }
  2556. /**
  2557. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2558. * @dsi_ctrl: DSI controller handle.
  2559. * @skip_op: Boolean to indicate few operations can be skipped.
  2560. * Set during the cont-splash or trusted-vm enable case.
  2561. *
  2562. * Initializes DSI controller hardware with host configuration provided by
  2563. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2564. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2565. * performed.
  2566. *
  2567. * Return: error code.
  2568. */
  2569. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2570. {
  2571. int rc = 0;
  2572. if (!dsi_ctrl) {
  2573. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2574. return -EINVAL;
  2575. }
  2576. mutex_lock(&dsi_ctrl->ctrl_lock);
  2577. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2578. if (rc) {
  2579. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2580. rc);
  2581. goto error;
  2582. }
  2583. /*
  2584. * For continuous splash/trusted vm usecases we omit hw operations
  2585. * as bootloader/primary vm takes care of them respectively
  2586. */
  2587. if (!skip_op) {
  2588. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2589. &dsi_ctrl->host_config.lane_map);
  2590. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2591. &dsi_ctrl->host_config.common_config);
  2592. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2593. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2594. &dsi_ctrl->host_config.common_config,
  2595. &dsi_ctrl->host_config.u.cmd_engine);
  2596. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2597. &dsi_ctrl->host_config.video_timing,
  2598. &dsi_ctrl->host_config.common_config,
  2599. 0x0,
  2600. NULL);
  2601. } else {
  2602. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2603. &dsi_ctrl->host_config.common_config,
  2604. &dsi_ctrl->host_config.u.video_engine);
  2605. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2606. &dsi_ctrl->host_config.video_timing);
  2607. }
  2608. }
  2609. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2610. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2611. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2612. skip_op);
  2613. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2614. error:
  2615. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2616. return rc;
  2617. }
  2618. /**
  2619. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2620. * @dsi_ctrl: DSI controller handle.
  2621. * @enable: variable to control register/deregister isr
  2622. */
  2623. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2624. {
  2625. if (!dsi_ctrl)
  2626. return;
  2627. mutex_lock(&dsi_ctrl->ctrl_lock);
  2628. if (enable)
  2629. _dsi_ctrl_setup_isr(dsi_ctrl);
  2630. else
  2631. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2632. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2633. }
  2634. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2635. {
  2636. if (!dsi_ctrl)
  2637. return;
  2638. mutex_lock(&dsi_ctrl->ctrl_lock);
  2639. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2640. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2641. }
  2642. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2643. {
  2644. if (!dsi_ctrl)
  2645. return;
  2646. mutex_lock(&dsi_ctrl->ctrl_lock);
  2647. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2648. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2649. }
  2650. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2651. {
  2652. if (!dsi_ctrl)
  2653. return -EINVAL;
  2654. mutex_lock(&dsi_ctrl->ctrl_lock);
  2655. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2656. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2657. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2658. return 0;
  2659. }
  2660. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2661. {
  2662. int rc = 0;
  2663. if (!dsi_ctrl)
  2664. return -EINVAL;
  2665. mutex_lock(&dsi_ctrl->ctrl_lock);
  2666. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2667. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2668. return rc;
  2669. }
  2670. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2671. {
  2672. int rc = 0;
  2673. if (!dsi_ctrl)
  2674. return -EINVAL;
  2675. mutex_lock(&dsi_ctrl->ctrl_lock);
  2676. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2677. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2678. return rc;
  2679. }
  2680. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2681. {
  2682. int rc = 0;
  2683. if (!dsi_ctrl)
  2684. return -EINVAL;
  2685. mutex_lock(&dsi_ctrl->ctrl_lock);
  2686. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2687. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2688. return rc;
  2689. }
  2690. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2691. {
  2692. if (!dsi_ctrl)
  2693. return -EINVAL;
  2694. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2695. mutex_lock(&dsi_ctrl->ctrl_lock);
  2696. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2697. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2698. }
  2699. return 0;
  2700. }
  2701. /**
  2702. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2703. * @dsi_ctrl: DSI controller handle.
  2704. *
  2705. * De-initializes DSI controller hardware. It can be performed only during
  2706. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2707. *
  2708. * Return: error code.
  2709. */
  2710. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2711. {
  2712. int rc = 0;
  2713. if (!dsi_ctrl) {
  2714. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2715. return -EINVAL;
  2716. }
  2717. mutex_lock(&dsi_ctrl->ctrl_lock);
  2718. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2719. if (rc) {
  2720. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2721. rc);
  2722. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2723. rc);
  2724. goto error;
  2725. }
  2726. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2727. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2728. error:
  2729. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2730. return rc;
  2731. }
  2732. /**
  2733. * dsi_ctrl_update_host_config() - update dsi host configuration
  2734. * @dsi_ctrl: DSI controller handle.
  2735. * @config: DSI host configuration.
  2736. * @flags: dsi_mode_flags modifying the behavior
  2737. *
  2738. * Updates driver with new Host configuration to use for host initialization.
  2739. * This function call will only update the software context. The stored
  2740. * configuration information will be used when the host is initialized.
  2741. *
  2742. * Return: error code.
  2743. */
  2744. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2745. struct dsi_host_config *config,
  2746. struct dsi_display_mode *mode, int flags,
  2747. void *clk_handle)
  2748. {
  2749. int rc = 0;
  2750. if (!ctrl || !config) {
  2751. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2752. return -EINVAL;
  2753. }
  2754. mutex_lock(&ctrl->ctrl_lock);
  2755. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2756. if (rc) {
  2757. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2758. goto error;
  2759. }
  2760. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2761. DSI_MODE_FLAG_DYN_CLK))) {
  2762. /*
  2763. * for dynamic clk switch case link frequence would
  2764. * be updated dsi_display_dynamic_clk_switch().
  2765. */
  2766. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2767. mode);
  2768. if (rc) {
  2769. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2770. rc);
  2771. goto error;
  2772. }
  2773. }
  2774. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2775. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2776. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2777. ctrl->horiz_index;
  2778. ctrl->mode_bounds.y = 0;
  2779. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2780. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2781. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2782. ctrl->modeupdated = true;
  2783. ctrl->roi.x = 0;
  2784. error:
  2785. mutex_unlock(&ctrl->ctrl_lock);
  2786. return rc;
  2787. }
  2788. /**
  2789. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2790. * @dsi_ctrl: DSI controller handle.
  2791. * @timing: Pointer to timing data.
  2792. *
  2793. * Driver will validate if the timing configuration is supported on the
  2794. * controller hardware.
  2795. *
  2796. * Return: error code if timing is not supported.
  2797. */
  2798. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2799. struct dsi_mode_info *mode)
  2800. {
  2801. int rc = 0;
  2802. if (!dsi_ctrl || !mode) {
  2803. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2804. return -EINVAL;
  2805. }
  2806. return rc;
  2807. }
  2808. /**
  2809. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2810. * @dsi_ctrl: DSI controller handle.
  2811. * @msg: Message to transfer on DSI link.
  2812. * @flags: Modifiers for message transfer.
  2813. *
  2814. * Command transfer can be done only when command engine is enabled. The
  2815. * transfer API will block until either the command transfer finishes or
  2816. * the timeout value is reached. If the trigger is deferred, it will return
  2817. * without triggering the transfer. Command parameters are programmed to
  2818. * hardware.
  2819. *
  2820. * Return: error code.
  2821. */
  2822. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  2823. const struct mipi_dsi_msg *msg,
  2824. u32 *flags)
  2825. {
  2826. int rc = 0;
  2827. if (!dsi_ctrl || !msg) {
  2828. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2829. return -EINVAL;
  2830. }
  2831. mutex_lock(&dsi_ctrl->ctrl_lock);
  2832. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2833. if (rc) {
  2834. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2835. rc);
  2836. goto error;
  2837. }
  2838. if (*flags & DSI_CTRL_CMD_READ) {
  2839. rc = dsi_message_rx(dsi_ctrl, msg, flags);
  2840. if (rc <= 0)
  2841. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2842. rc);
  2843. } else {
  2844. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  2845. if (rc)
  2846. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2847. rc);
  2848. }
  2849. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2850. error:
  2851. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2852. return rc;
  2853. }
  2854. /**
  2855. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow error.
  2856. * @dsi_ctrl: DSI controller handle.
  2857. * @enable: variable to control masking/unmasking.
  2858. */
  2859. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable)
  2860. {
  2861. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2862. dsi_hw_ops = dsi_ctrl->hw.ops;
  2863. if (enable) {
  2864. if (dsi_hw_ops.mask_error_intr)
  2865. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2866. BIT(DSI_FIFO_OVERFLOW), true);
  2867. } else {
  2868. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  2869. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2870. BIT(DSI_FIFO_OVERFLOW), false);
  2871. }
  2872. }
  2873. /**
  2874. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2875. * @dsi_ctrl: DSI controller handle.
  2876. * @flags: Modifiers.
  2877. *
  2878. * Return: error code.
  2879. */
  2880. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2881. {
  2882. int rc = 0;
  2883. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2884. if (!dsi_ctrl) {
  2885. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2886. return -EINVAL;
  2887. }
  2888. dsi_hw_ops = dsi_ctrl->hw.ops;
  2889. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2890. /* Dont trigger the command if this is not the last ocmmand */
  2891. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2892. return rc;
  2893. mutex_lock(&dsi_ctrl->ctrl_lock);
  2894. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2895. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2896. if (dsi_ctrl->enable_cmd_dma_stats) {
  2897. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2898. dsi_ctrl->cmd_mode);
  2899. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2900. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2901. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2902. dsi_ctrl->cmd_trigger_line,
  2903. dsi_ctrl->cmd_trigger_frame);
  2904. }
  2905. }
  2906. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2907. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2908. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2909. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2910. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2911. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2912. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2913. /* trigger command */
  2914. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2915. if (dsi_ctrl->enable_cmd_dma_stats) {
  2916. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2917. dsi_ctrl->cmd_mode);
  2918. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2919. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2920. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2921. dsi_ctrl->cmd_trigger_line,
  2922. dsi_ctrl->cmd_trigger_frame);
  2923. }
  2924. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2925. dsi_ctrl->dma_wait_queued = true;
  2926. queue_work(dsi_ctrl->dma_cmd_workq,
  2927. &dsi_ctrl->dma_cmd_wait);
  2928. } else {
  2929. dsi_ctrl->dma_wait_queued = false;
  2930. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2931. }
  2932. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2933. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2934. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2935. dsi_ctrl->cmd_len = 0;
  2936. }
  2937. }
  2938. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2939. return rc;
  2940. }
  2941. /**
  2942. * dsi_ctrl_cache_misr - Cache frame MISR value
  2943. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2944. */
  2945. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2946. {
  2947. u32 misr;
  2948. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2949. return;
  2950. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2951. dsi_ctrl->host_config.panel_mode);
  2952. if (misr)
  2953. dsi_ctrl->misr_cache = misr;
  2954. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2955. }
  2956. /**
  2957. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2958. * @dsi_ctrl: DSI controller handle.
  2959. * @state: Controller initialization state
  2960. *
  2961. * Return: error code.
  2962. */
  2963. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2964. bool *state)
  2965. {
  2966. if (!dsi_ctrl || !state) {
  2967. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2968. return -EINVAL;
  2969. }
  2970. mutex_lock(&dsi_ctrl->ctrl_lock);
  2971. *state = dsi_ctrl->current_state.host_initialized;
  2972. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2973. return 0;
  2974. }
  2975. /**
  2976. * dsi_ctrl_set_power_state() - set power state for dsi controller
  2977. * @dsi_ctrl: DSI controller handle.
  2978. * @state: Power state.
  2979. *
  2980. * Set power state for DSI controller. Power state can be changed only when
  2981. * Controller, Video and Command engines are turned off.
  2982. *
  2983. * Return: error code.
  2984. */
  2985. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  2986. enum dsi_power_state state)
  2987. {
  2988. int rc = 0;
  2989. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  2990. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2991. return -EINVAL;
  2992. }
  2993. mutex_lock(&dsi_ctrl->ctrl_lock);
  2994. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  2995. state);
  2996. if (rc) {
  2997. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2998. rc);
  2999. goto error;
  3000. }
  3001. if (state == DSI_CTRL_POWER_VREG_ON) {
  3002. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3003. if (rc) {
  3004. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3005. rc);
  3006. goto error;
  3007. }
  3008. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3009. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3010. if (rc) {
  3011. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3012. rc);
  3013. goto error;
  3014. }
  3015. }
  3016. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3017. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3018. error:
  3019. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3020. return rc;
  3021. }
  3022. /**
  3023. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3024. * @dsi_ctrl: DSI controller handle.
  3025. * @on: enable/disable test pattern.
  3026. *
  3027. * Test pattern can be enabled only after Video engine (for video mode panels)
  3028. * or command engine (for cmd mode panels) is enabled.
  3029. *
  3030. * Return: error code.
  3031. */
  3032. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3033. {
  3034. int rc = 0;
  3035. if (!dsi_ctrl) {
  3036. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3037. return -EINVAL;
  3038. }
  3039. mutex_lock(&dsi_ctrl->ctrl_lock);
  3040. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3041. if (rc) {
  3042. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3043. rc);
  3044. goto error;
  3045. }
  3046. if (on) {
  3047. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3048. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3049. DSI_TEST_PATTERN_INC,
  3050. 0xFFFF);
  3051. } else {
  3052. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3053. &dsi_ctrl->hw,
  3054. DSI_TEST_PATTERN_INC,
  3055. 0xFFFF,
  3056. 0x0);
  3057. }
  3058. }
  3059. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3060. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3061. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3062. error:
  3063. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3064. return rc;
  3065. }
  3066. /**
  3067. * dsi_ctrl_set_host_engine_state() - set host engine state
  3068. * @dsi_ctrl: DSI Controller handle.
  3069. * @state: Engine state.
  3070. * @skip_op: Boolean to indicate few operations can be skipped.
  3071. * Set during the cont-splash or trusted-vm enable case.
  3072. *
  3073. * Host engine state can be modified only when DSI controller power state is
  3074. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3075. *
  3076. * Return: error code.
  3077. */
  3078. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3079. enum dsi_engine_state state, bool skip_op)
  3080. {
  3081. int rc = 0;
  3082. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3083. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3084. return -EINVAL;
  3085. }
  3086. mutex_lock(&dsi_ctrl->ctrl_lock);
  3087. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3088. if (rc) {
  3089. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3090. rc);
  3091. goto error;
  3092. }
  3093. if (!skip_op) {
  3094. if (state == DSI_CTRL_ENGINE_ON)
  3095. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3096. else
  3097. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3098. }
  3099. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3100. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3101. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3102. error:
  3103. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3104. return rc;
  3105. }
  3106. /**
  3107. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3108. * @dsi_ctrl: DSI Controller handle.
  3109. * @state: Engine state.
  3110. * @skip_op: Boolean to indicate few operations can be skipped.
  3111. * Set during the cont-splash or trusted-vm enable case.
  3112. *
  3113. * Command engine state can be modified only when DSI controller power state is
  3114. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3115. *
  3116. * Return: error code.
  3117. */
  3118. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3119. enum dsi_engine_state state, bool skip_op)
  3120. {
  3121. int rc = 0;
  3122. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3123. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3124. return -EINVAL;
  3125. }
  3126. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3127. if (rc) {
  3128. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3129. rc);
  3130. goto error;
  3131. }
  3132. if (!skip_op) {
  3133. if (state == DSI_CTRL_ENGINE_ON)
  3134. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3135. else
  3136. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3137. }
  3138. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3139. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3140. state, skip_op);
  3141. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3142. error:
  3143. return rc;
  3144. }
  3145. /**
  3146. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3147. * @dsi_ctrl: DSI Controller handle.
  3148. * @state: Engine state.
  3149. * @skip_op: Boolean to indicate few operations can be skipped.
  3150. * Set during the cont-splash or trusted-vm enable case.
  3151. *
  3152. * Video engine state can be modified only when DSI controller power state is
  3153. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3154. *
  3155. * Return: error code.
  3156. */
  3157. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3158. enum dsi_engine_state state, bool skip_op)
  3159. {
  3160. int rc = 0;
  3161. bool on;
  3162. bool vid_eng_busy;
  3163. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3164. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3165. return -EINVAL;
  3166. }
  3167. mutex_lock(&dsi_ctrl->ctrl_lock);
  3168. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3169. if (rc) {
  3170. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3171. rc);
  3172. goto error;
  3173. }
  3174. if (!skip_op) {
  3175. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3176. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3177. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3178. /*
  3179. * During ESD check failure, DSI video engine can get stuck
  3180. * sending data from display engine. In use cases where GDSC
  3181. * toggle does not happen like DP MST connected or secure video
  3182. * playback, display does not recover back after ESD failure.
  3183. * Perform a reset if video engine is stuck.
  3184. */
  3185. if (!on && (dsi_ctrl->version < DSI_CTRL_VERSION_1_3 ||
  3186. vid_eng_busy))
  3187. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3188. }
  3189. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3190. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3191. state, skip_op);
  3192. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3193. error:
  3194. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3195. return rc;
  3196. }
  3197. /**
  3198. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3199. * @dsi_ctrl: DSI controller handle.
  3200. * @enable: enable/disable ULPS.
  3201. *
  3202. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3203. *
  3204. * Return: error code.
  3205. */
  3206. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3207. {
  3208. int rc = 0;
  3209. if (!dsi_ctrl) {
  3210. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3211. return -EINVAL;
  3212. }
  3213. mutex_lock(&dsi_ctrl->ctrl_lock);
  3214. if (enable)
  3215. rc = dsi_enable_ulps(dsi_ctrl);
  3216. else
  3217. rc = dsi_disable_ulps(dsi_ctrl);
  3218. if (rc) {
  3219. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3220. enable, rc);
  3221. goto error;
  3222. }
  3223. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3224. error:
  3225. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3226. return rc;
  3227. }
  3228. /**
  3229. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3230. * @dsi_ctrl: DSI controller handle.
  3231. * @enable: enable/disable clamping.
  3232. *
  3233. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3234. *
  3235. * Return: error code.
  3236. */
  3237. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3238. bool enable, bool ulps_enabled)
  3239. {
  3240. int rc = 0;
  3241. if (!dsi_ctrl) {
  3242. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3243. return -EINVAL;
  3244. }
  3245. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3246. !dsi_ctrl->hw.ops.clamp_disable) {
  3247. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3248. return 0;
  3249. }
  3250. mutex_lock(&dsi_ctrl->ctrl_lock);
  3251. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3252. if (rc) {
  3253. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3254. goto error;
  3255. }
  3256. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3257. error:
  3258. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3259. return rc;
  3260. }
  3261. /**
  3262. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3263. * @dsi_ctrl: DSI controller handle.
  3264. * @source_clks: Source clocks for DSI link clocks.
  3265. *
  3266. * Clock source should be changed while link clocks are disabled.
  3267. *
  3268. * Return: error code.
  3269. */
  3270. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3271. struct dsi_clk_link_set *source_clks)
  3272. {
  3273. int rc = 0;
  3274. if (!dsi_ctrl || !source_clks) {
  3275. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3276. return -EINVAL;
  3277. }
  3278. mutex_lock(&dsi_ctrl->ctrl_lock);
  3279. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3280. if (rc) {
  3281. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3282. rc);
  3283. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3284. &dsi_ctrl->clk_info.rcg_clks);
  3285. goto error;
  3286. }
  3287. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3288. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3289. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3290. error:
  3291. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3292. return rc;
  3293. }
  3294. /**
  3295. * dsi_ctrl_setup_misr() - Setup frame MISR
  3296. * @dsi_ctrl: DSI controller handle.
  3297. * @enable: enable/disable MISR.
  3298. * @frame_count: Number of frames to accumulate MISR.
  3299. *
  3300. * Return: error code.
  3301. */
  3302. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3303. bool enable,
  3304. u32 frame_count)
  3305. {
  3306. if (!dsi_ctrl) {
  3307. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3308. return -EINVAL;
  3309. }
  3310. if (!dsi_ctrl->hw.ops.setup_misr)
  3311. return 0;
  3312. mutex_lock(&dsi_ctrl->ctrl_lock);
  3313. dsi_ctrl->misr_enable = enable;
  3314. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3315. dsi_ctrl->host_config.panel_mode,
  3316. enable, frame_count);
  3317. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3318. return 0;
  3319. }
  3320. /**
  3321. * dsi_ctrl_collect_misr() - Read frame MISR
  3322. * @dsi_ctrl: DSI controller handle.
  3323. *
  3324. * Return: MISR value.
  3325. */
  3326. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3327. {
  3328. u32 misr;
  3329. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3330. return 0;
  3331. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3332. dsi_ctrl->host_config.panel_mode);
  3333. if (!misr)
  3334. misr = dsi_ctrl->misr_cache;
  3335. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3336. dsi_ctrl->misr_cache, misr);
  3337. return misr;
  3338. }
  3339. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3340. bool mask_enable)
  3341. {
  3342. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3343. || !dsi_ctrl->hw.ops.clear_error_status) {
  3344. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3345. return;
  3346. }
  3347. /*
  3348. * Mask DSI error status interrupts and clear error status
  3349. * register
  3350. */
  3351. mutex_lock(&dsi_ctrl->ctrl_lock);
  3352. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3353. /*
  3354. * The behavior of mask_enable is different in ctrl register
  3355. * and mask register and hence mask_enable is manipulated for
  3356. * selective error interrupt masking vs total error interrupt
  3357. * masking.
  3358. */
  3359. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3360. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3361. DSI_ERROR_INTERRUPT_COUNT);
  3362. } else {
  3363. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3364. mask_enable);
  3365. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3366. DSI_ERROR_INTERRUPT_COUNT);
  3367. }
  3368. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3369. }
  3370. /**
  3371. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3372. * interrupts at any time.
  3373. * @dsi_ctrl: DSI controller handle.
  3374. * @enable: variable to enable/disable irq
  3375. */
  3376. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3377. {
  3378. if (!dsi_ctrl)
  3379. return;
  3380. mutex_lock(&dsi_ctrl->ctrl_lock);
  3381. if (enable)
  3382. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3383. DSI_SINT_ERROR, NULL);
  3384. else
  3385. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3386. DSI_SINT_ERROR);
  3387. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3388. }
  3389. /**
  3390. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3391. * done interrupt.
  3392. * @dsi_ctrl: DSI controller handle.
  3393. */
  3394. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3395. {
  3396. int rc = 0;
  3397. if (!ctrl)
  3398. return 0;
  3399. mutex_lock(&ctrl->ctrl_lock);
  3400. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3401. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3402. mutex_unlock(&ctrl->ctrl_lock);
  3403. return rc;
  3404. }
  3405. /**
  3406. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3407. */
  3408. void dsi_ctrl_drv_register(void)
  3409. {
  3410. platform_driver_register(&dsi_ctrl_driver);
  3411. }
  3412. /**
  3413. * dsi_ctrl_drv_unregister() - unregister platform driver
  3414. */
  3415. void dsi_ctrl_drv_unregister(void)
  3416. {
  3417. platform_driver_unregister(&dsi_ctrl_driver);
  3418. }