sde_encoder.c 158 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  39. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  40. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  43. (p) ? (p)->parent->base.id : -1, \
  44. (p) ? (p)->intf_idx - INTF_0 : -1, \
  45. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  46. ##__VA_ARGS__)
  47. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. /*
  53. * Two to anticipate panels that can do cmd/vid dynamic switching
  54. * plan is to create all possible physical encoder types, and switch between
  55. * them at runtime
  56. */
  57. #define NUM_PHYS_ENCODER_TYPES 2
  58. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  59. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  60. #define MAX_CHANNELS_PER_ENC 2
  61. #define MISR_BUFF_SIZE 256
  62. #define IDLE_SHORT_TIMEOUT 1
  63. #define EVT_TIME_OUT_SPLIT 2
  64. /* Maximum number of VSYNC wait attempts for RSC state transition */
  65. #define MAX_RSC_WAIT 5
  66. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  67. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  68. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  70. /**
  71. * enum sde_enc_rc_events - events for resource control state machine
  72. * @SDE_ENC_RC_EVENT_KICKOFF:
  73. * This event happens at NORMAL priority.
  74. * Event that signals the start of the transfer. When this event is
  75. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  76. * Regardless of the previous state, the resource should be in ON state
  77. * at the end of this event.
  78. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  79. * This event happens at INTERRUPT level.
  80. * Event signals the end of the data transfer after the PP FRAME_DONE
  81. * event. At the end of this event, a delayed work is scheduled to go to
  82. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to turn of only irq - leave clocks ON to reduce the mode
  100. * switch latency.
  101. * @SDE_ENC_RC_EVENT_POST_MODESET:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that seamless mode switch is complete and resources are
  104. * acquired. Clients wants to turn on the irq again and update the rsc
  105. * with new vtotal.
  106. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  107. * This event happens at NORMAL priority from a work item.
  108. * Event signals that there were no frame updates for
  109. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  110. * and request RSC with IDLE state and change the resource state to IDLE.
  111. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  112. * This event is triggered from the input event thread when touch event is
  113. * received from the input device. On receiving this event,
  114. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  115. clocks and enable RSC.
  116. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  117. * off work since a new commit is imminent.
  118. */
  119. enum sde_enc_rc_events {
  120. SDE_ENC_RC_EVENT_KICKOFF = 1,
  121. SDE_ENC_RC_EVENT_FRAME_DONE,
  122. SDE_ENC_RC_EVENT_PRE_STOP,
  123. SDE_ENC_RC_EVENT_STOP,
  124. SDE_ENC_RC_EVENT_PRE_MODESET,
  125. SDE_ENC_RC_EVENT_POST_MODESET,
  126. SDE_ENC_RC_EVENT_ENTER_IDLE,
  127. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  128. };
  129. /*
  130. * enum sde_enc_rc_states - states that the resource control maintains
  131. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  132. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  133. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  134. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  135. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  136. */
  137. enum sde_enc_rc_states {
  138. SDE_ENC_RC_STATE_OFF,
  139. SDE_ENC_RC_STATE_PRE_OFF,
  140. SDE_ENC_RC_STATE_ON,
  141. SDE_ENC_RC_STATE_MODESET,
  142. SDE_ENC_RC_STATE_IDLE
  143. };
  144. /**
  145. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  146. * encoders. Virtual encoder manages one "logical" display. Physical
  147. * encoders manage one intf block, tied to a specific panel/sub-panel.
  148. * Virtual encoder defers as much as possible to the physical encoders.
  149. * Virtual encoder registers itself with the DRM Framework as the encoder.
  150. * @base: drm_encoder base class for registration with DRM
  151. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  152. * @bus_scaling_client: Client handle to the bus scaling interface
  153. * @te_source: vsync source pin information
  154. * @num_phys_encs: Actual number of physical encoders contained.
  155. * @phys_encs: Container of physical encoders managed.
  156. * @cur_master: Pointer to the current master in this mode. Optimization
  157. * Only valid after enable. Cleared as disable.
  158. * @hw_pp Handle to the pingpong blocks used for the display. No.
  159. * pingpong blocks can be different than num_phys_encs.
  160. * @hw_dsc: Array of DSC block handles used for the display.
  161. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  162. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  163. * for partial update right-only cases, such as pingpong
  164. * split where virtual pingpong does not generate IRQs
  165. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  166. * notification of the VBLANK
  167. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  168. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  169. * all CTL paths
  170. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  171. * @debugfs_root: Debug file system root file node
  172. * @enc_lock: Lock around physical encoder create/destroy and
  173. access.
  174. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  175. * done with frame processing.
  176. * @crtc_frame_event_cb: callback handler for frame event
  177. * @crtc_frame_event_cb_data: callback handler private data
  178. * @vsync_event_timer: vsync timer
  179. * @rsc_client: rsc client pointer
  180. * @rsc_state_init: boolean to indicate rsc config init
  181. * @disp_info: local copy of msm_display_info struct
  182. * @misr_enable: misr enable/disable status
  183. * @misr_frame_count: misr frame count before start capturing the data
  184. * @idle_pc_enabled: indicate if idle power collapse is enabled
  185. * currently. This can be controlled by user-mode
  186. * @rc_lock: resource control mutex lock to protect
  187. * virt encoder over various state changes
  188. * @rc_state: resource controller state
  189. * @delayed_off_work: delayed worker to schedule disabling of
  190. * clks and resources after IDLE_TIMEOUT time.
  191. * @vsync_event_work: worker to handle vsync event for autorefresh
  192. * @input_event_work: worker to handle input device touch events
  193. * @esd_trigger_work: worker to handle esd trigger events
  194. * @input_handler: handler for input device events
  195. * @topology: topology of the display
  196. * @vblank_enabled: boolean to track userspace vblank vote
  197. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  198. * @frame_trigger_mode: frame trigger mode indication for command
  199. * mode display
  200. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  201. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  202. * @cur_conn_roi: current connector roi
  203. * @prv_conn_roi: previous connector roi to optimize if unchanged
  204. * @crtc pointer to drm_crtc
  205. * @recovery_events_enabled: status of hw recovery feature enable by client
  206. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  207. * after power collapse
  208. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  209. * @mode_info: stores the current mode information
  210. */
  211. struct sde_encoder_virt {
  212. struct drm_encoder base;
  213. spinlock_t enc_spinlock;
  214. struct mutex vblank_ctl_lock;
  215. uint32_t bus_scaling_client;
  216. uint32_t display_num_of_h_tiles;
  217. uint32_t te_source;
  218. unsigned int num_phys_encs;
  219. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  220. struct sde_encoder_phys *cur_master;
  221. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  222. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  223. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  224. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  225. bool intfs_swapped;
  226. void (*crtc_vblank_cb)(void *data);
  227. void *crtc_vblank_cb_data;
  228. struct dentry *debugfs_root;
  229. struct mutex enc_lock;
  230. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  231. void (*crtc_frame_event_cb)(void *data, u32 event);
  232. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  233. struct timer_list vsync_event_timer;
  234. struct sde_rsc_client *rsc_client;
  235. bool rsc_state_init;
  236. struct msm_display_info disp_info;
  237. bool misr_enable;
  238. u32 misr_frame_count;
  239. bool idle_pc_enabled;
  240. struct mutex rc_lock;
  241. enum sde_enc_rc_states rc_state;
  242. struct kthread_delayed_work delayed_off_work;
  243. struct kthread_work vsync_event_work;
  244. struct kthread_work input_event_work;
  245. struct kthread_work esd_trigger_work;
  246. struct input_handler *input_handler;
  247. struct msm_display_topology topology;
  248. bool vblank_enabled;
  249. bool idle_pc_restore;
  250. enum frame_trigger_mode_type frame_trigger_mode;
  251. bool dynamic_hdr_updated;
  252. struct sde_rsc_cmd_config rsc_config;
  253. struct sde_rect cur_conn_roi;
  254. struct sde_rect prv_conn_roi;
  255. struct drm_crtc *crtc;
  256. bool recovery_events_enabled;
  257. bool elevated_ahb_vote;
  258. struct pm_qos_request pm_qos_cpu_req;
  259. struct msm_mode_info mode_info;
  260. };
  261. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  262. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  263. {
  264. struct sde_encoder_virt *sde_enc;
  265. int i;
  266. sde_enc = to_sde_encoder_virt(drm_enc);
  267. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  268. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  269. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  270. SDE_EVT32(DRMID(drm_enc), enable);
  271. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  272. }
  273. }
  274. }
  275. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  276. struct sde_kms *sde_kms)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct pm_qos_request *req;
  280. u32 cpu_mask;
  281. u32 cpu_dma_latency;
  282. int cpu;
  283. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  284. return;
  285. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  286. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  287. req = &sde_enc->pm_qos_cpu_req;
  288. req->type = PM_QOS_REQ_AFFINE_CORES;
  289. cpumask_empty(&req->cpus_affine);
  290. for_each_possible_cpu(cpu) {
  291. if ((1 << cpu) & cpu_mask)
  292. cpumask_set_cpu(cpu, &req->cpus_affine);
  293. }
  294. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  295. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  296. }
  297. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  298. struct sde_kms *sde_kms)
  299. {
  300. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  301. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  302. return;
  303. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  304. }
  305. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  306. {
  307. struct sde_encoder_virt *sde_enc;
  308. struct msm_compression_info *comp_info;
  309. if (!drm_enc)
  310. return false;
  311. sde_enc = to_sde_encoder_virt(drm_enc);
  312. comp_info = &sde_enc->mode_info.comp_info;
  313. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  314. }
  315. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  316. s64 timeout_ms, struct sde_encoder_wait_info *info)
  317. {
  318. int rc = 0;
  319. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  320. ktime_t cur_ktime;
  321. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  322. do {
  323. rc = wait_event_timeout(*(info->wq),
  324. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  325. cur_ktime = ktime_get();
  326. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  327. timeout_ms, atomic_read(info->atomic_cnt));
  328. /* If we timed out, counter is valid and time is less, wait again */
  329. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  330. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  331. return rc;
  332. }
  333. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  334. {
  335. enum sde_rm_topology_name topology;
  336. struct sde_encoder_virt *sde_enc;
  337. struct drm_connector *drm_conn;
  338. if (!drm_enc)
  339. return false;
  340. sde_enc = to_sde_encoder_virt(drm_enc);
  341. if (!sde_enc->cur_master)
  342. return false;
  343. drm_conn = sde_enc->cur_master->connector;
  344. if (!drm_conn)
  345. return false;
  346. topology = sde_connector_get_topology_name(drm_conn);
  347. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  348. return true;
  349. return false;
  350. }
  351. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  352. {
  353. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  354. return sde_enc && sde_enc->disp_info.is_primary;
  355. }
  356. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  357. {
  358. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  359. return sde_enc && sde_enc->cur_master &&
  360. sde_enc->cur_master->cont_splash_enabled;
  361. }
  362. static inline int _sde_encoder_power_enable(struct sde_encoder_virt *sde_enc,
  363. bool enable)
  364. {
  365. struct drm_encoder *drm_enc;
  366. struct msm_drm_private *priv;
  367. struct sde_kms *sde_kms;
  368. if (!sde_enc) {
  369. SDE_ERROR("invalid sde enc\n");
  370. return -EINVAL;
  371. }
  372. drm_enc = &sde_enc->base;
  373. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  374. SDE_ERROR("drm device invalid\n");
  375. return -EINVAL;
  376. }
  377. priv = drm_enc->dev->dev_private;
  378. if (!priv->kms) {
  379. SDE_ERROR("invalid kms\n");
  380. return -EINVAL;
  381. }
  382. sde_kms = to_sde_kms(priv->kms);
  383. return sde_power_resource_enable(&priv->phandle, sde_kms->core_client,
  384. enable);
  385. }
  386. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  387. enum sde_intr_idx intr_idx)
  388. {
  389. SDE_EVT32(DRMID(phys_enc->parent),
  390. phys_enc->intf_idx - INTF_0,
  391. phys_enc->hw_pp->idx - PINGPONG_0,
  392. intr_idx);
  393. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  394. if (phys_enc->parent_ops.handle_frame_done)
  395. phys_enc->parent_ops.handle_frame_done(
  396. phys_enc->parent, phys_enc,
  397. SDE_ENCODER_FRAME_EVENT_ERROR);
  398. }
  399. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  400. enum sde_intr_idx intr_idx,
  401. struct sde_encoder_wait_info *wait_info)
  402. {
  403. struct sde_encoder_irq *irq;
  404. u32 irq_status;
  405. int ret, i;
  406. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  407. SDE_ERROR("invalid params\n");
  408. return -EINVAL;
  409. }
  410. irq = &phys_enc->irq[intr_idx];
  411. /* note: do master / slave checking outside */
  412. /* return EWOULDBLOCK since we know the wait isn't necessary */
  413. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  414. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  415. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  416. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  417. return -EWOULDBLOCK;
  418. }
  419. if (irq->irq_idx < 0) {
  420. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  421. irq->name, irq->hw_idx);
  422. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  423. irq->irq_idx);
  424. return 0;
  425. }
  426. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  427. atomic_read(wait_info->atomic_cnt));
  428. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  429. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  430. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  431. /*
  432. * Some module X may disable interrupt for longer duration
  433. * and it may trigger all interrupts including timer interrupt
  434. * when module X again enable the interrupt.
  435. * That may cause interrupt wait timeout API in this API.
  436. * It is handled by split the wait timer in two halves.
  437. */
  438. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  439. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  440. irq->hw_idx,
  441. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  442. wait_info);
  443. if (ret)
  444. break;
  445. }
  446. if (ret <= 0) {
  447. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  448. irq->irq_idx, true);
  449. if (irq_status) {
  450. unsigned long flags;
  451. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  452. irq->hw_idx, irq->irq_idx,
  453. phys_enc->hw_pp->idx - PINGPONG_0,
  454. atomic_read(wait_info->atomic_cnt));
  455. SDE_DEBUG_PHYS(phys_enc,
  456. "done but irq %d not triggered\n",
  457. irq->irq_idx);
  458. local_irq_save(flags);
  459. irq->cb.func(phys_enc, irq->irq_idx);
  460. local_irq_restore(flags);
  461. ret = 0;
  462. } else {
  463. ret = -ETIMEDOUT;
  464. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  465. irq->hw_idx, irq->irq_idx,
  466. phys_enc->hw_pp->idx - PINGPONG_0,
  467. atomic_read(wait_info->atomic_cnt), irq_status,
  468. SDE_EVTLOG_ERROR);
  469. }
  470. } else {
  471. ret = 0;
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  474. atomic_read(wait_info->atomic_cnt));
  475. }
  476. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  477. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  478. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  479. return ret;
  480. }
  481. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  482. enum sde_intr_idx intr_idx)
  483. {
  484. struct sde_encoder_irq *irq;
  485. int ret = 0;
  486. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  487. SDE_ERROR("invalid params\n");
  488. return -EINVAL;
  489. }
  490. irq = &phys_enc->irq[intr_idx];
  491. if (irq->irq_idx >= 0) {
  492. SDE_DEBUG_PHYS(phys_enc,
  493. "skipping already registered irq %s type %d\n",
  494. irq->name, irq->intr_type);
  495. return 0;
  496. }
  497. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  498. irq->intr_type, irq->hw_idx);
  499. if (irq->irq_idx < 0) {
  500. SDE_ERROR_PHYS(phys_enc,
  501. "failed to lookup IRQ index for %s type:%d\n",
  502. irq->name, irq->intr_type);
  503. return -EINVAL;
  504. }
  505. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  506. &irq->cb);
  507. if (ret) {
  508. SDE_ERROR_PHYS(phys_enc,
  509. "failed to register IRQ callback for %s\n",
  510. irq->name);
  511. irq->irq_idx = -EINVAL;
  512. return ret;
  513. }
  514. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  515. if (ret) {
  516. SDE_ERROR_PHYS(phys_enc,
  517. "enable IRQ for intr:%s failed, irq_idx %d\n",
  518. irq->name, irq->irq_idx);
  519. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  520. irq->irq_idx, &irq->cb);
  521. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  522. irq->irq_idx, SDE_EVTLOG_ERROR);
  523. irq->irq_idx = -EINVAL;
  524. return ret;
  525. }
  526. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  527. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  528. irq->name, irq->irq_idx);
  529. return ret;
  530. }
  531. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  532. enum sde_intr_idx intr_idx)
  533. {
  534. struct sde_encoder_irq *irq;
  535. int ret;
  536. if (!phys_enc) {
  537. SDE_ERROR("invalid encoder\n");
  538. return -EINVAL;
  539. }
  540. irq = &phys_enc->irq[intr_idx];
  541. /* silently skip irqs that weren't registered */
  542. if (irq->irq_idx < 0) {
  543. SDE_ERROR(
  544. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  545. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  546. irq->irq_idx);
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  548. irq->irq_idx, SDE_EVTLOG_ERROR);
  549. return 0;
  550. }
  551. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  552. if (ret)
  553. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  554. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  555. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  556. &irq->cb);
  557. if (ret)
  558. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  559. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  560. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  561. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  562. irq->irq_idx = -EINVAL;
  563. return 0;
  564. }
  565. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  566. struct sde_encoder_hw_resources *hw_res,
  567. struct drm_connector_state *conn_state)
  568. {
  569. struct sde_encoder_virt *sde_enc = NULL;
  570. int i = 0;
  571. if (!hw_res || !drm_enc || !conn_state) {
  572. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  573. !drm_enc, !hw_res, !conn_state);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(drm_enc);
  577. SDE_DEBUG_ENC(sde_enc, "\n");
  578. /* Query resources used by phys encs, expected to be without overlap */
  579. memset(hw_res, 0, sizeof(*hw_res));
  580. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  582. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  583. if (phys && phys->ops.get_hw_resources)
  584. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  585. }
  586. sde_connector_get_mode_info(conn_state, &sde_enc->mode_info);
  587. hw_res->topology = sde_enc->mode_info.topology;
  588. hw_res->is_primary = sde_enc->disp_info.is_primary;
  589. }
  590. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  591. {
  592. struct sde_encoder_virt *sde_enc = NULL;
  593. int i = 0;
  594. if (!drm_enc) {
  595. SDE_ERROR("invalid encoder\n");
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. mutex_lock(&sde_enc->enc_lock);
  601. sde_rsc_client_destroy(sde_enc->rsc_client);
  602. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  603. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  604. if (phys && phys->ops.destroy) {
  605. phys->ops.destroy(phys);
  606. --sde_enc->num_phys_encs;
  607. sde_enc->phys_encs[i] = NULL;
  608. }
  609. }
  610. if (sde_enc->num_phys_encs)
  611. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  612. sde_enc->num_phys_encs);
  613. sde_enc->num_phys_encs = 0;
  614. mutex_unlock(&sde_enc->enc_lock);
  615. drm_encoder_cleanup(drm_enc);
  616. mutex_destroy(&sde_enc->enc_lock);
  617. kfree(sde_enc->input_handler);
  618. sde_enc->input_handler = NULL;
  619. kfree(sde_enc);
  620. }
  621. void sde_encoder_helper_update_intf_cfg(
  622. struct sde_encoder_phys *phys_enc)
  623. {
  624. struct sde_encoder_virt *sde_enc;
  625. struct sde_hw_intf_cfg_v1 *intf_cfg;
  626. enum sde_3d_blend_mode mode_3d;
  627. if (!phys_enc) {
  628. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  629. return;
  630. }
  631. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  632. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  633. SDE_DEBUG_ENC(sde_enc,
  634. "intf_cfg updated for %d at idx %d\n",
  635. phys_enc->intf_idx,
  636. intf_cfg->intf_count);
  637. /* setup interface configuration */
  638. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  639. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  640. return;
  641. }
  642. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  643. if (phys_enc == sde_enc->cur_master) {
  644. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  645. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  646. else
  647. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  648. }
  649. /* configure this interface as master for split display */
  650. if (phys_enc->split_role == ENC_ROLE_MASTER)
  651. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  652. /* setup which pp blk will connect to this intf */
  653. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  654. phys_enc->hw_intf->ops.bind_pingpong_blk(
  655. phys_enc->hw_intf,
  656. true,
  657. phys_enc->hw_pp->idx);
  658. /*setup merge_3d configuration */
  659. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  660. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  661. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  662. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  663. phys_enc->hw_pp->merge_3d->idx;
  664. if (phys_enc->hw_pp->ops.setup_3d_mode)
  665. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  666. mode_3d);
  667. }
  668. void sde_encoder_helper_split_config(
  669. struct sde_encoder_phys *phys_enc,
  670. enum sde_intf interface)
  671. {
  672. struct sde_encoder_virt *sde_enc;
  673. struct split_pipe_cfg cfg = { 0 };
  674. struct sde_hw_mdp *hw_mdptop;
  675. enum sde_rm_topology_name topology;
  676. struct msm_display_info *disp_info;
  677. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  678. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  679. return;
  680. }
  681. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  682. hw_mdptop = phys_enc->hw_mdptop;
  683. disp_info = &sde_enc->disp_info;
  684. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  685. return;
  686. /**
  687. * disable split modes since encoder will be operating in as the only
  688. * encoder, either for the entire use case in the case of, for example,
  689. * single DSI, or for this frame in the case of left/right only partial
  690. * update.
  691. */
  692. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  693. if (hw_mdptop->ops.setup_split_pipe)
  694. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  695. if (hw_mdptop->ops.setup_pp_split)
  696. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  697. return;
  698. }
  699. cfg.en = true;
  700. cfg.mode = phys_enc->intf_mode;
  701. cfg.intf = interface;
  702. if (cfg.en && phys_enc->ops.needs_single_flush &&
  703. phys_enc->ops.needs_single_flush(phys_enc))
  704. cfg.split_flush_en = true;
  705. topology = sde_connector_get_topology_name(phys_enc->connector);
  706. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  707. cfg.pp_split_slave = cfg.intf;
  708. else
  709. cfg.pp_split_slave = INTF_MAX;
  710. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  711. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg.en);
  712. if (hw_mdptop->ops.setup_split_pipe)
  713. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  714. } else if (sde_enc->hw_pp[0]) {
  715. /*
  716. * slave encoder
  717. * - determine split index from master index,
  718. * assume master is first pp
  719. */
  720. cfg.pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  721. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  722. cfg.pp_split_index);
  723. if (hw_mdptop->ops.setup_pp_split)
  724. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  725. }
  726. }
  727. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  728. {
  729. struct sde_encoder_virt *sde_enc;
  730. int i = 0;
  731. if (!drm_enc)
  732. return false;
  733. sde_enc = to_sde_encoder_virt(drm_enc);
  734. if (!sde_enc)
  735. return false;
  736. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  737. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  738. if (phys && phys->in_clone_mode)
  739. return true;
  740. }
  741. return false;
  742. }
  743. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  744. struct drm_crtc_state *crtc_state,
  745. struct drm_connector_state *conn_state)
  746. {
  747. const struct drm_display_mode *mode;
  748. struct drm_display_mode *adj_mode;
  749. int i = 0;
  750. int ret = 0;
  751. mode = &crtc_state->mode;
  752. adj_mode = &crtc_state->adjusted_mode;
  753. /* perform atomic check on the first physical encoder (master) */
  754. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  755. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  756. if (phys && phys->ops.atomic_check)
  757. ret = phys->ops.atomic_check(phys, crtc_state,
  758. conn_state);
  759. else if (phys && phys->ops.mode_fixup)
  760. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  761. ret = -EINVAL;
  762. if (ret) {
  763. SDE_ERROR_ENC(sde_enc,
  764. "mode unsupported, phys idx %d\n", i);
  765. break;
  766. }
  767. }
  768. return ret;
  769. }
  770. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  771. struct drm_crtc_state *crtc_state,
  772. struct drm_connector_state *conn_state,
  773. struct sde_connector_state *sde_conn_state,
  774. struct sde_crtc_state *sde_crtc_state)
  775. {
  776. int ret = 0;
  777. if (drm_atomic_crtc_needs_modeset(crtc_state)) {
  778. struct sde_rect mode_roi, roi;
  779. mode_roi.x = 0;
  780. mode_roi.y = 0;
  781. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  782. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  783. if (sde_conn_state->rois.num_rects) {
  784. sde_kms_rect_merge_rectangles(
  785. &sde_conn_state->rois, &roi);
  786. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  787. SDE_ERROR_ENC(sde_enc,
  788. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  789. roi.x, roi.y, roi.w, roi.h);
  790. ret = -EINVAL;
  791. }
  792. }
  793. if (sde_crtc_state->user_roi_list.num_rects) {
  794. sde_kms_rect_merge_rectangles(
  795. &sde_crtc_state->user_roi_list, &roi);
  796. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  797. SDE_ERROR_ENC(sde_enc,
  798. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  799. roi.x, roi.y, roi.w, roi.h);
  800. ret = -EINVAL;
  801. }
  802. }
  803. }
  804. return ret;
  805. }
  806. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  807. struct drm_crtc_state *crtc_state,
  808. struct drm_connector_state *conn_state,
  809. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  810. struct sde_connector *sde_conn,
  811. struct sde_connector_state *sde_conn_state)
  812. {
  813. int ret = 0;
  814. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  815. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  816. struct msm_display_topology *topology = NULL;
  817. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  818. &sde_conn_state->mode_info,
  819. sde_kms->catalog->max_mixer_width,
  820. sde_conn->display);
  821. if (ret) {
  822. SDE_ERROR_ENC(sde_enc,
  823. "failed to get mode info, rc = %d\n", ret);
  824. return ret;
  825. }
  826. if (sde_conn_state->mode_info.comp_info.comp_type &&
  827. sde_conn_state->mode_info.comp_info.comp_ratio >=
  828. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "invalid compression ratio: %d\n",
  831. sde_conn_state->mode_info.comp_info.comp_ratio);
  832. ret = -EINVAL;
  833. return ret;
  834. }
  835. /* Reserve dynamic resources, indicating atomic_check phase */
  836. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  837. conn_state, true);
  838. if (ret) {
  839. SDE_ERROR_ENC(sde_enc,
  840. "RM failed to reserve resources, rc = %d\n",
  841. ret);
  842. return ret;
  843. }
  844. /**
  845. * Update connector state with the topology selected for the
  846. * resource set validated. Reset the topology if we are
  847. * de-activating crtc.
  848. */
  849. if (crtc_state->active)
  850. topology = &sde_conn_state->mode_info.topology;
  851. ret = sde_rm_update_topology(conn_state, topology);
  852. if (ret) {
  853. SDE_ERROR_ENC(sde_enc,
  854. "RM failed to update topology, rc: %d\n", ret);
  855. return ret;
  856. }
  857. ret = sde_connector_set_blob_data(conn_state->connector,
  858. conn_state,
  859. CONNECTOR_PROP_SDE_INFO);
  860. if (ret) {
  861. SDE_ERROR_ENC(sde_enc,
  862. "connector failed to update info, rc: %d\n",
  863. ret);
  864. return ret;
  865. }
  866. }
  867. return ret;
  868. }
  869. static int sde_encoder_virt_atomic_check(
  870. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  871. struct drm_connector_state *conn_state)
  872. {
  873. struct sde_encoder_virt *sde_enc;
  874. struct msm_drm_private *priv;
  875. struct sde_kms *sde_kms;
  876. const struct drm_display_mode *mode;
  877. struct drm_display_mode *adj_mode;
  878. struct sde_connector *sde_conn = NULL;
  879. struct sde_connector_state *sde_conn_state = NULL;
  880. struct sde_crtc_state *sde_crtc_state = NULL;
  881. enum sde_rm_topology_name old_top;
  882. int ret = 0;
  883. if (!drm_enc || !crtc_state || !conn_state) {
  884. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  885. !drm_enc, !crtc_state, !conn_state);
  886. return -EINVAL;
  887. }
  888. sde_enc = to_sde_encoder_virt(drm_enc);
  889. SDE_DEBUG_ENC(sde_enc, "\n");
  890. priv = drm_enc->dev->dev_private;
  891. sde_kms = to_sde_kms(priv->kms);
  892. mode = &crtc_state->mode;
  893. adj_mode = &crtc_state->adjusted_mode;
  894. sde_conn = to_sde_connector(conn_state->connector);
  895. sde_conn_state = to_sde_connector_state(conn_state);
  896. sde_crtc_state = to_sde_crtc_state(crtc_state);
  897. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  898. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  899. conn_state);
  900. if (ret)
  901. return ret;
  902. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  903. conn_state, sde_conn_state, sde_crtc_state);
  904. if (ret)
  905. return ret;
  906. /**
  907. * record topology in previous atomic state to be able to handle
  908. * topology transitions correctly.
  909. */
  910. old_top = sde_connector_get_property(conn_state,
  911. CONNECTOR_PROP_TOPOLOGY_NAME);
  912. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  913. if (ret)
  914. return ret;
  915. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  916. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  917. if (ret)
  918. return ret;
  919. ret = sde_connector_roi_v1_check_roi(conn_state);
  920. if (ret) {
  921. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  922. ret);
  923. return ret;
  924. }
  925. drm_mode_set_crtcinfo(adj_mode, 0);
  926. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  927. return ret;
  928. }
  929. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  930. int pic_width, int pic_height)
  931. {
  932. if (!dsc || !pic_width || !pic_height) {
  933. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  934. pic_width, pic_height);
  935. return -EINVAL;
  936. }
  937. if ((pic_width % dsc->slice_width) ||
  938. (pic_height % dsc->slice_height)) {
  939. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  940. pic_width, pic_height,
  941. dsc->slice_width, dsc->slice_height);
  942. return -EINVAL;
  943. }
  944. dsc->pic_width = pic_width;
  945. dsc->pic_height = pic_height;
  946. return 0;
  947. }
  948. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  949. int intf_width)
  950. {
  951. int slice_per_pkt, slice_per_intf;
  952. int bytes_in_slice, total_bytes_per_intf;
  953. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  954. (intf_width < dsc->slice_width)) {
  955. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  956. intf_width, dsc ? dsc->slice_width : -1);
  957. return;
  958. }
  959. slice_per_pkt = dsc->slice_per_pkt;
  960. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  961. /*
  962. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  963. * This can happen during partial update.
  964. */
  965. if (slice_per_pkt > slice_per_intf)
  966. slice_per_pkt = 1;
  967. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  968. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  969. dsc->eol_byte_num = total_bytes_per_intf % 3;
  970. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  971. dsc->bytes_in_slice = bytes_in_slice;
  972. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  973. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  974. }
  975. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  976. int enc_ip_width)
  977. {
  978. int max_ssm_delay, max_se_size, obuf_latency;
  979. int input_ssm_out_latency, base_hs_latency;
  980. int multi_hs_extra_latency, mux_word_size;
  981. /* Hardent core config */
  982. int max_muxword_size = 48;
  983. int output_rate = 64;
  984. int rtl_max_bpc = 10;
  985. int pipeline_latency = 28;
  986. max_se_size = 4 * (rtl_max_bpc + 1);
  987. max_ssm_delay = max_se_size + max_muxword_size - 1;
  988. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  989. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  990. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  991. mux_word_size), dsc->bpp) + 1;
  992. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  993. + obuf_latency;
  994. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  995. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  996. multi_hs_extra_latency), dsc->slice_width);
  997. return 0;
  998. }
  999. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1000. struct msm_display_dsc_info *dsc)
  1001. {
  1002. /*
  1003. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1004. * or at the end of the slice. HW internally generates ich_reset at
  1005. * end of the slice line if DSC_MERGE is used or encoder has two
  1006. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1007. * is not used then it will generate ich_reset at the end of slice.
  1008. *
  1009. * Now as per the spec, during one PPS session, position where
  1010. * ich_reset is generated should not change. Now if full-screen frame
  1011. * has more than 1 soft slice then HW will automatically generate
  1012. * ich_reset at the end of slice_line. But for the same panel, if
  1013. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1014. * then HW will generate ich_reset at end of the slice. This is a
  1015. * mismatch. Prevent this by overriding HW's decision.
  1016. */
  1017. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1018. (dsc->slice_width == dsc->pic_width);
  1019. }
  1020. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1021. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1022. u32 common_mode, bool ich_reset, bool enable,
  1023. struct sde_hw_pingpong *hw_dsc_pp)
  1024. {
  1025. if (!enable) {
  1026. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1027. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1028. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1029. hw_dsc->ops.dsc_disable(hw_dsc);
  1030. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1031. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1032. PINGPONG_MAX);
  1033. return;
  1034. }
  1035. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1036. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1037. !hw_pp, !hw_dsc_pp);
  1038. return;
  1039. }
  1040. if (hw_dsc->ops.dsc_config)
  1041. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1042. if (hw_dsc->ops.dsc_config_thresh)
  1043. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1044. if (hw_dsc_pp->ops.setup_dsc)
  1045. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1046. if (hw_dsc->ops.bind_pingpong_blk)
  1047. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1048. if (hw_dsc_pp->ops.enable_dsc)
  1049. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1050. }
  1051. static void _sde_encoder_get_connector_roi(
  1052. struct sde_encoder_virt *sde_enc,
  1053. struct sde_rect *merged_conn_roi)
  1054. {
  1055. struct drm_connector *drm_conn;
  1056. struct sde_connector_state *c_state;
  1057. if (!sde_enc || !merged_conn_roi)
  1058. return;
  1059. drm_conn = sde_enc->phys_encs[0]->connector;
  1060. if (!drm_conn || !drm_conn->state)
  1061. return;
  1062. c_state = to_sde_connector_state(drm_conn->state);
  1063. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1064. }
  1065. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1066. {
  1067. int this_frame_slices;
  1068. int intf_ip_w, enc_ip_w;
  1069. int ich_res, dsc_common_mode = 0;
  1070. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1071. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1072. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1073. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1074. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1075. struct msm_display_dsc_info *dsc = NULL;
  1076. struct sde_hw_ctl *hw_ctl;
  1077. struct sde_ctl_dsc_cfg cfg;
  1078. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1079. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1080. return -EINVAL;
  1081. }
  1082. hw_ctl = enc_master->hw_ctl;
  1083. memset(&cfg, 0, sizeof(cfg));
  1084. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1085. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1086. this_frame_slices = roi->w / dsc->slice_width;
  1087. intf_ip_w = this_frame_slices * dsc->slice_width;
  1088. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1089. enc_ip_w = intf_ip_w;
  1090. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1091. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1092. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1093. dsc_common_mode = DSC_MODE_VIDEO;
  1094. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1095. roi->w, roi->h, dsc_common_mode);
  1096. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1097. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1098. ich_res, true, hw_dsc_pp);
  1099. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1100. /* setup dsc active configuration in the control path */
  1101. if (hw_ctl->ops.setup_dsc_cfg) {
  1102. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1103. SDE_DEBUG_ENC(sde_enc,
  1104. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1105. hw_ctl->idx,
  1106. cfg.dsc_count,
  1107. cfg.dsc[0],
  1108. cfg.dsc[1]);
  1109. }
  1110. if (hw_ctl->ops.update_bitmask_dsc)
  1111. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1112. return 0;
  1113. }
  1114. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1115. struct sde_encoder_kickoff_params *params)
  1116. {
  1117. int this_frame_slices;
  1118. int intf_ip_w, enc_ip_w;
  1119. int ich_res, dsc_common_mode;
  1120. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1121. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1122. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1123. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1124. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1125. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1126. bool half_panel_partial_update;
  1127. struct sde_hw_ctl *hw_ctl = NULL;
  1128. struct sde_ctl_dsc_cfg cfg;
  1129. int i;
  1130. if (!enc_master) {
  1131. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1132. return -EINVAL;
  1133. }
  1134. memset(&cfg, 0, sizeof(cfg));
  1135. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1136. hw_pp[i] = sde_enc->hw_pp[i];
  1137. hw_dsc[i] = sde_enc->hw_dsc[i];
  1138. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1139. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1140. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1141. return -EINVAL;
  1142. }
  1143. }
  1144. hw_ctl = enc_master->hw_ctl;
  1145. half_panel_partial_update =
  1146. hweight_long(params->affected_displays) == 1;
  1147. dsc_common_mode = 0;
  1148. if (!half_panel_partial_update)
  1149. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1150. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1151. dsc_common_mode |= DSC_MODE_VIDEO;
  1152. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1153. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1154. /*
  1155. * Since both DSC use same pic dimension, set same pic dimension
  1156. * to both DSC structures.
  1157. */
  1158. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1159. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1160. this_frame_slices = roi->w / dsc[0].slice_width;
  1161. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1162. if (!half_panel_partial_update)
  1163. intf_ip_w /= 2;
  1164. /*
  1165. * In this topology when both interfaces are active, they have same
  1166. * load so intf_ip_w will be same.
  1167. */
  1168. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1169. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1170. /*
  1171. * In this topology, since there is no dsc_merge, uncompressed input
  1172. * to encoder and interface is same.
  1173. */
  1174. enc_ip_w = intf_ip_w;
  1175. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1176. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1177. /*
  1178. * __is_ich_reset_override_needed should be called only after
  1179. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1180. */
  1181. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1182. half_panel_partial_update, &dsc[0]);
  1183. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1184. roi->w, roi->h, dsc_common_mode);
  1185. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1186. bool active = !!((1 << i) & params->affected_displays);
  1187. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1188. dsc_common_mode, i, active);
  1189. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1190. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1191. if (active) {
  1192. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1193. pr_err("Invalid dsc count:%d\n",
  1194. cfg.dsc_count);
  1195. return -EINVAL;
  1196. }
  1197. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1198. if (hw_ctl->ops.update_bitmask_dsc)
  1199. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1200. hw_dsc[i]->idx, 1);
  1201. }
  1202. }
  1203. /* setup dsc active configuration in the control path */
  1204. if (hw_ctl->ops.setup_dsc_cfg) {
  1205. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1206. SDE_DEBUG_ENC(sde_enc,
  1207. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1208. hw_ctl->idx,
  1209. cfg.dsc_count,
  1210. cfg.dsc[0],
  1211. cfg.dsc[1]);
  1212. }
  1213. return 0;
  1214. }
  1215. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1216. struct sde_encoder_kickoff_params *params)
  1217. {
  1218. int this_frame_slices;
  1219. int intf_ip_w, enc_ip_w;
  1220. int ich_res, dsc_common_mode;
  1221. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1222. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1223. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1224. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1225. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1226. struct msm_display_dsc_info *dsc = NULL;
  1227. bool half_panel_partial_update;
  1228. struct sde_hw_ctl *hw_ctl = NULL;
  1229. struct sde_ctl_dsc_cfg cfg;
  1230. int i;
  1231. if (!enc_master) {
  1232. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1233. return -EINVAL;
  1234. }
  1235. memset(&cfg, 0, sizeof(cfg));
  1236. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1237. hw_pp[i] = sde_enc->hw_pp[i];
  1238. hw_dsc[i] = sde_enc->hw_dsc[i];
  1239. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1240. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1241. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1242. return -EINVAL;
  1243. }
  1244. }
  1245. hw_ctl = enc_master->hw_ctl;
  1246. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1247. half_panel_partial_update =
  1248. hweight_long(params->affected_displays) == 1;
  1249. dsc_common_mode = 0;
  1250. if (!half_panel_partial_update)
  1251. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1252. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1253. dsc_common_mode |= DSC_MODE_VIDEO;
  1254. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1255. this_frame_slices = roi->w / dsc->slice_width;
  1256. intf_ip_w = this_frame_slices * dsc->slice_width;
  1257. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1258. /*
  1259. * dsc merge case: when using 2 encoders for the same stream,
  1260. * no. of slices need to be same on both the encoders.
  1261. */
  1262. enc_ip_w = intf_ip_w / 2;
  1263. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1264. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1265. half_panel_partial_update, dsc);
  1266. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1267. roi->w, roi->h, dsc_common_mode);
  1268. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1269. dsc_common_mode, i, params->affected_displays);
  1270. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1271. ich_res, true, hw_dsc_pp[0]);
  1272. cfg.dsc[0] = hw_dsc[0]->idx;
  1273. cfg.dsc_count++;
  1274. if (hw_ctl->ops.update_bitmask_dsc)
  1275. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1276. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1277. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1278. if (!half_panel_partial_update) {
  1279. cfg.dsc[1] = hw_dsc[1]->idx;
  1280. cfg.dsc_count++;
  1281. if (hw_ctl->ops.update_bitmask_dsc)
  1282. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1283. 1);
  1284. }
  1285. /* setup dsc active configuration in the control path */
  1286. if (hw_ctl->ops.setup_dsc_cfg) {
  1287. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1288. SDE_DEBUG_ENC(sde_enc,
  1289. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1290. hw_ctl->idx,
  1291. cfg.dsc_count,
  1292. cfg.dsc[0],
  1293. cfg.dsc[1]);
  1294. }
  1295. return 0;
  1296. }
  1297. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1298. {
  1299. struct sde_encoder_virt *sde_enc;
  1300. struct drm_connector *drm_conn;
  1301. struct drm_display_mode *adj_mode;
  1302. struct sde_rect roi;
  1303. if (!drm_enc) {
  1304. SDE_ERROR("invalid encoder parameter\n");
  1305. return -EINVAL;
  1306. }
  1307. sde_enc = to_sde_encoder_virt(drm_enc);
  1308. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1309. SDE_ERROR("invalid crtc parameter\n");
  1310. return -EINVAL;
  1311. }
  1312. if (!sde_enc->cur_master) {
  1313. SDE_ERROR("invalid cur_master parameter\n");
  1314. return -EINVAL;
  1315. }
  1316. adj_mode = &sde_enc->cur_master->cached_mode;
  1317. drm_conn = sde_enc->cur_master->connector;
  1318. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1319. if (sde_kms_rect_is_null(&roi)) {
  1320. roi.w = adj_mode->hdisplay;
  1321. roi.h = adj_mode->vdisplay;
  1322. }
  1323. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1324. sizeof(sde_enc->prv_conn_roi));
  1325. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1326. return 0;
  1327. }
  1328. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1329. struct sde_encoder_kickoff_params *params)
  1330. {
  1331. enum sde_rm_topology_name topology;
  1332. struct drm_connector *drm_conn;
  1333. int ret = 0;
  1334. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1335. !sde_enc->phys_encs[0]->connector)
  1336. return -EINVAL;
  1337. drm_conn = sde_enc->phys_encs[0]->connector;
  1338. topology = sde_connector_get_topology_name(drm_conn);
  1339. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1340. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1341. return -EINVAL;
  1342. }
  1343. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1344. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1345. sde_enc->cur_conn_roi.x,
  1346. sde_enc->cur_conn_roi.y,
  1347. sde_enc->cur_conn_roi.w,
  1348. sde_enc->cur_conn_roi.h,
  1349. sde_enc->prv_conn_roi.x,
  1350. sde_enc->prv_conn_roi.y,
  1351. sde_enc->prv_conn_roi.w,
  1352. sde_enc->prv_conn_roi.h,
  1353. sde_enc->cur_master->cached_mode.hdisplay,
  1354. sde_enc->cur_master->cached_mode.vdisplay);
  1355. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1356. &sde_enc->prv_conn_roi))
  1357. return ret;
  1358. switch (topology) {
  1359. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1360. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1361. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1362. break;
  1363. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1364. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1365. break;
  1366. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1367. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1368. break;
  1369. default:
  1370. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1371. topology);
  1372. return -EINVAL;
  1373. }
  1374. return ret;
  1375. }
  1376. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1377. u32 vsync_source, bool is_dummy)
  1378. {
  1379. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1380. struct msm_drm_private *priv;
  1381. struct sde_kms *sde_kms;
  1382. struct sde_hw_mdp *hw_mdptop;
  1383. struct drm_encoder *drm_enc;
  1384. struct sde_encoder_virt *sde_enc;
  1385. int i;
  1386. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1387. if (!sde_enc) {
  1388. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1389. return;
  1390. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1391. SDE_ERROR("invalid num phys enc %d/%d\n",
  1392. sde_enc->num_phys_encs,
  1393. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1394. return;
  1395. }
  1396. drm_enc = &sde_enc->base;
  1397. /* this pointers are checked in virt_enable_helper */
  1398. priv = drm_enc->dev->dev_private;
  1399. sde_kms = to_sde_kms(priv->kms);
  1400. if (!sde_kms) {
  1401. SDE_ERROR("invalid sde_kms\n");
  1402. return;
  1403. }
  1404. hw_mdptop = sde_kms->hw_mdp;
  1405. if (!hw_mdptop) {
  1406. SDE_ERROR("invalid mdptop\n");
  1407. return;
  1408. }
  1409. if (hw_mdptop->ops.setup_vsync_source) {
  1410. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1411. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1412. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1413. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1414. vsync_cfg.vsync_source = vsync_source;
  1415. vsync_cfg.is_dummy = is_dummy;
  1416. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1417. }
  1418. }
  1419. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1420. struct msm_display_info *disp_info, bool is_dummy)
  1421. {
  1422. struct sde_encoder_phys *phys;
  1423. int i;
  1424. u32 vsync_source;
  1425. if (!sde_enc || !disp_info) {
  1426. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1427. sde_enc != NULL, disp_info != NULL);
  1428. return;
  1429. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1430. SDE_ERROR("invalid num phys enc %d/%d\n",
  1431. sde_enc->num_phys_encs,
  1432. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1433. return;
  1434. }
  1435. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  1436. if (is_dummy)
  1437. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1438. sde_enc->te_source;
  1439. else if (disp_info->is_te_using_watchdog_timer)
  1440. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1441. else
  1442. vsync_source = sde_enc->te_source;
  1443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1444. phys = sde_enc->phys_encs[i];
  1445. if (phys && phys->ops.setup_vsync_source)
  1446. phys->ops.setup_vsync_source(phys,
  1447. vsync_source, is_dummy);
  1448. }
  1449. }
  1450. }
  1451. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1452. {
  1453. int i;
  1454. struct sde_hw_pingpong *hw_pp = NULL;
  1455. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1456. struct sde_hw_dsc *hw_dsc = NULL;
  1457. struct sde_hw_ctl *hw_ctl = NULL;
  1458. struct sde_ctl_dsc_cfg cfg;
  1459. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1460. !sde_enc->phys_encs[0]->connector) {
  1461. SDE_ERROR("invalid params %d %d\n",
  1462. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1463. return;
  1464. }
  1465. if (sde_enc->cur_master)
  1466. hw_ctl = sde_enc->cur_master->hw_ctl;
  1467. /* Disable DSC for all the pp's present in this topology */
  1468. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1469. hw_pp = sde_enc->hw_pp[i];
  1470. hw_dsc = sde_enc->hw_dsc[i];
  1471. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1472. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1473. 0, 0, 0, hw_dsc_pp);
  1474. if (hw_dsc)
  1475. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1476. }
  1477. /* Clear the DSC ACTIVE config for this CTL */
  1478. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1479. memset(&cfg, 0, sizeof(cfg));
  1480. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1481. }
  1482. /**
  1483. * Since pending flushes from previous commit get cleared
  1484. * sometime after this point, setting DSC flush bits now
  1485. * will have no effect. Therefore dirty_dsc_ids track which
  1486. * DSC blocks must be flushed for the next trigger.
  1487. */
  1488. }
  1489. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1490. {
  1491. struct sde_encoder_virt *sde_enc;
  1492. struct msm_display_info disp_info;
  1493. if (!drm_enc) {
  1494. pr_err("invalid drm encoder\n");
  1495. return -EINVAL;
  1496. }
  1497. sde_enc = to_sde_encoder_virt(drm_enc);
  1498. sde_encoder_control_te(drm_enc, false);
  1499. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1500. disp_info.is_te_using_watchdog_timer = true;
  1501. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1502. sde_encoder_control_te(drm_enc, true);
  1503. return 0;
  1504. }
  1505. static int _sde_encoder_rsc_client_update_vsync_wait(
  1506. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1507. int wait_vblank_crtc_id)
  1508. {
  1509. int wait_refcount = 0, ret = 0;
  1510. int pipe = -1;
  1511. int wait_count = 0;
  1512. struct drm_crtc *primary_crtc;
  1513. struct drm_crtc *crtc;
  1514. crtc = sde_enc->crtc;
  1515. if (wait_vblank_crtc_id)
  1516. wait_refcount =
  1517. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1518. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1519. SDE_EVTLOG_FUNC_ENTRY);
  1520. if (crtc->base.id != wait_vblank_crtc_id) {
  1521. primary_crtc = drm_crtc_find(drm_enc->dev,
  1522. NULL, wait_vblank_crtc_id);
  1523. if (!primary_crtc) {
  1524. SDE_ERROR_ENC(sde_enc,
  1525. "failed to find primary crtc id %d\n",
  1526. wait_vblank_crtc_id);
  1527. return -EINVAL;
  1528. }
  1529. pipe = drm_crtc_index(primary_crtc);
  1530. }
  1531. /**
  1532. * note: VBLANK is expected to be enabled at this point in
  1533. * resource control state machine if on primary CRTC
  1534. */
  1535. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1536. if (sde_rsc_client_is_state_update_complete(
  1537. sde_enc->rsc_client))
  1538. break;
  1539. if (crtc->base.id == wait_vblank_crtc_id)
  1540. ret = sde_encoder_wait_for_event(drm_enc,
  1541. MSM_ENC_VBLANK);
  1542. else
  1543. drm_wait_one_vblank(drm_enc->dev, pipe);
  1544. if (ret) {
  1545. SDE_ERROR_ENC(sde_enc,
  1546. "wait for vblank failed ret:%d\n", ret);
  1547. /**
  1548. * rsc hardware may hang without vsync. avoid rsc hang
  1549. * by generating the vsync from watchdog timer.
  1550. */
  1551. if (crtc->base.id == wait_vblank_crtc_id)
  1552. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1553. }
  1554. }
  1555. if (wait_count >= MAX_RSC_WAIT)
  1556. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1557. SDE_EVTLOG_ERROR);
  1558. if (wait_refcount)
  1559. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1560. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1561. SDE_EVTLOG_FUNC_EXIT);
  1562. return ret;
  1563. }
  1564. static int _sde_encoder_update_rsc_client(
  1565. struct drm_encoder *drm_enc, bool enable)
  1566. {
  1567. struct sde_encoder_virt *sde_enc;
  1568. struct drm_crtc *crtc;
  1569. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1570. struct sde_rsc_cmd_config *rsc_config;
  1571. int ret, prefill_lines;
  1572. struct msm_display_info *disp_info;
  1573. struct msm_mode_info *mode_info;
  1574. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1575. u32 qsync_mode = 0;
  1576. if (!drm_enc || !drm_enc->dev) {
  1577. SDE_ERROR("invalid encoder arguments\n");
  1578. return -EINVAL;
  1579. }
  1580. sde_enc = to_sde_encoder_virt(drm_enc);
  1581. mode_info = &sde_enc->mode_info;
  1582. crtc = sde_enc->crtc;
  1583. if (!sde_enc->crtc) {
  1584. SDE_ERROR("invalid crtc parameter\n");
  1585. return -EINVAL;
  1586. }
  1587. disp_info = &sde_enc->disp_info;
  1588. rsc_config = &sde_enc->rsc_config;
  1589. if (!sde_enc->rsc_client) {
  1590. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1591. return 0;
  1592. }
  1593. /**
  1594. * only primary command mode panel without Qsync can request CMD state.
  1595. * all other panels/displays can request for VID state including
  1596. * secondary command mode panel.
  1597. * Clone mode encoder can request CLK STATE only.
  1598. */
  1599. if (sde_enc->cur_master)
  1600. qsync_mode = sde_connector_get_qsync_mode(
  1601. sde_enc->cur_master->connector);
  1602. if (sde_encoder_in_clone_mode(drm_enc) || !disp_info->is_primary ||
  1603. (disp_info->is_primary && qsync_mode))
  1604. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1605. else if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  1606. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1607. else if (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)
  1608. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1609. SDE_EVT32(rsc_state, qsync_mode);
  1610. prefill_lines = mode_info->prefill_lines;
  1611. /* compare specific items and reconfigure the rsc */
  1612. if ((rsc_config->fps != mode_info->frame_rate) ||
  1613. (rsc_config->vtotal != mode_info->vtotal) ||
  1614. (rsc_config->prefill_lines != prefill_lines) ||
  1615. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1616. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1617. rsc_config->fps = mode_info->frame_rate;
  1618. rsc_config->vtotal = mode_info->vtotal;
  1619. rsc_config->prefill_lines = prefill_lines;
  1620. rsc_config->jitter_numer = mode_info->jitter_numer;
  1621. rsc_config->jitter_denom = mode_info->jitter_denom;
  1622. sde_enc->rsc_state_init = false;
  1623. }
  1624. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1625. && disp_info->is_primary) {
  1626. /* update it only once */
  1627. sde_enc->rsc_state_init = true;
  1628. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1629. rsc_state, rsc_config, crtc->base.id,
  1630. &wait_vblank_crtc_id);
  1631. } else {
  1632. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1633. rsc_state, NULL, crtc->base.id,
  1634. &wait_vblank_crtc_id);
  1635. }
  1636. /**
  1637. * if RSC performed a state change that requires a VBLANK wait, it will
  1638. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1639. *
  1640. * if we are the primary display, we will need to enable and wait
  1641. * locally since we hold the commit thread
  1642. *
  1643. * if we are an external display, we must send a signal to the primary
  1644. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1645. * by the primary panel's VBLANK signals
  1646. */
  1647. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1648. if (ret) {
  1649. SDE_ERROR_ENC(sde_enc,
  1650. "sde rsc client update failed ret:%d\n", ret);
  1651. return ret;
  1652. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1653. return ret;
  1654. }
  1655. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1656. sde_enc, wait_vblank_crtc_id);
  1657. return ret;
  1658. }
  1659. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1660. {
  1661. struct sde_encoder_virt *sde_enc;
  1662. int i;
  1663. if (!drm_enc) {
  1664. SDE_ERROR("invalid encoder\n");
  1665. return;
  1666. }
  1667. sde_enc = to_sde_encoder_virt(drm_enc);
  1668. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1669. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1670. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1671. if (phys && phys->ops.irq_control)
  1672. phys->ops.irq_control(phys, enable);
  1673. }
  1674. }
  1675. /* keep track of the userspace vblank during modeset */
  1676. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1677. u32 sw_event)
  1678. {
  1679. struct sde_encoder_virt *sde_enc;
  1680. bool enable;
  1681. int i;
  1682. if (!drm_enc) {
  1683. SDE_ERROR("invalid encoder\n");
  1684. return;
  1685. }
  1686. sde_enc = to_sde_encoder_virt(drm_enc);
  1687. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1688. sw_event, sde_enc->vblank_enabled);
  1689. /* nothing to do if vblank not enabled by userspace */
  1690. if (!sde_enc->vblank_enabled)
  1691. return;
  1692. /* disable vblank on pre_modeset */
  1693. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1694. enable = false;
  1695. /* enable vblank on post_modeset */
  1696. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1697. enable = true;
  1698. else
  1699. return;
  1700. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1701. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1702. if (phys && phys->ops.control_vblank_irq)
  1703. phys->ops.control_vblank_irq(phys, enable);
  1704. }
  1705. }
  1706. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1707. {
  1708. struct sde_encoder_virt *sde_enc;
  1709. if (!drm_enc)
  1710. return NULL;
  1711. sde_enc = to_sde_encoder_virt(drm_enc);
  1712. return sde_enc->rsc_client;
  1713. }
  1714. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1715. bool enable)
  1716. {
  1717. struct msm_drm_private *priv;
  1718. struct sde_kms *sde_kms;
  1719. struct sde_encoder_virt *sde_enc;
  1720. int rc;
  1721. bool is_cmd_mode, is_primary;
  1722. sde_enc = to_sde_encoder_virt(drm_enc);
  1723. priv = drm_enc->dev->dev_private;
  1724. sde_kms = to_sde_kms(priv->kms);
  1725. is_cmd_mode = sde_enc->disp_info.capabilities &
  1726. MSM_DISPLAY_CAP_CMD_MODE;
  1727. is_primary = sde_enc->disp_info.is_primary;
  1728. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1729. SDE_EVT32(DRMID(drm_enc), enable);
  1730. if (!sde_enc->cur_master) {
  1731. SDE_ERROR("encoder master not set\n");
  1732. return -EINVAL;
  1733. }
  1734. if (enable) {
  1735. /* enable SDE core clks */
  1736. rc = sde_power_resource_enable(&priv->phandle,
  1737. sde_kms->core_client, true);
  1738. if (rc) {
  1739. SDE_ERROR("failed to enable power resource %d\n", rc);
  1740. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1741. return rc;
  1742. }
  1743. sde_enc->elevated_ahb_vote = true;
  1744. /* enable DSI clks */
  1745. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1746. true);
  1747. if (rc) {
  1748. SDE_ERROR("failed to enable clk control %d\n", rc);
  1749. sde_power_resource_enable(&priv->phandle,
  1750. sde_kms->core_client, false);
  1751. return rc;
  1752. }
  1753. /* enable all the irq */
  1754. _sde_encoder_irq_control(drm_enc, true);
  1755. if (is_cmd_mode)
  1756. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1757. } else {
  1758. if (is_cmd_mode)
  1759. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1760. /* disable all the irq */
  1761. _sde_encoder_irq_control(drm_enc, false);
  1762. /* disable DSI clks */
  1763. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1764. /* disable SDE core clks */
  1765. sde_power_resource_enable(&priv->phandle,
  1766. sde_kms->core_client, false);
  1767. }
  1768. return 0;
  1769. }
  1770. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1771. bool enable, u32 frame_count)
  1772. {
  1773. struct sde_encoder_virt *sde_enc;
  1774. int i;
  1775. if (!drm_enc) {
  1776. SDE_ERROR("invalid encoder\n");
  1777. return;
  1778. }
  1779. sde_enc = to_sde_encoder_virt(drm_enc);
  1780. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1781. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1782. if (!phys || !phys->ops.setup_misr)
  1783. continue;
  1784. phys->ops.setup_misr(phys, enable, frame_count);
  1785. }
  1786. }
  1787. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1788. unsigned int type, unsigned int code, int value)
  1789. {
  1790. struct drm_encoder *drm_enc = NULL;
  1791. struct sde_encoder_virt *sde_enc = NULL;
  1792. struct msm_drm_thread *disp_thread = NULL;
  1793. struct msm_drm_private *priv = NULL;
  1794. if (!handle || !handle->handler || !handle->handler->private) {
  1795. SDE_ERROR("invalid encoder for the input event\n");
  1796. return;
  1797. }
  1798. drm_enc = (struct drm_encoder *)handle->handler->private;
  1799. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1800. SDE_ERROR("invalid parameters\n");
  1801. return;
  1802. }
  1803. priv = drm_enc->dev->dev_private;
  1804. sde_enc = to_sde_encoder_virt(drm_enc);
  1805. if (!sde_enc->crtc || (sde_enc->crtc->index
  1806. >= ARRAY_SIZE(priv->disp_thread))) {
  1807. SDE_DEBUG_ENC(sde_enc,
  1808. "invalid cached CRTC: %d or crtc index: %d\n",
  1809. sde_enc->crtc == NULL,
  1810. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1811. return;
  1812. }
  1813. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1814. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1815. kthread_queue_work(&disp_thread->worker,
  1816. &sde_enc->input_event_work);
  1817. }
  1818. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1819. {
  1820. struct sde_encoder_virt *sde_enc;
  1821. if (!drm_enc) {
  1822. SDE_ERROR("invalid encoder\n");
  1823. return;
  1824. }
  1825. sde_enc = to_sde_encoder_virt(drm_enc);
  1826. /* return early if there is no state change */
  1827. if (sde_enc->idle_pc_enabled == enable)
  1828. return;
  1829. sde_enc->idle_pc_enabled = enable;
  1830. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1831. SDE_EVT32(sde_enc->idle_pc_enabled);
  1832. }
  1833. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1834. u32 sw_event)
  1835. {
  1836. if (kthread_cancel_delayed_work_sync(
  1837. &sde_enc->delayed_off_work))
  1838. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1839. sw_event);
  1840. }
  1841. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1842. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1843. {
  1844. int ret = 0;
  1845. /* cancel delayed off work, if any */
  1846. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1847. mutex_lock(&sde_enc->rc_lock);
  1848. /* return if the resource control is already in ON state */
  1849. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1850. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1851. sw_event);
  1852. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1853. SDE_EVTLOG_FUNC_CASE1);
  1854. goto end;
  1855. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1856. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1857. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1858. sw_event, sde_enc->rc_state);
  1859. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1860. SDE_EVTLOG_ERROR);
  1861. goto end;
  1862. }
  1863. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1864. _sde_encoder_irq_control(drm_enc, true);
  1865. } else {
  1866. /* enable all the clks and resources */
  1867. ret = _sde_encoder_resource_control_helper(drm_enc,
  1868. true);
  1869. if (ret) {
  1870. SDE_ERROR_ENC(sde_enc,
  1871. "sw_event:%d, rc in state %d\n",
  1872. sw_event, sde_enc->rc_state);
  1873. SDE_EVT32(DRMID(drm_enc), sw_event,
  1874. sde_enc->rc_state,
  1875. SDE_EVTLOG_ERROR);
  1876. goto end;
  1877. }
  1878. _sde_encoder_update_rsc_client(drm_enc, true);
  1879. }
  1880. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1881. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1882. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1883. end:
  1884. mutex_unlock(&sde_enc->rc_lock);
  1885. return ret;
  1886. }
  1887. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1888. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1889. struct msm_drm_private *priv)
  1890. {
  1891. unsigned int lp, idle_pc_duration;
  1892. struct msm_drm_thread *disp_thread;
  1893. bool autorefresh_enabled = false;
  1894. if (!sde_enc->crtc) {
  1895. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1896. return -EINVAL;
  1897. }
  1898. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1899. SDE_ERROR("invalid crtc index :%u\n",
  1900. sde_enc->crtc->index);
  1901. return -EINVAL;
  1902. }
  1903. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1904. /*
  1905. * mutex lock is not used as this event happens at interrupt
  1906. * context. And locking is not required as, the other events
  1907. * like KICKOFF and STOP does a wait-for-idle before executing
  1908. * the resource_control
  1909. */
  1910. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1911. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1912. sw_event, sde_enc->rc_state);
  1913. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1914. SDE_EVTLOG_ERROR);
  1915. return -EINVAL;
  1916. }
  1917. /*
  1918. * schedule off work item only when there are no
  1919. * frames pending
  1920. */
  1921. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1922. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1923. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1924. SDE_EVTLOG_FUNC_CASE2);
  1925. return 0;
  1926. }
  1927. /* schedule delayed off work if autorefresh is disabled */
  1928. if (sde_enc->cur_master &&
  1929. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1930. autorefresh_enabled =
  1931. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1932. sde_enc->cur_master);
  1933. /* set idle timeout based on master connector's lp value */
  1934. if (sde_enc->cur_master)
  1935. lp = sde_connector_get_lp(
  1936. sde_enc->cur_master->connector);
  1937. else
  1938. lp = SDE_MODE_DPMS_ON;
  1939. if (lp == SDE_MODE_DPMS_LP2)
  1940. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1941. else
  1942. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1943. if (!autorefresh_enabled)
  1944. kthread_mod_delayed_work(
  1945. &disp_thread->worker,
  1946. &sde_enc->delayed_off_work,
  1947. msecs_to_jiffies(idle_pc_duration));
  1948. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1949. autorefresh_enabled,
  1950. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1951. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1952. sw_event);
  1953. return 0;
  1954. }
  1955. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1956. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1957. {
  1958. /* cancel delayed off work, if any */
  1959. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1960. mutex_lock(&sde_enc->rc_lock);
  1961. if (is_vid_mode &&
  1962. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1963. _sde_encoder_irq_control(drm_enc, true);
  1964. }
  1965. /* skip if is already OFF or IDLE, resources are off already */
  1966. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1967. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1968. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1969. sw_event, sde_enc->rc_state);
  1970. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1971. SDE_EVTLOG_FUNC_CASE3);
  1972. goto end;
  1973. }
  1974. /**
  1975. * IRQs are still enabled currently, which allows wait for
  1976. * VBLANK which RSC may require to correctly transition to OFF
  1977. */
  1978. _sde_encoder_update_rsc_client(drm_enc, false);
  1979. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1980. SDE_ENC_RC_STATE_PRE_OFF,
  1981. SDE_EVTLOG_FUNC_CASE3);
  1982. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1983. end:
  1984. mutex_unlock(&sde_enc->rc_lock);
  1985. return 0;
  1986. }
  1987. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1988. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1989. {
  1990. int ret = 0;
  1991. /* cancel vsync event work and timer */
  1992. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1993. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1994. del_timer_sync(&sde_enc->vsync_event_timer);
  1995. mutex_lock(&sde_enc->rc_lock);
  1996. /* return if the resource control is already in OFF state */
  1997. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1998. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1999. sw_event);
  2000. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2001. SDE_EVTLOG_FUNC_CASE4);
  2002. goto end;
  2003. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2004. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2005. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2006. sw_event, sde_enc->rc_state);
  2007. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2008. SDE_EVTLOG_ERROR);
  2009. ret = -EINVAL;
  2010. goto end;
  2011. }
  2012. /**
  2013. * expect to arrive here only if in either idle state or pre-off
  2014. * and in IDLE state the resources are already disabled
  2015. */
  2016. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2017. _sde_encoder_resource_control_helper(drm_enc, false);
  2018. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2019. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2020. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2021. end:
  2022. mutex_unlock(&sde_enc->rc_lock);
  2023. return ret;
  2024. }
  2025. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2026. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2027. {
  2028. int ret = 0;
  2029. /* cancel delayed off work, if any */
  2030. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2031. mutex_lock(&sde_enc->rc_lock);
  2032. /* return if the resource control is already in ON state */
  2033. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2034. /* enable all the clks and resources */
  2035. ret = _sde_encoder_resource_control_helper(drm_enc,
  2036. true);
  2037. if (ret) {
  2038. SDE_ERROR_ENC(sde_enc,
  2039. "sw_event:%d, rc in state %d\n",
  2040. sw_event, sde_enc->rc_state);
  2041. SDE_EVT32(DRMID(drm_enc), sw_event,
  2042. sde_enc->rc_state,
  2043. SDE_EVTLOG_ERROR);
  2044. goto end;
  2045. }
  2046. _sde_encoder_update_rsc_client(drm_enc, true);
  2047. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2048. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2049. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2050. }
  2051. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2052. if (ret && ret != -EWOULDBLOCK) {
  2053. SDE_ERROR_ENC(sde_enc,
  2054. "wait for commit done returned %d\n",
  2055. ret);
  2056. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2057. ret, SDE_EVTLOG_ERROR);
  2058. ret = -EINVAL;
  2059. goto end;
  2060. }
  2061. _sde_encoder_irq_control(drm_enc, false);
  2062. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2063. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2064. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2065. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2066. end:
  2067. mutex_unlock(&sde_enc->rc_lock);
  2068. return ret;
  2069. }
  2070. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2071. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2072. {
  2073. int ret = 0;
  2074. mutex_lock(&sde_enc->rc_lock);
  2075. /* return if the resource control is already in ON state */
  2076. if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2077. SDE_ERROR_ENC(sde_enc,
  2078. "sw_event:%d, rc:%d !MODESET state\n",
  2079. sw_event, sde_enc->rc_state);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. SDE_EVTLOG_ERROR);
  2082. ret = -EINVAL;
  2083. goto end;
  2084. }
  2085. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2086. _sde_encoder_irq_control(drm_enc, true);
  2087. _sde_encoder_update_rsc_client(drm_enc, true);
  2088. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2089. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2090. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2091. end:
  2092. mutex_unlock(&sde_enc->rc_lock);
  2093. return ret;
  2094. }
  2095. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2096. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2097. {
  2098. mutex_lock(&sde_enc->rc_lock);
  2099. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2100. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2101. sw_event, sde_enc->rc_state);
  2102. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2103. SDE_EVTLOG_ERROR);
  2104. goto end;
  2105. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2106. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2107. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2108. sde_crtc_frame_pending(sde_enc->crtc),
  2109. SDE_EVTLOG_ERROR);
  2110. goto end;
  2111. }
  2112. if (is_vid_mode) {
  2113. _sde_encoder_irq_control(drm_enc, false);
  2114. } else {
  2115. /* disable all the clks and resources */
  2116. _sde_encoder_update_rsc_client(drm_enc, false);
  2117. _sde_encoder_resource_control_helper(drm_enc, false);
  2118. }
  2119. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2120. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2121. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2122. end:
  2123. mutex_unlock(&sde_enc->rc_lock);
  2124. return 0;
  2125. }
  2126. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2127. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2128. struct msm_drm_private *priv, bool is_vid_mode)
  2129. {
  2130. bool autorefresh_enabled = false;
  2131. struct msm_drm_thread *disp_thread;
  2132. int ret = 0;
  2133. if (!sde_enc->crtc ||
  2134. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2135. SDE_DEBUG_ENC(sde_enc,
  2136. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2137. sde_enc->crtc == NULL,
  2138. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2139. sw_event);
  2140. return -EINVAL;
  2141. }
  2142. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2143. mutex_lock(&sde_enc->rc_lock);
  2144. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2145. if (sde_enc->cur_master &&
  2146. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2147. autorefresh_enabled =
  2148. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2149. sde_enc->cur_master);
  2150. if (autorefresh_enabled) {
  2151. SDE_DEBUG_ENC(sde_enc,
  2152. "not handling early wakeup since auto refresh is enabled\n");
  2153. goto end;
  2154. }
  2155. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2156. kthread_mod_delayed_work(&disp_thread->worker,
  2157. &sde_enc->delayed_off_work,
  2158. msecs_to_jiffies(
  2159. IDLE_POWERCOLLAPSE_DURATION));
  2160. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2161. /* enable all the clks and resources */
  2162. ret = _sde_encoder_resource_control_helper(drm_enc,
  2163. true);
  2164. if (ret) {
  2165. SDE_ERROR_ENC(sde_enc,
  2166. "sw_event:%d, rc in state %d\n",
  2167. sw_event, sde_enc->rc_state);
  2168. SDE_EVT32(DRMID(drm_enc), sw_event,
  2169. sde_enc->rc_state,
  2170. SDE_EVTLOG_ERROR);
  2171. goto end;
  2172. }
  2173. _sde_encoder_update_rsc_client(drm_enc, true);
  2174. /*
  2175. * In some cases, commit comes with slight delay
  2176. * (> 80 ms)after early wake up, prevent clock switch
  2177. * off to avoid jank in next update. So, increase the
  2178. * command mode idle timeout sufficiently to prevent
  2179. * such case.
  2180. */
  2181. kthread_mod_delayed_work(&disp_thread->worker,
  2182. &sde_enc->delayed_off_work,
  2183. msecs_to_jiffies(
  2184. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2185. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2186. }
  2187. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2188. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2189. end:
  2190. mutex_unlock(&sde_enc->rc_lock);
  2191. return ret;
  2192. }
  2193. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2194. u32 sw_event)
  2195. {
  2196. struct sde_encoder_virt *sde_enc;
  2197. struct msm_drm_private *priv;
  2198. int ret = 0;
  2199. bool is_vid_mode = false;
  2200. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2201. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2202. sw_event);
  2203. return -EINVAL;
  2204. }
  2205. sde_enc = to_sde_encoder_virt(drm_enc);
  2206. priv = drm_enc->dev->dev_private;
  2207. is_vid_mode = sde_enc->disp_info.capabilities &
  2208. MSM_DISPLAY_CAP_VID_MODE;
  2209. /*
  2210. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2211. * events and return early for other events (ie wb display).
  2212. */
  2213. if (!sde_enc->idle_pc_enabled &&
  2214. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2215. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2216. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2217. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2218. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2219. return 0;
  2220. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2221. sw_event, sde_enc->idle_pc_enabled);
  2222. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2223. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2224. switch (sw_event) {
  2225. case SDE_ENC_RC_EVENT_KICKOFF:
  2226. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2227. is_vid_mode);
  2228. break;
  2229. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2230. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2231. priv);
  2232. break;
  2233. case SDE_ENC_RC_EVENT_PRE_STOP:
  2234. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2235. is_vid_mode);
  2236. break;
  2237. case SDE_ENC_RC_EVENT_STOP:
  2238. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2239. break;
  2240. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2241. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2242. break;
  2243. case SDE_ENC_RC_EVENT_POST_MODESET:
  2244. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2245. break;
  2246. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2247. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2248. is_vid_mode);
  2249. break;
  2250. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2251. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2252. priv, is_vid_mode);
  2253. break;
  2254. default:
  2255. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2256. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2257. break;
  2258. }
  2259. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2260. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2261. return ret;
  2262. }
  2263. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2264. struct drm_display_mode *mode,
  2265. struct drm_display_mode *adj_mode)
  2266. {
  2267. struct sde_encoder_virt *sde_enc;
  2268. struct msm_drm_private *priv;
  2269. struct sde_kms *sde_kms;
  2270. struct list_head *connector_list;
  2271. struct drm_connector *conn = NULL, *conn_iter;
  2272. struct sde_connector_state *sde_conn_state = NULL;
  2273. struct sde_connector *sde_conn = NULL;
  2274. struct sde_rm_hw_iter dsc_iter, pp_iter;
  2275. struct sde_rm_hw_request request_hw;
  2276. int i = 0, ret;
  2277. if (!drm_enc) {
  2278. SDE_ERROR("invalid encoder\n");
  2279. return;
  2280. }
  2281. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2282. SDE_ERROR("power resource is not enabled\n");
  2283. return;
  2284. }
  2285. sde_enc = to_sde_encoder_virt(drm_enc);
  2286. SDE_DEBUG_ENC(sde_enc, "\n");
  2287. priv = drm_enc->dev->dev_private;
  2288. sde_kms = to_sde_kms(priv->kms);
  2289. connector_list = &sde_kms->dev->mode_config.connector_list;
  2290. SDE_EVT32(DRMID(drm_enc));
  2291. /*
  2292. * cache the crtc in sde_enc on enable for duration of use case
  2293. * for correctly servicing asynchronous irq events and timers
  2294. */
  2295. if (!drm_enc->crtc) {
  2296. SDE_ERROR("invalid crtc\n");
  2297. return;
  2298. }
  2299. sde_enc->crtc = drm_enc->crtc;
  2300. list_for_each_entry(conn_iter, connector_list, head)
  2301. if (conn_iter->encoder == drm_enc)
  2302. conn = conn_iter;
  2303. if (!conn) {
  2304. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2305. return;
  2306. } else if (!conn->state) {
  2307. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2308. return;
  2309. }
  2310. sde_conn = to_sde_connector(conn);
  2311. sde_conn_state = to_sde_connector_state(conn->state);
  2312. if (sde_conn && sde_conn_state) {
  2313. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  2314. &sde_conn_state->mode_info,
  2315. sde_kms->catalog->max_mixer_width,
  2316. sde_conn->display);
  2317. if (ret) {
  2318. SDE_ERROR_ENC(sde_enc,
  2319. "failed to get mode info from the display\n");
  2320. return;
  2321. }
  2322. }
  2323. /* release resources before seamless mode change */
  2324. if (msm_is_mode_seamless_dms(adj_mode)) {
  2325. /* restore resource state before releasing them */
  2326. ret = sde_encoder_resource_control(drm_enc,
  2327. SDE_ENC_RC_EVENT_PRE_MODESET);
  2328. if (ret) {
  2329. SDE_ERROR_ENC(sde_enc,
  2330. "sde resource control failed: %d\n",
  2331. ret);
  2332. return;
  2333. }
  2334. /*
  2335. * Disable dsc before switch the mode and after pre_modeset,
  2336. * to guarantee that previous kickoff finished.
  2337. */
  2338. _sde_encoder_dsc_disable(sde_enc);
  2339. }
  2340. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2341. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2342. conn->state, false);
  2343. if (ret) {
  2344. SDE_ERROR_ENC(sde_enc,
  2345. "failed to reserve hw resources, %d\n", ret);
  2346. return;
  2347. }
  2348. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2349. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2350. sde_enc->hw_pp[i] = NULL;
  2351. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2352. break;
  2353. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2354. }
  2355. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2356. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2357. sde_enc->hw_dsc[i] = NULL;
  2358. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2359. break;
  2360. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2361. }
  2362. /* Get PP for DSC configuration */
  2363. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2364. sde_enc->hw_dsc_pp[i] = NULL;
  2365. if (!sde_enc->hw_dsc[i])
  2366. continue;
  2367. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2368. request_hw.type = SDE_HW_BLK_PINGPONG;
  2369. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2370. break;
  2371. sde_enc->hw_dsc_pp[i] =
  2372. (struct sde_hw_pingpong *) request_hw.hw;
  2373. }
  2374. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2375. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2376. if (phys) {
  2377. if (!sde_enc->hw_pp[i]) {
  2378. SDE_ERROR_ENC(sde_enc,
  2379. "invalid pingpong block for the encoder\n");
  2380. return;
  2381. }
  2382. phys->hw_pp = sde_enc->hw_pp[i];
  2383. phys->connector = conn->state->connector;
  2384. if (phys->ops.mode_set)
  2385. phys->ops.mode_set(phys, mode, adj_mode);
  2386. }
  2387. }
  2388. /* update resources after seamless mode change */
  2389. if (msm_is_mode_seamless_dms(adj_mode))
  2390. sde_encoder_resource_control(&sde_enc->base,
  2391. SDE_ENC_RC_EVENT_POST_MODESET);
  2392. }
  2393. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2394. {
  2395. struct sde_encoder_virt *sde_enc;
  2396. struct sde_encoder_phys *phys;
  2397. int i;
  2398. if (!drm_enc) {
  2399. SDE_ERROR("invalid parameters\n");
  2400. return;
  2401. }
  2402. sde_enc = to_sde_encoder_virt(drm_enc);
  2403. if (!sde_enc) {
  2404. SDE_ERROR("invalid sde encoder\n");
  2405. return;
  2406. }
  2407. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2408. phys = sde_enc->phys_encs[i];
  2409. if (phys && phys->ops.control_te)
  2410. phys->ops.control_te(phys, enable);
  2411. }
  2412. }
  2413. static int _sde_encoder_input_connect(struct input_handler *handler,
  2414. struct input_dev *dev, const struct input_device_id *id)
  2415. {
  2416. struct input_handle *handle;
  2417. int rc = 0;
  2418. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2419. if (!handle)
  2420. return -ENOMEM;
  2421. handle->dev = dev;
  2422. handle->handler = handler;
  2423. handle->name = handler->name;
  2424. rc = input_register_handle(handle);
  2425. if (rc) {
  2426. pr_err("failed to register input handle\n");
  2427. goto error;
  2428. }
  2429. rc = input_open_device(handle);
  2430. if (rc) {
  2431. pr_err("failed to open input device\n");
  2432. goto error_unregister;
  2433. }
  2434. return 0;
  2435. error_unregister:
  2436. input_unregister_handle(handle);
  2437. error:
  2438. kfree(handle);
  2439. return rc;
  2440. }
  2441. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2442. {
  2443. input_close_device(handle);
  2444. input_unregister_handle(handle);
  2445. kfree(handle);
  2446. }
  2447. /**
  2448. * Structure for specifying event parameters on which to receive callbacks.
  2449. * This structure will trigger a callback in case of a touch event (specified by
  2450. * EV_ABS) where there is a change in X and Y coordinates,
  2451. */
  2452. static const struct input_device_id sde_input_ids[] = {
  2453. {
  2454. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2455. .evbit = { BIT_MASK(EV_ABS) },
  2456. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2457. BIT_MASK(ABS_MT_POSITION_X) |
  2458. BIT_MASK(ABS_MT_POSITION_Y) },
  2459. },
  2460. { },
  2461. };
  2462. static int _sde_encoder_input_handler_register(
  2463. struct input_handler *input_handler)
  2464. {
  2465. int rc = 0;
  2466. rc = input_register_handler(input_handler);
  2467. if (rc) {
  2468. pr_err("input_register_handler failed, rc= %d\n", rc);
  2469. kfree(input_handler);
  2470. return rc;
  2471. }
  2472. return rc;
  2473. }
  2474. static int _sde_encoder_input_handler(
  2475. struct sde_encoder_virt *sde_enc)
  2476. {
  2477. struct input_handler *input_handler = NULL;
  2478. int rc = 0;
  2479. if (sde_enc->input_handler) {
  2480. SDE_ERROR_ENC(sde_enc,
  2481. "input_handle is active. unexpected\n");
  2482. return -EINVAL;
  2483. }
  2484. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2485. if (!input_handler)
  2486. return -ENOMEM;
  2487. input_handler->event = sde_encoder_input_event_handler;
  2488. input_handler->connect = _sde_encoder_input_connect;
  2489. input_handler->disconnect = _sde_encoder_input_disconnect;
  2490. input_handler->name = "sde";
  2491. input_handler->id_table = sde_input_ids;
  2492. input_handler->private = sde_enc;
  2493. sde_enc->input_handler = input_handler;
  2494. return rc;
  2495. }
  2496. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2497. {
  2498. struct sde_encoder_virt *sde_enc = NULL;
  2499. struct msm_drm_private *priv;
  2500. struct sde_kms *sde_kms;
  2501. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2502. SDE_ERROR("invalid parameters\n");
  2503. return;
  2504. }
  2505. priv = drm_enc->dev->dev_private;
  2506. sde_kms = to_sde_kms(priv->kms);
  2507. if (!sde_kms) {
  2508. SDE_ERROR("invalid sde_kms\n");
  2509. return;
  2510. }
  2511. sde_enc = to_sde_encoder_virt(drm_enc);
  2512. if (!sde_enc || !sde_enc->cur_master) {
  2513. SDE_ERROR("invalid sde encoder/master\n");
  2514. return;
  2515. }
  2516. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2517. sde_enc->cur_master->hw_mdptop &&
  2518. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2519. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2520. sde_enc->cur_master->hw_mdptop);
  2521. if (sde_enc->cur_master->hw_mdptop &&
  2522. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2523. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2524. sde_enc->cur_master->hw_mdptop,
  2525. sde_kms->catalog);
  2526. if (sde_enc->cur_master->hw_ctl &&
  2527. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2528. !sde_enc->cur_master->cont_splash_enabled)
  2529. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2530. sde_enc->cur_master->hw_ctl,
  2531. &sde_enc->cur_master->intf_cfg_v1);
  2532. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2533. sde_encoder_control_te(drm_enc, true);
  2534. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2535. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2536. }
  2537. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2538. {
  2539. struct sde_encoder_virt *sde_enc = NULL;
  2540. int i;
  2541. if (!drm_enc) {
  2542. SDE_ERROR("invalid encoder\n");
  2543. return;
  2544. }
  2545. sde_enc = to_sde_encoder_virt(drm_enc);
  2546. if (sde_enc->cur_master)
  2547. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2548. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2549. sde_enc->idle_pc_restore = true;
  2550. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2551. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2552. if (!phys)
  2553. continue;
  2554. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2555. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2556. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2557. phys->ops.restore(phys);
  2558. }
  2559. if (sde_enc->cur_master && sde_enc->cur_master->ops.restore)
  2560. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2561. _sde_encoder_virt_enable_helper(drm_enc);
  2562. }
  2563. static void sde_encoder_off_work(struct kthread_work *work)
  2564. {
  2565. struct sde_encoder_virt *sde_enc = container_of(work,
  2566. struct sde_encoder_virt, delayed_off_work.work);
  2567. struct drm_encoder *drm_enc;
  2568. if (!sde_enc) {
  2569. SDE_ERROR("invalid sde encoder\n");
  2570. return;
  2571. }
  2572. drm_enc = &sde_enc->base;
  2573. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2574. sde_encoder_idle_request(drm_enc);
  2575. SDE_ATRACE_END("sde_encoder_off_work");
  2576. }
  2577. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2578. {
  2579. struct sde_encoder_virt *sde_enc = NULL;
  2580. int i, ret = 0;
  2581. struct msm_compression_info *comp_info = NULL;
  2582. struct drm_display_mode *cur_mode = NULL;
  2583. struct msm_display_info *disp_info;
  2584. if (!drm_enc) {
  2585. SDE_ERROR("invalid encoder\n");
  2586. return;
  2587. }
  2588. sde_enc = to_sde_encoder_virt(drm_enc);
  2589. disp_info = &sde_enc->disp_info;
  2590. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2591. SDE_ERROR("power resource is not enabled\n");
  2592. return;
  2593. }
  2594. if (drm_enc->crtc && !sde_enc->crtc)
  2595. sde_enc->crtc = drm_enc->crtc;
  2596. comp_info = &sde_enc->mode_info.comp_info;
  2597. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2598. SDE_DEBUG_ENC(sde_enc, "\n");
  2599. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2600. sde_enc->cur_master = NULL;
  2601. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2602. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2603. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2604. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2605. sde_enc->cur_master = phys;
  2606. break;
  2607. }
  2608. }
  2609. if (!sde_enc->cur_master) {
  2610. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2611. return;
  2612. }
  2613. /* register input handler if not already registered */
  2614. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode)) {
  2615. ret = _sde_encoder_input_handler_register(
  2616. sde_enc->input_handler);
  2617. if (ret)
  2618. SDE_ERROR(
  2619. "input handler registration failed, rc = %d\n", ret);
  2620. }
  2621. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2622. || msm_is_mode_seamless_dms(cur_mode)))
  2623. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2624. sde_encoder_off_work);
  2625. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2626. if (ret) {
  2627. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2628. ret);
  2629. return;
  2630. }
  2631. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2632. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2633. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2634. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2635. if (!phys)
  2636. continue;
  2637. phys->comp_type = comp_info->comp_type;
  2638. phys->comp_ratio = comp_info->comp_ratio;
  2639. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2640. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2641. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2642. phys->dsc_extra_pclk_cycle_cnt =
  2643. comp_info->dsc_info.pclk_per_line;
  2644. phys->dsc_extra_disp_width =
  2645. comp_info->dsc_info.extra_width;
  2646. }
  2647. if (phys != sde_enc->cur_master) {
  2648. /**
  2649. * on DMS request, the encoder will be enabled
  2650. * already. Invoke restore to reconfigure the
  2651. * new mode.
  2652. */
  2653. if (msm_is_mode_seamless_dms(cur_mode) &&
  2654. phys->ops.restore)
  2655. phys->ops.restore(phys);
  2656. else if (phys->ops.enable)
  2657. phys->ops.enable(phys);
  2658. }
  2659. if (sde_enc->misr_enable && (sde_enc->disp_info.capabilities &
  2660. MSM_DISPLAY_CAP_VID_MODE) && phys->ops.setup_misr)
  2661. phys->ops.setup_misr(phys, true,
  2662. sde_enc->misr_frame_count);
  2663. }
  2664. if (msm_is_mode_seamless_dms(cur_mode) &&
  2665. sde_enc->cur_master->ops.restore)
  2666. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2667. else if (sde_enc->cur_master->ops.enable)
  2668. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2669. _sde_encoder_virt_enable_helper(drm_enc);
  2670. }
  2671. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2672. {
  2673. struct sde_encoder_virt *sde_enc = NULL;
  2674. struct msm_drm_private *priv;
  2675. struct sde_kms *sde_kms;
  2676. enum sde_intf_mode intf_mode;
  2677. int i = 0;
  2678. if (!drm_enc) {
  2679. SDE_ERROR("invalid encoder\n");
  2680. return;
  2681. } else if (!drm_enc->dev) {
  2682. SDE_ERROR("invalid dev\n");
  2683. return;
  2684. } else if (!drm_enc->dev->dev_private) {
  2685. SDE_ERROR("invalid dev_private\n");
  2686. return;
  2687. }
  2688. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2689. SDE_ERROR("power resource is not enabled\n");
  2690. return;
  2691. }
  2692. sde_enc = to_sde_encoder_virt(drm_enc);
  2693. SDE_DEBUG_ENC(sde_enc, "\n");
  2694. priv = drm_enc->dev->dev_private;
  2695. sde_kms = to_sde_kms(priv->kms);
  2696. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2697. SDE_EVT32(DRMID(drm_enc));
  2698. /* wait for idle */
  2699. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2700. if (sde_enc->input_handler)
  2701. input_unregister_handler(sde_enc->input_handler);
  2702. /*
  2703. * For primary command mode and video mode encoders, execute the
  2704. * resource control pre-stop operations before the physical encoders
  2705. * are disabled, to allow the rsc to transition its states properly.
  2706. *
  2707. * For other encoder types, rsc should not be enabled until after
  2708. * they have been fully disabled, so delay the pre-stop operations
  2709. * until after the physical disable calls have returned.
  2710. */
  2711. if (sde_enc->disp_info.is_primary &&
  2712. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2713. sde_encoder_resource_control(drm_enc,
  2714. SDE_ENC_RC_EVENT_PRE_STOP);
  2715. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2716. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2717. if (phys && phys->ops.disable)
  2718. phys->ops.disable(phys);
  2719. }
  2720. } else {
  2721. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2722. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2723. if (phys && phys->ops.disable)
  2724. phys->ops.disable(phys);
  2725. }
  2726. sde_encoder_resource_control(drm_enc,
  2727. SDE_ENC_RC_EVENT_PRE_STOP);
  2728. }
  2729. /*
  2730. * disable dsc after the transfer is complete (for command mode)
  2731. * and after physical encoder is disabled, to make sure timing
  2732. * engine is already disabled (for video mode).
  2733. */
  2734. _sde_encoder_dsc_disable(sde_enc);
  2735. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2736. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2737. if (sde_enc->phys_encs[i]) {
  2738. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2739. sde_enc->phys_encs[i]->cont_splash_single_flush = 0;
  2740. sde_enc->phys_encs[i]->connector = NULL;
  2741. }
  2742. }
  2743. sde_enc->cur_master = NULL;
  2744. /*
  2745. * clear the cached crtc in sde_enc on use case finish, after all the
  2746. * outstanding events and timers have been completed
  2747. */
  2748. sde_enc->crtc = NULL;
  2749. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2750. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2751. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2752. }
  2753. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2754. struct sde_encoder_phys_wb *wb_enc)
  2755. {
  2756. struct sde_encoder_virt *sde_enc;
  2757. if (wb_enc) {
  2758. if (sde_encoder_helper_reset_mixers(phys_enc,
  2759. wb_enc->fb_disable))
  2760. return;
  2761. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2762. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2763. false, phys_enc->hw_pp->idx);
  2764. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2765. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2766. phys_enc->hw_ctl,
  2767. wb_enc->hw_wb->idx, true);
  2768. }
  2769. } else {
  2770. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2771. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2772. phys_enc->hw_intf, false,
  2773. phys_enc->hw_pp->idx);
  2774. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2775. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2776. phys_enc->hw_ctl,
  2777. phys_enc->hw_intf->idx, true);
  2778. }
  2779. }
  2780. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2781. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2782. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2783. phys_enc->hw_pp->merge_3d)
  2784. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2785. phys_enc->hw_ctl,
  2786. phys_enc->hw_pp->merge_3d->idx, true);
  2787. }
  2788. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2789. phys_enc->hw_pp) {
  2790. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2791. false, phys_enc->hw_pp->idx);
  2792. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2793. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2794. phys_enc->hw_ctl,
  2795. phys_enc->hw_cdm->idx, true);
  2796. }
  2797. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2798. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2799. phys_enc->hw_ctl->ops.reset_post_disable)
  2800. phys_enc->hw_ctl->ops.reset_post_disable(
  2801. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2802. phys_enc->hw_pp->merge_3d ?
  2803. phys_enc->hw_pp->merge_3d->idx : 0);
  2804. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2805. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2806. }
  2807. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2808. enum sde_intf_type type, u32 controller_id)
  2809. {
  2810. int i = 0;
  2811. for (i = 0; i < catalog->intf_count; i++) {
  2812. if (catalog->intf[i].type == type
  2813. && catalog->intf[i].controller_id == controller_id) {
  2814. return catalog->intf[i].id;
  2815. }
  2816. }
  2817. return INTF_MAX;
  2818. }
  2819. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2820. enum sde_intf_type type, u32 controller_id)
  2821. {
  2822. if (controller_id < catalog->wb_count)
  2823. return catalog->wb[controller_id].id;
  2824. return WB_MAX;
  2825. }
  2826. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2827. struct drm_crtc *crtc)
  2828. {
  2829. struct sde_hw_uidle *uidle;
  2830. struct sde_uidle_cntr cntr;
  2831. struct sde_uidle_status status;
  2832. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2833. pr_err("invalid params %d %d\n",
  2834. !sde_kms, !crtc);
  2835. return;
  2836. }
  2837. /* check if perf counters are enabled and setup */
  2838. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2839. return;
  2840. uidle = sde_kms->hw_uidle;
  2841. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2842. && uidle->ops.uidle_get_status) {
  2843. uidle->ops.uidle_get_status(uidle, &status);
  2844. trace_sde_perf_uidle_status(
  2845. crtc->base.id,
  2846. status.uidle_danger_status_0,
  2847. status.uidle_danger_status_1,
  2848. status.uidle_safe_status_0,
  2849. status.uidle_safe_status_1,
  2850. status.uidle_idle_status_0,
  2851. status.uidle_idle_status_1,
  2852. status.uidle_fal_status_0,
  2853. status.uidle_fal_status_1);
  2854. }
  2855. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2856. && uidle->ops.uidle_get_cntr) {
  2857. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2858. trace_sde_perf_uidle_cntr(
  2859. crtc->base.id,
  2860. cntr.fal1_gate_cntr,
  2861. cntr.fal10_gate_cntr,
  2862. cntr.fal_wait_gate_cntr,
  2863. cntr.fal1_num_transitions_cntr,
  2864. cntr.fal10_num_transitions_cntr,
  2865. cntr.min_gate_cntr,
  2866. cntr.max_gate_cntr);
  2867. }
  2868. }
  2869. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2870. struct sde_encoder_phys *phy_enc)
  2871. {
  2872. struct sde_encoder_virt *sde_enc = NULL;
  2873. unsigned long lock_flags;
  2874. if (!drm_enc || !phy_enc)
  2875. return;
  2876. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2877. sde_enc = to_sde_encoder_virt(drm_enc);
  2878. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2879. if (sde_enc->crtc_vblank_cb)
  2880. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2881. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2882. if (phy_enc->sde_kms &&
  2883. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2884. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2885. atomic_inc(&phy_enc->vsync_cnt);
  2886. SDE_ATRACE_END("encoder_vblank_callback");
  2887. }
  2888. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2889. struct sde_encoder_phys *phy_enc)
  2890. {
  2891. if (!phy_enc)
  2892. return;
  2893. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2894. atomic_inc(&phy_enc->underrun_cnt);
  2895. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2896. trace_sde_encoder_underrun(DRMID(drm_enc),
  2897. atomic_read(&phy_enc->underrun_cnt));
  2898. SDE_DBG_CTRL("stop_ftrace");
  2899. SDE_DBG_CTRL("panic_underrun");
  2900. SDE_ATRACE_END("encoder_underrun_callback");
  2901. }
  2902. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2903. void (*vbl_cb)(void *), void *vbl_data)
  2904. {
  2905. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2906. unsigned long lock_flags;
  2907. bool enable;
  2908. int i;
  2909. enable = vbl_cb ? true : false;
  2910. if (!drm_enc) {
  2911. SDE_ERROR("invalid encoder\n");
  2912. return;
  2913. }
  2914. SDE_DEBUG_ENC(sde_enc, "\n");
  2915. SDE_EVT32(DRMID(drm_enc), enable);
  2916. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2917. sde_enc->crtc_vblank_cb = vbl_cb;
  2918. sde_enc->crtc_vblank_cb_data = vbl_data;
  2919. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2920. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2921. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2922. if (phys && phys->ops.control_vblank_irq)
  2923. phys->ops.control_vblank_irq(phys, enable);
  2924. }
  2925. sde_enc->vblank_enabled = enable;
  2926. }
  2927. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2928. void (*frame_event_cb)(void *, u32 event),
  2929. struct drm_crtc *crtc)
  2930. {
  2931. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2932. unsigned long lock_flags;
  2933. bool enable;
  2934. enable = frame_event_cb ? true : false;
  2935. if (!drm_enc) {
  2936. SDE_ERROR("invalid encoder\n");
  2937. return;
  2938. }
  2939. SDE_DEBUG_ENC(sde_enc, "\n");
  2940. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2941. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2942. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2943. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2944. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2945. }
  2946. static void sde_encoder_frame_done_callback(
  2947. struct drm_encoder *drm_enc,
  2948. struct sde_encoder_phys *ready_phys, u32 event)
  2949. {
  2950. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2951. unsigned int i;
  2952. bool trigger = true, is_cmd_mode;
  2953. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2954. if (!drm_enc || !sde_enc->cur_master) {
  2955. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2956. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2957. return;
  2958. }
  2959. sde_enc->crtc_frame_event_cb_data.connector =
  2960. sde_enc->cur_master->connector;
  2961. is_cmd_mode = sde_enc->disp_info.capabilities &
  2962. MSM_DISPLAY_CAP_CMD_MODE;
  2963. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2964. | SDE_ENCODER_FRAME_EVENT_ERROR
  2965. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2966. if (ready_phys->connector)
  2967. topology = sde_connector_get_topology_name(
  2968. ready_phys->connector);
  2969. /* One of the physical encoders has become idle */
  2970. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2971. if ((sde_enc->phys_encs[i] == ready_phys) ||
  2972. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  2973. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2974. atomic_read(&sde_enc->frame_done_cnt[i]));
  2975. if (!atomic_add_unless(
  2976. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2977. SDE_EVT32(DRMID(drm_enc), event,
  2978. ready_phys->intf_idx,
  2979. SDE_EVTLOG_ERROR);
  2980. SDE_ERROR_ENC(sde_enc,
  2981. "intf idx:%d, event:%d\n",
  2982. ready_phys->intf_idx, event);
  2983. return;
  2984. }
  2985. }
  2986. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2987. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2988. trigger = false;
  2989. }
  2990. if (trigger) {
  2991. sde_encoder_resource_control(drm_enc,
  2992. SDE_ENC_RC_EVENT_FRAME_DONE);
  2993. if (sde_enc->crtc_frame_event_cb)
  2994. sde_enc->crtc_frame_event_cb(
  2995. &sde_enc->crtc_frame_event_cb_data,
  2996. event);
  2997. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2998. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2999. }
  3000. } else if (sde_enc->crtc_frame_event_cb) {
  3001. if (!is_cmd_mode)
  3002. sde_encoder_resource_control(drm_enc,
  3003. SDE_ENC_RC_EVENT_FRAME_DONE);
  3004. sde_enc->crtc_frame_event_cb(
  3005. &sde_enc->crtc_frame_event_cb_data, event);
  3006. }
  3007. }
  3008. static void sde_encoder_get_qsync_fps_callback(
  3009. struct drm_encoder *drm_enc,
  3010. u32 *qsync_fps)
  3011. {
  3012. struct msm_display_info *disp_info;
  3013. struct sde_encoder_virt *sde_enc;
  3014. if (!qsync_fps)
  3015. return;
  3016. *qsync_fps = 0;
  3017. if (!drm_enc) {
  3018. SDE_ERROR("invalid drm encoder\n");
  3019. return;
  3020. }
  3021. sde_enc = to_sde_encoder_virt(drm_enc);
  3022. disp_info = &sde_enc->disp_info;
  3023. *qsync_fps = disp_info->qsync_min_fps;
  3024. }
  3025. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3026. {
  3027. struct sde_encoder_virt *sde_enc;
  3028. if (!drm_enc) {
  3029. SDE_ERROR("invalid drm encoder\n");
  3030. return -EINVAL;
  3031. }
  3032. sde_enc = to_sde_encoder_virt(drm_enc);
  3033. sde_encoder_resource_control(&sde_enc->base,
  3034. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3035. return 0;
  3036. }
  3037. /**
  3038. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3039. * drm_enc: Pointer to drm encoder structure
  3040. * phys: Pointer to physical encoder structure
  3041. * extra_flush: Additional bit mask to include in flush trigger
  3042. */
  3043. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3044. struct sde_encoder_phys *phys,
  3045. struct sde_ctl_flush_cfg *extra_flush)
  3046. {
  3047. struct sde_hw_ctl *ctl;
  3048. unsigned long lock_flags;
  3049. struct sde_encoder_virt *sde_enc;
  3050. int pend_ret_fence_cnt;
  3051. struct sde_connector *c_conn;
  3052. if (!drm_enc || !phys) {
  3053. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3054. !drm_enc, !phys);
  3055. return;
  3056. }
  3057. sde_enc = to_sde_encoder_virt(drm_enc);
  3058. c_conn = to_sde_connector(phys->connector);
  3059. if (!phys->hw_pp) {
  3060. SDE_ERROR("invalid pingpong hw\n");
  3061. return;
  3062. }
  3063. ctl = phys->hw_ctl;
  3064. if (!ctl || !phys->ops.trigger_flush) {
  3065. SDE_ERROR("missing ctl/trigger cb\n");
  3066. return;
  3067. }
  3068. if (phys->split_role == ENC_ROLE_SKIP) {
  3069. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3070. "skip flush pp%d ctl%d\n",
  3071. phys->hw_pp->idx - PINGPONG_0,
  3072. ctl->idx - CTL_0);
  3073. return;
  3074. }
  3075. /* update pending counts and trigger kickoff ctl flush atomically */
  3076. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3077. if (phys->ops.is_master && phys->ops.is_master(phys))
  3078. atomic_inc(&phys->pending_retire_fence_cnt);
  3079. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3080. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3081. ctl->ops.update_bitmask_periph) {
  3082. /* perform peripheral flush on every frame update for dp dsc */
  3083. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3084. phys->comp_ratio && c_conn->ops.update_pps) {
  3085. c_conn->ops.update_pps(phys->connector, NULL,
  3086. c_conn->display);
  3087. ctl->ops.update_bitmask_periph(ctl,
  3088. phys->hw_intf->idx, 1);
  3089. }
  3090. if (sde_enc->dynamic_hdr_updated)
  3091. ctl->ops.update_bitmask_periph(ctl,
  3092. phys->hw_intf->idx, 1);
  3093. }
  3094. if ((extra_flush && extra_flush->pending_flush_mask)
  3095. && ctl->ops.update_pending_flush)
  3096. ctl->ops.update_pending_flush(ctl, extra_flush);
  3097. phys->ops.trigger_flush(phys);
  3098. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3099. if (ctl->ops.get_pending_flush) {
  3100. struct sde_ctl_flush_cfg pending_flush = {0,};
  3101. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3102. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3103. ctl->idx - CTL_0,
  3104. pending_flush.pending_flush_mask,
  3105. pend_ret_fence_cnt);
  3106. } else {
  3107. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3108. ctl->idx - CTL_0,
  3109. pend_ret_fence_cnt);
  3110. }
  3111. }
  3112. /**
  3113. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3114. * phys: Pointer to physical encoder structure
  3115. */
  3116. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3117. {
  3118. struct sde_hw_ctl *ctl;
  3119. struct sde_encoder_virt *sde_enc;
  3120. if (!phys) {
  3121. SDE_ERROR("invalid argument(s)\n");
  3122. return;
  3123. }
  3124. if (!phys->hw_pp) {
  3125. SDE_ERROR("invalid pingpong hw\n");
  3126. return;
  3127. }
  3128. if (!phys->parent) {
  3129. SDE_ERROR("invalid parent\n");
  3130. return;
  3131. }
  3132. /* avoid ctrl start for encoder in clone mode */
  3133. if (phys->in_clone_mode)
  3134. return;
  3135. ctl = phys->hw_ctl;
  3136. sde_enc = to_sde_encoder_virt(phys->parent);
  3137. if (phys->split_role == ENC_ROLE_SKIP) {
  3138. SDE_DEBUG_ENC(sde_enc,
  3139. "skip start pp%d ctl%d\n",
  3140. phys->hw_pp->idx - PINGPONG_0,
  3141. ctl->idx - CTL_0);
  3142. return;
  3143. }
  3144. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3145. phys->ops.trigger_start(phys);
  3146. }
  3147. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3148. {
  3149. struct sde_hw_ctl *ctl;
  3150. if (!phys_enc) {
  3151. SDE_ERROR("invalid encoder\n");
  3152. return;
  3153. }
  3154. ctl = phys_enc->hw_ctl;
  3155. if (ctl && ctl->ops.trigger_flush)
  3156. ctl->ops.trigger_flush(ctl);
  3157. }
  3158. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3159. {
  3160. struct sde_hw_ctl *ctl;
  3161. if (!phys_enc) {
  3162. SDE_ERROR("invalid encoder\n");
  3163. return;
  3164. }
  3165. ctl = phys_enc->hw_ctl;
  3166. if (ctl && ctl->ops.trigger_start) {
  3167. ctl->ops.trigger_start(ctl);
  3168. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3169. }
  3170. }
  3171. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3172. {
  3173. struct sde_encoder_virt *sde_enc;
  3174. struct sde_connector *sde_con;
  3175. void *sde_con_disp;
  3176. struct sde_hw_ctl *ctl;
  3177. int rc;
  3178. if (!phys_enc) {
  3179. SDE_ERROR("invalid encoder\n");
  3180. return;
  3181. }
  3182. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3183. ctl = phys_enc->hw_ctl;
  3184. if (!ctl || !ctl->ops.reset)
  3185. return;
  3186. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3187. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3188. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3189. phys_enc->connector) {
  3190. sde_con = to_sde_connector(phys_enc->connector);
  3191. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3192. if (sde_con->ops.soft_reset) {
  3193. rc = sde_con->ops.soft_reset(sde_con_disp);
  3194. if (rc) {
  3195. SDE_ERROR_ENC(sde_enc,
  3196. "connector soft reset failure\n");
  3197. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3198. "panic");
  3199. }
  3200. }
  3201. }
  3202. phys_enc->enable_state = SDE_ENC_ENABLED;
  3203. }
  3204. /**
  3205. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3206. * Iterate through the physical encoders and perform consolidated flush
  3207. * and/or control start triggering as needed. This is done in the virtual
  3208. * encoder rather than the individual physical ones in order to handle
  3209. * use cases that require visibility into multiple physical encoders at
  3210. * a time.
  3211. * sde_enc: Pointer to virtual encoder structure
  3212. */
  3213. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3214. {
  3215. struct sde_hw_ctl *ctl;
  3216. uint32_t i;
  3217. struct sde_ctl_flush_cfg pending_flush = {0,};
  3218. u32 pending_kickoff_cnt;
  3219. struct msm_drm_private *priv = NULL;
  3220. struct sde_kms *sde_kms = NULL;
  3221. bool is_vid_mode = false;
  3222. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3223. if (!sde_enc) {
  3224. SDE_ERROR("invalid encoder\n");
  3225. return;
  3226. }
  3227. is_vid_mode = sde_enc->disp_info.capabilities &
  3228. MSM_DISPLAY_CAP_VID_MODE;
  3229. /* don't perform flush/start operations for slave encoders */
  3230. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3231. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3232. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3233. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3234. continue;
  3235. ctl = phys->hw_ctl;
  3236. if (!ctl)
  3237. continue;
  3238. if (phys->connector)
  3239. topology = sde_connector_get_topology_name(
  3240. phys->connector);
  3241. if (!phys->ops.needs_single_flush ||
  3242. !phys->ops.needs_single_flush(phys)) {
  3243. if (ctl->ops.reg_dma_flush)
  3244. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3245. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3246. } else if (ctl->ops.get_pending_flush) {
  3247. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3248. }
  3249. }
  3250. /* for split flush, combine pending flush masks and send to master */
  3251. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3252. ctl = sde_enc->cur_master->hw_ctl;
  3253. if (ctl->ops.reg_dma_flush)
  3254. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3255. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3256. &pending_flush);
  3257. }
  3258. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3259. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3260. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3261. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3262. continue;
  3263. if (!phys->ops.needs_single_flush ||
  3264. !phys->ops.needs_single_flush(phys)) {
  3265. pending_kickoff_cnt =
  3266. sde_encoder_phys_inc_pending(phys);
  3267. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3268. } else {
  3269. pending_kickoff_cnt =
  3270. sde_encoder_phys_inc_pending(phys);
  3271. SDE_EVT32(pending_kickoff_cnt,
  3272. pending_flush.pending_flush_mask,
  3273. SDE_EVTLOG_FUNC_CASE2);
  3274. }
  3275. }
  3276. if (sde_enc->misr_enable)
  3277. sde_encoder_misr_configure(&sde_enc->base, true,
  3278. sde_enc->misr_frame_count);
  3279. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3280. if (crtc_misr_info.misr_enable)
  3281. sde_crtc_misr_setup(sde_enc->crtc, true,
  3282. crtc_misr_info.misr_frame_count);
  3283. _sde_encoder_trigger_start(sde_enc->cur_master);
  3284. if (sde_enc->elevated_ahb_vote) {
  3285. priv = sde_enc->base.dev->dev_private;
  3286. if (priv != NULL) {
  3287. sde_kms = to_sde_kms(priv->kms);
  3288. if (sde_kms != NULL) {
  3289. sde_power_scale_reg_bus(&priv->phandle,
  3290. sde_kms->core_client,
  3291. VOTE_INDEX_LOW,
  3292. false);
  3293. }
  3294. }
  3295. sde_enc->elevated_ahb_vote = false;
  3296. }
  3297. }
  3298. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3299. struct drm_encoder *drm_enc,
  3300. unsigned long *affected_displays,
  3301. int num_active_phys)
  3302. {
  3303. struct sde_encoder_virt *sde_enc;
  3304. struct sde_encoder_phys *master;
  3305. enum sde_rm_topology_name topology;
  3306. bool is_right_only;
  3307. if (!drm_enc || !affected_displays)
  3308. return;
  3309. sde_enc = to_sde_encoder_virt(drm_enc);
  3310. master = sde_enc->cur_master;
  3311. if (!master || !master->connector)
  3312. return;
  3313. topology = sde_connector_get_topology_name(master->connector);
  3314. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3315. return;
  3316. /*
  3317. * For pingpong split, the slave pingpong won't generate IRQs. For
  3318. * right-only updates, we can't swap pingpongs, or simply swap the
  3319. * master/slave assignment, we actually have to swap the interfaces
  3320. * so that the master physical encoder will use a pingpong/interface
  3321. * that generates irqs on which to wait.
  3322. */
  3323. is_right_only = !test_bit(0, affected_displays) &&
  3324. test_bit(1, affected_displays);
  3325. if (is_right_only && !sde_enc->intfs_swapped) {
  3326. /* right-only update swap interfaces */
  3327. swap(sde_enc->phys_encs[0]->intf_idx,
  3328. sde_enc->phys_encs[1]->intf_idx);
  3329. sde_enc->intfs_swapped = true;
  3330. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3331. /* left-only or full update, swap back */
  3332. swap(sde_enc->phys_encs[0]->intf_idx,
  3333. sde_enc->phys_encs[1]->intf_idx);
  3334. sde_enc->intfs_swapped = false;
  3335. }
  3336. SDE_DEBUG_ENC(sde_enc,
  3337. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3338. is_right_only, sde_enc->intfs_swapped,
  3339. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3340. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3341. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3342. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3343. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3344. *affected_displays);
  3345. /* ppsplit always uses master since ppslave invalid for irqs*/
  3346. if (num_active_phys == 1)
  3347. *affected_displays = BIT(0);
  3348. }
  3349. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3350. struct sde_encoder_kickoff_params *params)
  3351. {
  3352. struct sde_encoder_virt *sde_enc;
  3353. struct sde_encoder_phys *phys;
  3354. int i, num_active_phys;
  3355. bool master_assigned = false;
  3356. if (!drm_enc || !params)
  3357. return;
  3358. sde_enc = to_sde_encoder_virt(drm_enc);
  3359. if (sde_enc->num_phys_encs <= 1)
  3360. return;
  3361. /* count bits set */
  3362. num_active_phys = hweight_long(params->affected_displays);
  3363. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3364. params->affected_displays, num_active_phys);
  3365. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3366. num_active_phys);
  3367. /* for left/right only update, ppsplit master switches interface */
  3368. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3369. &params->affected_displays, num_active_phys);
  3370. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3371. enum sde_enc_split_role prv_role, new_role;
  3372. bool active = false;
  3373. phys = sde_enc->phys_encs[i];
  3374. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3375. continue;
  3376. active = test_bit(i, &params->affected_displays);
  3377. prv_role = phys->split_role;
  3378. if (active && num_active_phys == 1)
  3379. new_role = ENC_ROLE_SOLO;
  3380. else if (active && !master_assigned)
  3381. new_role = ENC_ROLE_MASTER;
  3382. else if (active)
  3383. new_role = ENC_ROLE_SLAVE;
  3384. else
  3385. new_role = ENC_ROLE_SKIP;
  3386. phys->ops.update_split_role(phys, new_role);
  3387. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3388. sde_enc->cur_master = phys;
  3389. master_assigned = true;
  3390. }
  3391. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3392. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3393. phys->split_role, active);
  3394. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3395. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3396. phys->split_role, active, num_active_phys);
  3397. }
  3398. }
  3399. bool sde_encoder_check_mode(struct drm_encoder *drm_enc, u32 mode)
  3400. {
  3401. struct sde_encoder_virt *sde_enc;
  3402. struct msm_display_info *disp_info;
  3403. if (!drm_enc) {
  3404. SDE_ERROR("invalid encoder\n");
  3405. return false;
  3406. }
  3407. sde_enc = to_sde_encoder_virt(drm_enc);
  3408. disp_info = &sde_enc->disp_info;
  3409. return (disp_info->capabilities & mode);
  3410. }
  3411. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3412. {
  3413. struct sde_encoder_virt *sde_enc;
  3414. struct sde_encoder_phys *phys;
  3415. unsigned int i;
  3416. struct sde_hw_ctl *ctl;
  3417. struct msm_display_info *disp_info;
  3418. if (!drm_enc) {
  3419. SDE_ERROR("invalid encoder\n");
  3420. return;
  3421. }
  3422. sde_enc = to_sde_encoder_virt(drm_enc);
  3423. disp_info = &sde_enc->disp_info;
  3424. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3425. phys = sde_enc->phys_encs[i];
  3426. if (phys && phys->hw_ctl) {
  3427. ctl = phys->hw_ctl;
  3428. /*
  3429. * avoid clearing the pending flush during the first
  3430. * frame update after idle power collpase as the
  3431. * restore path would have updated the pending flush
  3432. */
  3433. if (!sde_enc->idle_pc_restore &&
  3434. ctl->ops.clear_pending_flush)
  3435. ctl->ops.clear_pending_flush(ctl);
  3436. /* update only for command mode primary ctl */
  3437. if ((phys == sde_enc->cur_master) &&
  3438. (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  3439. && ctl->ops.trigger_pending)
  3440. ctl->ops.trigger_pending(ctl);
  3441. }
  3442. }
  3443. sde_enc->idle_pc_restore = false;
  3444. }
  3445. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3446. {
  3447. void *dither_cfg;
  3448. int ret = 0, i = 0;
  3449. size_t len = 0;
  3450. enum sde_rm_topology_name topology;
  3451. struct drm_encoder *drm_enc;
  3452. struct msm_display_dsc_info *dsc = NULL;
  3453. struct sde_encoder_virt *sde_enc;
  3454. struct sde_hw_pingpong *hw_pp;
  3455. if (!phys || !phys->connector || !phys->hw_pp ||
  3456. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3457. return;
  3458. topology = sde_connector_get_topology_name(phys->connector);
  3459. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3460. (phys->split_role == ENC_ROLE_SLAVE))
  3461. return;
  3462. drm_enc = phys->parent;
  3463. sde_enc = to_sde_encoder_virt(drm_enc);
  3464. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3465. /* disable dither for 10 bpp or 10bpc dsc config */
  3466. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3467. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3468. return;
  3469. }
  3470. ret = sde_connector_get_dither_cfg(phys->connector,
  3471. phys->connector->state, &dither_cfg, &len);
  3472. if (ret)
  3473. return;
  3474. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3475. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3476. hw_pp = sde_enc->hw_pp[i];
  3477. if (hw_pp) {
  3478. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3479. len);
  3480. }
  3481. }
  3482. } else {
  3483. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3484. }
  3485. }
  3486. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3487. struct drm_display_mode *mode)
  3488. {
  3489. u64 pclk_rate;
  3490. u32 pclk_period;
  3491. u32 line_time;
  3492. /*
  3493. * For linetime calculation, only operate on master encoder.
  3494. */
  3495. if (!sde_enc->cur_master)
  3496. return 0;
  3497. if (!sde_enc->cur_master->ops.get_line_count) {
  3498. SDE_ERROR("get_line_count function not defined\n");
  3499. return 0;
  3500. }
  3501. pclk_rate = mode->clock; /* pixel clock in kHz */
  3502. if (pclk_rate == 0) {
  3503. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3504. return 0;
  3505. }
  3506. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3507. if (pclk_period == 0) {
  3508. SDE_ERROR("pclk period is 0\n");
  3509. return 0;
  3510. }
  3511. /*
  3512. * Line time calculation based on Pixel clock and HTOTAL.
  3513. * Final unit is in ns.
  3514. */
  3515. line_time = (pclk_period * mode->htotal) / 1000;
  3516. if (line_time == 0) {
  3517. SDE_ERROR("line time calculation is 0\n");
  3518. return 0;
  3519. }
  3520. SDE_DEBUG_ENC(sde_enc,
  3521. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3522. pclk_rate, pclk_period, line_time);
  3523. return line_time;
  3524. }
  3525. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3526. ktime_t *wakeup_time)
  3527. {
  3528. struct drm_display_mode *mode;
  3529. struct sde_encoder_virt *sde_enc;
  3530. u32 cur_line;
  3531. u32 line_time;
  3532. u32 vtotal, time_to_vsync;
  3533. ktime_t cur_time;
  3534. sde_enc = to_sde_encoder_virt(drm_enc);
  3535. if (!sde_enc || !sde_enc->cur_master) {
  3536. SDE_ERROR("invalid sde encoder/master\n");
  3537. return -EINVAL;
  3538. }
  3539. mode = &sde_enc->cur_master->cached_mode;
  3540. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3541. if (!line_time)
  3542. return -EINVAL;
  3543. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3544. vtotal = mode->vtotal;
  3545. if (cur_line >= vtotal)
  3546. time_to_vsync = line_time * vtotal;
  3547. else
  3548. time_to_vsync = line_time * (vtotal - cur_line);
  3549. if (time_to_vsync == 0) {
  3550. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3551. vtotal);
  3552. return -EINVAL;
  3553. }
  3554. cur_time = ktime_get();
  3555. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3556. SDE_DEBUG_ENC(sde_enc,
  3557. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3558. cur_line, vtotal, time_to_vsync,
  3559. ktime_to_ms(cur_time),
  3560. ktime_to_ms(*wakeup_time));
  3561. return 0;
  3562. }
  3563. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3564. {
  3565. struct drm_encoder *drm_enc;
  3566. struct sde_encoder_virt *sde_enc =
  3567. from_timer(sde_enc, t, vsync_event_timer);
  3568. struct msm_drm_private *priv;
  3569. struct msm_drm_thread *event_thread;
  3570. if (!sde_enc || !sde_enc->crtc) {
  3571. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3572. return;
  3573. }
  3574. drm_enc = &sde_enc->base;
  3575. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3576. SDE_ERROR("invalid encoder parameters\n");
  3577. return;
  3578. }
  3579. priv = drm_enc->dev->dev_private;
  3580. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3581. SDE_ERROR("invalid crtc index:%u\n",
  3582. sde_enc->crtc->index);
  3583. return;
  3584. }
  3585. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3586. if (!event_thread) {
  3587. SDE_ERROR("event_thread not found for crtc:%d\n",
  3588. sde_enc->crtc->index);
  3589. return;
  3590. }
  3591. kthread_queue_work(&event_thread->worker,
  3592. &sde_enc->vsync_event_work);
  3593. }
  3594. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3595. {
  3596. struct sde_encoder_virt *sde_enc = container_of(work,
  3597. struct sde_encoder_virt, esd_trigger_work);
  3598. if (!sde_enc) {
  3599. SDE_ERROR("invalid sde encoder\n");
  3600. return;
  3601. }
  3602. sde_encoder_resource_control(&sde_enc->base,
  3603. SDE_ENC_RC_EVENT_KICKOFF);
  3604. }
  3605. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3606. {
  3607. struct sde_encoder_virt *sde_enc = container_of(work,
  3608. struct sde_encoder_virt, input_event_work);
  3609. if (!sde_enc) {
  3610. SDE_ERROR("invalid sde encoder\n");
  3611. return;
  3612. }
  3613. sde_encoder_resource_control(&sde_enc->base,
  3614. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3615. }
  3616. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3617. {
  3618. struct sde_encoder_virt *sde_enc = container_of(work,
  3619. struct sde_encoder_virt, vsync_event_work);
  3620. bool autorefresh_enabled = false;
  3621. int rc = 0;
  3622. ktime_t wakeup_time;
  3623. if (!sde_enc) {
  3624. SDE_ERROR("invalid sde encoder\n");
  3625. return;
  3626. }
  3627. rc = _sde_encoder_power_enable(sde_enc, true);
  3628. if (rc) {
  3629. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3630. return;
  3631. }
  3632. if (sde_enc->cur_master &&
  3633. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3634. autorefresh_enabled =
  3635. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3636. sde_enc->cur_master);
  3637. /* Update timer if autorefresh is enabled else return */
  3638. if (!autorefresh_enabled)
  3639. goto exit;
  3640. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3641. if (rc)
  3642. goto exit;
  3643. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3644. mod_timer(&sde_enc->vsync_event_timer,
  3645. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3646. exit:
  3647. _sde_encoder_power_enable(sde_enc, false);
  3648. }
  3649. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3650. {
  3651. static const uint64_t timeout_us = 50000;
  3652. static const uint64_t sleep_us = 20;
  3653. struct sde_encoder_virt *sde_enc;
  3654. ktime_t cur_ktime, exp_ktime;
  3655. uint32_t line_count, tmp, i;
  3656. if (!drm_enc) {
  3657. SDE_ERROR("invalid encoder\n");
  3658. return -EINVAL;
  3659. }
  3660. sde_enc = to_sde_encoder_virt(drm_enc);
  3661. if (!sde_enc->cur_master ||
  3662. !sde_enc->cur_master->ops.get_line_count) {
  3663. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3664. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3665. return -EINVAL;
  3666. }
  3667. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3668. line_count = sde_enc->cur_master->ops.get_line_count(
  3669. sde_enc->cur_master);
  3670. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3671. tmp = line_count;
  3672. line_count = sde_enc->cur_master->ops.get_line_count(
  3673. sde_enc->cur_master);
  3674. if (line_count < tmp) {
  3675. SDE_EVT32(DRMID(drm_enc), line_count);
  3676. return 0;
  3677. }
  3678. cur_ktime = ktime_get();
  3679. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3680. break;
  3681. usleep_range(sleep_us / 2, sleep_us);
  3682. }
  3683. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3684. return -ETIMEDOUT;
  3685. }
  3686. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3687. {
  3688. struct drm_encoder *drm_enc;
  3689. struct sde_rm_hw_iter rm_iter;
  3690. bool lm_valid = false;
  3691. bool intf_valid = false;
  3692. if (!phys_enc || !phys_enc->parent) {
  3693. SDE_ERROR("invalid encoder\n");
  3694. return -EINVAL;
  3695. }
  3696. drm_enc = phys_enc->parent;
  3697. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3698. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3699. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3700. phys_enc->has_intf_te)) {
  3701. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3702. SDE_HW_BLK_INTF);
  3703. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3704. struct sde_hw_intf *hw_intf =
  3705. (struct sde_hw_intf *)rm_iter.hw;
  3706. if (!hw_intf)
  3707. continue;
  3708. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3709. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3710. phys_enc->hw_ctl,
  3711. hw_intf->idx, 1);
  3712. intf_valid = true;
  3713. }
  3714. if (!intf_valid) {
  3715. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3716. "intf not found to flush\n");
  3717. return -EFAULT;
  3718. }
  3719. } else {
  3720. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3721. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3722. struct sde_hw_mixer *hw_lm =
  3723. (struct sde_hw_mixer *)rm_iter.hw;
  3724. if (!hw_lm)
  3725. continue;
  3726. /* update LM flush for HW without INTF TE */
  3727. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3728. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3729. phys_enc->hw_ctl,
  3730. hw_lm->idx, 1);
  3731. lm_valid = true;
  3732. }
  3733. if (!lm_valid) {
  3734. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3735. "lm not found to flush\n");
  3736. return -EFAULT;
  3737. }
  3738. }
  3739. return 0;
  3740. }
  3741. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3742. {
  3743. int i;
  3744. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3745. /**
  3746. * This dirty_dsc_hw field is set during DSC disable to
  3747. * indicate which DSC blocks need to be flushed
  3748. */
  3749. if (sde_enc->dirty_dsc_ids[i])
  3750. return true;
  3751. }
  3752. return false;
  3753. }
  3754. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3755. {
  3756. int i;
  3757. struct sde_hw_ctl *hw_ctl = NULL;
  3758. enum sde_dsc dsc_idx;
  3759. if (sde_enc->cur_master)
  3760. hw_ctl = sde_enc->cur_master->hw_ctl;
  3761. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3762. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3763. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3764. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3765. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3766. }
  3767. }
  3768. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3769. struct sde_encoder_virt *sde_enc)
  3770. {
  3771. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3772. struct sde_hw_mdp *mdptop = NULL;
  3773. sde_enc->dynamic_hdr_updated = false;
  3774. if (sde_enc->cur_master) {
  3775. mdptop = sde_enc->cur_master->hw_mdptop;
  3776. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3777. sde_enc->cur_master->connector);
  3778. }
  3779. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3780. return;
  3781. if (mdptop->ops.set_hdr_plus_metadata) {
  3782. sde_enc->dynamic_hdr_updated = true;
  3783. mdptop->ops.set_hdr_plus_metadata(
  3784. mdptop, dhdr_meta->dynamic_hdr_payload,
  3785. dhdr_meta->dynamic_hdr_payload_size,
  3786. sde_enc->cur_master->intf_idx == INTF_0 ?
  3787. 0 : 1);
  3788. }
  3789. }
  3790. static void _sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc,
  3791. int ln_cnt1)
  3792. {
  3793. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3794. struct sde_encoder_phys *phys;
  3795. int ln_cnt2, i;
  3796. /* query line count before cur_master is updated */
  3797. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3798. ln_cnt2 = sde_enc->cur_master->ops.get_wr_line_count(
  3799. sde_enc->cur_master);
  3800. else
  3801. ln_cnt2 = -EINVAL;
  3802. SDE_EVT32(DRMID(drm_enc), ln_cnt1, ln_cnt2);
  3803. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3804. phys = sde_enc->phys_encs[i];
  3805. if (phys && phys->ops.hw_reset)
  3806. phys->ops.hw_reset(phys);
  3807. }
  3808. }
  3809. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3810. struct sde_encoder_kickoff_params *params)
  3811. {
  3812. struct sde_encoder_virt *sde_enc;
  3813. struct sde_encoder_phys *phys;
  3814. struct sde_kms *sde_kms = NULL;
  3815. struct msm_drm_private *priv = NULL;
  3816. bool needs_hw_reset = false;
  3817. int ln_cnt1 = -EINVAL, i, rc, ret = 0;
  3818. struct msm_display_info *disp_info;
  3819. if (!drm_enc || !params || !drm_enc->dev ||
  3820. !drm_enc->dev->dev_private) {
  3821. SDE_ERROR("invalid args\n");
  3822. return -EINVAL;
  3823. }
  3824. sde_enc = to_sde_encoder_virt(drm_enc);
  3825. priv = drm_enc->dev->dev_private;
  3826. sde_kms = to_sde_kms(priv->kms);
  3827. disp_info = &sde_enc->disp_info;
  3828. SDE_DEBUG_ENC(sde_enc, "\n");
  3829. SDE_EVT32(DRMID(drm_enc));
  3830. /* save this for later, in case of errors */
  3831. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3832. ln_cnt1 = sde_enc->cur_master->ops.get_wr_line_count(
  3833. sde_enc->cur_master);
  3834. /* update the qsync parameters for the current frame */
  3835. if (sde_enc->cur_master)
  3836. sde_connector_set_qsync_params(
  3837. sde_enc->cur_master->connector);
  3838. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3839. disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE)
  3840. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3841. sde_enc->cur_master->connector->state,
  3842. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3843. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3844. /* prepare for next kickoff, may include waiting on previous kickoff */
  3845. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3846. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3847. phys = sde_enc->phys_encs[i];
  3848. params->is_primary = sde_enc->disp_info.is_primary;
  3849. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3850. params->recovery_events_enabled =
  3851. sde_enc->recovery_events_enabled;
  3852. if (phys) {
  3853. if (phys->ops.prepare_for_kickoff) {
  3854. rc = phys->ops.prepare_for_kickoff(
  3855. phys, params);
  3856. if (rc)
  3857. ret = rc;
  3858. }
  3859. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3860. needs_hw_reset = true;
  3861. _sde_encoder_setup_dither(phys);
  3862. if (sde_enc->cur_master &&
  3863. sde_connector_is_qsync_updated(
  3864. sde_enc->cur_master->connector)) {
  3865. _helper_flush_qsync(phys);
  3866. }
  3867. }
  3868. }
  3869. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3870. if (rc) {
  3871. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3872. ret = rc;
  3873. goto end;
  3874. }
  3875. /* if any phys needs reset, reset all phys, in-order */
  3876. if (needs_hw_reset)
  3877. _sde_encoder_needs_hw_reset(drm_enc, ln_cnt1);
  3878. _sde_encoder_update_master(drm_enc, params);
  3879. _sde_encoder_update_roi(drm_enc);
  3880. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3881. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3882. if (rc) {
  3883. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3884. sde_enc->cur_master->connector->base.id,
  3885. rc);
  3886. ret = rc;
  3887. }
  3888. }
  3889. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3890. !sde_enc->cur_master->cont_splash_enabled) {
  3891. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3892. if (rc) {
  3893. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3894. ret = rc;
  3895. }
  3896. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3897. _helper_flush_dsc(sde_enc);
  3898. }
  3899. end:
  3900. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3901. return ret;
  3902. }
  3903. /**
  3904. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3905. * with the specified encoder, and unstage all pipes from it
  3906. * @encoder: encoder pointer
  3907. * Returns: 0 on success
  3908. */
  3909. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3910. {
  3911. struct sde_encoder_virt *sde_enc;
  3912. struct sde_encoder_phys *phys;
  3913. unsigned int i;
  3914. int rc = 0;
  3915. if (!drm_enc) {
  3916. SDE_ERROR("invalid encoder\n");
  3917. return -EINVAL;
  3918. }
  3919. sde_enc = to_sde_encoder_virt(drm_enc);
  3920. SDE_ATRACE_BEGIN("encoder_release_lm");
  3921. SDE_DEBUG_ENC(sde_enc, "\n");
  3922. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3923. phys = sde_enc->phys_encs[i];
  3924. if (!phys)
  3925. continue;
  3926. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3927. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3928. if (rc)
  3929. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3930. }
  3931. SDE_ATRACE_END("encoder_release_lm");
  3932. return rc;
  3933. }
  3934. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3935. {
  3936. struct sde_encoder_virt *sde_enc;
  3937. struct sde_encoder_phys *phys;
  3938. ktime_t wakeup_time;
  3939. unsigned int i;
  3940. if (!drm_enc) {
  3941. SDE_ERROR("invalid encoder\n");
  3942. return;
  3943. }
  3944. SDE_ATRACE_BEGIN("encoder_kickoff");
  3945. sde_enc = to_sde_encoder_virt(drm_enc);
  3946. SDE_DEBUG_ENC(sde_enc, "\n");
  3947. /* create a 'no pipes' commit to release buffers on errors */
  3948. if (is_error)
  3949. _sde_encoder_reset_ctl_hw(drm_enc);
  3950. /* All phys encs are ready to go, trigger the kickoff */
  3951. _sde_encoder_kickoff_phys(sde_enc);
  3952. /* allow phys encs to handle any post-kickoff business */
  3953. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3954. phys = sde_enc->phys_encs[i];
  3955. if (phys && phys->ops.handle_post_kickoff)
  3956. phys->ops.handle_post_kickoff(phys);
  3957. }
  3958. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3959. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3960. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3961. mod_timer(&sde_enc->vsync_event_timer,
  3962. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3963. }
  3964. SDE_ATRACE_END("encoder_kickoff");
  3965. }
  3966. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3967. struct drm_framebuffer *fb)
  3968. {
  3969. struct drm_encoder *drm_enc;
  3970. struct sde_hw_mixer_cfg mixer;
  3971. struct sde_rm_hw_iter lm_iter;
  3972. bool lm_valid = false;
  3973. if (!phys_enc || !phys_enc->parent) {
  3974. SDE_ERROR("invalid encoder\n");
  3975. return -EINVAL;
  3976. }
  3977. drm_enc = phys_enc->parent;
  3978. memset(&mixer, 0, sizeof(mixer));
  3979. /* reset associated CTL/LMs */
  3980. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3981. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3982. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3983. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3984. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3985. if (!hw_lm)
  3986. continue;
  3987. /* need to flush LM to remove it */
  3988. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3989. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3990. phys_enc->hw_ctl,
  3991. hw_lm->idx, 1);
  3992. if (fb) {
  3993. /* assume a single LM if targeting a frame buffer */
  3994. if (lm_valid)
  3995. continue;
  3996. mixer.out_height = fb->height;
  3997. mixer.out_width = fb->width;
  3998. if (hw_lm->ops.setup_mixer_out)
  3999. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4000. }
  4001. lm_valid = true;
  4002. /* only enable border color on LM */
  4003. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4004. phys_enc->hw_ctl->ops.setup_blendstage(
  4005. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4006. }
  4007. if (!lm_valid) {
  4008. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4009. return -EFAULT;
  4010. }
  4011. return 0;
  4012. }
  4013. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4014. {
  4015. struct sde_encoder_virt *sde_enc;
  4016. struct sde_encoder_phys *phys;
  4017. int i;
  4018. if (!drm_enc) {
  4019. SDE_ERROR("invalid encoder\n");
  4020. return;
  4021. }
  4022. sde_enc = to_sde_encoder_virt(drm_enc);
  4023. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4024. phys = sde_enc->phys_encs[i];
  4025. if (phys && phys->ops.prepare_commit)
  4026. phys->ops.prepare_commit(phys);
  4027. }
  4028. }
  4029. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4030. bool enable, u32 frame_count)
  4031. {
  4032. if (!phys_enc)
  4033. return;
  4034. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4035. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4036. enable, frame_count);
  4037. }
  4038. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4039. bool nonblock, u32 *misr_value)
  4040. {
  4041. if (!phys_enc)
  4042. return -EINVAL;
  4043. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4044. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4045. nonblock, misr_value) : -ENOTSUPP;
  4046. }
  4047. #ifdef CONFIG_DEBUG_FS
  4048. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4049. {
  4050. struct sde_encoder_virt *sde_enc;
  4051. int i;
  4052. if (!s || !s->private)
  4053. return -EINVAL;
  4054. sde_enc = s->private;
  4055. mutex_lock(&sde_enc->enc_lock);
  4056. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4057. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4058. if (!phys)
  4059. continue;
  4060. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4061. phys->intf_idx - INTF_0,
  4062. atomic_read(&phys->vsync_cnt),
  4063. atomic_read(&phys->underrun_cnt));
  4064. switch (phys->intf_mode) {
  4065. case INTF_MODE_VIDEO:
  4066. seq_puts(s, "mode: video\n");
  4067. break;
  4068. case INTF_MODE_CMD:
  4069. seq_puts(s, "mode: command\n");
  4070. break;
  4071. case INTF_MODE_WB_BLOCK:
  4072. seq_puts(s, "mode: wb block\n");
  4073. break;
  4074. case INTF_MODE_WB_LINE:
  4075. seq_puts(s, "mode: wb line\n");
  4076. break;
  4077. default:
  4078. seq_puts(s, "mode: ???\n");
  4079. break;
  4080. }
  4081. }
  4082. mutex_unlock(&sde_enc->enc_lock);
  4083. return 0;
  4084. }
  4085. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4086. struct file *file)
  4087. {
  4088. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4089. }
  4090. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4091. const char __user *user_buf, size_t count, loff_t *ppos)
  4092. {
  4093. struct sde_encoder_virt *sde_enc;
  4094. int rc;
  4095. char buf[MISR_BUFF_SIZE + 1];
  4096. size_t buff_copy;
  4097. u32 frame_count, enable;
  4098. struct msm_drm_private *priv = NULL;
  4099. struct sde_kms *sde_kms = NULL;
  4100. if (!file || !file->private_data)
  4101. return -EINVAL;
  4102. sde_enc = file->private_data;
  4103. priv = sde_enc->base.dev->dev_private;
  4104. if (!sde_enc || !priv || !priv->kms)
  4105. return -EINVAL;
  4106. sde_kms = to_sde_kms(priv->kms);
  4107. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4108. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4109. return -ENOTSUPP;
  4110. }
  4111. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4112. if (copy_from_user(buf, user_buf, buff_copy))
  4113. return -EINVAL;
  4114. buf[buff_copy] = 0; /* end of string */
  4115. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4116. return -EINVAL;
  4117. rc = _sde_encoder_power_enable(sde_enc, true);
  4118. if (rc)
  4119. return rc;
  4120. sde_enc->misr_enable = enable;
  4121. sde_enc->misr_frame_count = frame_count;
  4122. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4123. _sde_encoder_power_enable(sde_enc, false);
  4124. return count;
  4125. }
  4126. static ssize_t _sde_encoder_misr_read(struct file *file,
  4127. char __user *user_buff, size_t count, loff_t *ppos)
  4128. {
  4129. struct sde_encoder_virt *sde_enc;
  4130. struct msm_drm_private *priv = NULL;
  4131. struct sde_kms *sde_kms = NULL;
  4132. int i = 0, len = 0;
  4133. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4134. int rc;
  4135. if (*ppos)
  4136. return 0;
  4137. if (!file || !file->private_data)
  4138. return -EINVAL;
  4139. sde_enc = file->private_data;
  4140. priv = sde_enc->base.dev->dev_private;
  4141. if (priv != NULL)
  4142. sde_kms = to_sde_kms(priv->kms);
  4143. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4144. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4145. return -ENOTSUPP;
  4146. }
  4147. rc = _sde_encoder_power_enable(sde_enc, true);
  4148. if (rc)
  4149. return rc;
  4150. if (!sde_enc->misr_enable) {
  4151. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4152. "disabled\n");
  4153. goto buff_check;
  4154. }
  4155. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4156. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4157. u32 misr_value = 0;
  4158. if (!phys || !phys->ops.collect_misr) {
  4159. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4160. "invalid\n");
  4161. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4162. continue;
  4163. }
  4164. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4165. if (rc) {
  4166. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4167. "invalid\n");
  4168. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4169. rc);
  4170. continue;
  4171. } else {
  4172. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4173. "Intf idx:%d\n",
  4174. phys->intf_idx - INTF_0);
  4175. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4176. "0x%x\n", misr_value);
  4177. }
  4178. }
  4179. buff_check:
  4180. if (count <= len) {
  4181. len = 0;
  4182. goto end;
  4183. }
  4184. if (copy_to_user(user_buff, buf, len)) {
  4185. len = -EFAULT;
  4186. goto end;
  4187. }
  4188. *ppos += len; /* increase offset */
  4189. end:
  4190. _sde_encoder_power_enable(sde_enc, false);
  4191. return len;
  4192. }
  4193. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4194. {
  4195. struct sde_encoder_virt *sde_enc;
  4196. struct msm_drm_private *priv;
  4197. struct sde_kms *sde_kms;
  4198. int i;
  4199. static const struct file_operations debugfs_status_fops = {
  4200. .open = _sde_encoder_debugfs_status_open,
  4201. .read = seq_read,
  4202. .llseek = seq_lseek,
  4203. .release = single_release,
  4204. };
  4205. static const struct file_operations debugfs_misr_fops = {
  4206. .open = simple_open,
  4207. .read = _sde_encoder_misr_read,
  4208. .write = _sde_encoder_misr_setup,
  4209. };
  4210. char name[SDE_NAME_SIZE];
  4211. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4212. SDE_ERROR("invalid encoder or kms\n");
  4213. return -EINVAL;
  4214. }
  4215. sde_enc = to_sde_encoder_virt(drm_enc);
  4216. priv = drm_enc->dev->dev_private;
  4217. sde_kms = to_sde_kms(priv->kms);
  4218. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4219. /* create overall sub-directory for the encoder */
  4220. sde_enc->debugfs_root = debugfs_create_dir(name,
  4221. drm_enc->dev->primary->debugfs_root);
  4222. if (!sde_enc->debugfs_root)
  4223. return -ENOMEM;
  4224. /* don't error check these */
  4225. debugfs_create_file("status", 0400,
  4226. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4227. debugfs_create_file("misr_data", 0600,
  4228. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4229. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4230. &sde_enc->idle_pc_enabled);
  4231. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4232. &sde_enc->frame_trigger_mode);
  4233. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4234. if (sde_enc->phys_encs[i] &&
  4235. sde_enc->phys_encs[i]->ops.late_register)
  4236. sde_enc->phys_encs[i]->ops.late_register(
  4237. sde_enc->phys_encs[i],
  4238. sde_enc->debugfs_root);
  4239. return 0;
  4240. }
  4241. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4242. {
  4243. struct sde_encoder_virt *sde_enc;
  4244. if (!drm_enc)
  4245. return;
  4246. sde_enc = to_sde_encoder_virt(drm_enc);
  4247. debugfs_remove_recursive(sde_enc->debugfs_root);
  4248. }
  4249. #else
  4250. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4251. {
  4252. return 0;
  4253. }
  4254. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4255. {
  4256. }
  4257. #endif
  4258. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4259. {
  4260. return _sde_encoder_init_debugfs(encoder);
  4261. }
  4262. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4263. {
  4264. _sde_encoder_destroy_debugfs(encoder);
  4265. }
  4266. static int sde_encoder_virt_add_phys_encs(
  4267. u32 display_caps,
  4268. struct sde_encoder_virt *sde_enc,
  4269. struct sde_enc_phys_init_params *params)
  4270. {
  4271. struct sde_encoder_phys *enc = NULL;
  4272. SDE_DEBUG_ENC(sde_enc, "\n");
  4273. /*
  4274. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4275. * in this function, check up-front.
  4276. */
  4277. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4278. ARRAY_SIZE(sde_enc->phys_encs)) {
  4279. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4280. sde_enc->num_phys_encs);
  4281. return -EINVAL;
  4282. }
  4283. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4284. enc = sde_encoder_phys_vid_init(params);
  4285. if (IS_ERR_OR_NULL(enc)) {
  4286. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4287. PTR_ERR(enc));
  4288. return !enc ? -EINVAL : PTR_ERR(enc);
  4289. }
  4290. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4291. ++sde_enc->num_phys_encs;
  4292. }
  4293. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4294. enc = sde_encoder_phys_cmd_init(params);
  4295. if (IS_ERR_OR_NULL(enc)) {
  4296. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4297. PTR_ERR(enc));
  4298. return !enc ? -EINVAL : PTR_ERR(enc);
  4299. }
  4300. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4301. ++sde_enc->num_phys_encs;
  4302. }
  4303. return 0;
  4304. }
  4305. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4306. struct sde_enc_phys_init_params *params)
  4307. {
  4308. struct sde_encoder_phys *enc = NULL;
  4309. if (!sde_enc) {
  4310. SDE_ERROR("invalid encoder\n");
  4311. return -EINVAL;
  4312. }
  4313. SDE_DEBUG_ENC(sde_enc, "\n");
  4314. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4315. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4316. sde_enc->num_phys_encs);
  4317. return -EINVAL;
  4318. }
  4319. enc = sde_encoder_phys_wb_init(params);
  4320. if (IS_ERR_OR_NULL(enc)) {
  4321. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4322. PTR_ERR(enc));
  4323. return !enc ? -EINVAL : PTR_ERR(enc);
  4324. }
  4325. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4326. ++sde_enc->num_phys_encs;
  4327. return 0;
  4328. }
  4329. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4330. struct sde_kms *sde_kms,
  4331. struct msm_display_info *disp_info,
  4332. int *drm_enc_mode)
  4333. {
  4334. int ret = 0;
  4335. int i = 0;
  4336. enum sde_intf_type intf_type;
  4337. struct sde_encoder_virt_ops parent_ops = {
  4338. sde_encoder_vblank_callback,
  4339. sde_encoder_underrun_callback,
  4340. sde_encoder_frame_done_callback,
  4341. sde_encoder_get_qsync_fps_callback,
  4342. };
  4343. struct sde_enc_phys_init_params phys_params;
  4344. if (!sde_enc || !sde_kms) {
  4345. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4346. !sde_enc, !sde_kms);
  4347. return -EINVAL;
  4348. }
  4349. memset(&phys_params, 0, sizeof(phys_params));
  4350. phys_params.sde_kms = sde_kms;
  4351. phys_params.parent = &sde_enc->base;
  4352. phys_params.parent_ops = parent_ops;
  4353. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4354. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4355. SDE_DEBUG("\n");
  4356. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4357. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4358. intf_type = INTF_DSI;
  4359. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4360. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4361. intf_type = INTF_HDMI;
  4362. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4363. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4364. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4365. else
  4366. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4367. intf_type = INTF_DP;
  4368. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4369. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4370. intf_type = INTF_WB;
  4371. } else {
  4372. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4373. return -EINVAL;
  4374. }
  4375. WARN_ON(disp_info->num_of_h_tiles < 1);
  4376. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4377. sde_enc->te_source = disp_info->te_source;
  4378. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4379. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4380. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4381. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4382. mutex_lock(&sde_enc->enc_lock);
  4383. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4384. /*
  4385. * Left-most tile is at index 0, content is controller id
  4386. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4387. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4388. */
  4389. u32 controller_id = disp_info->h_tile_instance[i];
  4390. if (disp_info->num_of_h_tiles > 1) {
  4391. if (i == 0)
  4392. phys_params.split_role = ENC_ROLE_MASTER;
  4393. else
  4394. phys_params.split_role = ENC_ROLE_SLAVE;
  4395. } else {
  4396. phys_params.split_role = ENC_ROLE_SOLO;
  4397. }
  4398. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4399. i, controller_id, phys_params.split_role);
  4400. if (intf_type == INTF_WB) {
  4401. phys_params.intf_idx = INTF_MAX;
  4402. phys_params.wb_idx = sde_encoder_get_wb(
  4403. sde_kms->catalog,
  4404. intf_type, controller_id);
  4405. if (phys_params.wb_idx == WB_MAX) {
  4406. SDE_ERROR_ENC(sde_enc,
  4407. "could not get wb: type %d, id %d\n",
  4408. intf_type, controller_id);
  4409. ret = -EINVAL;
  4410. }
  4411. } else {
  4412. phys_params.wb_idx = WB_MAX;
  4413. phys_params.intf_idx = sde_encoder_get_intf(
  4414. sde_kms->catalog, intf_type,
  4415. controller_id);
  4416. if (phys_params.intf_idx == INTF_MAX) {
  4417. SDE_ERROR_ENC(sde_enc,
  4418. "could not get wb: type %d, id %d\n",
  4419. intf_type, controller_id);
  4420. ret = -EINVAL;
  4421. }
  4422. }
  4423. if (!ret) {
  4424. if (intf_type == INTF_WB)
  4425. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4426. &phys_params);
  4427. else
  4428. ret = sde_encoder_virt_add_phys_encs(
  4429. disp_info->capabilities,
  4430. sde_enc,
  4431. &phys_params);
  4432. if (ret)
  4433. SDE_ERROR_ENC(sde_enc,
  4434. "failed to add phys encs\n");
  4435. }
  4436. }
  4437. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4438. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4439. if (phys) {
  4440. atomic_set(&phys->vsync_cnt, 0);
  4441. atomic_set(&phys->underrun_cnt, 0);
  4442. }
  4443. }
  4444. mutex_unlock(&sde_enc->enc_lock);
  4445. return ret;
  4446. }
  4447. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4448. .mode_set = sde_encoder_virt_mode_set,
  4449. .disable = sde_encoder_virt_disable,
  4450. .enable = sde_encoder_virt_enable,
  4451. .atomic_check = sde_encoder_virt_atomic_check,
  4452. };
  4453. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4454. .destroy = sde_encoder_destroy,
  4455. .late_register = sde_encoder_late_register,
  4456. .early_unregister = sde_encoder_early_unregister,
  4457. };
  4458. struct drm_encoder *sde_encoder_init(
  4459. struct drm_device *dev,
  4460. struct msm_display_info *disp_info)
  4461. {
  4462. struct msm_drm_private *priv = dev->dev_private;
  4463. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4464. struct drm_encoder *drm_enc = NULL;
  4465. struct sde_encoder_virt *sde_enc = NULL;
  4466. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4467. char name[SDE_NAME_SIZE];
  4468. int ret = 0, i, intf_index = INTF_MAX;
  4469. struct sde_encoder_phys *phys = NULL;
  4470. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4471. if (!sde_enc) {
  4472. ret = -ENOMEM;
  4473. goto fail;
  4474. }
  4475. mutex_init(&sde_enc->enc_lock);
  4476. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4477. &drm_enc_mode);
  4478. if (ret)
  4479. goto fail;
  4480. sde_enc->cur_master = NULL;
  4481. spin_lock_init(&sde_enc->enc_spinlock);
  4482. mutex_init(&sde_enc->vblank_ctl_lock);
  4483. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4484. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4485. drm_enc = &sde_enc->base;
  4486. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4487. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4488. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4489. timer_setup(&sde_enc->vsync_event_timer,
  4490. sde_encoder_vsync_event_handler, 0);
  4491. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4492. phys = sde_enc->phys_encs[i];
  4493. if (!phys)
  4494. continue;
  4495. if (phys->ops.is_master && phys->ops.is_master(phys))
  4496. intf_index = phys->intf_idx - INTF_0;
  4497. }
  4498. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4499. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4500. disp_info->is_primary ? SDE_RSC_PRIMARY_DISP_CLIENT :
  4501. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4502. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4503. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4504. PTR_ERR(sde_enc->rsc_client));
  4505. sde_enc->rsc_client = NULL;
  4506. }
  4507. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4508. ret = _sde_encoder_input_handler(sde_enc);
  4509. if (ret)
  4510. SDE_ERROR(
  4511. "input handler registration failed, rc = %d\n", ret);
  4512. }
  4513. mutex_init(&sde_enc->rc_lock);
  4514. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4515. sde_encoder_off_work);
  4516. sde_enc->vblank_enabled = false;
  4517. kthread_init_work(&sde_enc->vsync_event_work,
  4518. sde_encoder_vsync_event_work_handler);
  4519. kthread_init_work(&sde_enc->input_event_work,
  4520. sde_encoder_input_event_work_handler);
  4521. kthread_init_work(&sde_enc->esd_trigger_work,
  4522. sde_encoder_esd_trigger_work_handler);
  4523. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4524. SDE_DEBUG_ENC(sde_enc, "created\n");
  4525. return drm_enc;
  4526. fail:
  4527. SDE_ERROR("failed to create encoder\n");
  4528. if (drm_enc)
  4529. sde_encoder_destroy(drm_enc);
  4530. return ERR_PTR(ret);
  4531. }
  4532. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4533. enum msm_event_wait event)
  4534. {
  4535. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4536. struct sde_encoder_virt *sde_enc = NULL;
  4537. int i, ret = 0;
  4538. char atrace_buf[32];
  4539. if (!drm_enc) {
  4540. SDE_ERROR("invalid encoder\n");
  4541. return -EINVAL;
  4542. }
  4543. sde_enc = to_sde_encoder_virt(drm_enc);
  4544. SDE_DEBUG_ENC(sde_enc, "\n");
  4545. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4546. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4547. switch (event) {
  4548. case MSM_ENC_COMMIT_DONE:
  4549. fn_wait = phys->ops.wait_for_commit_done;
  4550. break;
  4551. case MSM_ENC_TX_COMPLETE:
  4552. fn_wait = phys->ops.wait_for_tx_complete;
  4553. break;
  4554. case MSM_ENC_VBLANK:
  4555. fn_wait = phys->ops.wait_for_vblank;
  4556. break;
  4557. case MSM_ENC_ACTIVE_REGION:
  4558. fn_wait = phys->ops.wait_for_active;
  4559. break;
  4560. default:
  4561. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4562. event);
  4563. return -EINVAL;
  4564. }
  4565. if (phys && fn_wait) {
  4566. snprintf(atrace_buf, sizeof(atrace_buf),
  4567. "wait_completion_event_%d", event);
  4568. SDE_ATRACE_BEGIN(atrace_buf);
  4569. ret = fn_wait(phys);
  4570. SDE_ATRACE_END(atrace_buf);
  4571. if (ret)
  4572. return ret;
  4573. }
  4574. }
  4575. return ret;
  4576. }
  4577. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4578. {
  4579. struct sde_encoder_virt *sde_enc;
  4580. if (!drm_enc) {
  4581. SDE_ERROR("invalid encoder\n");
  4582. return 0;
  4583. }
  4584. sde_enc = to_sde_encoder_virt(drm_enc);
  4585. return sde_enc->mode_info.frame_rate;
  4586. }
  4587. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4588. {
  4589. struct sde_encoder_virt *sde_enc = NULL;
  4590. int i;
  4591. if (!encoder) {
  4592. SDE_ERROR("invalid encoder\n");
  4593. return INTF_MODE_NONE;
  4594. }
  4595. sde_enc = to_sde_encoder_virt(encoder);
  4596. if (sde_enc->cur_master)
  4597. return sde_enc->cur_master->intf_mode;
  4598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4599. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4600. if (phys)
  4601. return phys->intf_mode;
  4602. }
  4603. return INTF_MODE_NONE;
  4604. }
  4605. static void _sde_encoder_cache_hw_res_cont_splash(
  4606. struct drm_encoder *encoder,
  4607. struct sde_kms *sde_kms)
  4608. {
  4609. int i, idx;
  4610. struct sde_encoder_virt *sde_enc;
  4611. struct sde_encoder_phys *phys_enc;
  4612. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4613. sde_enc = to_sde_encoder_virt(encoder);
  4614. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4615. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4616. sde_enc->hw_pp[i] = NULL;
  4617. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4618. break;
  4619. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4620. }
  4621. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4622. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4623. sde_enc->hw_dsc[i] = NULL;
  4624. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4625. break;
  4626. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4627. }
  4628. /*
  4629. * If we have multiple phys encoders with one controller, make
  4630. * sure to populate the controller pointer in both phys encoders.
  4631. */
  4632. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4633. phys_enc = sde_enc->phys_encs[idx];
  4634. phys_enc->hw_ctl = NULL;
  4635. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4636. SDE_HW_BLK_CTL);
  4637. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4638. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4639. phys_enc->hw_ctl =
  4640. (struct sde_hw_ctl *) ctl_iter.hw;
  4641. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4642. phys_enc->intf_idx, phys_enc->hw_ctl);
  4643. }
  4644. }
  4645. }
  4646. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4647. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4648. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4649. phys->hw_intf = NULL;
  4650. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4651. break;
  4652. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4653. }
  4654. }
  4655. /**
  4656. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4657. * device bootup when cont_splash is enabled
  4658. * @drm_enc: Pointer to drm encoder structure
  4659. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4660. * @enable: boolean indicates enable or displae state of splash
  4661. * @Return: true if successful in updating the encoder structure
  4662. */
  4663. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4664. struct sde_splash_display *splash_display, bool enable)
  4665. {
  4666. struct sde_encoder_virt *sde_enc;
  4667. struct msm_drm_private *priv;
  4668. struct sde_kms *sde_kms;
  4669. struct drm_connector *conn = NULL;
  4670. struct sde_connector *sde_conn = NULL;
  4671. struct sde_connector_state *sde_conn_state = NULL;
  4672. struct drm_display_mode *drm_mode = NULL;
  4673. struct sde_encoder_phys *phys_enc;
  4674. int ret = 0, i;
  4675. if (!encoder) {
  4676. SDE_ERROR("invalid drm enc\n");
  4677. return -EINVAL;
  4678. }
  4679. if (!encoder->dev || !encoder->dev->dev_private) {
  4680. SDE_ERROR("drm device invalid\n");
  4681. return -EINVAL;
  4682. }
  4683. priv = encoder->dev->dev_private;
  4684. if (!priv->kms) {
  4685. SDE_ERROR("invalid kms\n");
  4686. return -EINVAL;
  4687. }
  4688. sde_kms = to_sde_kms(priv->kms);
  4689. sde_enc = to_sde_encoder_virt(encoder);
  4690. if (!priv->num_connectors) {
  4691. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4692. return -EINVAL;
  4693. }
  4694. SDE_DEBUG_ENC(sde_enc,
  4695. "num of connectors: %d\n", priv->num_connectors);
  4696. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4697. if (!enable) {
  4698. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4699. phys_enc = sde_enc->phys_encs[i];
  4700. if (phys_enc)
  4701. phys_enc->cont_splash_enabled = false;
  4702. }
  4703. return ret;
  4704. }
  4705. if (!splash_display) {
  4706. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4707. return -EINVAL;
  4708. }
  4709. for (i = 0; i < priv->num_connectors; i++) {
  4710. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4711. priv->connectors[i]->base.id);
  4712. sde_conn = to_sde_connector(priv->connectors[i]);
  4713. if (!sde_conn->encoder) {
  4714. SDE_DEBUG_ENC(sde_enc,
  4715. "encoder not attached to connector\n");
  4716. continue;
  4717. }
  4718. if (sde_conn->encoder->base.id
  4719. == encoder->base.id) {
  4720. conn = (priv->connectors[i]);
  4721. break;
  4722. }
  4723. }
  4724. if (!conn || !conn->state) {
  4725. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4726. return -EINVAL;
  4727. }
  4728. sde_conn_state = to_sde_connector_state(conn->state);
  4729. if (!sde_conn->ops.get_mode_info) {
  4730. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4731. return -EINVAL;
  4732. }
  4733. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4734. &encoder->crtc->state->adjusted_mode,
  4735. &sde_conn_state->mode_info,
  4736. sde_kms->catalog->max_mixer_width,
  4737. sde_conn->display);
  4738. if (ret) {
  4739. SDE_ERROR_ENC(sde_enc,
  4740. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4741. return ret;
  4742. }
  4743. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4744. conn->state, false);
  4745. if (ret) {
  4746. SDE_ERROR_ENC(sde_enc,
  4747. "failed to reserve hw resources, %d\n", ret);
  4748. return ret;
  4749. }
  4750. if (sde_conn->encoder) {
  4751. conn->state->best_encoder = sde_conn->encoder;
  4752. SDE_DEBUG_ENC(sde_enc,
  4753. "configured cstate->best_encoder to ID = %d\n",
  4754. conn->state->best_encoder->base.id);
  4755. } else {
  4756. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4757. conn->base.id);
  4758. }
  4759. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4760. sde_connector_get_topology_name(conn));
  4761. drm_mode = &encoder->crtc->state->adjusted_mode;
  4762. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4763. drm_mode->hdisplay, drm_mode->vdisplay);
  4764. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4765. if (encoder->bridge) {
  4766. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4767. /*
  4768. * For cont-splash use case, we update the mode
  4769. * configurations manually. This will skip the
  4770. * usually mode set call when actual frame is
  4771. * pushed from framework. The bridge needs to
  4772. * be updated with the current drm mode by
  4773. * calling the bridge mode set ops.
  4774. */
  4775. if (encoder->bridge->funcs) {
  4776. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4777. encoder->bridge->funcs->mode_set(encoder->bridge,
  4778. drm_mode, drm_mode);
  4779. }
  4780. } else {
  4781. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4782. }
  4783. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4784. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4785. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4786. if (!phys) {
  4787. SDE_ERROR_ENC(sde_enc,
  4788. "phys encoders not initialized\n");
  4789. return -EINVAL;
  4790. }
  4791. /* update connector for master and slave phys encoders */
  4792. phys->connector = conn;
  4793. phys->cont_splash_enabled = true;
  4794. phys->cont_splash_single_flush =
  4795. splash_display->single_flush_en;
  4796. phys->hw_pp = sde_enc->hw_pp[i];
  4797. if (phys->ops.cont_splash_mode_set)
  4798. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4799. if (phys->ops.is_master && phys->ops.is_master(phys))
  4800. sde_enc->cur_master = phys;
  4801. }
  4802. return ret;
  4803. }
  4804. int sde_encoder_display_failure_notification(struct drm_encoder *enc)
  4805. {
  4806. struct msm_drm_thread *event_thread = NULL;
  4807. struct msm_drm_private *priv = NULL;
  4808. struct sde_encoder_virt *sde_enc = NULL;
  4809. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4810. SDE_ERROR("invalid parameters\n");
  4811. return -EINVAL;
  4812. }
  4813. priv = enc->dev->dev_private;
  4814. sde_enc = to_sde_encoder_virt(enc);
  4815. if (!sde_enc->crtc || (sde_enc->crtc->index
  4816. >= ARRAY_SIZE(priv->event_thread))) {
  4817. SDE_DEBUG_ENC(sde_enc,
  4818. "invalid cached CRTC: %d or crtc index: %d\n",
  4819. sde_enc->crtc == NULL,
  4820. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4821. return -EINVAL;
  4822. }
  4823. SDE_EVT32_VERBOSE(DRMID(enc));
  4824. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4825. kthread_queue_work(&event_thread->worker,
  4826. &sde_enc->esd_trigger_work);
  4827. kthread_flush_work(&sde_enc->esd_trigger_work);
  4828. /**
  4829. * panel may stop generating te signal (vsync) during esd failure. rsc
  4830. * hardware may hang without vsync. Avoid rsc hang by generating the
  4831. * vsync from watchdog timer instead of panel.
  4832. */
  4833. _sde_encoder_switch_to_watchdog_vsync(enc);
  4834. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4835. return 0;
  4836. }
  4837. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4838. {
  4839. struct sde_encoder_virt *sde_enc;
  4840. if (!encoder) {
  4841. SDE_ERROR("invalid drm enc\n");
  4842. return false;
  4843. }
  4844. sde_enc = to_sde_encoder_virt(encoder);
  4845. return sde_enc->recovery_events_enabled;
  4846. }
  4847. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4848. bool enabled)
  4849. {
  4850. struct sde_encoder_virt *sde_enc;
  4851. if (!encoder) {
  4852. SDE_ERROR("invalid drm enc\n");
  4853. return;
  4854. }
  4855. sde_enc = to_sde_encoder_virt(encoder);
  4856. sde_enc->recovery_events_enabled = enabled;
  4857. }