msm_vidc_iris2.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021,, The Linux Foundation. All rights reserved.
  4. */
  5. #include "msm_vidc_iris2.h"
  6. #include "msm_vidc_buffer_iris2.h"
  7. #include "msm_vidc_power_iris2.h"
  8. #include "venus_hfi.h"
  9. #include "msm_vidc_inst.h"
  10. #include "msm_vidc_core.h"
  11. #include "msm_vidc_driver.h"
  12. #include "msm_vidc_control.h"
  13. #include "msm_vidc_internal.h"
  14. #include "msm_vidc_buffer.h"
  15. #include "msm_vidc_debug.h"
  16. #include "msm_vidc_control.h"
  17. #include "msm_vidc_variant.h"
  18. #define VIDEO_ARCH_LX 1
  19. #define VCODEC_BASE_OFFS_IRIS2 0x00000000
  20. #define AON_MVP_NOC_RESET 0x0001F000
  21. #define CPU_BASE_OFFS_IRIS2 0x000A0000
  22. #define AON_BASE_OFFS 0x000E0000
  23. #define CPU_CS_BASE_OFFS_IRIS2 (CPU_BASE_OFFS_IRIS2)
  24. #define CPU_IC_BASE_OFFS_IRIS2 (CPU_BASE_OFFS_IRIS2)
  25. #define CPU_CS_A2HSOFTINTCLR_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x1C)
  26. #define CPU_CS_VCICMD_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x20)
  27. #define CPU_CS_VCICMDARG0_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x24)
  28. #define CPU_CS_VCICMDARG1_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x28)
  29. #define CPU_CS_VCICMDARG2_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x2C)
  30. #define CPU_CS_VCICMDARG3_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x30)
  31. #define CPU_CS_VMIMSG_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x34)
  32. #define CPU_CS_VMIMSGAG0_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x38)
  33. #define CPU_CS_VMIMSGAG1_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x3C)
  34. #define CPU_CS_SCIACMD_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x48)
  35. #define CPU_CS_H2XSOFTINTEN_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x148)
  36. /* HFI_CTRL_STATUS */
  37. #define CPU_CS_SCIACMDARG0_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x4C)
  38. #define CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK_IRIS2 0xfe
  39. #define CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY_IRIS2 0x100
  40. #define CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_IDLE_MSG_BMSK_IRIS2 0x40000000
  41. /* HFI_QTBL_INFO */
  42. #define CPU_CS_SCIACMDARG1_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x50)
  43. /* HFI_QTBL_ADDR */
  44. #define CPU_CS_SCIACMDARG2_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x54)
  45. /* HFI_VERSION_INFO */
  46. #define CPU_CS_SCIACMDARG3_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x58)
  47. /* SFR_ADDR */
  48. #define CPU_CS_SCIBCMD_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x5C)
  49. /* MMAP_ADDR */
  50. #define CPU_CS_SCIBCMDARG0_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x60)
  51. /* UC_REGION_ADDR */
  52. #define CPU_CS_SCIBARG1_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x64)
  53. /* UC_REGION_ADDR */
  54. #define CPU_CS_SCIBARG2_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x68)
  55. #define CPU_CS_AHB_BRIDGE_SYNC_RESET (CPU_CS_BASE_OFFS_IRIS2 + 0x160)
  56. #define CPU_CS_AHB_BRIDGE_SYNC_RESET_STATUS (CPU_CS_BASE_OFFS_IRIS2 + 0x164)
  57. /* FAL10 Feature Control */
  58. #define CPU_CS_X2RPMh_IRIS2 (CPU_CS_BASE_OFFS_IRIS2 + 0x168)
  59. #define CPU_CS_X2RPMh_MASK0_BMSK_IRIS2 0x1
  60. #define CPU_CS_X2RPMh_MASK0_SHFT_IRIS2 0x0
  61. #define CPU_CS_X2RPMh_MASK1_BMSK_IRIS2 0x2
  62. #define CPU_CS_X2RPMh_MASK1_SHFT_IRIS2 0x1
  63. #define CPU_CS_X2RPMh_SWOVERRIDE_BMSK_IRIS2 0x4
  64. #define CPU_CS_X2RPMh_SWOVERRIDE_SHFT_IRIS2 0x3
  65. #define CPU_IC_SOFTINT_IRIS2 (CPU_IC_BASE_OFFS_IRIS2 + 0x150)
  66. #define CPU_IC_SOFTINT_H2A_SHFT_IRIS2 0x0
  67. /*
  68. * --------------------------------------------------------------------------
  69. * MODULE: AON_MVP_NOC_RESET_REGISTERS
  70. * --------------------------------------------------------------------------
  71. */
  72. #define AON_WRAPPER_MVP_NOC_RESET_REQ (AON_MVP_NOC_RESET + 0x000)
  73. #define AON_WRAPPER_MVP_NOC_RESET_ACK (AON_MVP_NOC_RESET + 0x004)
  74. /*
  75. * --------------------------------------------------------------------------
  76. * MODULE: wrapper
  77. * --------------------------------------------------------------------------
  78. */
  79. #define WRAPPER_BASE_OFFS_IRIS2 0x000B0000
  80. #define WRAPPER_INTR_STATUS_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x0C)
  81. #define WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS2 0x8
  82. #define WRAPPER_INTR_STATUS_A2H_BMSK_IRIS2 0x4
  83. #define WRAPPER_INTR_MASK_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x10)
  84. #define WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS2 0x8
  85. #define WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS2 0x4
  86. #define WRAPPER_CPU_CLOCK_CONFIG_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x2000)
  87. #define WRAPPER_CPU_CGC_DIS_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x2010)
  88. #define WRAPPER_CPU_STATUS_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x2014)
  89. #define WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x54)
  90. #define WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x58)
  91. #define WRAPPER_CORE_CLOCK_CONFIG_IRIS2 (WRAPPER_BASE_OFFS_IRIS2 + 0x88)
  92. /*
  93. * --------------------------------------------------------------------------
  94. * MODULE: tz_wrapper
  95. * --------------------------------------------------------------------------
  96. */
  97. #define WRAPPER_TZ_BASE_OFFS 0x000C0000
  98. #define WRAPPER_TZ_CPU_CLOCK_CONFIG (WRAPPER_TZ_BASE_OFFS)
  99. #define WRAPPER_TZ_CPU_STATUS (WRAPPER_TZ_BASE_OFFS + 0x10)
  100. #define CTRL_INIT_IRIS2 CPU_CS_SCIACMD_IRIS2
  101. #define CTRL_STATUS_IRIS2 CPU_CS_SCIACMDARG0_IRIS2
  102. #define CTRL_ERROR_STATUS__M_IRIS2 \
  103. CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK_IRIS2
  104. #define CTRL_INIT_IDLE_MSG_BMSK_IRIS2 \
  105. CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_IDLE_MSG_BMSK_IRIS2
  106. #define CTRL_STATUS_PC_READY_IRIS2 \
  107. CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY_IRIS2
  108. #define QTBL_INFO_IRIS2 CPU_CS_SCIACMDARG1_IRIS2
  109. #define QTBL_ADDR_IRIS2 CPU_CS_SCIACMDARG2_IRIS2
  110. #define VERSION_INFO_IRIS2 CPU_CS_SCIACMDARG3_IRIS2
  111. #define SFR_ADDR_IRIS2 CPU_CS_SCIBCMD_IRIS2
  112. #define MMAP_ADDR_IRIS2 CPU_CS_SCIBCMDARG0_IRIS2
  113. #define UC_REGION_ADDR_IRIS2 CPU_CS_SCIBARG1_IRIS2
  114. #define UC_REGION_SIZE_IRIS2 CPU_CS_SCIBARG2_IRIS2
  115. #define AON_WRAPPER_MVP_NOC_LPI_CONTROL (AON_BASE_OFFS)
  116. #define AON_WRAPPER_MVP_NOC_LPI_STATUS (AON_BASE_OFFS + 0x4)
  117. /*
  118. * --------------------------------------------------------------------------
  119. * MODULE: VCODEC_SS registers
  120. * --------------------------------------------------------------------------
  121. */
  122. #define VCODEC_SS_IDLE_STATUSn (VCODEC_BASE_OFFS_IRIS2 + 0x70)
  123. /*
  124. * --------------------------------------------------------------------------
  125. * MODULE: vcodec noc error log registers (iris2)
  126. * --------------------------------------------------------------------------
  127. */
  128. #define VCODEC_NOC_VIDEO_A_NOC_BASE_OFFS 0x00010000
  129. #define VCODEC_NOC_ERL_MAIN_SWID_LOW 0x00011200
  130. #define VCODEC_NOC_ERL_MAIN_SWID_HIGH 0x00011204
  131. #define VCODEC_NOC_ERL_MAIN_MAINCTL_LOW 0x00011208
  132. #define VCODEC_NOC_ERL_MAIN_ERRVLD_LOW 0x00011210
  133. #define VCODEC_NOC_ERL_MAIN_ERRCLR_LOW 0x00011218
  134. #define VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW 0x00011220
  135. #define VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH 0x00011224
  136. #define VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW 0x00011228
  137. #define VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH 0x0001122C
  138. #define VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW 0x00011230
  139. #define VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH 0x00011234
  140. #define VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW 0x00011238
  141. #define VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH 0x0001123C
  142. static int __interrupt_init_iris2(struct msm_vidc_core *vidc_core)
  143. {
  144. struct msm_vidc_core *core = vidc_core;
  145. u32 mask_val = 0;
  146. int rc = 0;
  147. if (!core) {
  148. d_vpr_e("%s: invalid params\n", __func__);
  149. return -EINVAL;
  150. }
  151. /* All interrupts should be disabled initially 0x1F6 : Reset value */
  152. rc = __read_register(core, WRAPPER_INTR_MASK_IRIS2, &mask_val);
  153. if (rc)
  154. return rc;
  155. /* Write 0 to unmask CPU and WD interrupts */
  156. mask_val &= ~(WRAPPER_INTR_MASK_A2HWD_BMSK_IRIS2|
  157. WRAPPER_INTR_MASK_A2HCPU_BMSK_IRIS2);
  158. rc = __write_register(core, WRAPPER_INTR_MASK_IRIS2, mask_val);
  159. if (rc)
  160. return rc;
  161. return 0;
  162. }
  163. static int __setup_ucregion_memory_map_iris2(struct msm_vidc_core *vidc_core)
  164. {
  165. struct msm_vidc_core *core = vidc_core;
  166. u32 value;
  167. int rc = 0;
  168. if (!core) {
  169. d_vpr_e("%s: invalid params\n", __func__);
  170. return -EINVAL;
  171. }
  172. value = (u32)core->iface_q_table.align_device_addr;
  173. rc = __write_register(core, UC_REGION_ADDR_IRIS2, value);
  174. if (rc)
  175. return rc;
  176. value = SHARED_QSIZE;
  177. rc = __write_register(core, UC_REGION_SIZE_IRIS2, value);
  178. if (rc)
  179. return rc;
  180. value = (u32)core->iface_q_table.align_device_addr;
  181. rc = __write_register(core, QTBL_ADDR_IRIS2, value);
  182. if (rc)
  183. return rc;
  184. rc = __write_register(core, QTBL_INFO_IRIS2, 0x01);
  185. if (rc)
  186. return rc;
  187. /* update queues vaddr for debug purpose */
  188. value = (u32)((u64)core->iface_q_table.align_virtual_addr);
  189. rc = __write_register(core, CPU_CS_VCICMDARG0_IRIS2, value);
  190. if (rc)
  191. return rc;
  192. value = (u32)((u64)core->iface_q_table.align_virtual_addr >> 32);
  193. rc = __write_register(core, CPU_CS_VCICMDARG1_IRIS2, value);
  194. if (rc)
  195. return rc;
  196. if (core->sfr.align_device_addr) {
  197. value = (u32)core->sfr.align_device_addr + VIDEO_ARCH_LX;
  198. rc = __write_register(core, SFR_ADDR_IRIS2, value);
  199. if (rc)
  200. return rc;
  201. }
  202. return 0;
  203. }
  204. static int __power_off_iris2_hardware(struct msm_vidc_core *core)
  205. {
  206. int rc = 0, i;
  207. u32 value = 0;
  208. if (is_core_sub_state(core, CORE_SUBSTATE_FW_PWR_CTRL)) {
  209. d_vpr_h("%s: hardware power control enabled\n", __func__);
  210. goto disable_power;
  211. }
  212. /*
  213. * check to make sure core clock branch enabled else
  214. * we cannot read vcodec top idle register
  215. */
  216. rc = __read_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS2, &value);
  217. if (rc)
  218. return rc;
  219. if (value) {
  220. d_vpr_h("%s: core clock config not enabled, enabling it to read vcodec registers\n",
  221. __func__);
  222. rc = __write_register(core, WRAPPER_CORE_CLOCK_CONFIG_IRIS2, 0);
  223. if (rc)
  224. return rc;
  225. }
  226. /*
  227. * add MNoC idle check before collapsing MVS0 per HPG update
  228. * poll for NoC DMA idle -> HPG 6.1.1
  229. */
  230. for (i = 0; i < core->capabilities[NUM_VPP_PIPE].value; i++) {
  231. rc = __read_register_with_poll_timeout(core, VCODEC_SS_IDLE_STATUSn + 4*i,
  232. 0x400000, 0x400000, 2000, 20000);
  233. if (rc)
  234. d_vpr_h("%s: VCODEC_SS_IDLE_STATUSn (%d) is not idle (%#x)\n",
  235. __func__, i, value);
  236. }
  237. /* Apply partial reset on MSF interface and wait for ACK */
  238. rc = __write_register(core, AON_WRAPPER_MVP_NOC_RESET_REQ, 0x3);
  239. if (rc)
  240. return rc;
  241. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_MVP_NOC_RESET_ACK,
  242. 0x3, 0x3, 200, 2000);
  243. if (rc)
  244. d_vpr_h("%s: AON_WRAPPER_MVP_NOC_RESET assert failed\n", __func__);
  245. /* De-assert partial reset on MSF interface and wait for ACK */
  246. rc = __write_register(core, AON_WRAPPER_MVP_NOC_RESET_REQ, 0x0);
  247. if (rc)
  248. return rc;
  249. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_MVP_NOC_RESET_ACK,
  250. 0x3, 0x0, 200, 2000);
  251. if (rc)
  252. d_vpr_h("%s: AON_WRAPPER_MVP_NOC_RESET de-assert failed\n", __func__);
  253. /*
  254. * Reset both sides of 2 ahb2ahb_bridges (TZ and non-TZ)
  255. * do we need to check status register here?
  256. */
  257. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x3);
  258. if (rc)
  259. return rc;
  260. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x2);
  261. if (rc)
  262. return rc;
  263. rc = __write_register(core, CPU_CS_AHB_BRIDGE_SYNC_RESET, 0x0);
  264. if (rc)
  265. return rc;
  266. disable_power:
  267. /* power down process */
  268. rc = call_res_op(core, gdsc_off, core, "vcodec");
  269. if (rc) {
  270. d_vpr_e("%s: disable regulator vcodec failed\n", __func__);
  271. rc = 0;
  272. }
  273. rc = call_res_op(core, clk_disable, core, "vcodec_clk");
  274. if (rc) {
  275. d_vpr_e("%s: disable unprepare vcodec_clk failed\n", __func__);
  276. rc = 0;
  277. }
  278. return rc;
  279. }
  280. static int __power_off_iris2_controller(struct msm_vidc_core *core)
  281. {
  282. int rc = 0;
  283. /*
  284. * mask fal10_veto QLPAC error since fal10_veto can go 1
  285. * when pwwait == 0 and clamped to 0 -> HPG 6.1.2
  286. */
  287. rc = __write_register(core, CPU_CS_X2RPMh_IRIS2, 0x3);
  288. if (rc)
  289. return rc;
  290. /* set MNoC to low power, set PD_NOC_QREQ (bit 0) */
  291. rc = __write_register_masked(core, AON_WRAPPER_MVP_NOC_LPI_CONTROL,
  292. 0x1, BIT(0));
  293. if (rc)
  294. return rc;
  295. rc = __read_register_with_poll_timeout(core, AON_WRAPPER_MVP_NOC_LPI_STATUS,
  296. 0x1, 0x1, 200, 2000);
  297. if (rc)
  298. d_vpr_h("%s: AON_WRAPPER_MVP_NOC_LPI_CONTROL failed\n", __func__);
  299. /* Set Debug bridge Low power */
  300. rc = __write_register(core, WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS2, 0x7);
  301. if (rc)
  302. return rc;
  303. rc = __read_register_with_poll_timeout(core, WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS2,
  304. 0x7, 0x7, 200, 2000);
  305. if (rc)
  306. d_vpr_h("%s: debug bridge low power failed\n", __func__);
  307. /* Debug bridge LPI release */
  308. rc = __write_register(core, WRAPPER_DEBUG_BRIDGE_LPI_CONTROL_IRIS2, 0x0);
  309. if (rc)
  310. return rc;
  311. rc = __read_register_with_poll_timeout(core, WRAPPER_DEBUG_BRIDGE_LPI_STATUS_IRIS2,
  312. 0xffffffff, 0x0, 200, 2000);
  313. if (rc)
  314. d_vpr_h("%s: debug bridge release failed\n", __func__);
  315. /* Turn off MVP MVS0C core clock */
  316. rc = call_res_op(core, clk_disable, core, "core_clk");
  317. if (rc) {
  318. d_vpr_e("%s: disable unprepare core_clk failed\n", __func__);
  319. rc = 0;
  320. }
  321. /* Disable GCC_VIDEO_AXI0_CLK clock */
  322. rc = call_res_op(core, clk_disable, core, "gcc_video_axi0");
  323. if (rc) {
  324. d_vpr_e("%s: disable unprepare gcc_video_axi0 failed\n", __func__);
  325. rc = 0;
  326. }
  327. rc = call_res_op(core, reset_bridge, core);
  328. if (rc) {
  329. d_vpr_e("%s: reset bridge failed\n", __func__);
  330. rc = 0;
  331. }
  332. /* power down process */
  333. rc = call_res_op(core, gdsc_off, core, "iris-ctl");
  334. if (rc) {
  335. d_vpr_e("%s: disable regulator iris-ctl failed\n", __func__);
  336. rc = 0;
  337. }
  338. return rc;
  339. }
  340. static int __power_off_iris2(struct msm_vidc_core *core)
  341. {
  342. int rc = 0;
  343. if (!core || !core->capabilities) {
  344. d_vpr_e("%s: invalid params\n", __func__);
  345. return -EINVAL;
  346. }
  347. if (!is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  348. return 0;
  349. /**
  350. * Reset video_cc_mvs0_clk_src value to resolve MMRM high video
  351. * clock projection issue.
  352. */
  353. rc = call_res_op(core, set_clks, core, 0);
  354. if (rc)
  355. d_vpr_e("%s: resetting clocks failed\n", __func__);
  356. if (__power_off_iris2_hardware(core))
  357. d_vpr_e("%s: failed to power off hardware\n", __func__);
  358. if (__power_off_iris2_controller(core))
  359. d_vpr_e("%s: failed to power off controller\n", __func__);
  360. rc = call_res_op(core, set_bw, core, 0, 0);
  361. if (rc)
  362. d_vpr_e("%s: failed to unvote buses\n", __func__);
  363. if (!(core->intr_status & WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS2))
  364. disable_irq_nosync(core->resource->irq);
  365. core->intr_status = 0;
  366. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  367. return rc;
  368. }
  369. static int __power_on_iris2_controller(struct msm_vidc_core *core)
  370. {
  371. int rc = 0;
  372. rc = call_res_op(core, gdsc_on, core, "iris-ctl");
  373. if (rc)
  374. goto fail_regulator;
  375. rc = call_res_op(core, reset_bridge, core);
  376. if (rc)
  377. goto fail_reset_ahb2axi;
  378. rc = call_res_op(core, clk_enable, core, "gcc_video_axi0");
  379. if (rc)
  380. goto fail_clk_axi;
  381. rc = call_res_op(core, clk_enable, core, "core_clk");
  382. if (rc)
  383. goto fail_clk_controller;
  384. return 0;
  385. fail_clk_controller:
  386. call_res_op(core, clk_disable, core, "gcc_video_axi0");
  387. fail_clk_axi:
  388. fail_reset_ahb2axi:
  389. call_res_op(core, gdsc_off, core, "iris-ctl");
  390. fail_regulator:
  391. return rc;
  392. }
  393. static int __power_on_iris2_hardware(struct msm_vidc_core *core)
  394. {
  395. int rc = 0;
  396. rc = call_res_op(core, gdsc_on, core, "vcodec");
  397. if (rc)
  398. goto fail_regulator;
  399. rc = call_res_op(core, clk_enable, core, "vcodec_clk");
  400. if (rc)
  401. goto fail_clk_controller;
  402. return 0;
  403. fail_clk_controller:
  404. call_res_op(core, gdsc_off, core, "vcodec");
  405. fail_regulator:
  406. return rc;
  407. }
  408. static int __power_on_iris2(struct msm_vidc_core *core)
  409. {
  410. struct frequency_table *freq_tbl;
  411. u32 freq = 0;
  412. int rc = 0;
  413. if (is_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE))
  414. return 0;
  415. if (!core_in_valid_state(core)) {
  416. d_vpr_e("%s: invalid core state %s\n",
  417. __func__, core_state_name(core->state));
  418. return -EINVAL;
  419. }
  420. /* Vote for all hardware resources */
  421. rc = call_res_op(core, set_bw, core, INT_MAX, INT_MAX);
  422. if (rc) {
  423. d_vpr_e("%s: failed to vote buses, rc %d\n", __func__, rc);
  424. goto fail_vote_buses;
  425. }
  426. rc = __power_on_iris2_controller(core);
  427. if (rc) {
  428. d_vpr_e("%s: failed to power on iris2 controller\n", __func__);
  429. goto fail_power_on_controller;
  430. }
  431. rc = __power_on_iris2_hardware(core);
  432. if (rc) {
  433. d_vpr_e("%s: failed to power on iris2 hardware\n", __func__);
  434. goto fail_power_on_hardware;
  435. }
  436. /* video controller and hardware powered on successfully */
  437. rc = msm_vidc_change_core_sub_state(core, 0, CORE_SUBSTATE_POWER_ENABLE, __func__);
  438. if (rc)
  439. goto fail_power_on_substate;
  440. freq_tbl = core->resource->freq_set.freq_tbl;
  441. freq = core->power.clk_freq ? core->power.clk_freq :
  442. freq_tbl[0].freq;
  443. rc = call_res_op(core, set_clks, core, freq);
  444. if (rc) {
  445. d_vpr_e("%s: failed to scale clocks\n", __func__);
  446. rc = 0;
  447. }
  448. core->power.clk_freq = freq;
  449. /*
  450. * Re-program all of the registers that get reset as a result of
  451. * regulator_disable() and _enable()
  452. */
  453. __set_registers(core);
  454. __interrupt_init_iris2(core);
  455. core->intr_status = 0;
  456. enable_irq(core->resource->irq);
  457. return rc;
  458. fail_power_on_substate:
  459. __power_off_iris2_hardware(core);
  460. fail_power_on_hardware:
  461. __power_off_iris2_controller(core);
  462. fail_power_on_controller:
  463. call_res_op(core, set_bw, core, 0, 0);
  464. fail_vote_buses:
  465. msm_vidc_change_core_sub_state(core, CORE_SUBSTATE_POWER_ENABLE, 0, __func__);
  466. return rc;
  467. }
  468. static int __prepare_pc_iris2(struct msm_vidc_core *vidc_core)
  469. {
  470. int rc = 0;
  471. u32 wfi_status = 0, idle_status = 0, pc_ready = 0;
  472. u32 ctrl_status = 0;
  473. struct msm_vidc_core *core = vidc_core;
  474. if (!core) {
  475. d_vpr_e("%s: invalid params\n", __func__);
  476. return -EINVAL;
  477. }
  478. rc = __read_register(core, CTRL_STATUS_IRIS2, &ctrl_status);
  479. if (rc)
  480. return rc;
  481. pc_ready = ctrl_status & CTRL_STATUS_PC_READY_IRIS2;
  482. idle_status = ctrl_status & BIT(30);
  483. if (pc_ready) {
  484. d_vpr_h("Already in pc_ready state\n");
  485. return 0;
  486. }
  487. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  488. if (rc)
  489. return rc;
  490. wfi_status &= BIT(0);
  491. if (!wfi_status || !idle_status) {
  492. d_vpr_e("Skipping PC, wfi status not set\n");
  493. goto skip_power_off;
  494. }
  495. rc = __prepare_pc(core);
  496. if (rc) {
  497. d_vpr_e("Failed __prepare_pc %d\n", rc);
  498. goto skip_power_off;
  499. }
  500. rc = __read_register_with_poll_timeout(core, CTRL_STATUS_IRIS2,
  501. CTRL_STATUS_PC_READY_IRIS2, CTRL_STATUS_PC_READY_IRIS2, 250, 2500);
  502. if (rc) {
  503. d_vpr_e("%s: Skip PC. Ctrl status not set\n", __func__);
  504. goto skip_power_off;
  505. }
  506. rc = __read_register_with_poll_timeout(core, WRAPPER_TZ_CPU_STATUS,
  507. BIT(0), 0x1, 250, 2500);
  508. if (rc) {
  509. d_vpr_e("%s: Skip PC. Wfi status not set\n", __func__);
  510. goto skip_power_off;
  511. }
  512. return rc;
  513. skip_power_off:
  514. rc = __read_register(core, CTRL_STATUS_IRIS2, &ctrl_status);
  515. if (rc)
  516. return rc;
  517. rc = __read_register(core, WRAPPER_TZ_CPU_STATUS, &wfi_status);
  518. if (rc)
  519. return rc;
  520. wfi_status &= BIT(0);
  521. d_vpr_e("Skip PC, wfi=%#x, idle=%#x, pcr=%#x, ctrl=%#x)\n",
  522. wfi_status, idle_status, pc_ready, ctrl_status);
  523. return -EAGAIN;
  524. }
  525. static int __raise_interrupt_iris2(struct msm_vidc_core *vidc_core)
  526. {
  527. struct msm_vidc_core *core = vidc_core;
  528. int rc = 0;
  529. if (!core) {
  530. d_vpr_e("%s: invalid params\n", __func__);
  531. return -EINVAL;
  532. }
  533. rc = __write_register(core, CPU_IC_SOFTINT_IRIS2, 1 << CPU_IC_SOFTINT_H2A_SHFT_IRIS2);
  534. if (rc)
  535. return rc;
  536. return 0;
  537. }
  538. static int __watchdog_iris2(struct msm_vidc_core *vidc_core, u32 intr_status)
  539. {
  540. int rc = 0;
  541. struct msm_vidc_core *core = vidc_core;
  542. if (!core) {
  543. d_vpr_e("%s: invalid params\n", __func__);
  544. return -EINVAL;
  545. }
  546. if (intr_status & WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS2) {
  547. d_vpr_e("%s: received watchdog interrupt\n", __func__);
  548. rc = 1;
  549. }
  550. return rc;
  551. }
  552. static int __noc_error_info_iris2(struct msm_vidc_core *vidc_core)
  553. {
  554. struct msm_vidc_core *core = vidc_core;
  555. if (!core) {
  556. d_vpr_e("%s: invalid params\n", __func__);
  557. return -EINVAL;
  558. }
  559. /*
  560. * we are not supposed to access vcodec subsystem registers
  561. * unless vcodec core clock WRAPPER_CORE_CLOCK_CONFIG_IRIS2 is enabled.
  562. * core clock might have been disabled by video firmware as part of
  563. * inter frame power collapse (power plane control feature).
  564. */
  565. /*
  566. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_LOW);
  567. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_LOW: %#x\n", val);
  568. val = __read_register(core, VCODEC_NOC_ERL_MAIN_SWID_HIGH);
  569. d_vpr_e("VCODEC_NOC_ERL_MAIN_SWID_HIGH: %#x\n", val);
  570. val = __read_register(core, VCODEC_NOC_ERL_MAIN_MAINCTL_LOW);
  571. d_vpr_e("VCODEC_NOC_ERL_MAIN_MAINCTL_LOW: %#x\n", val);
  572. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRVLD_LOW);
  573. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRVLD_LOW: %#x\n", val);
  574. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRCLR_LOW);
  575. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRCLR_LOW: %#x\n", val);
  576. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW);
  577. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_LOW: %#x\n", val);
  578. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH);
  579. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG0_HIGH: %#x\n", val);
  580. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW);
  581. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_LOW: %#x\n", val);
  582. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH);
  583. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG1_HIGH: %#x\n", val);
  584. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW);
  585. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_LOW: %#x\n", val);
  586. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH);
  587. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG2_HIGH: %#x\n", val);
  588. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW);
  589. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_LOW: %#x\n", val);
  590. val = __read_register(core, VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH);
  591. d_vpr_e("VCODEC_NOC_ERL_MAIN_ERRLOG3_HIGH: %#x\n", val);
  592. */
  593. return 0;
  594. }
  595. static int __clear_interrupt_iris2(struct msm_vidc_core *vidc_core)
  596. {
  597. struct msm_vidc_core *core = vidc_core;
  598. u32 intr_status = 0, mask = 0;
  599. int rc = 0;
  600. if (!core) {
  601. d_vpr_e("%s: NULL core\n", __func__);
  602. return 0;
  603. }
  604. rc = __read_register(core, WRAPPER_INTR_STATUS_IRIS2, &intr_status);
  605. if (rc)
  606. return rc;
  607. mask = (WRAPPER_INTR_STATUS_A2H_BMSK_IRIS2|
  608. WRAPPER_INTR_STATUS_A2HWD_BMSK_IRIS2|
  609. CTRL_INIT_IDLE_MSG_BMSK_IRIS2);
  610. if (intr_status & mask) {
  611. core->intr_status |= intr_status;
  612. core->reg_count++;
  613. d_vpr_l("INTERRUPT: times: %d interrupt_status: %d\n",
  614. core->reg_count, intr_status);
  615. } else {
  616. core->spur_count++;
  617. }
  618. rc = __write_register(core, CPU_CS_A2HSOFTINTCLR_IRIS2, 1);
  619. if (rc)
  620. return rc;
  621. return 0;
  622. }
  623. static int __boot_firmware_iris2(struct msm_vidc_core *vidc_core)
  624. {
  625. int rc = 0;
  626. u32 ctrl_init_val = 0, ctrl_status = 0, count = 0, max_tries = 1000;
  627. struct msm_vidc_core *core = vidc_core;
  628. if (!core) {
  629. d_vpr_e("%s: NULL core\n", __func__);
  630. return 0;
  631. }
  632. rc = __setup_ucregion_memory_map_iris2(core);
  633. if (rc)
  634. return rc;
  635. ctrl_init_val = BIT(0);
  636. rc = __write_register(core, CTRL_INIT_IRIS2, ctrl_init_val);
  637. if (rc)
  638. return rc;
  639. while (!ctrl_status && count < max_tries) {
  640. rc = __read_register(core, CTRL_STATUS_IRIS2, &ctrl_status);
  641. if (rc)
  642. return rc;
  643. if ((ctrl_status & CTRL_ERROR_STATUS__M_IRIS2) == 0x4) {
  644. d_vpr_e("invalid setting for UC_REGION\n");
  645. break;
  646. }
  647. usleep_range(50, 100);
  648. count++;
  649. }
  650. if (count >= max_tries) {
  651. d_vpr_e("Error booting up vidc firmware\n");
  652. return -ETIME;
  653. }
  654. /* Enable interrupt before sending commands to venus */
  655. rc = __write_register(core, CPU_CS_H2XSOFTINTEN_IRIS2, 0x1);
  656. if (rc)
  657. return rc;
  658. rc = __write_register(core, CPU_CS_X2RPMh_IRIS2, 0x0);
  659. if (rc)
  660. return rc;
  661. return rc;
  662. }
  663. int msm_vidc_decide_work_mode_iris2(struct msm_vidc_inst* inst)
  664. {
  665. u32 work_mode;
  666. struct v4l2_format *inp_f;
  667. u32 width, height;
  668. bool res_ok = false;
  669. if (!inst || !inst->capabilities) {
  670. d_vpr_e("%s: invalid params\n", __func__);
  671. return -EINVAL;
  672. }
  673. work_mode = MSM_VIDC_STAGE_2;
  674. inp_f = &inst->fmts[INPUT_PORT];
  675. if (is_image_decode_session(inst))
  676. work_mode = MSM_VIDC_STAGE_1;
  677. if (is_image_session(inst))
  678. goto exit;
  679. if (is_decode_session(inst)) {
  680. height = inp_f->fmt.pix_mp.height;
  681. width = inp_f->fmt.pix_mp.width;
  682. res_ok = res_is_less_than(width, height, 1280, 720);
  683. if (inst->capabilities->cap[CODED_FRAMES].value ==
  684. CODED_FRAMES_INTERLACE ||
  685. inst->capabilities->cap[LOWLATENCY_MODE].value ||
  686. res_ok) {
  687. work_mode = MSM_VIDC_STAGE_1;
  688. }
  689. } else if (is_encode_session(inst)) {
  690. height = inst->crop.height;
  691. width = inst->crop.width;
  692. res_ok = !res_is_greater_than(width, height, 4096, 2160);
  693. if (res_ok &&
  694. (inst->capabilities->cap[LOWLATENCY_MODE].value)) {
  695. work_mode = MSM_VIDC_STAGE_1;
  696. }
  697. if (inst->capabilities->cap[LOSSLESS].value)
  698. work_mode = MSM_VIDC_STAGE_2;
  699. if (!inst->capabilities->cap[GOP_SIZE].value)
  700. work_mode = MSM_VIDC_STAGE_2;
  701. } else {
  702. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  703. return -EINVAL;
  704. }
  705. exit:
  706. i_vpr_h(inst, "Configuring work mode = %u low latency = %u, gop size = %u\n",
  707. work_mode, inst->capabilities->cap[LOWLATENCY_MODE].value,
  708. inst->capabilities->cap[GOP_SIZE].value);
  709. msm_vidc_update_cap_value(inst, STAGE, work_mode, __func__);
  710. return 0;
  711. }
  712. int msm_vidc_decide_work_route_iris2(struct msm_vidc_inst* inst)
  713. {
  714. u32 work_route;
  715. struct msm_vidc_core* core;
  716. if (!inst || !inst->core) {
  717. d_vpr_e("%s: invalid params\n", __func__);
  718. return -EINVAL;
  719. }
  720. core = inst->core;
  721. work_route = core->capabilities[NUM_VPP_PIPE].value;
  722. if (is_image_session(inst))
  723. goto exit;
  724. if (is_decode_session(inst)) {
  725. if (inst->capabilities->cap[CODED_FRAMES].value ==
  726. CODED_FRAMES_INTERLACE)
  727. work_route = MSM_VIDC_PIPE_1;
  728. } else if (is_encode_session(inst)) {
  729. u32 slice_mode;
  730. slice_mode = inst->capabilities->cap[SLICE_MODE].value;
  731. /*TODO Pipe=1 for legacy CBR*/
  732. if (slice_mode == V4L2_MPEG_VIDEO_MULTI_SLICE_MODE_MAX_BYTES)
  733. work_route = MSM_VIDC_PIPE_1;
  734. } else {
  735. i_vpr_e(inst, "%s: invalid session type\n", __func__);
  736. return -EINVAL;
  737. }
  738. exit:
  739. i_vpr_h(inst, "Configuring work route = %u", work_route);
  740. msm_vidc_update_cap_value(inst, PIPE, work_route, __func__);
  741. return 0;
  742. }
  743. int msm_vidc_adjust_blur_type_iris2(void *instance, struct v4l2_ctrl *ctrl)
  744. {
  745. struct msm_vidc_inst_capability *capability;
  746. s32 adjusted_value;
  747. struct msm_vidc_inst *inst = (struct msm_vidc_inst *) instance;
  748. s32 rc_type = -1, cac = -1;
  749. s32 pix_fmts = -1, min_quality = -1;
  750. if (!inst || !inst->capabilities) {
  751. d_vpr_e("%s: invalid params\n", __func__);
  752. return -EINVAL;
  753. }
  754. capability = inst->capabilities;
  755. adjusted_value = ctrl ? ctrl->val :
  756. capability->cap[BLUR_TYPES].value;
  757. if (adjusted_value == MSM_VIDC_BLUR_NONE)
  758. return 0;
  759. if (msm_vidc_get_parent_value(inst, BLUR_TYPES, BITRATE_MODE,
  760. &rc_type, __func__) ||
  761. msm_vidc_get_parent_value(inst, BLUR_TYPES,
  762. CONTENT_ADAPTIVE_CODING, &cac, __func__) ||
  763. msm_vidc_get_parent_value(inst, BLUR_TYPES, PIX_FMTS,
  764. &pix_fmts, __func__) ||
  765. msm_vidc_get_parent_value(inst, BLUR_TYPES, MIN_QUALITY,
  766. &min_quality, __func__))
  767. return -EINVAL;
  768. if (adjusted_value == MSM_VIDC_BLUR_EXTERNAL) {
  769. if (is_scaling_enabled(inst) || min_quality) {
  770. adjusted_value = MSM_VIDC_BLUR_NONE;
  771. }
  772. } else if (adjusted_value == MSM_VIDC_BLUR_ADAPTIVE) {
  773. if (is_scaling_enabled(inst) || min_quality ||
  774. (rc_type != HFI_RC_VBR_CFR) ||
  775. !cac ||
  776. is_10bit_colorformat(pix_fmts)) {
  777. adjusted_value = MSM_VIDC_BLUR_NONE;
  778. }
  779. }
  780. msm_vidc_update_cap_value(inst, BLUR_TYPES,
  781. adjusted_value, __func__);
  782. return 0;
  783. }
  784. int msm_vidc_decide_quality_mode_iris2(struct msm_vidc_inst* inst)
  785. {
  786. struct msm_vidc_inst_capability* capability = NULL;
  787. struct msm_vidc_core *core;
  788. u32 mbpf, mbps, max_hq_mbpf, max_hq_mbps;
  789. u32 mode = MSM_VIDC_POWER_SAVE_MODE;
  790. if (!inst || !inst->capabilities) {
  791. d_vpr_e("%s: invalid params\n", __func__);
  792. return -EINVAL;
  793. }
  794. capability = inst->capabilities;
  795. if (!is_encode_session(inst))
  796. return 0;
  797. /* image session always runs at quality mode */
  798. if (is_image_session(inst)) {
  799. mode = MSM_VIDC_MAX_QUALITY_MODE;
  800. goto exit;
  801. }
  802. mbpf = msm_vidc_get_mbs_per_frame(inst);
  803. mbps = mbpf * msm_vidc_get_fps(inst);
  804. core = inst->core;
  805. max_hq_mbpf = core->capabilities[MAX_MBPF_HQ].value;;
  806. max_hq_mbps = core->capabilities[MAX_MBPS_HQ].value;;
  807. /* NRT session to have max quality unless client configures lesser complexity */
  808. if (!is_realtime_session(inst) && mbpf <= max_hq_mbpf) {
  809. mode = MSM_VIDC_MAX_QUALITY_MODE;
  810. if (capability->cap[COMPLEXITY].value < DEFAULT_COMPLEXITY)
  811. mode = MSM_VIDC_POWER_SAVE_MODE;
  812. goto exit;
  813. }
  814. /* Power saving always disabled for CQ and LOSSLESS RC modes. */
  815. if (capability->cap[LOSSLESS].value ||
  816. (mbpf <= max_hq_mbpf && mbps <= max_hq_mbps))
  817. mode = MSM_VIDC_MAX_QUALITY_MODE;
  818. exit:
  819. msm_vidc_update_cap_value(inst, QUALITY_MODE, mode, __func__);
  820. return 0;
  821. }
  822. static struct msm_vidc_venus_ops iris2_ops = {
  823. .boot_firmware = __boot_firmware_iris2,
  824. .raise_interrupt = __raise_interrupt_iris2,
  825. .clear_interrupt = __clear_interrupt_iris2,
  826. .power_on = __power_on_iris2,
  827. .power_off = __power_off_iris2,
  828. .prepare_pc = __prepare_pc_iris2,
  829. .watchdog = __watchdog_iris2,
  830. .noc_error_info = __noc_error_info_iris2,
  831. };
  832. static struct msm_vidc_session_ops msm_session_ops = {
  833. .buffer_size = msm_buffer_size_iris2,
  834. .min_count = msm_buffer_min_count_iris2,
  835. .extra_count = msm_buffer_extra_count_iris2,
  836. .calc_freq = msm_vidc_calc_freq_iris2,
  837. .calc_bw = msm_vidc_calc_bw_iris2,
  838. .decide_work_route = msm_vidc_decide_work_route_iris2,
  839. .decide_work_mode = msm_vidc_decide_work_mode_iris2,
  840. .decide_quality_mode = msm_vidc_decide_quality_mode_iris2,
  841. };
  842. int msm_vidc_init_iris2(struct msm_vidc_core *core)
  843. {
  844. if (!core) {
  845. d_vpr_e("%s: invalid params\n", __func__);
  846. return -EINVAL;
  847. }
  848. d_vpr_h("%s()\n", __func__);
  849. core->venus_ops = &iris2_ops;
  850. core->session_ops = &msm_session_ops;
  851. core->res_ops = get_resources_ops();
  852. return 0;
  853. }
  854. int msm_vidc_deinit_iris2(struct msm_vidc_core *core)
  855. {
  856. /* do nothing */
  857. return 0;
  858. }