htt_stats.h 327 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * 8 bit htt_peer_ax_ofdma_stats_tlv
  137. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  138. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  139. * [Bit 16] If this bit is set, reset per peer stats
  140. * of corresponding tlv indicated by config
  141. * param 1.
  142. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  143. * used to get this bit position.
  144. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  145. * indicates that FW supports per peer HTT
  146. * stats reset.
  147. * [Bit31 : Bit17] reserved
  148. * RESP MSG:
  149. * - htt_peer_stats_t
  150. */
  151. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  152. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  153. * PARAMS:
  154. * - No Params
  155. * RESP MSG:
  156. * - htt_tx_pdev_selfgen_stats_t
  157. */
  158. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  159. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  160. * PARAMS:
  161. * - config_param0: [Bit31: Bit0] HWQ mask
  162. * RESP MSG:
  163. * - htt_tx_hwq_mu_mimo_stats_t
  164. */
  165. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  166. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  167. * PARAMS:
  168. * - config_param0:
  169. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  170. * [Bit31: Bit16] reserved
  171. * RESP MSG:
  172. * - htt_ring_if_stats_t
  173. */
  174. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  175. /** HTT_DBG_EXT_STATS_SRNG_INFO
  176. * PARAMS:
  177. * - config_param0:
  178. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  179. * [Bit31: Bit16] reserved
  180. * - No Params
  181. * RESP MSG:
  182. * - htt_sring_stats_t
  183. */
  184. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  185. /** HTT_DBG_EXT_STATS_SFM_INFO
  186. * PARAMS:
  187. * - No Params
  188. * RESP MSG:
  189. * - htt_sfm_stats_t
  190. */
  191. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  192. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  193. * PARAMS:
  194. * - No Params
  195. * RESP MSG:
  196. * - htt_tx_pdev_mu_mimo_stats_t
  197. */
  198. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  199. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  200. * PARAMS:
  201. * - config_param0:
  202. * [Bit7 : Bit0] vdev_id:8
  203. * note:0xFF to get all active peers based on pdev_mask.
  204. * [Bit31 : Bit8] rsvd:24
  205. * RESP MSG:
  206. * - htt_active_peer_details_list_t
  207. */
  208. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  209. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  210. * PARAMS:
  211. * - config_param0:
  212. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  213. * Set bit0 to 1 to read 1sec interval histogram.
  214. * [Bit1] - 100ms interval histogram
  215. * [Bit3] - Cumulative CCA stats
  216. * RESP MSG:
  217. * - htt_pdev_cca_stats_t
  218. */
  219. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  220. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  221. * PARAMS:
  222. * - config_param0:
  223. * No params
  224. * RESP MSG:
  225. * - htt_pdev_twt_sessions_stats_t
  226. */
  227. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  228. /** HTT_DBG_EXT_STATS_REO_CNTS
  229. * PARAMS:
  230. * - config_param0:
  231. * No params
  232. * RESP MSG:
  233. * - htt_soc_reo_resource_stats_t
  234. */
  235. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  236. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  237. * PARAMS:
  238. * - config_param0:
  239. * [Bit0] vdev_id_set:1
  240. * set to 1 if vdev_id is set and vdev stats are requested.
  241. * set to 0 if pdev_stats sounding stats are requested.
  242. * [Bit8 : Bit1] vdev_id:8
  243. * note:0xFF to get all active vdevs based on pdev_mask.
  244. * [Bit31 : Bit9] rsvd:22
  245. *
  246. * RESP MSG:
  247. * - htt_tx_sounding_stats_t
  248. */
  249. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  250. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  251. * PARAMS:
  252. * - config_param0:
  253. * No params
  254. * RESP MSG:
  255. * - htt_pdev_obss_pd_stats_t
  256. */
  257. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  258. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  259. * PARAMS:
  260. * - config_param0:
  261. * No params
  262. * RESP MSG:
  263. * - htt_stats_ring_backpressure_stats_t
  264. */
  265. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  266. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  267. * PARAMS:
  268. *
  269. * RESP MSG:
  270. * - htt_soc_latency_prof_t
  271. */
  272. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  273. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  274. * PARAMS:
  275. * - No Params
  276. * RESP MSG:
  277. * - htt_rx_pdev_ul_trig_stats_t
  278. */
  279. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  280. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  281. * PARAMS:
  282. * - No Params
  283. * RESP MSG:
  284. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  285. */
  286. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  287. /** HTT_DBG_EXT_STATS_FSE_RX
  288. * PARAMS:
  289. * - No Params
  290. * RESP MSG:
  291. * - htt_rx_fse_stats_t
  292. */
  293. HTT_DBG_EXT_STATS_FSE_RX = 28,
  294. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  295. * PARAMS:
  296. * - config_param0: [Bit0] : [1] for mac_addr based request
  297. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  298. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  299. * RESP MSG:
  300. * - htt_ctrl_path_txrx_stats_t
  301. */
  302. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  303. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  304. * PARAMS:
  305. * - No Params
  306. * RESP MSG:
  307. * - htt_rx_pdev_rate_ext_stats_t
  308. */
  309. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  310. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  311. * PARAMS:
  312. * - No Params
  313. * RESP MSG:
  314. * - htt_tx_pdev_txbf_rate_stats_t
  315. */
  316. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  317. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  318. */
  319. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  320. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  321. * PARAMS:
  322. * - No Params
  323. * RESP MSG:
  324. * - htt_sta_11ax_ul_stats
  325. */
  326. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  327. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  328. * PARAMS:
  329. * - config_param0:
  330. * [Bit7 : Bit0] vdev_id:8
  331. * [Bit31 : Bit8] rsvd:24
  332. * RESP MSG:
  333. * -
  334. */
  335. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  336. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  337. * PARAMS:
  338. * - No Params
  339. * RESP MSG:
  340. * - htt_pktlog_and_htt_ring_stats_t
  341. */
  342. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  343. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  344. * PARAMS:
  345. *
  346. * RESP MSG:
  347. * - htt_dlpager_stats_t
  348. */
  349. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  350. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  351. * PARAMS:
  352. * - No Params
  353. * RESP MSG:
  354. * - htt_phy_counters_and_phy_stats_t
  355. */
  356. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  357. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  358. * PARAMS:
  359. * - No Params
  360. * RESP MSG:
  361. * - htt_vdevs_txrx_stats_t
  362. */
  363. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  364. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  365. /** HTT_DBG_EXT_PDEV_PER_STATS
  366. * PARAMS:
  367. * - No Params
  368. * RESP MSG:
  369. * - htt_tx_pdev_per_stats_t
  370. */
  371. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  372. HTT_DBG_EXT_AST_ENTRIES = 41,
  373. /** HTT_DBG_EXT_RX_RING_STATS
  374. * PARAMS:
  375. * - No Params
  376. * RESP MSG:
  377. * - htt_rx_fw_ring_stats_tlv_v
  378. */
  379. HTT_DBG_EXT_RX_RING_STATS = 42,
  380. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  381. * PARAMS:
  382. * - No params
  383. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  384. * - HTT_STRM_GEN_MPDUS_STATS:
  385. * htt_stats_strm_gen_mpdus_tlv_t
  386. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  387. * htt_stats_strm_gen_mpdus_details_tlv_t
  388. */
  389. HTT_STRM_GEN_MPDUS_STATS = 43,
  390. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  391. /** HTT_DBG_SOC_ERROR_STATS
  392. * PARAMS:
  393. * - No Params
  394. * RESP MSG:
  395. * - htt_dmac_reset_stats_tlv
  396. */
  397. HTT_DBG_SOC_ERROR_STATS = 45,
  398. /** HTT_DBG_PDEV_PUNCTURE_STATS
  399. * PARAMS:
  400. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  401. * the stats to upload
  402. * RESP MSG:
  403. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  404. */
  405. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  406. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  407. * PARAMS:
  408. * - param 0:
  409. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  410. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  411. * this bit is set
  412. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  413. * RESP MSG:
  414. * - htt_ml_peer_stats_t
  415. */
  416. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  417. /** HTT_DBG_ODD_MANDATORY_STATS
  418. * params:
  419. * None
  420. * Response MSG:
  421. * htt_odd_mandatory_pdev_stats_tlv
  422. */
  423. HTT_DBG_ODD_MANDATORY_STATS = 48,
  424. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  425. * PARAMS:
  426. * - No Params
  427. * RESP MSG:
  428. * - htt_pdev_sched_algo_ofdma_stats_tlv
  429. */
  430. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  431. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  432. * params:
  433. * None
  434. * Response MSG:
  435. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  436. */
  437. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  438. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  439. * params:
  440. * None
  441. * Response MSG:
  442. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  443. */
  444. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  445. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  446. * params:
  447. * None
  448. * Response MSG:
  449. * htt_latency_prof_cal_stats_tlv
  450. */
  451. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  452. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  453. * PARAMS:
  454. * - No Params
  455. * RESP MSG:
  456. * - htt_pdev_bw_mgr_stats_t
  457. */
  458. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  459. /** HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS
  460. * PARAMS:
  461. * - No Params
  462. * RESP MSG:
  463. * - htt_pdev_mbssid_ctrl_frame_stats
  464. */
  465. HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS = 54,
  466. /** HTT_DBG_SOC_SSR_STATS
  467. * PARAMS:
  468. * - No Params
  469. * RESP MSG:
  470. * - htt_umac_ssr_stats_tlv
  471. */
  472. HTT_DBG_SOC_SSR_STATS = 55,
  473. /* keep this last */
  474. HTT_DBG_NUM_EXT_STATS = 256,
  475. };
  476. /*
  477. * Macros to get/set the bit field in config param[3] that indicates to
  478. * clear corresponding per peer stats specified by config param 1
  479. */
  480. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  481. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  482. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  483. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  484. HTT_DBG_EXT_PEER_STATS_RESET_S)
  485. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  486. do { \
  487. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  488. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  489. } while (0)
  490. #define HTT_STATS_SUBTYPE_MAX 16
  491. /* htt_mu_stats_upload_t
  492. * Enumerations for specifying whether to upload all MU stats in response to
  493. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  494. */
  495. typedef enum {
  496. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  497. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  498. * (note: included OFDMA stats are limited to 11ax)
  499. */
  500. HTT_UPLOAD_MU_STATS,
  501. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  502. HTT_UPLOAD_MU_MIMO_STATS,
  503. /* HTT_UPLOAD_MU_OFDMA_STATS:
  504. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  505. */
  506. HTT_UPLOAD_MU_OFDMA_STATS,
  507. HTT_UPLOAD_DL_MU_MIMO_STATS,
  508. HTT_UPLOAD_UL_MU_MIMO_STATS,
  509. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  510. * upload DL MU-OFDMA stats (note: 11ax only stats)
  511. */
  512. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  513. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  514. * upload UL MU-OFDMA stats (note: 11ax only stats)
  515. */
  516. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  517. /*
  518. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  519. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  520. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  521. */
  522. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  523. /*
  524. * Upload BE DL MU-OFDMA
  525. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  526. */
  527. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  528. /*
  529. * Upload BE UL MU-OFDMA
  530. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  531. */
  532. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  533. } htt_mu_stats_upload_t;
  534. /* htt_tx_rate_stats_upload_t
  535. * Enumerations for specifying which stats to upload in response to
  536. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  537. */
  538. typedef enum {
  539. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  540. *
  541. * TLV: htt_tx_pdev_rate_stats_tlv
  542. */
  543. HTT_TX_RATE_STATS_DEFAULT,
  544. /*
  545. * Upload 11be OFDMA TX stats
  546. *
  547. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  548. */
  549. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  550. } htt_tx_rate_stats_upload_t;
  551. /* htt_rx_ul_trigger_stats_upload_t
  552. * Enumerations for specifying which stats to upload in response to
  553. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  554. */
  555. typedef enum {
  556. /* Upload 11ax UL OFDMA RX Trigger stats
  557. *
  558. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  559. */
  560. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  561. /*
  562. * Upload 11be UL OFDMA RX Trigger stats
  563. *
  564. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  565. */
  566. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  567. } htt_rx_ul_trigger_stats_upload_t;
  568. /*
  569. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  570. * provided by the host as one of the config param elements in
  571. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  572. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  573. */
  574. typedef enum {
  575. /*
  576. * Upload 11ax UL MUMIMO RX Trigger stats
  577. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  578. */
  579. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  580. /*
  581. * Upload 11be UL MUMIMO RX Trigger stats
  582. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  583. */
  584. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  585. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  586. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  587. * Enumerations for specifying which stats to upload in response to
  588. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  589. */
  590. typedef enum {
  591. /* upload 11ax TXBF OFDMA stats
  592. *
  593. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  594. */
  595. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  596. /*
  597. * Upload 11be TXBF OFDMA stats
  598. *
  599. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  600. */
  601. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  602. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  603. /* htt_tx_pdev_puncture_stats_upload_t
  604. * Enumerations for specifying which stats to upload in response to
  605. * HTT_DBG_PDEV_PUNCTURE_STATS.
  606. */
  607. typedef enum {
  608. /* upload puncture stats for all supported modes, both TX and RX */
  609. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  610. /* upload puncture stats for all supported TX modes */
  611. HTT_UPLOAD_PUNCTURE_STATS_TX,
  612. /* upload puncture stats for all supported RX modes */
  613. HTT_UPLOAD_PUNCTURE_STATS_RX,
  614. } htt_tx_pdev_puncture_stats_upload_t;
  615. #define HTT_STATS_MAX_STRING_SZ32 4
  616. #define HTT_STATS_MACID_INVALID 0xff
  617. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  618. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  619. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  620. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  621. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  622. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  623. typedef enum {
  624. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  625. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  626. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  627. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  628. } htt_tx_pdev_underrun_enum;
  629. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  630. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  631. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  632. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  633. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  634. * DEPRECATED - num sched tx mode max is 8
  635. */
  636. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  637. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  638. #define HTT_RX_STATS_REFILL_MAX_RING 4
  639. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  640. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  641. /* Bytes stored in little endian order */
  642. /* Length should be multiple of DWORD */
  643. typedef struct {
  644. htt_tlv_hdr_t tlv_hdr;
  645. A_UINT32 data[1]; /* Can be variable length */
  646. } htt_stats_string_tlv;
  647. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  648. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  649. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  650. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  651. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  652. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  653. do { \
  654. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  655. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  656. } while (0)
  657. /* == TX PDEV STATS == */
  658. typedef struct {
  659. htt_tlv_hdr_t tlv_hdr;
  660. /**
  661. * BIT [ 7 : 0] :- mac_id
  662. * BIT [31 : 8] :- reserved
  663. */
  664. A_UINT32 mac_id__word;
  665. /** Num PPDUs queued to HW */
  666. A_UINT32 hw_queued;
  667. /** Num PPDUs reaped from HW */
  668. A_UINT32 hw_reaped;
  669. /** Num underruns */
  670. A_UINT32 underrun;
  671. /** Num HW Paused counter */
  672. A_UINT32 hw_paused;
  673. /** Num HW flush counter */
  674. A_UINT32 hw_flush;
  675. /** Num HW filtered counter */
  676. A_UINT32 hw_filt;
  677. /** Num PPDUs cleaned up in TX abort */
  678. A_UINT32 tx_abort;
  679. /** Num MPDUs requeued by SW */
  680. A_UINT32 mpdu_requed;
  681. /** excessive retries */
  682. A_UINT32 tx_xretry;
  683. /** Last used data hw rate code */
  684. A_UINT32 data_rc;
  685. /** frames dropped due to excessive SW retries */
  686. A_UINT32 mpdu_dropped_xretry;
  687. /** illegal rate phy errors */
  688. A_UINT32 illgl_rate_phy_err;
  689. /** wal pdev continuous xretry */
  690. A_UINT32 cont_xretry;
  691. /** wal pdev tx timeout */
  692. A_UINT32 tx_timeout;
  693. /** wal pdev resets */
  694. A_UINT32 pdev_resets;
  695. /** PHY/BB underrun */
  696. A_UINT32 phy_underrun;
  697. /** MPDU is more than txop limit */
  698. A_UINT32 txop_ovf;
  699. /** Number of Sequences posted */
  700. A_UINT32 seq_posted;
  701. /** Number of Sequences failed queueing */
  702. A_UINT32 seq_failed_queueing;
  703. /** Number of Sequences completed */
  704. A_UINT32 seq_completed;
  705. /** Number of Sequences restarted */
  706. A_UINT32 seq_restarted;
  707. /** Number of MU Sequences posted */
  708. A_UINT32 mu_seq_posted;
  709. /** Number of time HW ring is paused between seq switch within ISR */
  710. A_UINT32 seq_switch_hw_paused;
  711. /** Number of times seq continuation in DSR */
  712. A_UINT32 next_seq_posted_dsr;
  713. /** Number of times seq continuation in ISR */
  714. A_UINT32 seq_posted_isr;
  715. /** Number of seq_ctrl cached. */
  716. A_UINT32 seq_ctrl_cached;
  717. /** Number of MPDUs successfully transmitted */
  718. A_UINT32 mpdu_count_tqm;
  719. /** Number of MSDUs successfully transmitted */
  720. A_UINT32 msdu_count_tqm;
  721. /** Number of MPDUs dropped */
  722. A_UINT32 mpdu_removed_tqm;
  723. /** Number of MSDUs dropped */
  724. A_UINT32 msdu_removed_tqm;
  725. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  726. A_UINT32 mpdus_sw_flush;
  727. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  728. A_UINT32 mpdus_hw_filter;
  729. /**
  730. * Num MPDUs truncated by PDG
  731. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  732. */
  733. A_UINT32 mpdus_truncated;
  734. /** Num MPDUs that was tried but didn't receive ACK or BA */
  735. A_UINT32 mpdus_ack_failed;
  736. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  737. A_UINT32 mpdus_expired;
  738. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  739. A_UINT32 mpdus_seq_hw_retry;
  740. /** Num of TQM acked cmds processed */
  741. A_UINT32 ack_tlv_proc;
  742. /** coex_abort_mpdu_cnt valid */
  743. A_UINT32 coex_abort_mpdu_cnt_valid;
  744. /** coex_abort_mpdu_cnt from TX FES stats */
  745. A_UINT32 coex_abort_mpdu_cnt;
  746. /**
  747. * Number of total PPDUs
  748. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  749. */
  750. A_UINT32 num_total_ppdus_tried_ota;
  751. /** Number of data PPDUs tried over the air (OTA) */
  752. A_UINT32 num_data_ppdus_tried_ota;
  753. /** Num Local control/mgmt frames (MSDUs) queued */
  754. A_UINT32 local_ctrl_mgmt_enqued;
  755. /**
  756. * Num Local control/mgmt frames (MSDUs) done
  757. * It includes all local ctrl/mgmt completions
  758. * (acked, no ack, flush, TTL, etc)
  759. */
  760. A_UINT32 local_ctrl_mgmt_freed;
  761. /** Num Local data frames (MSDUs) queued */
  762. A_UINT32 local_data_enqued;
  763. /**
  764. * Num Local data frames (MSDUs) done
  765. * It includes all local data completions
  766. * (acked, no ack, flush, TTL, etc)
  767. */
  768. A_UINT32 local_data_freed;
  769. /** Num MPDUs tried by SW */
  770. A_UINT32 mpdu_tried;
  771. /** Num of waiting seq posted in ISR completion handler */
  772. A_UINT32 isr_wait_seq_posted;
  773. A_UINT32 tx_active_dur_us_low;
  774. A_UINT32 tx_active_dur_us_high;
  775. /** Number of MPDUs dropped after max retries */
  776. A_UINT32 remove_mpdus_max_retries;
  777. /** Num HTT cookies dispatched */
  778. A_UINT32 comp_delivered;
  779. /** successful ppdu transmissions */
  780. A_UINT32 ppdu_ok;
  781. /** Scheduler self triggers */
  782. A_UINT32 self_triggers;
  783. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  784. A_UINT32 tx_time_dur_data;
  785. /** Num of times sequence terminated due to ppdu duration < burst limit */
  786. A_UINT32 seq_qdepth_repost_stop;
  787. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  788. A_UINT32 mu_seq_min_msdu_repost_stop;
  789. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  790. A_UINT32 seq_min_msdu_repost_stop;
  791. /** Num of times sequence terminated due to no TXOP available */
  792. A_UINT32 seq_txop_repost_stop;
  793. /** Num of times the next sequence got cancelled */
  794. A_UINT32 next_seq_cancel;
  795. /** Num of times fes offset was misaligned */
  796. A_UINT32 fes_offsets_err_cnt;
  797. /** Num of times peer denylisted for MU-MIMO transmission */
  798. A_UINT32 num_mu_peer_blacklisted;
  799. /** Num of times mu_ofdma seq posted */
  800. A_UINT32 mu_ofdma_seq_posted;
  801. /** Num of times UL MU MIMO seq posted */
  802. A_UINT32 ul_mumimo_seq_posted;
  803. /** Num of times UL OFDMA seq posted */
  804. A_UINT32 ul_ofdma_seq_posted;
  805. /** Num of times Thermal module suspended scheduler */
  806. A_UINT32 thermal_suspend_cnt;
  807. /** Num of times DFS module suspended scheduler */
  808. A_UINT32 dfs_suspend_cnt;
  809. /** Num of times TX abort module suspended scheduler */
  810. A_UINT32 tx_abort_suspend_cnt;
  811. /**
  812. * This field is a target-specific bit mask of suspended PPDU tx queues.
  813. * Since the bit mask definition is different for different targets,
  814. * this field is not meant for general use, but rather for debugging use.
  815. */
  816. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  817. /**
  818. * Last SCHEDULER suspend reason
  819. * 1 -> Thermal Module
  820. * 2 -> DFS Module
  821. * 3 -> Tx Abort Module
  822. */
  823. A_UINT32 last_suspend_reason;
  824. /** Num of dynamic mimo ps dlmumimo sequences posted */
  825. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  826. /** Num of times su bf sequences are denylisted */
  827. A_UINT32 num_su_txbf_denylisted;
  828. /** pdev uptime in microseconds **/
  829. A_UINT32 pdev_up_time_us_low;
  830. A_UINT32 pdev_up_time_us_high;
  831. } htt_tx_pdev_stats_cmn_tlv;
  832. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  833. /* NOTE: Variable length TLV, use length spec to infer array size */
  834. typedef struct {
  835. htt_tlv_hdr_t tlv_hdr;
  836. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  837. } htt_tx_pdev_stats_urrn_tlv_v;
  838. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  839. /* NOTE: Variable length TLV, use length spec to infer array size */
  840. typedef struct {
  841. htt_tlv_hdr_t tlv_hdr;
  842. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  843. } htt_tx_pdev_stats_flush_tlv_v;
  844. #define HTT_TX_PDEV_STATS_MLO_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  845. /* NOTE: Variable length TLV, use length spec to infer array size */
  846. typedef struct {
  847. htt_tlv_hdr_t tlv_hdr;
  848. A_UINT32 mlo_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  849. } htt_tx_pdev_stats_mlo_abort_tlv_v;
  850. #define HTT_TX_PDEV_STATS_MLO_TXOP_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  851. /* NOTE: Variable length TLV, use length spec to infer array size */
  852. typedef struct {
  853. htt_tlv_hdr_t tlv_hdr;
  854. A_UINT32 mlo_txop_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  855. } htt_tx_pdev_stats_mlo_txop_abort_tlv_v;
  856. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  857. /* NOTE: Variable length TLV, use length spec to infer array size */
  858. typedef struct {
  859. htt_tlv_hdr_t tlv_hdr;
  860. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  861. } htt_tx_pdev_stats_sifs_tlv_v;
  862. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  863. /* NOTE: Variable length TLV, use length spec to infer array size */
  864. typedef struct {
  865. htt_tlv_hdr_t tlv_hdr;
  866. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  867. } htt_tx_pdev_stats_phy_err_tlv_v;
  868. /*
  869. * Each array in the below struct has 16 elements, to cover the 16 possible
  870. * values for the CW and AIFS parameters. Each element within the array
  871. * stores the counter indicating how many transmissions have occurred with
  872. * that particular value for the MU EDCA parameter in question.
  873. */
  874. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  875. typedef struct { /* DEPRECATED */
  876. htt_tlv_hdr_t tlv_hdr;
  877. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  878. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  879. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  880. } htt_tx_pdev_muedca_params_stats_tlv_v;
  881. typedef struct {
  882. htt_tlv_hdr_t tlv_hdr;
  883. A_UINT32 relaxed_mu_edca[HTT_NUM_AC_WMM];
  884. A_UINT32 mumimo_aggressive_mu_edca[HTT_NUM_AC_WMM];
  885. A_UINT32 mumimo_relaxed_mu_edca[HTT_NUM_AC_WMM];
  886. A_UINT32 muofdma_aggressive_mu_edca[HTT_NUM_AC_WMM];
  887. A_UINT32 muofdma_relaxed_mu_edca[HTT_NUM_AC_WMM];
  888. A_UINT32 latency_mu_edca[HTT_NUM_AC_WMM];
  889. A_UINT32 psd_boost_mu_edca[HTT_NUM_AC_WMM];
  890. } htt_tx_pdev_mu_edca_params_stats_tlv_v;
  891. typedef struct {
  892. htt_tlv_hdr_t tlv_hdr;
  893. A_UINT32 ul_mumimo_less_aggressive[HTT_NUM_AC_WMM];
  894. A_UINT32 ul_mumimo_medium_aggressive[HTT_NUM_AC_WMM];
  895. A_UINT32 ul_mumimo_highly_aggressive[HTT_NUM_AC_WMM];
  896. A_UINT32 ul_mumimo_default_relaxed[HTT_NUM_AC_WMM];
  897. A_UINT32 ul_muofdma_less_aggressive[HTT_NUM_AC_WMM];
  898. A_UINT32 ul_muofdma_medium_aggressive[HTT_NUM_AC_WMM];
  899. A_UINT32 ul_muofdma_highly_aggressive[HTT_NUM_AC_WMM];
  900. A_UINT32 ul_muofdma_default_relaxed[HTT_NUM_AC_WMM];
  901. } htt_tx_pdev_ap_edca_params_stats_tlv_v;
  902. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  903. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  904. /* NOTE: Variable length TLV, use length spec to infer array size */
  905. typedef struct {
  906. htt_tlv_hdr_t tlv_hdr;
  907. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  908. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  909. typedef struct {
  910. htt_tlv_hdr_t tlv_hdr;
  911. A_UINT32 num_data_ppdus_legacy_su;
  912. A_UINT32 num_data_ppdus_ac_su;
  913. A_UINT32 num_data_ppdus_ax_su;
  914. A_UINT32 num_data_ppdus_ac_su_txbf;
  915. A_UINT32 num_data_ppdus_ax_su_txbf;
  916. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  917. typedef enum {
  918. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  919. HTT_TX_WAL_ISR_SCHED_FILTER,
  920. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  921. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  922. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  923. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  924. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  925. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  926. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  927. } htt_tx_wal_tx_isr_sched_status;
  928. /* [0]- nr4 , [1]- nr8 */
  929. #define HTT_STATS_NUM_NR_BINS 2
  930. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  931. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  932. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  933. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  934. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  935. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  936. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  937. typedef enum {
  938. HTT_STATS_HWMODE_AC = 0,
  939. HTT_STATS_HWMODE_AX = 1,
  940. HTT_STATS_HWMODE_BE = 2,
  941. } htt_stats_hw_mode;
  942. typedef struct {
  943. htt_tlv_hdr_t tlv_hdr;
  944. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  945. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  946. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  947. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  948. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  949. } htt_pdev_mu_ppdu_dist_tlv_v;
  950. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  951. /* NOTE: Variable length TLV, use length spec to infer array size .
  952. *
  953. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  954. * The tries here is the count of the MPDUS within a PPDU that the
  955. * HW had attempted to transmit on air, for the HWSCH Schedule
  956. * command submitted by FW.It is not the retry attempts.
  957. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  958. * 10 bins in this histogram. They are defined in FW using the
  959. * following macros
  960. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  961. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  962. *
  963. */
  964. typedef struct {
  965. htt_tlv_hdr_t tlv_hdr;
  966. A_UINT32 hist_bin_size;
  967. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  968. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  969. typedef struct {
  970. htt_tlv_hdr_t tlv_hdr;
  971. /* Num MGMT MPDU transmitted by the target */
  972. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  973. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  974. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  975. * TLV_TAGS:
  976. * - HTT_STATS_TX_PDEV_CMN_TAG
  977. * - HTT_STATS_TX_PDEV_URRN_TAG
  978. * - HTT_STATS_TX_PDEV_SIFS_TAG
  979. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  980. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  981. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  982. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  983. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  984. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  985. * - HTT_STATS_MU_PPDU_DIST_TAG
  986. */
  987. /* NOTE:
  988. * This structure is for documentation, and cannot be safely used directly.
  989. * Instead, use the constituent TLV structures to fill/parse.
  990. */
  991. typedef struct _htt_tx_pdev_stats {
  992. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  993. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  994. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  995. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  996. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  997. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  998. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  999. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  1000. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  1001. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  1002. } htt_tx_pdev_stats_t;
  1003. /* == SOC ERROR STATS == */
  1004. /* =============== PDEV ERROR STATS ============== */
  1005. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  1006. typedef struct {
  1007. htt_tlv_hdr_t tlv_hdr;
  1008. /* Stored as little endian */
  1009. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  1010. A_UINT32 mask;
  1011. A_UINT32 count;
  1012. } htt_hw_stats_intr_misc_tlv;
  1013. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  1014. typedef struct {
  1015. htt_tlv_hdr_t tlv_hdr;
  1016. /* Stored as little endian */
  1017. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  1018. A_UINT32 count;
  1019. } htt_hw_stats_wd_timeout_tlv;
  1020. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  1021. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  1022. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  1023. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  1024. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  1025. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  1026. do { \
  1027. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  1028. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  1029. } while (0)
  1030. typedef struct {
  1031. htt_tlv_hdr_t tlv_hdr;
  1032. /* BIT [ 7 : 0] :- mac_id
  1033. * BIT [31 : 8] :- reserved
  1034. */
  1035. A_UINT32 mac_id__word;
  1036. A_UINT32 tx_abort;
  1037. A_UINT32 tx_abort_fail_count;
  1038. A_UINT32 rx_abort;
  1039. A_UINT32 rx_abort_fail_count;
  1040. A_UINT32 warm_reset;
  1041. A_UINT32 cold_reset;
  1042. A_UINT32 tx_flush;
  1043. A_UINT32 tx_glb_reset;
  1044. A_UINT32 tx_txq_reset;
  1045. A_UINT32 rx_timeout_reset;
  1046. A_UINT32 mac_cold_reset_restore_cal;
  1047. A_UINT32 mac_cold_reset;
  1048. A_UINT32 mac_warm_reset;
  1049. A_UINT32 mac_only_reset;
  1050. A_UINT32 phy_warm_reset;
  1051. A_UINT32 phy_warm_reset_ucode_trig;
  1052. A_UINT32 mac_warm_reset_restore_cal;
  1053. A_UINT32 mac_sfm_reset;
  1054. A_UINT32 phy_warm_reset_m3_ssr;
  1055. A_UINT32 phy_warm_reset_reason_phy_m3;
  1056. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1057. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1058. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1059. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1060. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1061. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1062. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1063. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1064. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1065. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1066. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1067. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1068. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1069. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1070. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1071. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1072. A_UINT32 fw_rx_rings_reset;
  1073. /**
  1074. * Num of iterations rx leak prevention successfully done.
  1075. */
  1076. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1077. /**
  1078. * Num of rx descs successfully saved by rx leak prevention.
  1079. */
  1080. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1081. /*
  1082. * Stats to debug reason Rx leak prevention
  1083. * was not required to be kicked in.
  1084. */
  1085. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1086. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1087. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1088. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1089. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1090. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1091. A_UINT32 rx_dest_drain_prerequisite_invld;
  1092. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1093. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1094. } htt_hw_stats_pdev_errs_tlv;
  1095. typedef struct {
  1096. htt_tlv_hdr_t tlv_hdr;
  1097. /* BIT [ 7 : 0] :- mac_id
  1098. * BIT [31 : 8] :- reserved
  1099. */
  1100. A_UINT32 mac_id__word;
  1101. A_UINT32 last_unpause_ppdu_id;
  1102. A_UINT32 hwsch_unpause_wait_tqm_write;
  1103. A_UINT32 hwsch_dummy_tlv_skipped;
  1104. A_UINT32 hwsch_misaligned_offset_received;
  1105. A_UINT32 hwsch_reset_count;
  1106. A_UINT32 hwsch_dev_reset_war;
  1107. A_UINT32 hwsch_delayed_pause;
  1108. A_UINT32 hwsch_long_delayed_pause;
  1109. A_UINT32 sch_rx_ppdu_no_response;
  1110. A_UINT32 sch_selfgen_response;
  1111. A_UINT32 sch_rx_sifs_resp_trigger;
  1112. } htt_hw_stats_whal_tx_tlv;
  1113. typedef struct {
  1114. htt_tlv_hdr_t tlv_hdr;
  1115. /**
  1116. * BIT [ 7 : 0] :- mac_id
  1117. * BIT [31 : 8] :- reserved
  1118. */
  1119. union {
  1120. struct {
  1121. A_UINT32 mac_id: 8,
  1122. reserved: 24;
  1123. };
  1124. A_UINT32 mac_id__word;
  1125. };
  1126. /**
  1127. * hw_wars is a variable-length array, with each element counting
  1128. * the number of occurrences of the corresponding type of HW WAR.
  1129. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1130. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1131. * The target has an internal HW WAR mapping that it uses to keep
  1132. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1133. */
  1134. A_UINT32 hw_wars[1/*or more*/];
  1135. } htt_hw_war_stats_tlv;
  1136. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1137. * TLV_TAGS:
  1138. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1139. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1140. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1141. * - HTT_STATS_WHAL_TX_TAG
  1142. * - HTT_STATS_HW_WAR_TAG
  1143. */
  1144. /* NOTE:
  1145. * This structure is for documentation, and cannot be safely used directly.
  1146. * Instead, use the constituent TLV structures to fill/parse.
  1147. */
  1148. typedef struct _htt_pdev_err_stats {
  1149. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1150. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1151. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1152. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1153. htt_hw_war_stats_tlv hw_war;
  1154. } htt_hw_err_stats_t;
  1155. /* ============ PEER STATS ============ */
  1156. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1157. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1158. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1159. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1160. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1161. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1162. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1163. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1164. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1165. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1166. do { \
  1167. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1168. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1169. } while (0)
  1170. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1171. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1172. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1173. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1174. do { \
  1175. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1176. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1177. } while (0)
  1178. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1179. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1180. HTT_MSDU_FLOW_STATS_DROP_S)
  1181. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1182. do { \
  1183. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1184. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1185. } while (0)
  1186. typedef struct _htt_msdu_flow_stats_tlv {
  1187. htt_tlv_hdr_t tlv_hdr;
  1188. A_UINT32 last_update_timestamp;
  1189. A_UINT32 last_add_timestamp;
  1190. A_UINT32 last_remove_timestamp;
  1191. A_UINT32 total_processed_msdu_count;
  1192. A_UINT32 cur_msdu_count_in_flowq;
  1193. /** This will help to find which peer_id is stuck state */
  1194. A_UINT32 sw_peer_id;
  1195. /**
  1196. * BIT [15 : 0] :- tx_flow_number
  1197. * BIT [19 : 16] :- tid_num
  1198. * BIT [20 : 20] :- drop_rule
  1199. * BIT [31 : 21] :- reserved
  1200. */
  1201. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1202. A_UINT32 last_cycle_enqueue_count;
  1203. A_UINT32 last_cycle_dequeue_count;
  1204. A_UINT32 last_cycle_drop_count;
  1205. /**
  1206. * BIT [15 : 0] :- current_drop_th
  1207. * BIT [31 : 16] :- reserved
  1208. */
  1209. A_UINT32 current_drop_th;
  1210. } htt_msdu_flow_stats_tlv;
  1211. #define MAX_HTT_TID_NAME 8
  1212. /* DWORD sw_peer_id__tid_num */
  1213. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1214. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1215. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1216. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1217. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1218. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1219. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1220. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1221. do { \
  1222. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1223. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1224. } while (0)
  1225. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1226. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1227. HTT_TX_TID_STATS_TID_NUM_S)
  1228. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1229. do { \
  1230. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1231. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1232. } while (0)
  1233. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1234. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1235. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1236. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1237. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1238. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1239. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1240. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1241. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1242. do { \
  1243. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1244. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1245. } while (0)
  1246. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1247. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1248. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1249. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1250. do { \
  1251. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1252. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1253. } while (0)
  1254. /* Tidq stats */
  1255. typedef struct _htt_tx_tid_stats_tlv {
  1256. htt_tlv_hdr_t tlv_hdr;
  1257. /** Stored as little endian */
  1258. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1259. /**
  1260. * BIT [15 : 0] :- sw_peer_id
  1261. * BIT [31 : 16] :- tid_num
  1262. */
  1263. A_UINT32 sw_peer_id__tid_num;
  1264. /**
  1265. * BIT [ 7 : 0] :- num_sched_pending
  1266. * BIT [15 : 8] :- num_ppdu_in_hwq
  1267. * BIT [31 : 16] :- reserved
  1268. */
  1269. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1270. A_UINT32 tid_flags;
  1271. /** per tid # of hw_queued ppdu */
  1272. A_UINT32 hw_queued;
  1273. /** number of per tid successful PPDU */
  1274. A_UINT32 hw_reaped;
  1275. /** per tid Num MPDUs filtered by HW */
  1276. A_UINT32 mpdus_hw_filter;
  1277. A_UINT32 qdepth_bytes;
  1278. A_UINT32 qdepth_num_msdu;
  1279. A_UINT32 qdepth_num_mpdu;
  1280. A_UINT32 last_scheduled_tsmp;
  1281. A_UINT32 pause_module_id;
  1282. A_UINT32 block_module_id;
  1283. /** tid tx airtime in sec */
  1284. A_UINT32 tid_tx_airtime;
  1285. } htt_tx_tid_stats_tlv;
  1286. /* Tidq stats */
  1287. typedef struct _htt_tx_tid_stats_v1_tlv {
  1288. htt_tlv_hdr_t tlv_hdr;
  1289. /** Stored as little endian */
  1290. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1291. /**
  1292. * BIT [15 : 0] :- sw_peer_id
  1293. * BIT [31 : 16] :- tid_num
  1294. */
  1295. A_UINT32 sw_peer_id__tid_num;
  1296. /**
  1297. * BIT [ 7 : 0] :- num_sched_pending
  1298. * BIT [15 : 8] :- num_ppdu_in_hwq
  1299. * BIT [31 : 16] :- reserved
  1300. */
  1301. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1302. A_UINT32 tid_flags;
  1303. /** Max qdepth in bytes reached by this tid */
  1304. A_UINT32 max_qdepth_bytes;
  1305. /** number of msdus qdepth reached max */
  1306. A_UINT32 max_qdepth_n_msdus;
  1307. A_UINT32 rsvd;
  1308. A_UINT32 qdepth_bytes;
  1309. A_UINT32 qdepth_num_msdu;
  1310. A_UINT32 qdepth_num_mpdu;
  1311. A_UINT32 last_scheduled_tsmp;
  1312. A_UINT32 pause_module_id;
  1313. A_UINT32 block_module_id;
  1314. /** tid tx airtime in sec */
  1315. A_UINT32 tid_tx_airtime;
  1316. A_UINT32 allow_n_flags;
  1317. /**
  1318. * BIT [15 : 0] :- sendn_frms_allowed
  1319. * BIT [31 : 16] :- reserved
  1320. */
  1321. A_UINT32 sendn_frms_allowed;
  1322. /*
  1323. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1324. * that cannot be interpreted by the host.
  1325. * They are only for off-line debug.
  1326. */
  1327. A_UINT32 tid_ext_flags;
  1328. A_UINT32 tid_ext2_flags;
  1329. A_UINT32 tid_flush_reason;
  1330. A_UINT32 mlo_flush_tqm_status_pending_low;
  1331. A_UINT32 mlo_flush_tqm_status_pending_high;
  1332. A_UINT32 mlo_flush_partner_info_low;
  1333. A_UINT32 mlo_flush_partner_info_high;
  1334. A_UINT32 mlo_flush_initator_info_low;
  1335. A_UINT32 mlo_flush_initator_info_high;
  1336. /*
  1337. * head_msdu_tqm_timestamp_us:
  1338. * MSDU enqueue timestamp (TQM reference timestamp) for the MSDU
  1339. * at the head of the MPDU queue
  1340. * head_msdu_tqm_latency_us:
  1341. * The age of the MSDU that is at the head of the MPDU queue,
  1342. * i.e. the delta between the current TQM time and the MSDU's
  1343. * enqueue timestamp.
  1344. */
  1345. A_UINT32 head_msdu_tqm_timestamp_us;
  1346. A_UINT32 head_msdu_tqm_latency_us;
  1347. } htt_tx_tid_stats_v1_tlv;
  1348. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1349. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1350. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1351. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1352. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1353. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1354. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1355. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1356. do { \
  1357. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1358. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1359. } while (0)
  1360. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1361. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1362. HTT_RX_TID_STATS_TID_NUM_S)
  1363. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1364. do { \
  1365. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1366. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1367. } while (0)
  1368. typedef struct _htt_rx_tid_stats_tlv {
  1369. htt_tlv_hdr_t tlv_hdr;
  1370. /**
  1371. * BIT [15 : 0] : sw_peer_id
  1372. * BIT [31 : 16] : tid_num
  1373. */
  1374. A_UINT32 sw_peer_id__tid_num;
  1375. /** Stored as little endian */
  1376. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1377. /**
  1378. * dup_in_reorder not collected per tid for now,
  1379. * as there is no wal_peer back ptr in data rx peer.
  1380. */
  1381. A_UINT32 dup_in_reorder;
  1382. A_UINT32 dup_past_outside_window;
  1383. A_UINT32 dup_past_within_window;
  1384. /** Number of per tid MSDUs with flag of decrypt_err */
  1385. A_UINT32 rxdesc_err_decrypt;
  1386. /** tid rx airtime in sec */
  1387. A_UINT32 tid_rx_airtime;
  1388. } htt_rx_tid_stats_tlv;
  1389. #define HTT_MAX_COUNTER_NAME 8
  1390. typedef struct {
  1391. htt_tlv_hdr_t tlv_hdr;
  1392. /** Stored as little endian */
  1393. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1394. A_UINT32 count;
  1395. } htt_counter_tlv;
  1396. typedef struct {
  1397. htt_tlv_hdr_t tlv_hdr;
  1398. /** Number of rx PPDU */
  1399. A_UINT32 ppdu_cnt;
  1400. /** Number of rx MPDU */
  1401. A_UINT32 mpdu_cnt;
  1402. /** Number of rx MSDU */
  1403. A_UINT32 msdu_cnt;
  1404. /** pause bitmap */
  1405. A_UINT32 pause_bitmap;
  1406. /** block bitmap */
  1407. A_UINT32 block_bitmap;
  1408. /** current timestamp */
  1409. A_UINT32 current_timestamp;
  1410. /** Peer cumulative tx airtime in sec */
  1411. A_UINT32 peer_tx_airtime;
  1412. /** Peer cumulative rx airtime in sec */
  1413. A_UINT32 peer_rx_airtime;
  1414. /** Peer current rssi in dBm */
  1415. A_INT32 rssi;
  1416. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1417. A_UINT32 peer_enqueued_count_low;
  1418. A_UINT32 peer_enqueued_count_high;
  1419. A_UINT32 peer_dequeued_count_low;
  1420. A_UINT32 peer_dequeued_count_high;
  1421. A_UINT32 peer_dropped_count_low;
  1422. A_UINT32 peer_dropped_count_high;
  1423. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1424. A_UINT32 ppdu_transmitted_bytes_low;
  1425. A_UINT32 ppdu_transmitted_bytes_high;
  1426. A_UINT32 peer_ttl_removed_count;
  1427. /**
  1428. * inactive_time
  1429. * Running duration of the time since last tx/rx activity by this peer,
  1430. * units = seconds.
  1431. * If the peer is currently active, this inactive_time will be 0x0.
  1432. */
  1433. A_UINT32 inactive_time;
  1434. /** Number of MPDUs dropped after max retries */
  1435. A_UINT32 remove_mpdus_max_retries;
  1436. } htt_peer_stats_cmn_tlv;
  1437. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1438. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1439. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1440. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1441. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1442. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1443. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1444. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1445. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1446. do { \
  1447. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1448. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1449. } while(0)
  1450. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1451. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1452. typedef struct {
  1453. htt_tlv_hdr_t tlv_hdr;
  1454. /** This enum type of HTT_PEER_TYPE */
  1455. A_UINT32 peer_type;
  1456. A_UINT32 sw_peer_id;
  1457. /**
  1458. * BIT [7 : 0] :- vdev_id
  1459. * BIT [15 : 8] :- pdev_id
  1460. * BIT [31 : 16] :- ast_indx
  1461. */
  1462. A_UINT32 vdev_pdev_ast_idx;
  1463. htt_mac_addr mac_addr;
  1464. A_UINT32 peer_flags;
  1465. A_UINT32 qpeer_flags;
  1466. /* Dword 8 */
  1467. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1468. ml_peer_id : 12, /* [12:1] */
  1469. link_idx : 8, /* [20:13] */
  1470. rsvd : 11; /* [31:21] */
  1471. } htt_peer_details_tlv;
  1472. typedef struct {
  1473. htt_tlv_hdr_t tlv_hdr;
  1474. A_UINT32 sw_peer_id;
  1475. A_UINT32 ast_index;
  1476. htt_mac_addr mac_addr;
  1477. A_UINT32
  1478. pdev_id : 2,
  1479. vdev_id : 8,
  1480. next_hop : 1,
  1481. mcast : 1,
  1482. monitor_direct : 1,
  1483. mesh_sta : 1,
  1484. mec : 1,
  1485. intra_bss : 1,
  1486. chip_id : 2,
  1487. ml_peer_id : 13,
  1488. on_chip : 1;
  1489. A_UINT32
  1490. tx_monitor_override_sta : 1,
  1491. rx_monitor_override_sta : 1,
  1492. reserved1 : 30;
  1493. } htt_ast_entry_tlv;
  1494. typedef enum {
  1495. HTT_STATS_DIRECTION_TX,
  1496. HTT_STATS_DIRECTION_RX,
  1497. } HTT_STATS_DIRECTION;
  1498. typedef enum {
  1499. HTT_STATS_PPDU_TYPE_MODE_SU,
  1500. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1501. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1502. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1503. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1504. } HTT_STATS_PPDU_TYPE;
  1505. typedef enum {
  1506. HTT_STATS_PREAM_OFDM,
  1507. HTT_STATS_PREAM_CCK,
  1508. HTT_STATS_PREAM_HT,
  1509. HTT_STATS_PREAM_VHT,
  1510. HTT_STATS_PREAM_HE,
  1511. HTT_STATS_PREAM_EHT,
  1512. HTT_STATS_PREAM_RSVD1,
  1513. HTT_STATS_PREAM_COUNT,
  1514. } HTT_STATS_PREAM_TYPE;
  1515. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1516. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1517. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1518. * GI Index 0: WHAL_GI_800
  1519. * GI Index 1: WHAL_GI_400
  1520. * GI Index 2: WHAL_GI_1600
  1521. * GI Index 3: WHAL_GI_3200
  1522. */
  1523. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1524. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1525. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1526. * bw index 0: rssi_pri20_chain0
  1527. * bw index 1: rssi_ext20_chain0
  1528. * bw index 2: rssi_ext40_low20_chain0
  1529. * bw index 3: rssi_ext40_high20_chain0
  1530. */
  1531. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1532. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1533. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1534. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1535. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1536. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1537. */
  1538. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1539. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1540. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1541. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1542. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1543. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1544. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1545. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1546. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1547. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1548. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1549. */
  1550. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1551. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1552. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1553. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1554. typedef struct _htt_tx_peer_rate_stats_tlv {
  1555. htt_tlv_hdr_t tlv_hdr;
  1556. /** Number of tx LDPC packets */
  1557. A_UINT32 tx_ldpc;
  1558. /** Number of tx RTS packets */
  1559. A_UINT32 rts_cnt;
  1560. /** RSSI value of last ack packet (units = dB above noise floor) */
  1561. A_UINT32 ack_rssi;
  1562. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1563. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1564. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1565. /**
  1566. * element 0,1, ...7 -> NSS 1,2, ...8
  1567. */
  1568. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1569. /**
  1570. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1571. */
  1572. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1573. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1574. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1575. /**
  1576. * Counters to track number of tx packets in each GI
  1577. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1578. */
  1579. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1580. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1581. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1582. /** Stats for MCS 12/13 */
  1583. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1584. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1585. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1586. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1587. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1588. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1589. A_UINT32 tx_bw_320mhz;
  1590. } htt_tx_peer_rate_stats_tlv;
  1591. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1592. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1593. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1594. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1595. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1596. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1597. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1598. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1599. typedef struct _htt_rx_peer_rate_stats_tlv {
  1600. htt_tlv_hdr_t tlv_hdr;
  1601. A_UINT32 nsts;
  1602. /** Number of rx LDPC packets */
  1603. A_UINT32 rx_ldpc;
  1604. /** Number of rx RTS packets */
  1605. A_UINT32 rts_cnt;
  1606. /** units = dB above noise floor */
  1607. A_UINT32 rssi_mgmt;
  1608. /** units = dB above noise floor */
  1609. A_UINT32 rssi_data;
  1610. /** units = dB above noise floor */
  1611. A_UINT32 rssi_comb;
  1612. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1613. /**
  1614. * element 0,1, ...7 -> NSS 1,2, ...8
  1615. */
  1616. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1617. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1618. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1619. /**
  1620. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1621. */
  1622. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1623. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1624. /** units = dB above noise floor */
  1625. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1626. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1627. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1628. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1629. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1630. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1631. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1632. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1633. /* per_chain_rssi_pkt_type:
  1634. * This field shows what type of rx frame the per-chain RSSI was computed
  1635. * on, by recording the frame type and sub-type as bit-fields within this
  1636. * field:
  1637. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1638. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1639. * BIT [31 : 8] :- Reserved
  1640. */
  1641. A_UINT32 per_chain_rssi_pkt_type;
  1642. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1643. /** PPDU level */
  1644. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1645. /** PPDU level */
  1646. A_UINT32 rx_ulmumimo_data_ppdu;
  1647. /** MPDU level */
  1648. A_UINT32 rx_ulmumimo_mpdu_ok;
  1649. /** mpdu level */
  1650. A_UINT32 rx_ulmumimo_mpdu_fail;
  1651. /** units = dB above noise floor */
  1652. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1653. /** Stats for MCS 12/13 */
  1654. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1655. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1656. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1657. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1658. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1659. } htt_rx_peer_rate_stats_tlv;
  1660. typedef enum {
  1661. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1662. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1663. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1664. } htt_peer_stats_req_mode_t;
  1665. typedef enum {
  1666. HTT_PEER_STATS_CMN_TLV = 0,
  1667. HTT_PEER_DETAILS_TLV = 1,
  1668. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1669. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1670. HTT_TX_TID_STATS_TLV = 4,
  1671. HTT_RX_TID_STATS_TLV = 5,
  1672. HTT_MSDU_FLOW_STATS_TLV = 6,
  1673. HTT_PEER_SCHED_STATS_TLV = 7,
  1674. HTT_PEER_AX_OFDMA_STATS_TLV = 8,
  1675. HTT_PEER_STATS_MAX_TLV = 31,
  1676. } htt_peer_stats_tlv_enum;
  1677. typedef struct {
  1678. htt_tlv_hdr_t tlv_hdr;
  1679. A_UINT32 peer_id;
  1680. /** Num of DL schedules for peer */
  1681. A_UINT32 num_sched_dl;
  1682. /** Num od UL schedules for peer */
  1683. A_UINT32 num_sched_ul;
  1684. /** Peer TX time */
  1685. A_UINT32 peer_tx_active_dur_us_low;
  1686. A_UINT32 peer_tx_active_dur_us_high;
  1687. /** Peer RX time */
  1688. A_UINT32 peer_rx_active_dur_us_low;
  1689. A_UINT32 peer_rx_active_dur_us_high;
  1690. A_UINT32 peer_curr_rate_kbps;
  1691. } htt_peer_sched_stats_tlv;
  1692. typedef struct {
  1693. htt_tlv_hdr_t tlv_hdr;
  1694. A_UINT32 peer_id;
  1695. A_UINT32 ax_basic_trig_count;
  1696. A_UINT32 ax_basic_trig_err;
  1697. A_UINT32 ax_bsr_trig_count;
  1698. A_UINT32 ax_bsr_trig_err;
  1699. A_UINT32 ax_mu_bar_trig_count;
  1700. A_UINT32 ax_mu_bar_trig_err;
  1701. A_UINT32 ax_basic_trig_with_per;
  1702. A_UINT32 ax_bsr_trig_with_per;
  1703. A_UINT32 ax_mu_bar_trig_with_per;
  1704. /* is_airtime_large_for_dl_ofdma, is_airtime_large_for_ul_ofdma
  1705. * These fields contain 2 counters each. The first element in each
  1706. * array counts how many times the airtime is short enough to use
  1707. * OFDMA, and the second element in each array counts how many times the
  1708. * airtime is too large to select OFDMA for the PPDUs involving the peer.
  1709. */
  1710. A_UINT32 is_airtime_large_for_dl_ofdma[2];
  1711. A_UINT32 is_airtime_large_for_ul_ofdma[2];
  1712. /* Last updated value of DL and UL queue depths for each peer per AC */
  1713. A_UINT32 last_updated_dl_qdepth[HTT_NUM_AC_WMM];
  1714. A_UINT32 last_updated_ul_qdepth[HTT_NUM_AC_WMM];
  1715. } htt_peer_ax_ofdma_stats_tlv;
  1716. /* config_param0 */
  1717. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1718. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1719. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1720. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1721. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1722. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1723. do { \
  1724. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1725. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1726. } while (0)
  1727. /* DEPRECATED
  1728. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1729. * as an alias for the corrected macro name.
  1730. * If/when all references to the old name are removed, the definition of
  1731. * the old name will also be removed.
  1732. */
  1733. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1734. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1735. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1736. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1737. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1738. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1739. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1740. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1741. do { \
  1742. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1743. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1744. } while (0)
  1745. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1746. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1747. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1748. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1749. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1750. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1751. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1752. do { \
  1753. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1754. } while (0)
  1755. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1756. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1757. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1758. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1759. do { \
  1760. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1761. } while (0)
  1762. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1763. * TLV_TAGS:
  1764. * - HTT_STATS_PEER_STATS_CMN_TAG
  1765. * - HTT_STATS_PEER_DETAILS_TAG
  1766. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1767. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1768. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1769. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1770. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1771. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1772. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1773. * - HTT_STATS_PEER_AX_OFDMA_STATS_TAG
  1774. */
  1775. /* NOTE:
  1776. * This structure is for documentation, and cannot be safely used directly.
  1777. * Instead, use the constituent TLV structures to fill/parse.
  1778. */
  1779. typedef struct _htt_peer_stats {
  1780. htt_peer_stats_cmn_tlv cmn_tlv;
  1781. htt_peer_details_tlv peer_details;
  1782. /* from g_rate_info_stats */
  1783. htt_tx_peer_rate_stats_tlv tx_rate;
  1784. htt_rx_peer_rate_stats_tlv rx_rate;
  1785. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1786. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1787. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1788. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1789. htt_peer_sched_stats_tlv peer_sched_stats;
  1790. htt_peer_ax_ofdma_stats_tlv ax_ofdma_stats;
  1791. } htt_peer_stats_t;
  1792. /* =========== ACTIVE PEER LIST ========== */
  1793. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1794. * TLV_TAGS:
  1795. * - HTT_STATS_PEER_DETAILS_TAG
  1796. */
  1797. /* NOTE:
  1798. * This structure is for documentation, and cannot be safely used directly.
  1799. * Instead, use the constituent TLV structures to fill/parse.
  1800. */
  1801. typedef struct {
  1802. htt_peer_details_tlv peer_details[1];
  1803. } htt_active_peer_details_list_t;
  1804. /* =========== MUMIMO HWQ stats =========== */
  1805. /* MU MIMO stats per hwQ */
  1806. typedef struct {
  1807. htt_tlv_hdr_t tlv_hdr;
  1808. /** number of MU MIMO schedules posted to HW */
  1809. A_UINT32 mu_mimo_sch_posted;
  1810. /** number of MU MIMO schedules failed to post */
  1811. A_UINT32 mu_mimo_sch_failed;
  1812. /** number of MU MIMO PPDUs posted to HW */
  1813. A_UINT32 mu_mimo_ppdu_posted;
  1814. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1815. typedef struct {
  1816. htt_tlv_hdr_t tlv_hdr;
  1817. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1818. A_UINT32 mu_mimo_mpdus_queued_usr;
  1819. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1820. A_UINT32 mu_mimo_mpdus_tried_usr;
  1821. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1822. A_UINT32 mu_mimo_mpdus_failed_usr;
  1823. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1824. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1825. /** 11AC DL MU MIMO BA not received, per user */
  1826. A_UINT32 mu_mimo_err_no_ba_usr;
  1827. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1828. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1829. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1830. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1831. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1832. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1833. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1834. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1835. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1836. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1837. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1838. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1839. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1840. do { \
  1841. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1842. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1843. } while (0)
  1844. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1845. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1846. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1847. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1848. do { \
  1849. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1850. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1851. } while (0)
  1852. typedef struct {
  1853. htt_tlv_hdr_t tlv_hdr;
  1854. /**
  1855. * BIT [ 7 : 0] :- mac_id
  1856. * BIT [15 : 8] :- hwq_id
  1857. * BIT [31 : 16] :- reserved
  1858. */
  1859. A_UINT32 mac_id__hwq_id__word;
  1860. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1861. /* NOTE:
  1862. * This structure is for documentation, and cannot be safely used directly.
  1863. * Instead, use the constituent TLV structures to fill/parse.
  1864. */
  1865. typedef struct {
  1866. struct _hwq_mu_mimo_stats {
  1867. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1868. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1869. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1870. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1871. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1872. } hwq[1];
  1873. } htt_tx_hwq_mu_mimo_stats_t;
  1874. /* == TX HWQ STATS == */
  1875. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1876. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1877. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1878. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1879. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1880. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1881. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1882. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1883. do { \
  1884. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1885. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1886. } while (0)
  1887. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1888. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1889. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1890. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1891. do { \
  1892. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1893. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1894. } while (0)
  1895. typedef struct {
  1896. htt_tlv_hdr_t tlv_hdr;
  1897. /**
  1898. * BIT [ 7 : 0] :- mac_id
  1899. * BIT [15 : 8] :- hwq_id
  1900. * BIT [31 : 16] :- reserved
  1901. */
  1902. A_UINT32 mac_id__hwq_id__word;
  1903. /*--- PPDU level stats */
  1904. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1905. A_UINT32 xretry;
  1906. /** Number of times sched cmd status reported mpdu underrun */
  1907. A_UINT32 underrun_cnt;
  1908. /** Number of times sched cmd is flushed */
  1909. A_UINT32 flush_cnt;
  1910. /** Number of times sched cmd is filtered */
  1911. A_UINT32 filt_cnt;
  1912. /** Number of times HWSCH uploaded null mpdu bitmap */
  1913. A_UINT32 null_mpdu_bmap;
  1914. /**
  1915. * Number of times user ack or BA TLV is not seen on FES ring
  1916. * where it is expected to be
  1917. */
  1918. A_UINT32 user_ack_failure;
  1919. /** Number of times TQM processed ack TLV received from HWSCH */
  1920. A_UINT32 ack_tlv_proc;
  1921. /** Cache latest processed scheduler ID received from ack BA TLV */
  1922. A_UINT32 sched_id_proc;
  1923. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1924. A_UINT32 null_mpdu_tx_count;
  1925. /**
  1926. * Number of times SW did not see any MPDU info bitmap TLV
  1927. * on FES status ring
  1928. */
  1929. A_UINT32 mpdu_bmap_not_recvd;
  1930. /*--- Selfgen stats per hwQ */
  1931. /** Number of SU/MU BAR frames posted to hwQ */
  1932. A_UINT32 num_bar;
  1933. /** Number of RTS frames posted to hwQ */
  1934. A_UINT32 rts;
  1935. /** Number of cts2self frames posted to hwQ */
  1936. A_UINT32 cts2self;
  1937. /** Number of qos null frames posted to hwQ */
  1938. A_UINT32 qos_null;
  1939. /*--- MPDU level stats */
  1940. /** mpdus tried Tx by HWSCH/TQM */
  1941. A_UINT32 mpdu_tried_cnt;
  1942. /** mpdus queued to HWSCH */
  1943. A_UINT32 mpdu_queued_cnt;
  1944. /** mpdus tried but ack was not received */
  1945. A_UINT32 mpdu_ack_fail_cnt;
  1946. /** This will include sched cmd flush and time based discard */
  1947. A_UINT32 mpdu_filt_cnt;
  1948. /** Number of MPDUs for which ACK was successful but no Tx happened */
  1949. A_UINT32 false_mpdu_ack_count;
  1950. /** Number of times txq timeout happened */
  1951. A_UINT32 txq_timeout;
  1952. } htt_tx_hwq_stats_cmn_tlv;
  1953. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1954. (sizeof(A_UINT32) * (_num_elems)))
  1955. /* NOTE: Variable length TLV, use length spec to infer array size */
  1956. typedef struct {
  1957. htt_tlv_hdr_t tlv_hdr;
  1958. A_UINT32 hist_intvl;
  1959. /** histogram of ppdu post to hwsch - > cmd status received */
  1960. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1961. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1962. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1963. /* NOTE: Variable length TLV, use length spec to infer array size */
  1964. typedef struct {
  1965. htt_tlv_hdr_t tlv_hdr;
  1966. /** Histogram of sched cmd result */
  1967. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1968. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1969. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1970. /* NOTE: Variable length TLV, use length spec to infer array size */
  1971. typedef struct {
  1972. htt_tlv_hdr_t tlv_hdr;
  1973. /** Histogram of various pause conitions */
  1974. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1975. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1976. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1977. /* NOTE: Variable length TLV, use length spec to infer array size */
  1978. typedef struct {
  1979. htt_tlv_hdr_t tlv_hdr;
  1980. /** Histogram of number of user fes result */
  1981. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1982. } htt_tx_hwq_fes_result_stats_tlv_v;
  1983. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1984. /* NOTE: Variable length TLV, use length spec to infer array size
  1985. *
  1986. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1987. * The tries here is the count of the MPDUS within a PPDU that the HW
  1988. * had attempted to transmit on air, for the HWSCH Schedule command
  1989. * submitted by FW in this HWQ .It is not the retry attempts. The
  1990. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1991. * in this histogram.
  1992. * they are defined in FW using the following macros
  1993. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1994. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1995. *
  1996. * */
  1997. typedef struct {
  1998. htt_tlv_hdr_t tlv_hdr;
  1999. A_UINT32 hist_bin_size;
  2000. /** Histogram of number of mpdus on tried mpdu */
  2001. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  2002. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  2003. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2004. /* NOTE: Variable length TLV, use length spec to infer array size
  2005. *
  2006. * The txop_used_cnt_hist is the histogram of txop per burst. After
  2007. * completing the burst, we identify the txop used in the burst and
  2008. * incr the corresponding bin.
  2009. * Each bin represents 1ms & we have 10 bins in this histogram.
  2010. * they are defined in FW using the following macros
  2011. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  2012. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  2013. *
  2014. * */
  2015. typedef struct {
  2016. htt_tlv_hdr_t tlv_hdr;
  2017. /** Histogram of txop used cnt */
  2018. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  2019. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  2020. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  2021. * TLV_TAGS:
  2022. * - HTT_STATS_STRING_TAG
  2023. * - HTT_STATS_TX_HWQ_CMN_TAG
  2024. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  2025. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  2026. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  2027. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  2028. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  2029. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  2030. */
  2031. /* NOTE:
  2032. * This structure is for documentation, and cannot be safely used directly.
  2033. * Instead, use the constituent TLV structures to fill/parse.
  2034. * General HWQ stats Mechanism:
  2035. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  2036. * for all the HWQ requested. & the FW send the buffer to host. In the
  2037. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  2038. * HWQ distinctly.
  2039. */
  2040. typedef struct _htt_tx_hwq_stats {
  2041. htt_stats_string_tlv hwq_str_tlv;
  2042. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  2043. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  2044. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  2045. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  2046. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  2047. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  2048. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  2049. } htt_tx_hwq_stats_t;
  2050. /* == TX SELFGEN STATS == */
  2051. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  2052. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  2053. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  2054. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  2055. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  2056. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  2057. do { \
  2058. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  2059. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  2060. } while (0)
  2061. typedef enum {
  2062. HTT_TXERR_NONE,
  2063. HTT_TXERR_RESP, /* response timeout, mismatch,
  2064. * BW mismatch, mimo ctrl mismatch,
  2065. * CRC error.. */
  2066. HTT_TXERR_FILT, /* blocked by tx filtering */
  2067. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  2068. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  2069. HTT_TXERR_RESERVED1,
  2070. HTT_TXERR_RESERVED2,
  2071. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  2072. HTT_TXERR_INVALID = 0xff,
  2073. } htt_tx_err_status_t;
  2074. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  2075. typedef enum {
  2076. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  2077. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  2078. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  2079. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  2080. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  2081. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  2082. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  2083. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  2084. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  2085. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  2086. } htt_tx_selfgen_sch_tsflag_error_stats;
  2087. typedef enum {
  2088. HTT_TX_MUMIMO_GRP_VALID,
  2089. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  2090. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2091. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2092. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2093. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2094. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2095. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2096. HTT_TX_MUMIMO_GRP_INVALID,
  2097. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2098. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2099. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2100. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2101. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2102. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2103. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2104. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2105. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2106. /*
  2107. * Each bin represents a 300 mbps throughput
  2108. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2109. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2110. */
  2111. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2112. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2113. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2114. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2115. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2116. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2117. typedef struct {
  2118. htt_tlv_hdr_t tlv_hdr;
  2119. /*
  2120. * BIT [ 7 : 0] :- mac_id
  2121. * BIT [31 : 8] :- reserved
  2122. */
  2123. A_UINT32 mac_id__word;
  2124. /** BAR sent out for SU transmission */
  2125. A_UINT32 su_bar;
  2126. /** SW generated RTS frame sent */
  2127. A_UINT32 rts;
  2128. /** SW generated CTS-to-self frame sent */
  2129. A_UINT32 cts2self;
  2130. /** SW generated QOS NULL frame sent */
  2131. A_UINT32 qos_null;
  2132. /** BAR sent for MU user 1 */
  2133. A_UINT32 delayed_bar_1;
  2134. /** BAR sent for MU user 2 */
  2135. A_UINT32 delayed_bar_2;
  2136. /** BAR sent for MU user 3 */
  2137. A_UINT32 delayed_bar_3;
  2138. /** BAR sent for MU user 4 */
  2139. A_UINT32 delayed_bar_4;
  2140. /** BAR sent for MU user 5 */
  2141. A_UINT32 delayed_bar_5;
  2142. /** BAR sent for MU user 6 */
  2143. A_UINT32 delayed_bar_6;
  2144. /** BAR sent for MU user 7 */
  2145. A_UINT32 delayed_bar_7;
  2146. A_UINT32 bar_with_tqm_head_seq_num;
  2147. A_UINT32 bar_with_tid_seq_num;
  2148. /** SW generated RTS frame queued to the HW */
  2149. A_UINT32 su_sw_rts_queued;
  2150. /** SW generated RTS frame sent over the air */
  2151. A_UINT32 su_sw_rts_tried;
  2152. /** SW generated RTS frame completed with error */
  2153. A_UINT32 su_sw_rts_err;
  2154. /** SW generated RTS frame flushed */
  2155. A_UINT32 su_sw_rts_flushed;
  2156. /** CTS (RTS response) received in different BW */
  2157. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2158. /* START DEPRECATED FIELDS */
  2159. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2160. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2161. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2162. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2163. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2164. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2165. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2166. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2167. /* END DEPRECATED FIELDS */
  2168. } htt_tx_selfgen_cmn_stats_tlv;
  2169. typedef struct {
  2170. htt_tlv_hdr_t tlv_hdr;
  2171. /** 11AC VHT SU NDPA frame sent over the air */
  2172. A_UINT32 ac_su_ndpa;
  2173. /** 11AC VHT SU NDP frame sent over the air */
  2174. A_UINT32 ac_su_ndp;
  2175. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2176. A_UINT32 ac_mu_mimo_ndpa;
  2177. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2178. A_UINT32 ac_mu_mimo_ndp;
  2179. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2180. A_UINT32 ac_mu_mimo_brpoll_1;
  2181. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2182. A_UINT32 ac_mu_mimo_brpoll_2;
  2183. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2184. A_UINT32 ac_mu_mimo_brpoll_3;
  2185. /** 11AC VHT SU NDPA frame queued to the HW */
  2186. A_UINT32 ac_su_ndpa_queued;
  2187. /** 11AC VHT SU NDP frame queued to the HW */
  2188. A_UINT32 ac_su_ndp_queued;
  2189. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2190. A_UINT32 ac_mu_mimo_ndpa_queued;
  2191. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2192. A_UINT32 ac_mu_mimo_ndp_queued;
  2193. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2194. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2195. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2196. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2197. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2198. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2199. } htt_tx_selfgen_ac_stats_tlv;
  2200. typedef struct {
  2201. htt_tlv_hdr_t tlv_hdr;
  2202. /** 11AX HE SU NDPA frame sent over the air */
  2203. A_UINT32 ax_su_ndpa;
  2204. /** 11AX HE NDP frame sent over the air */
  2205. A_UINT32 ax_su_ndp;
  2206. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2207. A_UINT32 ax_mu_mimo_ndpa;
  2208. /** 11AX HE MU MIMO NDP frame sent over the air */
  2209. A_UINT32 ax_mu_mimo_ndp;
  2210. union {
  2211. struct {
  2212. /* deprecated old names */
  2213. A_UINT32 ax_mu_mimo_brpoll_1;
  2214. A_UINT32 ax_mu_mimo_brpoll_2;
  2215. A_UINT32 ax_mu_mimo_brpoll_3;
  2216. A_UINT32 ax_mu_mimo_brpoll_4;
  2217. A_UINT32 ax_mu_mimo_brpoll_5;
  2218. A_UINT32 ax_mu_mimo_brpoll_6;
  2219. A_UINT32 ax_mu_mimo_brpoll_7;
  2220. };
  2221. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2222. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2223. };
  2224. /** 11AX HE MU Basic Trigger frame sent over the air */
  2225. A_UINT32 ax_basic_trigger;
  2226. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2227. A_UINT32 ax_bsr_trigger;
  2228. /** 11AX HE MU BAR Trigger frame sent over the air */
  2229. A_UINT32 ax_mu_bar_trigger;
  2230. /** 11AX HE MU RTS Trigger frame sent over the air */
  2231. A_UINT32 ax_mu_rts_trigger;
  2232. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2233. A_UINT32 ax_ulmumimo_trigger;
  2234. /** 11AX HE SU NDPA frame queued to the HW */
  2235. A_UINT32 ax_su_ndpa_queued;
  2236. /** 11AX HE SU NDP frame queued to the HW */
  2237. A_UINT32 ax_su_ndp_queued;
  2238. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2239. A_UINT32 ax_mu_mimo_ndpa_queued;
  2240. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2241. A_UINT32 ax_mu_mimo_ndp_queued;
  2242. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2243. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2244. /**
  2245. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2246. * successfully sent over the air
  2247. */
  2248. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2249. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2250. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2251. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2252. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2253. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2254. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2255. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2256. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2257. } htt_tx_selfgen_ax_stats_tlv;
  2258. typedef struct {
  2259. htt_tlv_hdr_t tlv_hdr;
  2260. /** 11be EHT SU NDPA frame sent over the air */
  2261. A_UINT32 be_su_ndpa;
  2262. /** 11be EHT NDP frame sent over the air */
  2263. A_UINT32 be_su_ndp;
  2264. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2265. A_UINT32 be_mu_mimo_ndpa;
  2266. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2267. A_UINT32 be_mu_mimo_ndp;
  2268. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2269. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2270. /** 11be EHT MU Basic Trigger frame sent over the air */
  2271. A_UINT32 be_basic_trigger;
  2272. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2273. A_UINT32 be_bsr_trigger;
  2274. /** 11be EHT MU BAR Trigger frame sent over the air */
  2275. A_UINT32 be_mu_bar_trigger;
  2276. /** 11be EHT MU RTS Trigger frame sent over the air */
  2277. A_UINT32 be_mu_rts_trigger;
  2278. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2279. A_UINT32 be_ulmumimo_trigger;
  2280. /** 11be EHT SU NDPA frame queued to the HW */
  2281. A_UINT32 be_su_ndpa_queued;
  2282. /** 11be EHT SU NDP frame queued to the HW */
  2283. A_UINT32 be_su_ndp_queued;
  2284. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2285. A_UINT32 be_mu_mimo_ndpa_queued;
  2286. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2287. A_UINT32 be_mu_mimo_ndp_queued;
  2288. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2289. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2290. /**
  2291. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2292. * successfully sent over the air
  2293. */
  2294. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2295. /** 11BE EHT MU Combined Freq. BSRP Trigger frame sent over the air */
  2296. A_UINT32 combined_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2297. /** 11BE EHT MU Combined Freq. BSRP Trigger completed with error(s) */
  2298. A_UINT32 combined_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2299. /** 11BE EHT MU Standalone Freq. BSRP Trigger frame sent over the air */
  2300. A_UINT32 standalone_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2301. /** 11BE EHT MU Standalone Freq. BSRP Trigger completed with error(s) */
  2302. A_UINT32 standalone_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2303. } htt_tx_selfgen_be_stats_tlv;
  2304. typedef struct { /* DEPRECATED */
  2305. htt_tlv_hdr_t tlv_hdr;
  2306. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2307. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2308. /** 11AX HE OFDMA NDPA frame sent over the air */
  2309. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2310. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2311. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2312. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2313. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2314. } htt_txbf_ofdma_ndpa_stats_tlv;
  2315. typedef struct { /* DEPRECATED */
  2316. htt_tlv_hdr_t tlv_hdr;
  2317. /** 11AX HE OFDMA NDP frame queued to the HW */
  2318. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2319. /** 11AX HE OFDMA NDPA frame sent over the air */
  2320. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2321. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2322. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2323. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2324. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2325. } htt_txbf_ofdma_ndp_stats_tlv;
  2326. typedef struct { /* DEPRECATED */
  2327. htt_tlv_hdr_t tlv_hdr;
  2328. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2329. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2330. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2331. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2332. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2333. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2334. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2335. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2336. /**
  2337. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2338. * completed with error(s)
  2339. */
  2340. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2341. } htt_txbf_ofdma_brp_stats_tlv;
  2342. typedef struct { /* DEPRECATED */
  2343. htt_tlv_hdr_t tlv_hdr;
  2344. /**
  2345. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2346. * (TXBF + OFDMA)
  2347. */
  2348. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2349. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2350. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2351. /**
  2352. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2353. * to PHY HW during TX
  2354. */
  2355. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2356. /**
  2357. * 11AX HE OFDMA number of users for which sounding was initiated
  2358. * during TX
  2359. */
  2360. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2361. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2362. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2363. } htt_txbf_ofdma_steer_stats_tlv;
  2364. /* Note:
  2365. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2366. * struct TLVs are deprecated, due to the need for restructuring these
  2367. * stats into a variable length array
  2368. */
  2369. typedef struct { /* DEPRECATED */
  2370. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2371. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2372. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2373. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2374. } htt_tx_pdev_txbf_ofdma_stats_t;
  2375. typedef struct {
  2376. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2377. A_UINT32 ax_ofdma_ndpa_queued;
  2378. /** 11AX HE OFDMA NDPA frame sent over the air */
  2379. A_UINT32 ax_ofdma_ndpa_tried;
  2380. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2381. A_UINT32 ax_ofdma_ndpa_flushed;
  2382. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2383. A_UINT32 ax_ofdma_ndpa_err;
  2384. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2385. typedef struct {
  2386. htt_tlv_hdr_t tlv_hdr;
  2387. /**
  2388. * This field is populated with the num of elems in the ax_ndpa[]
  2389. * variable length array.
  2390. */
  2391. A_UINT32 num_elems_ax_ndpa_arr;
  2392. /**
  2393. * This field will be filled by target with value of
  2394. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2395. * This is for allowing host to infer how much data target has provided,
  2396. * even if it using different version of the struct def than what target
  2397. * had used.
  2398. */
  2399. A_UINT32 arr_elem_size_ax_ndpa;
  2400. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2401. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2402. typedef struct {
  2403. /** 11AX HE OFDMA NDP frame queued to the HW */
  2404. A_UINT32 ax_ofdma_ndp_queued;
  2405. /** 11AX HE OFDMA NDPA frame sent over the air */
  2406. A_UINT32 ax_ofdma_ndp_tried;
  2407. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2408. A_UINT32 ax_ofdma_ndp_flushed;
  2409. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2410. A_UINT32 ax_ofdma_ndp_err;
  2411. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2412. typedef struct {
  2413. htt_tlv_hdr_t tlv_hdr;
  2414. /**
  2415. * This field is populated with the num of elems in the the ax_ndp[]
  2416. * variable length array.
  2417. */
  2418. A_UINT32 num_elems_ax_ndp_arr;
  2419. /**
  2420. * This field will be filled by target with value of
  2421. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2422. * This is for allowing host to infer how much data target has provided,
  2423. * even if it using different version of the struct def than what target
  2424. * had used.
  2425. */
  2426. A_UINT32 arr_elem_size_ax_ndp;
  2427. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2428. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2429. typedef struct {
  2430. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2431. A_UINT32 ax_ofdma_brpoll_queued;
  2432. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2433. A_UINT32 ax_ofdma_brpoll_tried;
  2434. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2435. A_UINT32 ax_ofdma_brpoll_flushed;
  2436. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2437. A_UINT32 ax_ofdma_brp_err;
  2438. /**
  2439. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2440. * completed with error(s)
  2441. */
  2442. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2443. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2444. typedef struct {
  2445. htt_tlv_hdr_t tlv_hdr;
  2446. /**
  2447. * This field is populated with the num of elems in the the ax_brp[]
  2448. * variable length array.
  2449. */
  2450. A_UINT32 num_elems_ax_brp_arr;
  2451. /**
  2452. * This field will be filled by target with value of
  2453. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2454. * This is for allowing host to infer how much data target has provided,
  2455. * even if it using different version of the struct than what target
  2456. * had used.
  2457. */
  2458. A_UINT32 arr_elem_size_ax_brp;
  2459. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2460. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2461. typedef struct {
  2462. /**
  2463. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2464. * (TXBF + OFDMA)
  2465. */
  2466. A_UINT32 ax_ofdma_num_ppdu_steer;
  2467. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2468. A_UINT32 ax_ofdma_num_ppdu_ol;
  2469. /**
  2470. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2471. * to PHY HW during TX
  2472. */
  2473. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2474. /**
  2475. * 11AX HE OFDMA number of users for which sounding was initiated
  2476. * during TX
  2477. */
  2478. A_UINT32 ax_ofdma_num_usrs_sound;
  2479. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2480. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2481. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2482. typedef struct {
  2483. htt_tlv_hdr_t tlv_hdr;
  2484. /**
  2485. * This field is populated with the num of elems in the ax_steer[]
  2486. * variable length array.
  2487. */
  2488. A_UINT32 num_elems_ax_steer_arr;
  2489. /**
  2490. * This field will be filled by target with value of
  2491. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2492. * This is for allowing host to infer how much data target has provided,
  2493. * even if it using different version of the struct than what target
  2494. * had used.
  2495. */
  2496. A_UINT32 arr_elem_size_ax_steer;
  2497. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2498. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2499. typedef struct {
  2500. htt_tlv_hdr_t tlv_hdr;
  2501. /* 11AX HE OFDMA MPDUs tried in rbo steering */
  2502. A_UINT32 ax_ofdma_rbo_steer_mpdus_tried;
  2503. /* 11AX HE OFDMA MPDUs failed in rbo steering */
  2504. A_UINT32 ax_ofdma_rbo_steer_mpdus_failed;
  2505. /* 11AX HE OFDMA MPDUs tried in sifs steering */
  2506. A_UINT32 ax_ofdma_sifs_steer_mpdus_tried;
  2507. /* 11AX HE OFDMA MPDUs failed in sifs steering */
  2508. A_UINT32 ax_ofdma_sifs_steer_mpdus_failed;
  2509. } htt_txbf_ofdma_ax_steer_mpdu_stats_tlv;
  2510. typedef struct {
  2511. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2512. A_UINT32 be_ofdma_ndpa_queued;
  2513. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2514. A_UINT32 be_ofdma_ndpa_tried;
  2515. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2516. A_UINT32 be_ofdma_ndpa_flushed;
  2517. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2518. A_UINT32 be_ofdma_ndpa_err;
  2519. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2520. typedef struct {
  2521. htt_tlv_hdr_t tlv_hdr;
  2522. /**
  2523. * This field is populated with the num of elems in the be_ndpa[]
  2524. * variable length array.
  2525. */
  2526. A_UINT32 num_elems_be_ndpa_arr;
  2527. /**
  2528. * This field will be filled by target with value of
  2529. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2530. * This is for allowing host to infer how much data target has provided,
  2531. * even if it using different version of the struct than what target
  2532. * had used.
  2533. */
  2534. A_UINT32 arr_elem_size_be_ndpa;
  2535. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2536. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2537. typedef struct {
  2538. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2539. A_UINT32 be_ofdma_ndp_queued;
  2540. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2541. A_UINT32 be_ofdma_ndp_tried;
  2542. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2543. A_UINT32 be_ofdma_ndp_flushed;
  2544. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2545. A_UINT32 be_ofdma_ndp_err;
  2546. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2547. typedef struct {
  2548. htt_tlv_hdr_t tlv_hdr;
  2549. /**
  2550. * This field is populated with the num of elems in the be_ndp[]
  2551. * variable length array.
  2552. */
  2553. A_UINT32 num_elems_be_ndp_arr;
  2554. /**
  2555. * This field will be filled by target with value of
  2556. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2557. * This is for allowing host to infer how much data target has provided,
  2558. * even if it using different version of the struct than what target
  2559. * had used.
  2560. */
  2561. A_UINT32 arr_elem_size_be_ndp;
  2562. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2563. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2564. typedef struct {
  2565. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2566. A_UINT32 be_ofdma_brpoll_queued;
  2567. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2568. A_UINT32 be_ofdma_brpoll_tried;
  2569. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2570. A_UINT32 be_ofdma_brpoll_flushed;
  2571. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2572. A_UINT32 be_ofdma_brp_err;
  2573. /**
  2574. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2575. * completed with error(s)
  2576. */
  2577. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2578. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2579. typedef struct {
  2580. htt_tlv_hdr_t tlv_hdr;
  2581. /**
  2582. * This field is populated with the num of elems in the be_brp[]
  2583. * variable length array.
  2584. */
  2585. A_UINT32 num_elems_be_brp_arr;
  2586. /**
  2587. * This field will be filled by target with value of
  2588. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2589. * This is for allowing host to infer how much data target has provided,
  2590. * even if it using different version of the struct than what target
  2591. * had used
  2592. */
  2593. A_UINT32 arr_elem_size_be_brp;
  2594. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2595. } htt_txbf_ofdma_be_brp_stats_tlv;
  2596. typedef struct {
  2597. /**
  2598. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2599. * (TXBF + OFDMA)
  2600. */
  2601. A_UINT32 be_ofdma_num_ppdu_steer;
  2602. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2603. A_UINT32 be_ofdma_num_ppdu_ol;
  2604. /**
  2605. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2606. * to PHY HW during TX
  2607. */
  2608. A_UINT32 be_ofdma_num_usrs_prefetch;
  2609. /**
  2610. * 11BE EHT OFDMA number of users for which sounding was initiated
  2611. * during TX
  2612. */
  2613. A_UINT32 be_ofdma_num_usrs_sound;
  2614. /**
  2615. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2616. */
  2617. A_UINT32 be_ofdma_num_usrs_force_sound;
  2618. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2619. typedef struct {
  2620. htt_tlv_hdr_t tlv_hdr;
  2621. /**
  2622. * This field is populated with the num of elems in the be_steer[]
  2623. * variable length array.
  2624. */
  2625. A_UINT32 num_elems_be_steer_arr;
  2626. /**
  2627. * This field will be filled by target with value of
  2628. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2629. * This is for allowing host to infer how much data target has provided,
  2630. * even if it using different version of the struct than what target
  2631. * had used.
  2632. */
  2633. A_UINT32 arr_elem_size_be_steer;
  2634. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2635. } htt_txbf_ofdma_be_steer_stats_tlv;
  2636. typedef struct {
  2637. htt_tlv_hdr_t tlv_hdr;
  2638. /* 11BE EHT OFDMA MPDUs tried in rbo steering */
  2639. A_UINT32 be_ofdma_rbo_steer_mpdus_tried;
  2640. /* 11BE EHT OFDMA MPDUs failed in rbo steering */
  2641. A_UINT32 be_ofdma_rbo_steer_mpdus_failed;
  2642. /* 11BE EHT OFDMA MPDUs tried in sifs steering */
  2643. A_UINT32 be_ofdma_sifs_steer_mpdus_tried;
  2644. /* 11BE EHT OFDMA MPDUs failed in sifs steering */
  2645. A_UINT32 be_ofdma_sifs_steer_mpdus_failed;
  2646. } htt_txbf_ofdma_be_steer_mpdu_stats_tlv;
  2647. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2648. * TLV_TAGS:
  2649. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2650. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2651. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2652. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2653. * - HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG
  2654. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2655. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2656. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2657. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2658. * - HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG
  2659. */
  2660. typedef struct {
  2661. htt_tlv_hdr_t tlv_hdr;
  2662. /** 11AC VHT SU NDP frame completed with error(s) */
  2663. A_UINT32 ac_su_ndp_err;
  2664. /** 11AC VHT SU NDPA frame completed with error(s) */
  2665. A_UINT32 ac_su_ndpa_err;
  2666. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2667. A_UINT32 ac_mu_mimo_ndpa_err;
  2668. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2669. A_UINT32 ac_mu_mimo_ndp_err;
  2670. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2671. A_UINT32 ac_mu_mimo_brp1_err;
  2672. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2673. A_UINT32 ac_mu_mimo_brp2_err;
  2674. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2675. A_UINT32 ac_mu_mimo_brp3_err;
  2676. /** 11AC VHT SU NDPA frame flushed by HW */
  2677. A_UINT32 ac_su_ndpa_flushed;
  2678. /** 11AC VHT SU NDP frame flushed by HW */
  2679. A_UINT32 ac_su_ndp_flushed;
  2680. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2681. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2682. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2683. A_UINT32 ac_mu_mimo_ndp_flushed;
  2684. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2685. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2686. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2687. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2688. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2689. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2690. } htt_tx_selfgen_ac_err_stats_tlv;
  2691. typedef struct {
  2692. htt_tlv_hdr_t tlv_hdr;
  2693. /** 11AX HE SU NDP frame completed with error(s) */
  2694. A_UINT32 ax_su_ndp_err;
  2695. /** 11AX HE SU NDPA frame completed with error(s) */
  2696. A_UINT32 ax_su_ndpa_err;
  2697. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2698. A_UINT32 ax_mu_mimo_ndpa_err;
  2699. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2700. A_UINT32 ax_mu_mimo_ndp_err;
  2701. union {
  2702. struct {
  2703. /* deprecated old names */
  2704. A_UINT32 ax_mu_mimo_brp1_err;
  2705. A_UINT32 ax_mu_mimo_brp2_err;
  2706. A_UINT32 ax_mu_mimo_brp3_err;
  2707. A_UINT32 ax_mu_mimo_brp4_err;
  2708. A_UINT32 ax_mu_mimo_brp5_err;
  2709. A_UINT32 ax_mu_mimo_brp6_err;
  2710. A_UINT32 ax_mu_mimo_brp7_err;
  2711. };
  2712. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2713. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2714. };
  2715. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2716. A_UINT32 ax_basic_trigger_err;
  2717. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2718. A_UINT32 ax_bsr_trigger_err;
  2719. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2720. A_UINT32 ax_mu_bar_trigger_err;
  2721. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2722. A_UINT32 ax_mu_rts_trigger_err;
  2723. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2724. A_UINT32 ax_ulmumimo_trigger_err;
  2725. /**
  2726. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2727. * frame completed with error(s)
  2728. */
  2729. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2730. /** 11AX HE SU NDPA frame flushed by HW */
  2731. A_UINT32 ax_su_ndpa_flushed;
  2732. /** 11AX HE SU NDP frame flushed by HW */
  2733. A_UINT32 ax_su_ndp_flushed;
  2734. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2735. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2736. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2737. A_UINT32 ax_mu_mimo_ndp_flushed;
  2738. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2739. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2740. /**
  2741. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2742. */
  2743. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2744. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2745. A_UINT32 ax_basic_trigger_partial_resp;
  2746. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2747. A_UINT32 ax_bsr_trigger_partial_resp;
  2748. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2749. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2750. } htt_tx_selfgen_ax_err_stats_tlv;
  2751. typedef struct {
  2752. htt_tlv_hdr_t tlv_hdr;
  2753. /** 11BE EHT SU NDP frame completed with error(s) */
  2754. A_UINT32 be_su_ndp_err;
  2755. /** 11BE EHT SU NDPA frame completed with error(s) */
  2756. A_UINT32 be_su_ndpa_err;
  2757. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2758. A_UINT32 be_mu_mimo_ndpa_err;
  2759. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2760. A_UINT32 be_mu_mimo_ndp_err;
  2761. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2762. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2763. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2764. A_UINT32 be_basic_trigger_err;
  2765. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2766. A_UINT32 be_bsr_trigger_err;
  2767. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2768. A_UINT32 be_mu_bar_trigger_err;
  2769. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2770. A_UINT32 be_mu_rts_trigger_err;
  2771. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2772. A_UINT32 be_ulmumimo_trigger_err;
  2773. /**
  2774. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2775. * completed with error(s)
  2776. */
  2777. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2778. /** 11BE EHT SU NDPA frame flushed by HW */
  2779. A_UINT32 be_su_ndpa_flushed;
  2780. /** 11BE EHT SU NDP frame flushed by HW */
  2781. A_UINT32 be_su_ndp_flushed;
  2782. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2783. A_UINT32 be_mu_mimo_ndpa_flushed;
  2784. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2785. A_UINT32 be_mu_mimo_ndp_flushed;
  2786. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2787. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2788. /**
  2789. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2790. */
  2791. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2792. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2793. A_UINT32 be_basic_trigger_partial_resp;
  2794. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2795. A_UINT32 be_bsr_trigger_partial_resp;
  2796. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2797. A_UINT32 be_mu_bar_trigger_partial_resp;
  2798. } htt_tx_selfgen_be_err_stats_tlv;
  2799. /*
  2800. * Scheduler completion status reason code.
  2801. * (0) HTT_TXERR_NONE - No error (Success).
  2802. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2803. * MIMO control mismatch, CRC error etc.
  2804. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2805. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2806. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2807. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2808. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2809. */
  2810. /* Scheduler error code.
  2811. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2812. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2813. * filtered by HW.
  2814. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2815. * error.
  2816. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2817. * received with MIMO control mismatch.
  2818. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2819. * BW mismatch.
  2820. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2821. * frame even after maximum retries.
  2822. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2823. * received outside RX window.
  2824. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2825. * received by HW for queuing within SIFS interval.
  2826. */
  2827. typedef struct {
  2828. htt_tlv_hdr_t tlv_hdr;
  2829. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2830. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2831. /** 11AC VHT SU NDP scheduler completion status reason code */
  2832. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2833. /** 11AC VHT SU NDP scheduler error code */
  2834. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2835. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2836. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2837. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2838. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2839. /** 11AC VHT MU MIMO NDP scheduler error code */
  2840. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2841. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2842. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2843. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2844. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2845. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2846. typedef struct {
  2847. htt_tlv_hdr_t tlv_hdr;
  2848. /** 11AX HE SU NDPA scheduler completion status reason code */
  2849. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2850. /** 11AX SU NDP scheduler completion status reason code */
  2851. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2852. /** 11AX HE SU NDP scheduler error code */
  2853. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2854. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2855. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2856. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2857. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2858. /** 11AX HE MU MIMO NDP scheduler error code */
  2859. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2860. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2861. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2862. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2863. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2864. /** 11AX HE MU BAR scheduler completion status reason code */
  2865. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2866. /** 11AX HE MU BAR scheduler error code */
  2867. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2868. /**
  2869. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2870. */
  2871. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2872. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2873. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2874. /**
  2875. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2876. */
  2877. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2878. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2879. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2880. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2881. typedef struct {
  2882. htt_tlv_hdr_t tlv_hdr;
  2883. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2884. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2885. /** 11BE SU NDP scheduler completion status reason code */
  2886. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2887. /** 11BE EHT SU NDP scheduler error code */
  2888. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2889. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2890. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2891. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2892. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2893. /** 11BE EHT MU MIMO NDP scheduler error code */
  2894. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2895. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2896. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2897. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2898. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2899. /** 11BE EHT MU BAR scheduler completion status reason code */
  2900. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2901. /** 11BE EHT MU BAR scheduler error code */
  2902. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2903. /**
  2904. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2905. */
  2906. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2907. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2908. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2909. /**
  2910. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2911. */
  2912. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2913. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2914. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2915. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2916. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2917. * TLV_TAGS:
  2918. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2919. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2920. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2921. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2922. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2923. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2924. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2925. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2926. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2927. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2928. */
  2929. /* NOTE:
  2930. * This structure is for documentation, and cannot be safely used directly.
  2931. * Instead, use the constituent TLV structures to fill/parse.
  2932. */
  2933. typedef struct {
  2934. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2935. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2936. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2937. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2938. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2939. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2940. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2941. htt_tx_selfgen_be_stats_tlv be_tlv;
  2942. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2943. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2944. } htt_tx_pdev_selfgen_stats_t;
  2945. /* == TX MU STATS == */
  2946. typedef struct {
  2947. htt_tlv_hdr_t tlv_hdr;
  2948. /** Number of MU MIMO schedules posted to HW */
  2949. A_UINT32 mu_mimo_sch_posted;
  2950. /** Number of MU MIMO schedules failed to post */
  2951. A_UINT32 mu_mimo_sch_failed;
  2952. /** Number of MU MIMO PPDUs posted to HW */
  2953. A_UINT32 mu_mimo_ppdu_posted;
  2954. /*
  2955. * This is the common description for the below sch stats.
  2956. * Counts the number of transmissions of each number of MU users
  2957. * in each TX mode.
  2958. * The array index is the "number of users - 1".
  2959. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2960. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2961. * TX PPDUs and so on.
  2962. * The same is applicable for the other TX mode stats.
  2963. */
  2964. /** Represents the count for 11AC DL MU MIMO sequences */
  2965. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2966. /** Represents the count for 11AX DL MU MIMO sequences */
  2967. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2968. /** Represents the count for 11AX DL MU OFDMA sequences */
  2969. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2970. /**
  2971. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2972. */
  2973. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2974. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2975. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2976. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2977. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2978. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2979. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2980. /**
  2981. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2982. */
  2983. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2984. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2985. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2986. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2987. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2988. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2989. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2990. /** Represents the count for 11BE DL MU MIMO sequences */
  2991. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2992. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2993. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2994. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2995. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2996. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2997. typedef struct {
  2998. htt_tlv_hdr_t tlv_hdr;
  2999. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3000. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3001. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3002. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3003. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  3004. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3005. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3006. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3007. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3008. } htt_tx_pdev_mumimo_grp_stats_tlv;
  3009. typedef struct {
  3010. htt_tlv_hdr_t tlv_hdr;
  3011. /** Number of MU MIMO schedules posted to HW */
  3012. A_UINT32 mu_mimo_sch_posted;
  3013. /** Number of MU MIMO schedules failed to post */
  3014. A_UINT32 mu_mimo_sch_failed;
  3015. /** Number of MU MIMO PPDUs posted to HW */
  3016. A_UINT32 mu_mimo_ppdu_posted;
  3017. /*
  3018. * This is the common description for the below sch stats.
  3019. * Counts the number of transmissions of each number of MU users
  3020. * in each TX mode.
  3021. * The array index is the "number of users - 1".
  3022. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  3023. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  3024. * TX PPDUs and so on.
  3025. * The same is applicable for the other TX mode stats.
  3026. */
  3027. /** Represents the count for 11AC DL MU MIMO sequences */
  3028. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3029. /** Represents the count for 11AX DL MU MIMO sequences */
  3030. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3031. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3032. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3033. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3034. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3035. /** Represents the count for 11BE DL MU MIMO sequences */
  3036. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3037. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3038. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3039. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  3040. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3041. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  3042. typedef struct {
  3043. htt_tlv_hdr_t tlv_hdr;
  3044. /** Represents the count for 11AX DL MU OFDMA sequences */
  3045. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3046. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  3047. typedef struct {
  3048. htt_tlv_hdr_t tlv_hdr;
  3049. /** Represents the count for 11BE DL MU OFDMA sequences */
  3050. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3051. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  3052. typedef struct {
  3053. htt_tlv_hdr_t tlv_hdr;
  3054. /**
  3055. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3056. */
  3057. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3058. /**
  3059. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  3060. */
  3061. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3062. /**
  3063. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  3064. */
  3065. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3066. /**
  3067. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  3068. */
  3069. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3070. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  3071. typedef struct {
  3072. htt_tlv_hdr_t tlv_hdr;
  3073. /**
  3074. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  3075. */
  3076. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3077. /**
  3078. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  3079. */
  3080. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3081. /**
  3082. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  3083. */
  3084. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3085. /**
  3086. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  3087. */
  3088. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3089. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  3090. typedef struct {
  3091. htt_tlv_hdr_t tlv_hdr;
  3092. /**
  3093. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3094. */
  3095. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3096. /**
  3097. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  3098. */
  3099. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3100. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  3101. typedef struct {
  3102. htt_tlv_hdr_t tlv_hdr;
  3103. /**
  3104. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  3105. */
  3106. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3107. /**
  3108. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  3109. */
  3110. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3111. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  3112. typedef struct {
  3113. htt_tlv_hdr_t tlv_hdr;
  3114. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  3115. A_UINT32 mu_mimo_mpdus_queued_usr;
  3116. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  3117. A_UINT32 mu_mimo_mpdus_tried_usr;
  3118. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  3119. A_UINT32 mu_mimo_mpdus_failed_usr;
  3120. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  3121. A_UINT32 mu_mimo_mpdus_requeued_usr;
  3122. /** 11AC DL MU MIMO BA not received, per user */
  3123. A_UINT32 mu_mimo_err_no_ba_usr;
  3124. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  3125. A_UINT32 mu_mimo_mpdu_underrun_usr;
  3126. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  3127. A_UINT32 mu_mimo_ampdu_underrun_usr;
  3128. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  3129. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  3130. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  3131. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  3132. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3133. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3134. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3135. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3136. /** 11AX DL MU MIMO BA not received, per user */
  3137. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3138. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3139. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3140. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3141. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3142. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3143. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3144. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3145. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3146. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3147. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3148. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3149. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3150. /** 11AX MU OFDMA BA not received, per user */
  3151. A_UINT32 ax_ofdma_err_no_ba_usr;
  3152. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3153. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3154. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3155. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3156. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3157. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3158. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3159. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3160. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3161. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3162. typedef struct {
  3163. htt_tlv_hdr_t tlv_hdr;
  3164. /* mpdu level stats */
  3165. A_UINT32 mpdus_queued_usr;
  3166. A_UINT32 mpdus_tried_usr;
  3167. A_UINT32 mpdus_failed_usr;
  3168. A_UINT32 mpdus_requeued_usr;
  3169. A_UINT32 err_no_ba_usr;
  3170. A_UINT32 mpdu_underrun_usr;
  3171. A_UINT32 ampdu_underrun_usr;
  3172. A_UINT32 user_index;
  3173. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3174. A_UINT32 tx_sched_mode;
  3175. } htt_tx_pdev_mpdu_stats_tlv;
  3176. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3177. * TLV_TAGS:
  3178. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3179. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3180. */
  3181. /* NOTE:
  3182. * This structure is for documentation, and cannot be safely used directly.
  3183. * Instead, use the constituent TLV structures to fill/parse.
  3184. */
  3185. typedef struct {
  3186. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3187. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3188. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3189. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3190. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3191. /*
  3192. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3193. * it can also hold MU-OFDMA stats.
  3194. */
  3195. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3196. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3197. } htt_tx_pdev_mu_mimo_stats_t;
  3198. /* == TX SCHED STATS == */
  3199. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3200. /* NOTE: Variable length TLV, use length spec to infer array size */
  3201. typedef struct {
  3202. htt_tlv_hdr_t tlv_hdr;
  3203. /** Scheduler command posted per tx_mode */
  3204. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3205. } htt_sched_txq_cmd_posted_tlv_v;
  3206. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3207. /* NOTE: Variable length TLV, use length spec to infer array size */
  3208. typedef struct {
  3209. htt_tlv_hdr_t tlv_hdr;
  3210. /** Scheduler command reaped per tx_mode */
  3211. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3212. } htt_sched_txq_cmd_reaped_tlv_v;
  3213. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3214. /* NOTE: Variable length TLV, use length spec to infer array size */
  3215. typedef struct {
  3216. htt_tlv_hdr_t tlv_hdr;
  3217. /**
  3218. * sched_order_su contains the peer IDs of peers chosen in the last
  3219. * NUM_SCHED_ORDER_LOG scheduler instances.
  3220. * The array is circular; it's unspecified which array element corresponds
  3221. * to the most recent scheduler invocation, and which corresponds to
  3222. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3223. */
  3224. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3225. } htt_sched_txq_sched_order_su_tlv_v;
  3226. typedef struct {
  3227. htt_tlv_hdr_t tlv_hdr;
  3228. A_UINT32 htt_stats_type;
  3229. } htt_stats_error_tlv_v;
  3230. typedef enum {
  3231. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3232. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3233. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3234. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3235. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3236. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3237. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3238. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3239. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3240. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3241. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3242. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3243. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3244. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3245. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3246. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3247. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3248. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3249. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3250. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3251. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3252. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3253. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3254. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3255. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3256. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3257. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3258. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3259. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3260. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3261. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3262. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3263. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3264. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3265. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3266. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3267. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3268. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3269. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3270. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesn't have enough data */
  3271. HTT_SCHED_INELIGIBILITY_MAX,
  3272. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3273. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3274. /* NOTE: Variable length TLV, use length spec to infer array size */
  3275. typedef struct {
  3276. htt_tlv_hdr_t tlv_hdr;
  3277. /**
  3278. * sched_ineligibility counts the number of occurrences of different
  3279. * reasons for tid ineligibility during eligibility checks per txq
  3280. * in scheduling
  3281. *
  3282. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3283. */
  3284. A_UINT32 sched_ineligibility[1];
  3285. } htt_sched_txq_sched_ineligibility_tlv_v;
  3286. typedef enum {
  3287. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggered */
  3288. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3289. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3290. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3291. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3292. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3293. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3294. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3295. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3296. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3297. /* NOTE: Variable length TLV, use length spec to infer array size */
  3298. typedef struct {
  3299. htt_tlv_hdr_t tlv_hdr;
  3300. /**
  3301. * supercycle_triggers[] is a histogram that counts the number of
  3302. * occurrences of each different reason for a transmit scheduler
  3303. * supercycle to be triggered.
  3304. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3305. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3306. * of times a supercycle has been forced.
  3307. * These supercycle trigger counts are not automatically reset, but
  3308. * are reset upon request.
  3309. */
  3310. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3311. } htt_sched_txq_supercycle_triggers_tlv_v;
  3312. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3313. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3314. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3315. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3316. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3317. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3318. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3319. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3320. do { \
  3321. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3322. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3323. } while (0)
  3324. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3325. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3326. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3327. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3328. do { \
  3329. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3330. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3331. } while (0)
  3332. typedef struct {
  3333. htt_tlv_hdr_t tlv_hdr;
  3334. /**
  3335. * BIT [ 7 : 0] :- mac_id
  3336. * BIT [15 : 8] :- txq_id
  3337. * BIT [31 : 16] :- reserved
  3338. */
  3339. A_UINT32 mac_id__txq_id__word;
  3340. /** Scheduler policy ised for this TxQ */
  3341. A_UINT32 sched_policy;
  3342. /** Timestamp of last scheduler command posted */
  3343. A_UINT32 last_sched_cmd_posted_timestamp;
  3344. /** Timestamp of last scheduler command completed */
  3345. A_UINT32 last_sched_cmd_compl_timestamp;
  3346. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3347. A_UINT32 sched_2_tac_lwm_count;
  3348. /** Num of Sched2TAC ring full condition */
  3349. A_UINT32 sched_2_tac_ring_full;
  3350. /**
  3351. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3352. * sequence type
  3353. */
  3354. A_UINT32 sched_cmd_post_failure;
  3355. /** Num of active tids for this TxQ at current instance */
  3356. A_UINT32 num_active_tids;
  3357. /** Num of powersave schedules */
  3358. A_UINT32 num_ps_schedules;
  3359. /** Num of scheduler commands pending for this TxQ */
  3360. A_UINT32 sched_cmds_pending;
  3361. /** Num of tidq registration for this TxQ */
  3362. A_UINT32 num_tid_register;
  3363. /** Num of tidq de-registration for this TxQ */
  3364. A_UINT32 num_tid_unregister;
  3365. /** Num of iterations msduq stats was updated */
  3366. A_UINT32 num_qstats_queried;
  3367. /** qstats query update status */
  3368. A_UINT32 qstats_update_pending;
  3369. /** Timestamp of Last query stats made */
  3370. A_UINT32 last_qstats_query_timestamp;
  3371. /** Num of sched2tqm command queue full condition */
  3372. A_UINT32 num_tqm_cmdq_full;
  3373. /** Num of scheduler trigger from DE Module */
  3374. A_UINT32 num_de_sched_algo_trigger;
  3375. /** Num of scheduler trigger from RT Module */
  3376. A_UINT32 num_rt_sched_algo_trigger;
  3377. /** Num of scheduler trigger from TQM Module */
  3378. A_UINT32 num_tqm_sched_algo_trigger;
  3379. /** Num of schedules for notify frame */
  3380. A_UINT32 notify_sched;
  3381. /** Duration based sendn termination */
  3382. A_UINT32 dur_based_sendn_term;
  3383. /** scheduled via NOTIFY2 */
  3384. A_UINT32 su_notify2_sched;
  3385. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3386. A_UINT32 su_optimal_queued_msdus_sched;
  3387. /** schedule due to timeout */
  3388. A_UINT32 su_delay_timeout_sched;
  3389. /** delay if txtime is less than 500us */
  3390. A_UINT32 su_min_txtime_sched_delay;
  3391. /** scheduled via no delay */
  3392. A_UINT32 su_no_delay;
  3393. /** Num of supercycles for this TxQ */
  3394. A_UINT32 num_supercycles;
  3395. /** Num of subcycles with sort for this TxQ */
  3396. A_UINT32 num_subcycles_with_sort;
  3397. /** Num of subcycles without sort for this Txq */
  3398. A_UINT32 num_subcycles_no_sort;
  3399. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3400. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3401. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3402. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3403. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3404. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3405. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3406. do { \
  3407. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3408. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3409. } while (0)
  3410. typedef struct {
  3411. htt_tlv_hdr_t tlv_hdr;
  3412. /**
  3413. * BIT [ 7 : 0] :- mac_id
  3414. * BIT [31 : 8] :- reserved
  3415. */
  3416. A_UINT32 mac_id__word;
  3417. /** Current timestamp */
  3418. A_UINT32 current_timestamp;
  3419. } htt_stats_tx_sched_cmn_tlv;
  3420. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3421. * TLV_TAGS:
  3422. * - HTT_STATS_TX_SCHED_CMN_TAG
  3423. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3424. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3425. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3426. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3427. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3428. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3429. */
  3430. /* NOTE:
  3431. * This structure is for documentation, and cannot be safely used directly.
  3432. * Instead, use the constituent TLV structures to fill/parse.
  3433. */
  3434. typedef struct {
  3435. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3436. struct _txq_tx_sched_stats {
  3437. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3438. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3439. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3440. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3441. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3442. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3443. } txq[1];
  3444. } htt_stats_tx_sched_t;
  3445. /* == TQM STATS == */
  3446. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3447. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3448. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3449. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3450. /* NOTE: Variable length TLV, use length spec to infer array size */
  3451. typedef struct {
  3452. htt_tlv_hdr_t tlv_hdr;
  3453. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3454. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3455. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3456. /* NOTE: Variable length TLV, use length spec to infer array size */
  3457. typedef struct {
  3458. htt_tlv_hdr_t tlv_hdr;
  3459. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3460. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3461. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3462. /* NOTE: Variable length TLV, use length spec to infer array size */
  3463. typedef struct {
  3464. htt_tlv_hdr_t tlv_hdr;
  3465. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3466. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3467. typedef struct {
  3468. htt_tlv_hdr_t tlv_hdr;
  3469. A_UINT32 msdu_count;
  3470. A_UINT32 mpdu_count;
  3471. A_UINT32 remove_msdu;
  3472. A_UINT32 remove_mpdu;
  3473. A_UINT32 remove_msdu_ttl;
  3474. A_UINT32 send_bar;
  3475. A_UINT32 bar_sync;
  3476. A_UINT32 notify_mpdu;
  3477. A_UINT32 sync_cmd;
  3478. A_UINT32 write_cmd;
  3479. A_UINT32 hwsch_trigger;
  3480. A_UINT32 ack_tlv_proc;
  3481. A_UINT32 gen_mpdu_cmd;
  3482. A_UINT32 gen_list_cmd;
  3483. A_UINT32 remove_mpdu_cmd;
  3484. A_UINT32 remove_mpdu_tried_cmd;
  3485. A_UINT32 mpdu_queue_stats_cmd;
  3486. A_UINT32 mpdu_head_info_cmd;
  3487. A_UINT32 msdu_flow_stats_cmd;
  3488. A_UINT32 remove_msdu_cmd;
  3489. A_UINT32 remove_msdu_ttl_cmd;
  3490. A_UINT32 flush_cache_cmd;
  3491. A_UINT32 update_mpduq_cmd;
  3492. A_UINT32 enqueue;
  3493. A_UINT32 enqueue_notify;
  3494. A_UINT32 notify_mpdu_at_head;
  3495. A_UINT32 notify_mpdu_state_valid;
  3496. /*
  3497. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3498. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3499. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3500. * for non-UDP MSDUs.
  3501. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3502. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3503. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3504. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3505. *
  3506. * Notify signifies that we trigger the scheduler.
  3507. */
  3508. A_UINT32 sched_udp_notify1;
  3509. A_UINT32 sched_udp_notify2;
  3510. A_UINT32 sched_nonudp_notify1;
  3511. A_UINT32 sched_nonudp_notify2;
  3512. } htt_tx_tqm_pdev_stats_tlv_v;
  3513. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3514. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3515. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3516. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3517. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3518. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3519. do { \
  3520. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3521. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3522. } while (0)
  3523. typedef struct {
  3524. htt_tlv_hdr_t tlv_hdr;
  3525. /**
  3526. * BIT [ 7 : 0] :- mac_id
  3527. * BIT [31 : 8] :- reserved
  3528. */
  3529. A_UINT32 mac_id__word;
  3530. A_UINT32 max_cmdq_id;
  3531. A_UINT32 list_mpdu_cnt_hist_intvl;
  3532. /* Global stats */
  3533. A_UINT32 add_msdu;
  3534. A_UINT32 q_empty;
  3535. A_UINT32 q_not_empty;
  3536. A_UINT32 drop_notification;
  3537. A_UINT32 desc_threshold;
  3538. A_UINT32 hwsch_tqm_invalid_status;
  3539. A_UINT32 missed_tqm_gen_mpdus;
  3540. A_UINT32 tqm_active_tids;
  3541. A_UINT32 tqm_inactive_tids;
  3542. A_UINT32 tqm_active_msduq_flows;
  3543. /* SAWF system delay reference timestamp updation related stats */
  3544. A_UINT32 total_msduq_timestamp_updates;
  3545. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3546. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3547. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3548. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3549. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3550. A_UINT32 high_prio_q_not_empty;
  3551. } htt_tx_tqm_cmn_stats_tlv;
  3552. typedef struct {
  3553. htt_tlv_hdr_t tlv_hdr;
  3554. /* Error stats */
  3555. A_UINT32 q_empty_failure;
  3556. A_UINT32 q_not_empty_failure;
  3557. A_UINT32 add_msdu_failure;
  3558. /* TQM reset debug stats */
  3559. A_UINT32 tqm_cache_ctl_err;
  3560. A_UINT32 tqm_soft_reset;
  3561. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3562. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3563. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3564. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3565. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3566. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3567. A_UINT32 tqm_reset_recovery_time_ms;
  3568. A_UINT32 tqm_reset_num_peers_hdl;
  3569. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3570. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3571. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3572. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3573. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3574. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3575. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3576. } htt_tx_tqm_error_stats_tlv;
  3577. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3578. * TLV_TAGS:
  3579. * - HTT_STATS_TX_TQM_CMN_TAG
  3580. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3581. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3582. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3583. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3584. * - HTT_STATS_TX_TQM_PDEV_TAG
  3585. */
  3586. /* NOTE:
  3587. * This structure is for documentation, and cannot be safely used directly.
  3588. * Instead, use the constituent TLV structures to fill/parse.
  3589. */
  3590. typedef struct {
  3591. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3592. htt_tx_tqm_error_stats_tlv err_tlv;
  3593. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3594. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3595. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3596. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3597. } htt_tx_tqm_pdev_stats_t;
  3598. /* == TQM CMDQ stats == */
  3599. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3600. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3601. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3602. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3603. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3604. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3605. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3606. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3607. do { \
  3608. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3609. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3610. } while (0)
  3611. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3612. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3613. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3614. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3615. do { \
  3616. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3617. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3618. } while (0)
  3619. typedef struct {
  3620. htt_tlv_hdr_t tlv_hdr;
  3621. /*
  3622. * BIT [ 7 : 0] :- mac_id
  3623. * BIT [15 : 8] :- cmdq_id
  3624. * BIT [31 : 16] :- reserved
  3625. */
  3626. A_UINT32 mac_id__cmdq_id__word;
  3627. A_UINT32 sync_cmd;
  3628. A_UINT32 write_cmd;
  3629. A_UINT32 gen_mpdu_cmd;
  3630. A_UINT32 mpdu_queue_stats_cmd;
  3631. A_UINT32 mpdu_head_info_cmd;
  3632. A_UINT32 msdu_flow_stats_cmd;
  3633. A_UINT32 remove_mpdu_cmd;
  3634. A_UINT32 remove_msdu_cmd;
  3635. A_UINT32 flush_cache_cmd;
  3636. A_UINT32 update_mpduq_cmd;
  3637. A_UINT32 update_msduq_cmd;
  3638. } htt_tx_tqm_cmdq_status_tlv;
  3639. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3640. * TLV_TAGS:
  3641. * - HTT_STATS_STRING_TAG
  3642. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3643. */
  3644. /* NOTE:
  3645. * This structure is for documentation, and cannot be safely used directly.
  3646. * Instead, use the constituent TLV structures to fill/parse.
  3647. */
  3648. typedef struct {
  3649. struct _cmdq_stats {
  3650. htt_stats_string_tlv cmdq_str_tlv;
  3651. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3652. } q[1];
  3653. } htt_tx_tqm_cmdq_stats_t;
  3654. /* == TX-DE STATS == */
  3655. /* Structures for tx de stats */
  3656. typedef struct {
  3657. htt_tlv_hdr_t tlv_hdr;
  3658. A_UINT32 m1_packets;
  3659. A_UINT32 m2_packets;
  3660. A_UINT32 m3_packets;
  3661. A_UINT32 m4_packets;
  3662. A_UINT32 g1_packets;
  3663. A_UINT32 g2_packets;
  3664. A_UINT32 rc4_packets;
  3665. A_UINT32 eap_packets;
  3666. A_UINT32 eapol_start_packets;
  3667. A_UINT32 eapol_logoff_packets;
  3668. A_UINT32 eapol_encap_asf_packets;
  3669. } htt_tx_de_eapol_packets_stats_tlv;
  3670. typedef struct {
  3671. htt_tlv_hdr_t tlv_hdr;
  3672. A_UINT32 ap_bss_peer_not_found;
  3673. A_UINT32 ap_bcast_mcast_no_peer;
  3674. A_UINT32 sta_delete_in_progress;
  3675. A_UINT32 ibss_no_bss_peer;
  3676. A_UINT32 invaild_vdev_type;
  3677. A_UINT32 invalid_ast_peer_entry;
  3678. A_UINT32 peer_entry_invalid;
  3679. A_UINT32 ethertype_not_ip;
  3680. A_UINT32 eapol_lookup_failed;
  3681. A_UINT32 qpeer_not_allow_data;
  3682. A_UINT32 fse_tid_override;
  3683. A_UINT32 ipv6_jumbogram_zero_length;
  3684. A_UINT32 qos_to_non_qos_in_prog;
  3685. A_UINT32 ap_bcast_mcast_eapol;
  3686. A_UINT32 unicast_on_ap_bss_peer;
  3687. A_UINT32 ap_vdev_invalid;
  3688. A_UINT32 incomplete_llc;
  3689. A_UINT32 eapol_duplicate_m3;
  3690. A_UINT32 eapol_duplicate_m4;
  3691. } htt_tx_de_classify_failed_stats_tlv;
  3692. typedef struct {
  3693. htt_tlv_hdr_t tlv_hdr;
  3694. A_UINT32 arp_packets;
  3695. A_UINT32 igmp_packets;
  3696. A_UINT32 dhcp_packets;
  3697. A_UINT32 host_inspected;
  3698. A_UINT32 htt_included;
  3699. A_UINT32 htt_valid_mcs;
  3700. A_UINT32 htt_valid_nss;
  3701. A_UINT32 htt_valid_preamble_type;
  3702. A_UINT32 htt_valid_chainmask;
  3703. A_UINT32 htt_valid_guard_interval;
  3704. A_UINT32 htt_valid_retries;
  3705. A_UINT32 htt_valid_bw_info;
  3706. A_UINT32 htt_valid_power;
  3707. A_UINT32 htt_valid_key_flags;
  3708. A_UINT32 htt_valid_no_encryption;
  3709. A_UINT32 fse_entry_count;
  3710. A_UINT32 fse_priority_be;
  3711. A_UINT32 fse_priority_high;
  3712. A_UINT32 fse_priority_low;
  3713. A_UINT32 fse_traffic_ptrn_be;
  3714. A_UINT32 fse_traffic_ptrn_over_sub;
  3715. A_UINT32 fse_traffic_ptrn_bursty;
  3716. A_UINT32 fse_traffic_ptrn_interactive;
  3717. A_UINT32 fse_traffic_ptrn_periodic;
  3718. A_UINT32 fse_hwqueue_alloc;
  3719. A_UINT32 fse_hwqueue_created;
  3720. A_UINT32 fse_hwqueue_send_to_host;
  3721. A_UINT32 mcast_entry;
  3722. A_UINT32 bcast_entry;
  3723. A_UINT32 htt_update_peer_cache;
  3724. A_UINT32 htt_learning_frame;
  3725. A_UINT32 fse_invalid_peer;
  3726. /**
  3727. * mec_notify is HTT TX WBM multicast echo check notification
  3728. * from firmware to host. FW sends SA addresses to host for all
  3729. * multicast/broadcast packets received on STA side.
  3730. */
  3731. A_UINT32 mec_notify;
  3732. } htt_tx_de_classify_stats_tlv;
  3733. typedef struct {
  3734. htt_tlv_hdr_t tlv_hdr;
  3735. A_UINT32 eok;
  3736. A_UINT32 classify_done;
  3737. A_UINT32 lookup_failed;
  3738. A_UINT32 send_host_dhcp;
  3739. A_UINT32 send_host_mcast;
  3740. A_UINT32 send_host_unknown_dest;
  3741. A_UINT32 send_host;
  3742. A_UINT32 status_invalid;
  3743. } htt_tx_de_classify_status_stats_tlv;
  3744. typedef struct {
  3745. htt_tlv_hdr_t tlv_hdr;
  3746. A_UINT32 enqueued_pkts;
  3747. A_UINT32 to_tqm;
  3748. A_UINT32 to_tqm_bypass;
  3749. } htt_tx_de_enqueue_packets_stats_tlv;
  3750. typedef struct {
  3751. htt_tlv_hdr_t tlv_hdr;
  3752. A_UINT32 discarded_pkts;
  3753. A_UINT32 local_frames;
  3754. A_UINT32 is_ext_msdu;
  3755. } htt_tx_de_enqueue_discard_stats_tlv;
  3756. typedef struct {
  3757. htt_tlv_hdr_t tlv_hdr;
  3758. A_UINT32 tcl_dummy_frame;
  3759. A_UINT32 tqm_dummy_frame;
  3760. A_UINT32 tqm_notify_frame;
  3761. A_UINT32 fw2wbm_enq;
  3762. A_UINT32 tqm_bypass_frame;
  3763. } htt_tx_de_compl_stats_tlv;
  3764. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3765. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3766. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3767. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3768. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3769. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3770. do { \
  3771. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3772. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3773. } while (0)
  3774. /*
  3775. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3776. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3777. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3778. * 200us & again request for it. This is a histogram of time we wait, with
  3779. * bin of 200ms & there are 10 bin (2 seconds max)
  3780. * They are defined by the following macros in FW
  3781. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3782. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3783. * ENTRIES_PER_BIN_COUNT)
  3784. */
  3785. typedef struct {
  3786. htt_tlv_hdr_t tlv_hdr;
  3787. A_UINT32 fw2wbm_ring_full_hist[1];
  3788. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3789. typedef struct {
  3790. htt_tlv_hdr_t tlv_hdr;
  3791. /**
  3792. * BIT [ 7 : 0] :- mac_id
  3793. * BIT [31 : 8] :- reserved
  3794. */
  3795. A_UINT32 mac_id__word;
  3796. /* Global Stats */
  3797. A_UINT32 tcl2fw_entry_count;
  3798. A_UINT32 not_to_fw;
  3799. A_UINT32 invalid_pdev_vdev_peer;
  3800. A_UINT32 tcl_res_invalid_addrx;
  3801. A_UINT32 wbm2fw_entry_count;
  3802. A_UINT32 invalid_pdev;
  3803. A_UINT32 tcl_res_addrx_timeout;
  3804. A_UINT32 invalid_vdev;
  3805. A_UINT32 invalid_tcl_exp_frame_desc;
  3806. A_UINT32 vdev_id_mismatch_cnt;
  3807. } htt_tx_de_cmn_stats_tlv;
  3808. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3809. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3810. /* Rx debug info for status rings */
  3811. typedef struct {
  3812. htt_tlv_hdr_t tlv_hdr;
  3813. /**
  3814. * BIT [15 : 0] :- max possible number of entries in respective ring
  3815. * (size of the ring in terms of entries)
  3816. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3817. */
  3818. A_UINT32 entry_status_sw2rxdma;
  3819. A_UINT32 entry_status_rxdma2reo;
  3820. A_UINT32 entry_status_reo2sw1;
  3821. A_UINT32 entry_status_reo2sw4;
  3822. A_UINT32 entry_status_refillringipa;
  3823. A_UINT32 entry_status_refillringhost;
  3824. /** datarate - Moving Average of Number of Entries */
  3825. A_UINT32 datarate_refillringipa;
  3826. A_UINT32 datarate_refillringhost;
  3827. /**
  3828. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3829. * deprecated, and will be filled with 0x0 by the target.
  3830. */
  3831. A_UINT32 refillringhost_backpress_hist[3];
  3832. A_UINT32 refillringipa_backpress_hist[3];
  3833. /**
  3834. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3835. * in recent time periods
  3836. * element 0: in last 0 to 250ms
  3837. * element 1: 250ms to 500ms
  3838. * element 2: above 500ms
  3839. */
  3840. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3841. } htt_rx_fw_ring_stats_tlv_v;
  3842. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3843. * TLV_TAGS:
  3844. * - HTT_STATS_TX_DE_CMN_TAG
  3845. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3846. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3847. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3848. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3849. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3850. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3851. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3852. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3853. */
  3854. /* NOTE:
  3855. * This structure is for documentation, and cannot be safely used directly.
  3856. * Instead, use the constituent TLV structures to fill/parse.
  3857. */
  3858. typedef struct {
  3859. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3860. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3861. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3862. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3863. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3864. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3865. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3866. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3867. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3868. } htt_tx_de_stats_t;
  3869. /* == RING-IF STATS == */
  3870. /* DWORD num_elems__prefetch_tail_idx */
  3871. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3872. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3873. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3874. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3875. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3876. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3877. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3878. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3879. do { \
  3880. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3881. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3882. } while (0)
  3883. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3884. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3885. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3886. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3887. do { \
  3888. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3889. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3890. } while (0)
  3891. /* DWORD head_idx__tail_idx */
  3892. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3893. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3894. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3895. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3896. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3897. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3898. HTT_RING_IF_STATS_HEAD_IDX_S)
  3899. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3900. do { \
  3901. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3902. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3903. } while (0)
  3904. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3905. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3906. HTT_RING_IF_STATS_TAIL_IDX_S)
  3907. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3908. do { \
  3909. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3910. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3911. } while (0)
  3912. /* DWORD shadow_head_idx__shadow_tail_idx */
  3913. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3914. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3915. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3916. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3917. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3918. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3919. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3920. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3921. do { \
  3922. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3923. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3924. } while (0)
  3925. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3926. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3927. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3928. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3929. do { \
  3930. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3931. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3932. } while (0)
  3933. /* DWORD lwm_thresh__hwm_thresh */
  3934. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3935. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3936. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3937. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3938. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3939. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3940. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3941. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3942. do { \
  3943. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3944. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3945. } while (0)
  3946. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3947. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3948. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3949. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3950. do { \
  3951. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3952. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3953. } while (0)
  3954. #define HTT_STATS_LOW_WM_BINS 5
  3955. #define HTT_STATS_HIGH_WM_BINS 5
  3956. typedef struct {
  3957. /** DWORD aligned base memory address of the ring */
  3958. A_UINT32 base_addr;
  3959. /** size of each ring element */
  3960. A_UINT32 elem_size;
  3961. /**
  3962. * BIT [15 : 0] :- num_elems
  3963. * BIT [31 : 16] :- prefetch_tail_idx
  3964. */
  3965. A_UINT32 num_elems__prefetch_tail_idx;
  3966. /**
  3967. * BIT [15 : 0] :- head_idx
  3968. * BIT [31 : 16] :- tail_idx
  3969. */
  3970. A_UINT32 head_idx__tail_idx;
  3971. /**
  3972. * BIT [15 : 0] :- shadow_head_idx
  3973. * BIT [31 : 16] :- shadow_tail_idx
  3974. */
  3975. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3976. A_UINT32 num_tail_incr;
  3977. /**
  3978. * BIT [15 : 0] :- lwm_thresh
  3979. * BIT [31 : 16] :- hwm_thresh
  3980. */
  3981. A_UINT32 lwm_thresh__hwm_thresh;
  3982. A_UINT32 overrun_hit_count;
  3983. A_UINT32 underrun_hit_count;
  3984. A_UINT32 prod_blockwait_count;
  3985. A_UINT32 cons_blockwait_count;
  3986. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3987. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3988. } htt_ring_if_stats_tlv;
  3989. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3990. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3991. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3992. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3993. HTT_RING_IF_CMN_MAC_ID_S)
  3994. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3995. do { \
  3996. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3997. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3998. } while (0)
  3999. typedef struct {
  4000. htt_tlv_hdr_t tlv_hdr;
  4001. /**
  4002. * BIT [ 7 : 0] :- mac_id
  4003. * BIT [31 : 8] :- reserved
  4004. */
  4005. A_UINT32 mac_id__word;
  4006. A_UINT32 num_records;
  4007. } htt_ring_if_cmn_tlv;
  4008. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4009. * TLV_TAGS:
  4010. * - HTT_STATS_RING_IF_CMN_TAG
  4011. * - HTT_STATS_STRING_TAG
  4012. * - HTT_STATS_RING_IF_TAG
  4013. */
  4014. /* NOTE:
  4015. * This structure is for documentation, and cannot be safely used directly.
  4016. * Instead, use the constituent TLV structures to fill/parse.
  4017. */
  4018. typedef struct {
  4019. htt_ring_if_cmn_tlv cmn_tlv;
  4020. /** Variable based on the Number of records. */
  4021. struct _ring_if {
  4022. htt_stats_string_tlv ring_str_tlv;
  4023. htt_ring_if_stats_tlv ring_tlv;
  4024. } r[1];
  4025. } htt_ring_if_stats_t;
  4026. /* == SFM STATS == */
  4027. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4028. /* NOTE: Variable length TLV, use length spec to infer array size */
  4029. typedef struct {
  4030. htt_tlv_hdr_t tlv_hdr;
  4031. /** Number of DWORDS used per user and per client */
  4032. A_UINT32 dwords_used_by_user_n[1];
  4033. } htt_sfm_client_user_tlv_v;
  4034. typedef struct {
  4035. htt_tlv_hdr_t tlv_hdr;
  4036. /** Client ID */
  4037. A_UINT32 client_id;
  4038. /** Minimum number of buffers */
  4039. A_UINT32 buf_min;
  4040. /** Maximum number of buffers */
  4041. A_UINT32 buf_max;
  4042. /** Number of Busy buffers */
  4043. A_UINT32 buf_busy;
  4044. /** Number of Allocated buffers */
  4045. A_UINT32 buf_alloc;
  4046. /** Number of Available/Usable buffers */
  4047. A_UINT32 buf_avail;
  4048. /** Number of users */
  4049. A_UINT32 num_users;
  4050. } htt_sfm_client_tlv;
  4051. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  4052. #define HTT_SFM_CMN_MAC_ID_S 0
  4053. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  4054. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  4055. HTT_SFM_CMN_MAC_ID_S)
  4056. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  4057. do { \
  4058. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  4059. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  4060. } while (0)
  4061. typedef struct {
  4062. htt_tlv_hdr_t tlv_hdr;
  4063. /**
  4064. * BIT [ 7 : 0] :- mac_id
  4065. * BIT [31 : 8] :- reserved
  4066. */
  4067. A_UINT32 mac_id__word;
  4068. /**
  4069. * Indicates the total number of 128 byte buffers in the CMEM
  4070. * that are available for buffer sharing
  4071. */
  4072. A_UINT32 buf_total;
  4073. /**
  4074. * Indicates for certain client or all the clients there is no
  4075. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  4076. */
  4077. A_UINT32 mem_empty;
  4078. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  4079. A_UINT32 deallocate_bufs;
  4080. /** Number of Records */
  4081. A_UINT32 num_records;
  4082. } htt_sfm_cmn_tlv;
  4083. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4084. * TLV_TAGS:
  4085. * - HTT_STATS_SFM_CMN_TAG
  4086. * - HTT_STATS_STRING_TAG
  4087. * - HTT_STATS_SFM_CLIENT_TAG
  4088. * - HTT_STATS_SFM_CLIENT_USER_TAG
  4089. */
  4090. /* NOTE:
  4091. * This structure is for documentation, and cannot be safely used directly.
  4092. * Instead, use the constituent TLV structures to fill/parse.
  4093. */
  4094. typedef struct {
  4095. htt_sfm_cmn_tlv cmn_tlv;
  4096. /** Variable based on the Number of records. */
  4097. struct _sfm_client {
  4098. htt_stats_string_tlv client_str_tlv;
  4099. htt_sfm_client_tlv client_tlv;
  4100. htt_sfm_client_user_tlv_v user_tlv;
  4101. } r[1];
  4102. } htt_sfm_stats_t;
  4103. /* == SRNG STATS == */
  4104. /* DWORD mac_id__ring_id__arena__ep */
  4105. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  4106. #define HTT_SRING_STATS_MAC_ID_S 0
  4107. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  4108. #define HTT_SRING_STATS_RING_ID_S 8
  4109. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  4110. #define HTT_SRING_STATS_ARENA_S 16
  4111. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  4112. #define HTT_SRING_STATS_EP_TYPE_S 24
  4113. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  4114. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  4115. HTT_SRING_STATS_MAC_ID_S)
  4116. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  4117. do { \
  4118. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  4119. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  4120. } while (0)
  4121. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  4122. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  4123. HTT_SRING_STATS_RING_ID_S)
  4124. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  4125. do { \
  4126. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  4127. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  4128. } while (0)
  4129. #define HTT_SRING_STATS_ARENA_GET(_var) \
  4130. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  4131. HTT_SRING_STATS_ARENA_S)
  4132. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  4133. do { \
  4134. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4135. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4136. } while (0)
  4137. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4138. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4139. HTT_SRING_STATS_EP_TYPE_S)
  4140. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4141. do { \
  4142. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4143. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4144. } while (0)
  4145. /* DWORD num_avail_words__num_valid_words */
  4146. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4147. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4148. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4149. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4150. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4151. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4152. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4153. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4154. do { \
  4155. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4156. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4157. } while (0)
  4158. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4159. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4160. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4161. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4162. do { \
  4163. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4164. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4165. } while (0)
  4166. /* DWORD head_ptr__tail_ptr */
  4167. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4168. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4169. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4170. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4171. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4172. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4173. HTT_SRING_STATS_HEAD_PTR_S)
  4174. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4175. do { \
  4176. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4177. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4178. } while (0)
  4179. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4180. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4181. HTT_SRING_STATS_TAIL_PTR_S)
  4182. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4183. do { \
  4184. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4185. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4186. } while (0)
  4187. /* DWORD consumer_empty__producer_full */
  4188. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4189. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4190. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4191. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4192. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4193. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4194. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4195. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4196. do { \
  4197. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4198. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4199. } while (0)
  4200. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4201. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4202. HTT_SRING_STATS_PRODUCER_FULL_S)
  4203. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4204. do { \
  4205. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4206. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4207. } while (0)
  4208. /* DWORD prefetch_count__internal_tail_ptr */
  4209. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4210. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4211. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4212. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4213. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4214. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4215. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4216. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4217. do { \
  4218. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4219. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4220. } while (0)
  4221. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4222. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4223. HTT_SRING_STATS_INTERNAL_TP_S)
  4224. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4225. do { \
  4226. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4227. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4228. } while (0)
  4229. typedef struct {
  4230. htt_tlv_hdr_t tlv_hdr;
  4231. /**
  4232. * BIT [ 7 : 0] :- mac_id
  4233. * BIT [15 : 8] :- ring_id
  4234. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4235. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4236. * BIT [31 : 25] :- reserved
  4237. */
  4238. A_UINT32 mac_id__ring_id__arena__ep;
  4239. /** DWORD aligned base memory address of the ring */
  4240. A_UINT32 base_addr_lsb;
  4241. A_UINT32 base_addr_msb;
  4242. /** size of ring */
  4243. A_UINT32 ring_size;
  4244. /** size of each ring element */
  4245. A_UINT32 elem_size;
  4246. /** Ring status
  4247. *
  4248. * BIT [15 : 0] :- num_avail_words
  4249. * BIT [31 : 16] :- num_valid_words
  4250. */
  4251. A_UINT32 num_avail_words__num_valid_words;
  4252. /** Index of head and tail
  4253. * BIT [15 : 0] :- head_ptr
  4254. * BIT [31 : 16] :- tail_ptr
  4255. */
  4256. A_UINT32 head_ptr__tail_ptr;
  4257. /** Empty or full counter of rings
  4258. * BIT [15 : 0] :- consumer_empty
  4259. * BIT [31 : 16] :- producer_full
  4260. */
  4261. A_UINT32 consumer_empty__producer_full;
  4262. /** Prefetch status of consumer ring
  4263. * BIT [15 : 0] :- prefetch_count
  4264. * BIT [31 : 16] :- internal_tail_ptr
  4265. */
  4266. A_UINT32 prefetch_count__internal_tail_ptr;
  4267. } htt_sring_stats_tlv;
  4268. typedef struct {
  4269. htt_tlv_hdr_t tlv_hdr;
  4270. A_UINT32 num_records;
  4271. } htt_sring_cmn_tlv;
  4272. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4273. * TLV_TAGS:
  4274. * - HTT_STATS_SRING_CMN_TAG
  4275. * - HTT_STATS_STRING_TAG
  4276. * - HTT_STATS_SRING_STATS_TAG
  4277. */
  4278. /* NOTE:
  4279. * This structure is for documentation, and cannot be safely used directly.
  4280. * Instead, use the constituent TLV structures to fill/parse.
  4281. */
  4282. typedef struct {
  4283. htt_sring_cmn_tlv cmn_tlv;
  4284. /** Variable based on the Number of records */
  4285. struct _sring_stats {
  4286. htt_stats_string_tlv sring_str_tlv;
  4287. htt_sring_stats_tlv sring_stats_tlv;
  4288. } r[1];
  4289. } htt_sring_stats_t;
  4290. /* == PDEV TX RATE CTRL STATS == */
  4291. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4292. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4293. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4294. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4295. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4296. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4297. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4298. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4299. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4300. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4301. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4302. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4303. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4304. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4305. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4306. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4307. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4308. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4309. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4310. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4311. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4312. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4313. do { \
  4314. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4315. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4316. } while (0)
  4317. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4318. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4319. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4320. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4321. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4322. /*
  4323. * Introduce new TX counters to support 320MHz support and punctured modes
  4324. */
  4325. typedef enum {
  4326. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4327. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4328. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4329. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4330. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4331. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4332. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4333. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4334. /* 11be related updates */
  4335. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4336. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4337. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4338. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4339. typedef enum {
  4340. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4341. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4342. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4343. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4344. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4345. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4346. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4347. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4348. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4349. typedef enum {
  4350. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4351. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4352. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4353. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4354. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4355. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4356. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4357. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4358. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4359. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4360. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4361. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4362. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4363. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4364. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4365. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4366. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4367. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4368. typedef struct {
  4369. htt_tlv_hdr_t tlv_hdr;
  4370. /**
  4371. * BIT [ 7 : 0] :- mac_id
  4372. * BIT [31 : 8] :- reserved
  4373. */
  4374. A_UINT32 mac_id__word;
  4375. /** Number of tx ldpc packets */
  4376. A_UINT32 tx_ldpc;
  4377. /** Number of tx rts packets */
  4378. A_UINT32 rts_cnt;
  4379. /** RSSI value of last ack packet (units = dB above noise floor) */
  4380. A_UINT32 ack_rssi;
  4381. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4382. /** tx_xx_mcs: currently unused */
  4383. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4384. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4385. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4386. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4387. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4388. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4389. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4390. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4391. /**
  4392. * Counters to track number of tx packets in each GI
  4393. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4394. */
  4395. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4396. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4397. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4398. /** Number of CTS-acknowledged RTS packets */
  4399. A_UINT32 rts_success;
  4400. /**
  4401. * Counters for legacy 11a and 11b transmissions.
  4402. *
  4403. * The index corresponds to:
  4404. *
  4405. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4406. *
  4407. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4408. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4409. */
  4410. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4411. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4412. /** 11AC VHT DL MU MIMO LDPC count */
  4413. A_UINT32 ac_mu_mimo_tx_ldpc;
  4414. /** 11AX HE DL MU MIMO LDPC count */
  4415. A_UINT32 ax_mu_mimo_tx_ldpc;
  4416. /** 11AX HE DL MU OFDMA LDPC count */
  4417. A_UINT32 ofdma_tx_ldpc;
  4418. /**
  4419. * Counters for 11ax HE LTF selection during TX.
  4420. *
  4421. * The index corresponds to:
  4422. *
  4423. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4424. */
  4425. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4426. /** 11AC VHT DL MU MIMO TX MCS stats */
  4427. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4428. /** 11AX HE DL MU MIMO TX MCS stats */
  4429. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4430. /** 11AX HE DL MU OFDMA TX MCS stats */
  4431. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4432. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4433. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4434. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4435. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4436. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4437. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4438. /** 11AC VHT DL MU MIMO TX BW stats */
  4439. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4440. /** 11AX HE DL MU MIMO TX BW stats */
  4441. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4442. /** 11AX HE DL MU OFDMA TX BW stats */
  4443. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4444. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4445. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4446. /** 11AX HE DL MU MIMO TX guard interval stats */
  4447. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4448. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4449. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4450. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4451. A_UINT32 tx_11ax_su_ext;
  4452. /* Stats for MCS 12/13 */
  4453. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4454. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4455. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4456. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4457. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4458. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4459. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4460. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4461. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4462. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4463. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4464. /* Stats for MCS 14/15 */
  4465. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4466. A_UINT32 tx_bw_320mhz;
  4467. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4468. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4469. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4470. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4471. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4472. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4473. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4474. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4475. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4476. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4477. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4478. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4479. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4480. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4481. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4482. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4483. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4484. /** sta side trigger stats */
  4485. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4486. /** Stats for Extra EHT LTF */
  4487. A_UINT32 extra_eht_ltf;
  4488. } htt_tx_pdev_rate_stats_tlv;
  4489. typedef struct {
  4490. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4491. htt_tlv_hdr_t tlv_hdr;
  4492. /** 11BE EHT DL MU MIMO TX MCS stats */
  4493. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4494. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4495. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4496. /** 11BE EHT DL MU MIMO TX BW stats */
  4497. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4498. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4499. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4500. /** 11BE DL MU MIMO LDPC count */
  4501. A_UINT32 be_mu_mimo_tx_ldpc;
  4502. } htt_tx_pdev_rate_stats_be_tlv;
  4503. typedef struct {
  4504. /*
  4505. * SAWF pdev rate stats;
  4506. * placed in a separate TLV to adhere to size restrictions
  4507. */
  4508. htt_tlv_hdr_t tlv_hdr;
  4509. /**
  4510. * Counter incremented when MCS is dropped due to the successive retries
  4511. * to a peer reaching the configured limit.
  4512. */
  4513. A_UINT32 rate_retry_mcs_drop_cnt;
  4514. /**
  4515. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4516. */
  4517. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4518. /**
  4519. * PPDU PER histogram - each PPDU has its PER computed,
  4520. * and the bin corresponding to that PER percentage is incremented.
  4521. */
  4522. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4523. /**
  4524. * When the service class contains delay bound rate parameters which
  4525. * indicate low latency and we enable latency-based RA params then
  4526. * the low_latency_rate_count will be incremented.
  4527. * This counts the number of peer-TIDs that have been categorized as
  4528. * low-latency.
  4529. */
  4530. A_UINT32 low_latency_rate_cnt;
  4531. /** Indicate how many times rate drop happened within SIFS burst */
  4532. A_UINT32 su_burst_rate_drop_cnt;
  4533. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4534. A_UINT32 su_burst_rate_drop_fail_cnt;
  4535. } htt_tx_pdev_rate_stats_sawf_tlv;
  4536. typedef struct {
  4537. htt_tlv_hdr_t tlv_hdr;
  4538. /**
  4539. * BIT [ 7 : 0] :- mac_id
  4540. * BIT [31 : 8] :- reserved
  4541. */
  4542. A_UINT32 mac_id__word;
  4543. /** 11BE EHT DL MU OFDMA LDPC count */
  4544. A_UINT32 be_ofdma_tx_ldpc;
  4545. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4546. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4547. /**
  4548. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4549. */
  4550. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4551. /** 11BE EHT DL MU OFDMA TX BW stats */
  4552. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4553. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4554. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4555. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4556. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4557. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4558. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4559. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4560. typedef struct {
  4561. htt_tlv_hdr_t tlv_hdr;
  4562. /** Tx PPDU duration histogram **/
  4563. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4564. A_UINT32 tx_success_time_us_low;
  4565. A_UINT32 tx_success_time_us_high;
  4566. A_UINT32 tx_fail_time_us_low;
  4567. A_UINT32 tx_fail_time_us_high;
  4568. A_UINT32 pdev_up_time_us_low;
  4569. A_UINT32 pdev_up_time_us_high;
  4570. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4571. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4572. * TLV_TAGS:
  4573. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4574. */
  4575. /* NOTE:
  4576. * This structure is for documentation, and cannot be safely used directly.
  4577. * Instead, use the constituent TLV structures to fill/parse.
  4578. */
  4579. typedef struct {
  4580. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4581. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4582. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4583. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4584. } htt_tx_pdev_rate_stats_t;
  4585. /* == PDEV RX RATE CTRL STATS == */
  4586. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4587. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4588. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4589. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4590. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4591. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4592. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4593. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4594. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4595. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4596. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4597. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4598. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4599. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4600. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4601. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4602. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4603. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4604. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4605. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4606. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4607. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4608. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4609. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4610. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4611. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4612. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4613. */
  4614. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4615. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4616. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4617. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4618. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4619. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4620. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4621. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4622. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4623. */
  4624. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4625. typedef enum {
  4626. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4627. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4628. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4629. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4630. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4631. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4632. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4633. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4634. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4635. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4636. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4637. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4638. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4639. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4640. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4641. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4642. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4643. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4644. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4645. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4646. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4647. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4648. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4649. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4650. do { \
  4651. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4652. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4653. } while (0)
  4654. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4655. typedef enum {
  4656. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4657. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4658. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4659. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4660. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4661. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4662. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4663. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4664. typedef struct {
  4665. htt_tlv_hdr_t tlv_hdr;
  4666. /**
  4667. * BIT [ 7 : 0] :- mac_id
  4668. * BIT [31 : 8] :- reserved
  4669. */
  4670. A_UINT32 mac_id__word;
  4671. A_UINT32 nsts;
  4672. /** Number of rx ldpc packets */
  4673. A_UINT32 rx_ldpc;
  4674. /** Number of rx rts packets */
  4675. A_UINT32 rts_cnt;
  4676. /** units = dB above noise floor */
  4677. A_UINT32 rssi_mgmt;
  4678. /** units = dB above noise floor */
  4679. A_UINT32 rssi_data;
  4680. /** units = dB above noise floor */
  4681. A_UINT32 rssi_comb;
  4682. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4683. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4684. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4685. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4686. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4687. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4688. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4689. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4690. /** units = dB above noise floor */
  4691. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4692. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4693. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4694. /** rx Signal Strength value in dBm unit */
  4695. A_INT32 rssi_in_dbm;
  4696. A_UINT32 rx_11ax_su_ext;
  4697. A_UINT32 rx_11ac_mumimo;
  4698. A_UINT32 rx_11ax_mumimo;
  4699. A_UINT32 rx_11ax_ofdma;
  4700. A_UINT32 txbf;
  4701. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4702. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4703. A_UINT32 rx_active_dur_us_low;
  4704. A_UINT32 rx_active_dur_us_high;
  4705. /** number of times UL MU MIMO RX packets received */
  4706. A_UINT32 rx_11ax_ul_ofdma;
  4707. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4708. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4709. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4710. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4711. /**
  4712. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4713. * (Increments the individual user NSS in the OFDMA PPDU received)
  4714. */
  4715. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4716. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4717. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4718. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4719. A_UINT32 ul_ofdma_rx_stbc;
  4720. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4721. A_UINT32 ul_ofdma_rx_ldpc;
  4722. /**
  4723. * Number of non data PPDUs received for each degree (number of users)
  4724. * in UL OFDMA
  4725. */
  4726. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4727. /**
  4728. * Number of data ppdus received for each degree (number of users)
  4729. * in UL OFDMA
  4730. */
  4731. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4732. /**
  4733. * Number of mpdus passed for each degree (number of users)
  4734. * in UL OFDMA TB PPDU
  4735. */
  4736. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4737. /**
  4738. * Number of mpdus failed for each degree (number of users)
  4739. * in UL OFDMA TB PPDU
  4740. */
  4741. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4742. A_UINT32 nss_count;
  4743. A_UINT32 pilot_count;
  4744. /** RxEVM stats in dB */
  4745. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4746. /**
  4747. * EVM mean across pilots, computed as
  4748. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4749. */
  4750. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4751. /** dBm units */
  4752. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4753. /** per_chain_rssi_pkt_type:
  4754. * This field shows what type of rx frame the per-chain RSSI was computed
  4755. * on, by recording the frame type and sub-type as bit-fields within this
  4756. * field:
  4757. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4758. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4759. * BIT [31 : 8] :- Reserved
  4760. */
  4761. A_UINT32 per_chain_rssi_pkt_type;
  4762. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4763. A_UINT32 rx_su_ndpa;
  4764. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4765. A_UINT32 rx_mu_ndpa;
  4766. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4767. A_UINT32 rx_br_poll;
  4768. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4769. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4770. /**
  4771. * Number of non data ppdus received for each degree (number of users)
  4772. * with UL MUMIMO
  4773. */
  4774. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4775. /**
  4776. * Number of data ppdus received for each degree (number of users)
  4777. * with UL MUMIMO
  4778. */
  4779. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4780. /**
  4781. * Number of mpdus passed for each degree (number of users)
  4782. * with UL MUMIMO TB PPDU
  4783. */
  4784. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4785. /**
  4786. * Number of mpdus failed for each degree (number of users)
  4787. * with UL MUMIMO TB PPDU
  4788. */
  4789. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4790. /**
  4791. * Number of non data ppdus received for each degree (number of users)
  4792. * in UL OFDMA
  4793. */
  4794. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4795. /**
  4796. * Number of data ppdus received for each degree (number of users)
  4797. *in UL OFDMA
  4798. */
  4799. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4800. /* Stats for MCS 12/13 */
  4801. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4802. /*
  4803. * NOTE - this TLV is already large enough that it causes the HTT message
  4804. * carrying it to be nearly at the message size limit that applies to
  4805. * many targets/hosts.
  4806. * No further fields should be added to this TLV without very careful
  4807. * review to ensure the size increase is acceptable.
  4808. */
  4809. } htt_rx_pdev_rate_stats_tlv;
  4810. typedef struct {
  4811. htt_tlv_hdr_t tlv_hdr;
  4812. /** Tx PPDU duration histogram **/
  4813. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4814. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4815. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4816. * TLV_TAGS:
  4817. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4818. */
  4819. /* NOTE:
  4820. * This structure is for documentation, and cannot be safely used directly.
  4821. * Instead, use the constituent TLV structures to fill/parse.
  4822. */
  4823. typedef struct {
  4824. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4825. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4826. } htt_rx_pdev_rate_stats_t;
  4827. typedef struct {
  4828. htt_tlv_hdr_t tlv_hdr;
  4829. /** units = dB above noise floor */
  4830. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4831. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4832. /** rx mcast signal strength value in dBm unit */
  4833. A_INT32 rssi_mcast_in_dbm;
  4834. /** rx mgmt packet signal Strength value in dBm unit */
  4835. A_INT32 rssi_mgmt_in_dbm;
  4836. /*
  4837. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4838. * due to message size limitations.
  4839. */
  4840. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4841. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4842. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4843. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4844. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4845. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4846. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4847. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4848. /* MCS 14,15 */
  4849. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4850. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4851. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4852. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4853. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4854. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4855. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4856. } htt_rx_pdev_rate_ext_stats_tlv;
  4857. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4858. * TLV_TAGS:
  4859. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4860. */
  4861. /* NOTE:
  4862. * This structure is for documentation, and cannot be safely used directly.
  4863. * Instead, use the constituent TLV structures to fill/parse.
  4864. */
  4865. typedef struct {
  4866. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4867. } htt_rx_pdev_rate_ext_stats_t;
  4868. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4869. #define HTT_STATS_CMN_MAC_ID_S 0
  4870. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4871. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4872. HTT_STATS_CMN_MAC_ID_S)
  4873. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4874. do { \
  4875. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4876. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4877. } while (0)
  4878. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4879. typedef struct {
  4880. htt_tlv_hdr_t tlv_hdr;
  4881. /**
  4882. * BIT [ 7 : 0] :- mac_id
  4883. * BIT [31 : 8] :- reserved
  4884. */
  4885. A_UINT32 mac_id__word;
  4886. A_UINT32 rx_11ax_ul_ofdma;
  4887. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4888. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4889. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4890. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4891. A_UINT32 ul_ofdma_rx_stbc;
  4892. A_UINT32 ul_ofdma_rx_ldpc;
  4893. /*
  4894. * These are arrays to hold the number of PPDUs that we received per RU.
  4895. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4896. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4897. */
  4898. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4899. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4900. /*
  4901. * These arrays hold Target RSSI (rx power the AP wants),
  4902. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4903. * which can be identified by AIDs, during trigger based RX.
  4904. * Array acts a circular buffer and holds values for last 5 STAs
  4905. * in the same order as RX.
  4906. */
  4907. /**
  4908. * STA AID array for identifying which STA the
  4909. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4910. */
  4911. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4912. /**
  4913. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4914. */
  4915. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4916. /**
  4917. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4918. */
  4919. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4920. /**
  4921. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4922. */
  4923. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4924. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4925. /*
  4926. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4927. * response to basic trigger. Typically a data response is expected.
  4928. */
  4929. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4930. } htt_rx_pdev_ul_trigger_stats_tlv;
  4931. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4932. * TLV_TAGS:
  4933. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4934. * NOTE:
  4935. * This structure is for documentation, and cannot be safely used directly.
  4936. * Instead, use the constituent TLV structures to fill/parse.
  4937. */
  4938. typedef struct {
  4939. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4940. } htt_rx_pdev_ul_trigger_stats_t;
  4941. typedef struct {
  4942. htt_tlv_hdr_t tlv_hdr;
  4943. /**
  4944. * BIT [ 7 : 0] :- mac_id
  4945. * BIT [31 : 8] :- reserved
  4946. */
  4947. A_UINT32 mac_id__word;
  4948. A_UINT32 rx_11be_ul_ofdma;
  4949. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4950. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4951. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4952. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4953. A_UINT32 be_ul_ofdma_rx_stbc;
  4954. A_UINT32 be_ul_ofdma_rx_ldpc;
  4955. /*
  4956. * These are arrays to hold the number of PPDUs that we received per RU.
  4957. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4958. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4959. */
  4960. /** PPDU level */
  4961. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4962. /** PPDU level */
  4963. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4964. /*
  4965. * These arrays hold Target RSSI (rx power the AP wants),
  4966. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4967. * which can be identified by AIDs, during trigger based RX.
  4968. * Array acts a circular buffer and holds values for last 5 STAs
  4969. * in the same order as RX.
  4970. */
  4971. /**
  4972. * STA AID array for identifying which STA the
  4973. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4974. */
  4975. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4976. /**
  4977. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4978. */
  4979. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4980. /**
  4981. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4982. */
  4983. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4984. /**
  4985. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4986. */
  4987. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4988. /*
  4989. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4990. * response to basic trigger. Typically a data response is expected.
  4991. */
  4992. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4993. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4994. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4995. * TLV_TAGS:
  4996. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4997. * NOTE:
  4998. * This structure is for documentation, and cannot be safely used directly.
  4999. * Instead, use the constituent TLV structures to fill/parse.
  5000. */
  5001. typedef struct {
  5002. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  5003. } htt_rx_pdev_be_ul_trigger_stats_t;
  5004. typedef struct {
  5005. htt_tlv_hdr_t tlv_hdr;
  5006. A_UINT32 user_index;
  5007. /** PPDU level */
  5008. A_UINT32 rx_ulofdma_non_data_ppdu;
  5009. /** PPDU level */
  5010. A_UINT32 rx_ulofdma_data_ppdu;
  5011. /** MPDU level */
  5012. A_UINT32 rx_ulofdma_mpdu_ok;
  5013. /** MPDU level */
  5014. A_UINT32 rx_ulofdma_mpdu_fail;
  5015. A_UINT32 rx_ulofdma_non_data_nusers;
  5016. A_UINT32 rx_ulofdma_data_nusers;
  5017. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  5018. typedef struct {
  5019. htt_tlv_hdr_t tlv_hdr;
  5020. A_UINT32 user_index;
  5021. /** PPDU level */
  5022. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  5023. /** PPDU level */
  5024. A_UINT32 be_rx_ulofdma_data_ppdu;
  5025. /** MPDU level */
  5026. A_UINT32 be_rx_ulofdma_mpdu_ok;
  5027. /** MPDU level */
  5028. A_UINT32 be_rx_ulofdma_mpdu_fail;
  5029. A_UINT32 be_rx_ulofdma_non_data_nusers;
  5030. A_UINT32 be_rx_ulofdma_data_nusers;
  5031. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  5032. typedef struct {
  5033. htt_tlv_hdr_t tlv_hdr;
  5034. A_UINT32 user_index;
  5035. /** PPDU level */
  5036. A_UINT32 rx_ulmumimo_non_data_ppdu;
  5037. /** PPDU level */
  5038. A_UINT32 rx_ulmumimo_data_ppdu;
  5039. /** MPDU level */
  5040. A_UINT32 rx_ulmumimo_mpdu_ok;
  5041. /** MPDU level */
  5042. A_UINT32 rx_ulmumimo_mpdu_fail;
  5043. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  5044. typedef struct {
  5045. htt_tlv_hdr_t tlv_hdr;
  5046. A_UINT32 user_index;
  5047. /** PPDU level */
  5048. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  5049. /** PPDU level */
  5050. A_UINT32 be_rx_ulmumimo_data_ppdu;
  5051. /** MPDU level */
  5052. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  5053. /** MPDU level */
  5054. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  5055. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  5056. /* == RX PDEV/SOC STATS == */
  5057. typedef struct {
  5058. htt_tlv_hdr_t tlv_hdr;
  5059. /**
  5060. * BIT [7:0] :- mac_id
  5061. * BIT [31:8] :- reserved
  5062. *
  5063. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5064. */
  5065. A_UINT32 mac_id__word;
  5066. /** Number of times UL MUMIMO RX packets received */
  5067. A_UINT32 rx_11ax_ul_mumimo;
  5068. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  5069. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5070. /**
  5071. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  5072. * Index 0 indicates 1xLTF + 1.6 msec GI
  5073. * Index 1 indicates 2xLTF + 1.6 msec GI
  5074. * Index 2 indicates 4xLTF + 3.2 msec GI
  5075. */
  5076. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5077. /**
  5078. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  5079. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5080. */
  5081. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5082. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  5083. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5084. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5085. A_UINT32 ul_mumimo_rx_stbc;
  5086. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5087. A_UINT32 ul_mumimo_rx_ldpc;
  5088. /* Stats for MCS 12/13 */
  5089. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5090. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5091. /** RSSI in dBm for Rx TB PPDUs */
  5092. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  5093. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5094. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5095. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5096. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5097. /** Average pilot EVM measued for RX UL TB PPDU */
  5098. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5099. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5100. /*
  5101. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  5102. * response to basic trigger. Typically a data response is expected.
  5103. */
  5104. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  5105. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  5106. typedef struct {
  5107. htt_tlv_hdr_t tlv_hdr;
  5108. /**
  5109. * BIT [7:0] :- mac_id
  5110. * BIT [31:8] :- reserved
  5111. *
  5112. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5113. */
  5114. A_UINT32 mac_id__word;
  5115. /** Number of times UL MUMIMO RX packets received */
  5116. A_UINT32 rx_11be_ul_mumimo;
  5117. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  5118. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5119. /**
  5120. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  5121. * Index 0 indicates 1xLTF + 1.6 msec GI
  5122. * Index 1 indicates 2xLTF + 1.6 msec GI
  5123. * Index 2 indicates 4xLTF + 3.2 msec GI
  5124. */
  5125. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5126. /**
  5127. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  5128. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5129. */
  5130. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5131. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  5132. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5133. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5134. A_UINT32 be_ul_mumimo_rx_stbc;
  5135. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5136. A_UINT32 be_ul_mumimo_rx_ldpc;
  5137. /** RSSI in dBm for Rx TB PPDUs */
  5138. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5139. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5140. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5141. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5142. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5143. /** Average pilot EVM measued for RX UL TB PPDU */
  5144. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5145. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5146. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5147. /*
  5148. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5149. * in response to basic trigger. Typically a data response is expected.
  5150. */
  5151. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5152. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5153. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5154. * TLV_TAGS:
  5155. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5156. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5157. */
  5158. typedef struct {
  5159. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5160. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5161. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5162. typedef struct {
  5163. htt_tlv_hdr_t tlv_hdr;
  5164. /** Num Packets received on REO FW ring */
  5165. A_UINT32 fw_reo_ring_data_msdu;
  5166. /** Num bc/mc packets indicated from fw to host */
  5167. A_UINT32 fw_to_host_data_msdu_bcmc;
  5168. /** Num unicast packets indicated from fw to host */
  5169. A_UINT32 fw_to_host_data_msdu_uc;
  5170. /** Num remote buf recycle from offload */
  5171. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5172. /** Num remote free buf given to offload */
  5173. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5174. /** Num unicast packets from local path indicated to host */
  5175. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5176. /** Num unicast packets from REO indicated to host */
  5177. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5178. /** Num Packets received from WBM SW1 ring */
  5179. A_UINT32 wbm_sw_ring_reap;
  5180. /** Num packets from WBM forwarded from fw to host via WBM */
  5181. A_UINT32 wbm_forward_to_host_cnt;
  5182. /** Num packets from WBM recycled to target refill ring */
  5183. A_UINT32 wbm_target_recycle_cnt;
  5184. /**
  5185. * Total Num of recycled to refill ring,
  5186. * including packets from WBM and REO
  5187. */
  5188. A_UINT32 target_refill_ring_recycle_cnt;
  5189. } htt_rx_soc_fw_stats_tlv;
  5190. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5191. /* NOTE: Variable length TLV, use length spec to infer array size */
  5192. typedef struct {
  5193. htt_tlv_hdr_t tlv_hdr;
  5194. /** Num ring empty encountered */
  5195. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5196. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5197. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5198. /* NOTE: Variable length TLV, use length spec to infer array size */
  5199. typedef struct {
  5200. htt_tlv_hdr_t tlv_hdr;
  5201. /** Num total buf refilled from refill ring */
  5202. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5203. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5204. /* RXDMA error code from WBM released packets */
  5205. typedef enum {
  5206. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5207. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5208. HTT_RX_RXDMA_FCS_ERR = 2,
  5209. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5210. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5211. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5212. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5213. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5214. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5215. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5216. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5217. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5218. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5219. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5220. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5221. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5222. /*
  5223. * This MAX_ERR_CODE should not be used in any host/target messages,
  5224. * so that even though it is defined within a host/target interface
  5225. * definition header file, it isn't actually part of the host/target
  5226. * interface, and thus can be modified.
  5227. */
  5228. HTT_RX_RXDMA_MAX_ERR_CODE
  5229. } htt_rx_rxdma_error_code_enum;
  5230. /* NOTE: Variable length TLV, use length spec to infer array size */
  5231. typedef struct {
  5232. htt_tlv_hdr_t tlv_hdr;
  5233. /** NOTE:
  5234. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5235. * It is expected but not required that the target will provide a rxdma_err element
  5236. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5237. * MAX_ERR_CODE. The host should ignore any array elements whose
  5238. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5239. */
  5240. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5241. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5242. /* REO error code from WBM released packets */
  5243. typedef enum {
  5244. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5245. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5246. HTT_RX_AMPDU_IN_NON_BA = 2,
  5247. HTT_RX_NON_BA_DUPLICATE = 3,
  5248. HTT_RX_BA_DUPLICATE = 4,
  5249. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5250. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5251. HTT_RX_REGULAR_FRAME_OOR = 7,
  5252. HTT_RX_BAR_FRAME_OOR = 8,
  5253. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5254. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5255. HTT_RX_PN_CHECK_FAILED = 11,
  5256. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5257. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5258. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5259. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5260. /*
  5261. * This MAX_ERR_CODE should not be used in any host/target messages,
  5262. * so that even though it is defined within a host/target interface
  5263. * definition header file, it isn't actually part of the host/target
  5264. * interface, and thus can be modified.
  5265. */
  5266. HTT_RX_REO_MAX_ERR_CODE
  5267. } htt_rx_reo_error_code_enum;
  5268. /* NOTE: Variable length TLV, use length spec to infer array size */
  5269. typedef struct {
  5270. htt_tlv_hdr_t tlv_hdr;
  5271. /** NOTE:
  5272. * The mapping of REO error types to reo_err array elements is HW dependent.
  5273. * It is expected but not required that the target will provide a rxdma_err element
  5274. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5275. * MAX_ERR_CODE. The host should ignore any array elements whose
  5276. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5277. */
  5278. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5279. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5280. /* NOTE:
  5281. * This structure is for documentation, and cannot be safely used directly.
  5282. * Instead, use the constituent TLV structures to fill/parse.
  5283. */
  5284. typedef struct {
  5285. htt_rx_soc_fw_stats_tlv fw_tlv;
  5286. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5287. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5288. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5289. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5290. } htt_rx_soc_stats_t;
  5291. /* == RX PDEV STATS == */
  5292. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5293. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5294. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5295. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5296. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5297. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5298. do { \
  5299. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5300. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5301. } while (0)
  5302. typedef struct {
  5303. htt_tlv_hdr_t tlv_hdr;
  5304. /**
  5305. * BIT [ 7 : 0] :- mac_id
  5306. * BIT [31 : 8] :- reserved
  5307. */
  5308. A_UINT32 mac_id__word;
  5309. /** Num PPDU status processed from HW */
  5310. A_UINT32 ppdu_recvd;
  5311. /** Num MPDU across PPDUs with FCS ok */
  5312. A_UINT32 mpdu_cnt_fcs_ok;
  5313. /** Num MPDU across PPDUs with FCS err */
  5314. A_UINT32 mpdu_cnt_fcs_err;
  5315. /** Num MSDU across PPDUs */
  5316. A_UINT32 tcp_msdu_cnt;
  5317. /** Num MSDU across PPDUs */
  5318. A_UINT32 tcp_ack_msdu_cnt;
  5319. /** Num MSDU across PPDUs */
  5320. A_UINT32 udp_msdu_cnt;
  5321. /** Num MSDU across PPDUs */
  5322. A_UINT32 other_msdu_cnt;
  5323. /** Num MPDU on FW ring indicated */
  5324. A_UINT32 fw_ring_mpdu_ind;
  5325. /** Num MGMT MPDU given to protocol */
  5326. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5327. /** Num ctrl MPDU given to protocol */
  5328. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5329. /** Num mcast data packet received */
  5330. A_UINT32 fw_ring_mcast_data_msdu;
  5331. /** Num broadcast data packet received */
  5332. A_UINT32 fw_ring_bcast_data_msdu;
  5333. /** Num unicast data packet received */
  5334. A_UINT32 fw_ring_ucast_data_msdu;
  5335. /** Num null data packet received */
  5336. A_UINT32 fw_ring_null_data_msdu;
  5337. /** Num MPDU on FW ring dropped */
  5338. A_UINT32 fw_ring_mpdu_drop;
  5339. /** Num buf indication to offload */
  5340. A_UINT32 ofld_local_data_ind_cnt;
  5341. /** Num buf recycle from offload */
  5342. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5343. /** Num buf indication to data_rx */
  5344. A_UINT32 drx_local_data_ind_cnt;
  5345. /** Num buf recycle from data_rx */
  5346. A_UINT32 drx_local_data_buf_recycle_cnt;
  5347. /** Num buf indication to protocol */
  5348. A_UINT32 local_nondata_ind_cnt;
  5349. /** Num buf recycle from protocol */
  5350. A_UINT32 local_nondata_buf_recycle_cnt;
  5351. /** Num buf fed */
  5352. A_UINT32 fw_status_buf_ring_refill_cnt;
  5353. /** Num ring empty encountered */
  5354. A_UINT32 fw_status_buf_ring_empty_cnt;
  5355. /** Num buf fed */
  5356. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5357. /** Num ring empty encountered */
  5358. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5359. /** Num buf fed */
  5360. A_UINT32 fw_link_buf_ring_refill_cnt;
  5361. /** Num ring empty encountered */
  5362. A_UINT32 fw_link_buf_ring_empty_cnt;
  5363. /** Num buf fed */
  5364. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5365. /** Num ring empty encountered */
  5366. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5367. /** Num buf fed */
  5368. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5369. /** Num ring empty encountered */
  5370. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5371. /** Num buf fed */
  5372. A_UINT32 mon_status_buf_ring_refill_cnt;
  5373. /** Num ring empty encountered */
  5374. A_UINT32 mon_status_buf_ring_empty_cnt;
  5375. /** Num buf fed */
  5376. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5377. /** Num ring empty encountered */
  5378. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5379. /** Num buf fed */
  5380. A_UINT32 mon_dest_ring_update_cnt;
  5381. /** Num ring full encountered */
  5382. A_UINT32 mon_dest_ring_full_cnt;
  5383. /** Num rx suspend is attempted */
  5384. A_UINT32 rx_suspend_cnt;
  5385. /** Num rx suspend failed */
  5386. A_UINT32 rx_suspend_fail_cnt;
  5387. /** Num rx resume attempted */
  5388. A_UINT32 rx_resume_cnt;
  5389. /** Num rx resume failed */
  5390. A_UINT32 rx_resume_fail_cnt;
  5391. /** Num rx ring switch */
  5392. A_UINT32 rx_ring_switch_cnt;
  5393. /** Num rx ring restore */
  5394. A_UINT32 rx_ring_restore_cnt;
  5395. /** Num rx flush issued */
  5396. A_UINT32 rx_flush_cnt;
  5397. /** Num rx recovery */
  5398. A_UINT32 rx_recovery_reset_cnt;
  5399. } htt_rx_pdev_fw_stats_tlv;
  5400. typedef struct {
  5401. htt_tlv_hdr_t tlv_hdr;
  5402. /** peer mac address */
  5403. htt_mac_addr peer_mac_addr;
  5404. /** Num of tx mgmt frames with subtype on peer level */
  5405. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5406. /** Num of rx mgmt frames with subtype on peer level */
  5407. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5408. } htt_peer_ctrl_path_txrx_stats_tlv;
  5409. #define HTT_STATS_PHY_ERR_MAX 43
  5410. typedef struct {
  5411. htt_tlv_hdr_t tlv_hdr;
  5412. /**
  5413. * BIT [ 7 : 0] :- mac_id
  5414. * BIT [31 : 8] :- reserved
  5415. */
  5416. A_UINT32 mac_id__word;
  5417. /** Num of phy err */
  5418. A_UINT32 total_phy_err_cnt;
  5419. /** Counts of different types of phy errs
  5420. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5421. * The only currently-supported mapping is shown below:
  5422. *
  5423. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5424. * 1 phyrx_err_synth_off
  5425. * 2 phyrx_err_ofdma_timing
  5426. * 3 phyrx_err_ofdma_signal_parity
  5427. * 4 phyrx_err_ofdma_rate_illegal
  5428. * 5 phyrx_err_ofdma_length_illegal
  5429. * 6 phyrx_err_ofdma_restart
  5430. * 7 phyrx_err_ofdma_service
  5431. * 8 phyrx_err_ppdu_ofdma_power_drop
  5432. * 9 phyrx_err_cck_blokker
  5433. * 10 phyrx_err_cck_timing
  5434. * 11 phyrx_err_cck_header_crc
  5435. * 12 phyrx_err_cck_rate_illegal
  5436. * 13 phyrx_err_cck_length_illegal
  5437. * 14 phyrx_err_cck_restart
  5438. * 15 phyrx_err_cck_service
  5439. * 16 phyrx_err_cck_power_drop
  5440. * 17 phyrx_err_ht_crc_err
  5441. * 18 phyrx_err_ht_length_illegal
  5442. * 19 phyrx_err_ht_rate_illegal
  5443. * 20 phyrx_err_ht_zlf
  5444. * 21 phyrx_err_false_radar_ext
  5445. * 22 phyrx_err_green_field
  5446. * 23 phyrx_err_bw_gt_dyn_bw
  5447. * 24 phyrx_err_leg_ht_mismatch
  5448. * 25 phyrx_err_vht_crc_error
  5449. * 26 phyrx_err_vht_siga_unsupported
  5450. * 27 phyrx_err_vht_lsig_len_invalid
  5451. * 28 phyrx_err_vht_ndp_or_zlf
  5452. * 29 phyrx_err_vht_nsym_lt_zero
  5453. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5454. * 31 phyrx_err_vht_rx_skip_group_id0
  5455. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5456. * 33 phyrx_err_vht_rx_skip_group_id63
  5457. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5458. * 35 phyrx_err_defer_nap
  5459. * 36 phyrx_err_fdomain_timeout
  5460. * 37 phyrx_err_lsig_rel_check
  5461. * 38 phyrx_err_bt_collision
  5462. * 39 phyrx_err_unsupported_mu_feedback
  5463. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5464. * 41 phyrx_err_unsupported_cbf
  5465. * 42 phyrx_err_other
  5466. */
  5467. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5468. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5469. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5470. /* NOTE: Variable length TLV, use length spec to infer array size */
  5471. typedef struct {
  5472. htt_tlv_hdr_t tlv_hdr;
  5473. /** Num error MPDU for each RxDMA error type */
  5474. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5475. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5476. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5477. /* NOTE: Variable length TLV, use length spec to infer array size */
  5478. typedef struct {
  5479. htt_tlv_hdr_t tlv_hdr;
  5480. /** Num MPDU dropped */
  5481. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5482. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5483. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5484. * TLV_TAGS:
  5485. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5486. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5487. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5488. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5489. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5490. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5491. */
  5492. /* NOTE:
  5493. * This structure is for documentation, and cannot be safely used directly.
  5494. * Instead, use the constituent TLV structures to fill/parse.
  5495. */
  5496. typedef struct {
  5497. htt_rx_soc_stats_t soc_stats;
  5498. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5499. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5500. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5501. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5502. } htt_rx_pdev_stats_t;
  5503. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5504. * TLV_TAGS:
  5505. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5506. *
  5507. */
  5508. typedef struct {
  5509. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5510. } htt_ctrl_path_txrx_stats_t;
  5511. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5512. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5513. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5514. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5515. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5516. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5517. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5518. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5519. typedef struct {
  5520. htt_tlv_hdr_t tlv_hdr;
  5521. /* Below values are obtained from the HW Cycles counter registers */
  5522. A_UINT32 tx_frame_usec;
  5523. A_UINT32 rx_frame_usec;
  5524. A_UINT32 rx_clear_usec;
  5525. A_UINT32 my_rx_frame_usec;
  5526. A_UINT32 usec_cnt;
  5527. A_UINT32 med_rx_idle_usec;
  5528. A_UINT32 med_tx_idle_global_usec;
  5529. A_UINT32 cca_obss_usec;
  5530. } htt_pdev_stats_cca_counters_tlv;
  5531. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5532. * due to lack of support in some host stats infrastructures for
  5533. * TLVs nested within TLVs.
  5534. */
  5535. typedef struct {
  5536. htt_tlv_hdr_t tlv_hdr;
  5537. /** The channel number on which these stats were collected */
  5538. A_UINT32 chan_num;
  5539. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5540. A_UINT32 num_records;
  5541. /**
  5542. * Bit map of valid CCA counters
  5543. * Bit0 - tx_frame_usec
  5544. * Bit1 - rx_frame_usec
  5545. * Bit2 - rx_clear_usec
  5546. * Bit3 - my_rx_frame_usec
  5547. * bit4 - usec_cnt
  5548. * Bit5 - med_rx_idle_usec
  5549. * Bit6 - med_tx_idle_global_usec
  5550. * Bit7 - cca_obss_usec
  5551. *
  5552. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5553. */
  5554. A_UINT32 valid_cca_counters_bitmap;
  5555. /** Indicates the stats collection interval
  5556. * Valid Values:
  5557. * 100 - For the 100ms interval CCA stats histogram
  5558. * 1000 - For 1sec interval CCA histogram
  5559. * 0xFFFFFFFF - For Cumulative CCA Stats
  5560. */
  5561. A_UINT32 collection_interval;
  5562. /**
  5563. * This will be followed by an array which contains the CCA stats
  5564. * collected in the last N intervals,
  5565. * if the indication is for last N intervals CCA stats.
  5566. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5567. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5568. */
  5569. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5570. } htt_pdev_cca_stats_hist_tlv;
  5571. typedef struct {
  5572. htt_tlv_hdr_t tlv_hdr;
  5573. /** The channel number on which these stats were collected */
  5574. A_UINT32 chan_num;
  5575. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5576. A_UINT32 num_records;
  5577. /**
  5578. * Bit map of valid CCA counters
  5579. * Bit0 - tx_frame_usec
  5580. * Bit1 - rx_frame_usec
  5581. * Bit2 - rx_clear_usec
  5582. * Bit3 - my_rx_frame_usec
  5583. * bit4 - usec_cnt
  5584. * Bit5 - med_rx_idle_usec
  5585. * Bit6 - med_tx_idle_global_usec
  5586. * Bit7 - cca_obss_usec
  5587. *
  5588. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5589. */
  5590. A_UINT32 valid_cca_counters_bitmap;
  5591. /** Indicates the stats collection interval
  5592. * Valid Values:
  5593. * 100 - For the 100ms interval CCA stats histogram
  5594. * 1000 - For 1sec interval CCA histogram
  5595. * 0xFFFFFFFF - For Cumulative CCA Stats
  5596. */
  5597. A_UINT32 collection_interval;
  5598. /**
  5599. * This will be followed by an array which contains the CCA stats
  5600. * collected in the last N intervals,
  5601. * if the indication is for last N intervals CCA stats.
  5602. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5603. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5604. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5605. */
  5606. } htt_pdev_cca_stats_hist_v1_tlv;
  5607. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5608. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5609. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5610. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5611. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5612. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5613. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5614. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5615. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5616. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5617. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5618. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5619. do { \
  5620. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5621. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5622. } while (0)
  5623. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5624. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5625. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5626. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5627. do { \
  5628. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5629. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5630. } while (0)
  5631. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5632. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5633. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5634. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5635. do { \
  5636. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5637. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5638. } while (0)
  5639. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5640. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5641. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5642. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5643. do { \
  5644. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5645. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5646. } while (0)
  5647. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5648. typedef struct {
  5649. htt_tlv_hdr_t tlv_hdr;
  5650. A_UINT32 vdev_id;
  5651. htt_mac_addr peer_mac;
  5652. A_UINT32 flow_id_flags;
  5653. /**
  5654. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5655. * not initiated by host
  5656. */
  5657. A_UINT32 dialog_id;
  5658. A_UINT32 wake_dura_us;
  5659. A_UINT32 wake_intvl_us;
  5660. A_UINT32 sp_offset_us;
  5661. } htt_pdev_stats_twt_session_tlv;
  5662. typedef struct {
  5663. htt_tlv_hdr_t tlv_hdr;
  5664. A_UINT32 pdev_id;
  5665. A_UINT32 num_sessions;
  5666. htt_pdev_stats_twt_session_tlv twt_session[1];
  5667. } htt_pdev_stats_twt_sessions_tlv;
  5668. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5669. * TLV_TAGS:
  5670. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5671. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5672. */
  5673. /* NOTE:
  5674. * This structure is for documentation, and cannot be safely used directly.
  5675. * Instead, use the constituent TLV structures to fill/parse.
  5676. */
  5677. typedef struct {
  5678. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5679. } htt_pdev_twt_sessions_stats_t;
  5680. typedef enum {
  5681. /* Global link descriptor queued in REO */
  5682. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5683. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5684. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5685. /*Number of queue descriptors of this aging group */
  5686. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5687. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5688. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5689. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5690. /* Total number of MSDUs buffered in AC */
  5691. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5692. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5693. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5694. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5695. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5696. } htt_rx_reo_resource_sample_id_enum;
  5697. typedef struct {
  5698. htt_tlv_hdr_t tlv_hdr;
  5699. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5700. /** htt_rx_reo_debug_sample_id_enum */
  5701. A_UINT32 sample_id;
  5702. /** Max value of all samples */
  5703. A_UINT32 total_max;
  5704. /** Average value of total samples */
  5705. A_UINT32 total_avg;
  5706. /** Num of samples including both zeros and non zeros ones*/
  5707. A_UINT32 total_sample;
  5708. /** Average value of all non zeros samples */
  5709. A_UINT32 non_zeros_avg;
  5710. /** Num of non zeros samples */
  5711. A_UINT32 non_zeros_sample;
  5712. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5713. A_UINT32 last_non_zeros_max;
  5714. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5715. A_UINT32 last_non_zeros_min;
  5716. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5717. A_UINT32 last_non_zeros_avg;
  5718. /** Num of last non zero samples */
  5719. A_UINT32 last_non_zeros_sample;
  5720. } htt_rx_reo_resource_stats_tlv_v;
  5721. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5722. * TLV_TAGS:
  5723. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5724. */
  5725. /* NOTE:
  5726. * This structure is for documentation, and cannot be safely used directly.
  5727. * Instead, use the constituent TLV structures to fill/parse.
  5728. */
  5729. typedef struct {
  5730. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5731. } htt_soc_reo_resource_stats_t;
  5732. /* == TX SOUNDING STATS == */
  5733. /* config_param0 */
  5734. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5735. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5736. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5737. typedef enum {
  5738. /* Implicit beamforming stats */
  5739. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5740. /* Single user short inter frame sequence steer stats */
  5741. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5742. /* Single user random back off steer stats */
  5743. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5744. /* Multi user short inter frame sequence steer stats */
  5745. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5746. /* Multi user random back off steer stats */
  5747. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5748. /* For backward compatibility new modes cannot be added */
  5749. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5750. } htt_txbf_sound_steer_modes;
  5751. typedef enum {
  5752. HTT_TX_AC_SOUNDING_MODE = 0,
  5753. HTT_TX_AX_SOUNDING_MODE = 1,
  5754. HTT_TX_BE_SOUNDING_MODE = 2,
  5755. HTT_TX_CMN_SOUNDING_MODE = 3,
  5756. } htt_stats_sounding_tx_mode;
  5757. typedef struct {
  5758. htt_tlv_hdr_t tlv_hdr;
  5759. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5760. /* Counts number of soundings for all steering modes in each bw */
  5761. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5762. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5763. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5764. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5765. /**
  5766. * The sounding array is a 2-D array stored as an 1-D array of
  5767. * A_UINT32. The stats for a particular user/bw combination is
  5768. * referenced with the following:
  5769. *
  5770. * sounding[(user* max_bw) + bw]
  5771. *
  5772. * ... where max_bw == 4 for 160mhz
  5773. */
  5774. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5775. /* cv upload handler stats */
  5776. /** total times CV nc mismatched */
  5777. A_UINT32 cv_nc_mismatch_err;
  5778. /** total times CV has FCS error */
  5779. A_UINT32 cv_fcs_err;
  5780. /** total times CV has invalid NSS index */
  5781. A_UINT32 cv_frag_idx_mismatch;
  5782. /** total times CV has invalid SW peer ID */
  5783. A_UINT32 cv_invalid_peer_id;
  5784. /** total times CV rejected because TXBF is not setup in peer */
  5785. A_UINT32 cv_no_txbf_setup;
  5786. /** total times CV expired while in updating state */
  5787. A_UINT32 cv_expiry_in_update;
  5788. /** total times Pkt b/w exceeding the cbf_bw */
  5789. A_UINT32 cv_pkt_bw_exceed;
  5790. /** total times CV DMA not completed */
  5791. A_UINT32 cv_dma_not_done_err;
  5792. /** total times CV update to peer failed */
  5793. A_UINT32 cv_update_failed;
  5794. /* cv query stats */
  5795. /** total times CV query happened */
  5796. A_UINT32 cv_total_query;
  5797. /** total pattern based CV query */
  5798. A_UINT32 cv_total_pattern_query;
  5799. /** total BW based CV query */
  5800. A_UINT32 cv_total_bw_query;
  5801. /** incorrect encoding in CV flags */
  5802. A_UINT32 cv_invalid_bw_coding;
  5803. /** forced sounding enabled for the peer */
  5804. A_UINT32 cv_forced_sounding;
  5805. /** standalone sounding sequence on-going */
  5806. A_UINT32 cv_standalone_sounding;
  5807. /** NC of available CV lower than expected */
  5808. A_UINT32 cv_nc_mismatch;
  5809. /** feedback type different from expected */
  5810. A_UINT32 cv_fb_type_mismatch;
  5811. /** CV BW not equal to expected BW for OFDMA */
  5812. A_UINT32 cv_ofdma_bw_mismatch;
  5813. /** CV BW not greater than or equal to expected BW */
  5814. A_UINT32 cv_bw_mismatch;
  5815. /** CV pattern not matching with the expected pattern */
  5816. A_UINT32 cv_pattern_mismatch;
  5817. /** CV available is of different preamble type than expected. */
  5818. A_UINT32 cv_preamble_mismatch;
  5819. /** NR of available CV is lower than expected. */
  5820. A_UINT32 cv_nr_mismatch;
  5821. /** CV in use count has exceeded threshold and cannot be used further. */
  5822. A_UINT32 cv_in_use_cnt_exceeded;
  5823. /** A valid CV has been found. */
  5824. A_UINT32 cv_found;
  5825. /** No valid CV was found. */
  5826. A_UINT32 cv_not_found;
  5827. /** Sounding per user in 320MHz bandwidth */
  5828. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5829. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5830. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5831. /* This part can be used for new counters added for CV query/upload. */
  5832. /** non-trigger based ranging sequence on-going */
  5833. A_UINT32 cv_ntbr_sounding;
  5834. /** CV found, but upload is in progress. */
  5835. A_UINT32 cv_found_upload_in_progress;
  5836. /** Expired CV found during query. */
  5837. A_UINT32 cv_expired_during_query;
  5838. /** total times CV dma timeout happened */
  5839. A_UINT32 cv_dma_timeout_error;
  5840. /** total times CV bufs uploaded for IBF case */
  5841. A_UINT32 cv_buf_ibf_uploads;
  5842. /** total times CV bufs uploaded for EBF case */
  5843. A_UINT32 cv_buf_ebf_uploads;
  5844. /** total times CV bufs received from IPC ring */
  5845. A_UINT32 cv_buf_received;
  5846. /** total times CV bufs fed back to the IPC ring */
  5847. A_UINT32 cv_buf_fed_back;
  5848. /* Total times CV query happened for IBF case */
  5849. A_UINT32 cv_total_query_ibf;
  5850. /* A valid CV has been found for IBF case */
  5851. A_UINT32 cv_found_ibf;
  5852. /* A valid CV has not been found for IBF case */
  5853. A_UINT32 cv_not_found_ibf;
  5854. /* Expired CV found during query for IBF case */
  5855. A_UINT32 cv_expired_during_query_ibf;
  5856. } htt_tx_sounding_stats_tlv;
  5857. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5858. * TLV_TAGS:
  5859. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5860. */
  5861. /* NOTE:
  5862. * This structure is for documentation, and cannot be safely used directly.
  5863. * Instead, use the constituent TLV structures to fill/parse.
  5864. */
  5865. typedef struct {
  5866. htt_tx_sounding_stats_tlv sounding_tlv;
  5867. } htt_tx_sounding_stats_t;
  5868. typedef struct {
  5869. htt_tlv_hdr_t tlv_hdr;
  5870. A_UINT32 num_obss_tx_ppdu_success;
  5871. A_UINT32 num_obss_tx_ppdu_failure;
  5872. /** num_sr_tx_transmissions:
  5873. * Counter of TX done by aborting other BSS RX with spatial reuse
  5874. * (for cases where rx RSSI from other BSS is below the packet-detection
  5875. * threshold for doing spatial reuse)
  5876. */
  5877. union {
  5878. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5879. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5880. };
  5881. union {
  5882. /**
  5883. * Count the number of times the RSSI from an other-BSS signal
  5884. * is below the spatial reuse power threshold, thus providing an
  5885. * opportunity for spatial reuse since OBSS interference will be
  5886. * inconsequential.
  5887. */
  5888. A_UINT32 num_spatial_reuse_opportunities;
  5889. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5890. * This old name has been deprecated because it does not
  5891. * clearly and accurately reflect the information stored within
  5892. * this field.
  5893. * Use the new name (num_spatial_reuse_opportunities) instead of
  5894. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5895. */
  5896. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5897. };
  5898. /**
  5899. * Count of number of times OBSS frames were aborted and non-SRG
  5900. * opportunities were created. Non-SRG opportunities are created when
  5901. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5902. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5903. * allow non-SRG TX.
  5904. */
  5905. A_UINT32 num_non_srg_opportunities;
  5906. /**
  5907. * Count of number of times TX PPDU were transmitted using non-SRG
  5908. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5909. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5910. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5911. * transmission happens.
  5912. */
  5913. A_UINT32 num_non_srg_ppdu_tried;
  5914. /**
  5915. * Count of number of times non-SRG based TX transmissions were successful
  5916. */
  5917. A_UINT32 num_non_srg_ppdu_success;
  5918. /**
  5919. * Count of number of times OBSS frames were aborted and SRG opportunities
  5920. * were created. Srg opportunities are created when incoming OBSS RSSI
  5921. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5922. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5923. * registers allow SRG TX.
  5924. */
  5925. A_UINT32 num_srg_opportunities;
  5926. /**
  5927. * Count of number of times TX PPDU were transmitted using SRG
  5928. * opportunities created.
  5929. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5930. * threshold configured in each PPDU.
  5931. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5932. * then SRG transmission happens.
  5933. */
  5934. A_UINT32 num_srg_ppdu_tried;
  5935. /**
  5936. * Count of number of times SRG based TX transmissions were successful
  5937. */
  5938. A_UINT32 num_srg_ppdu_success;
  5939. /**
  5940. * Count of number of times PSR opportunities were created by aborting
  5941. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5942. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5943. * based spatial reuse.
  5944. */
  5945. A_UINT32 num_psr_opportunities;
  5946. /**
  5947. * Count of number of times TX PPDU were transmitted using PSR
  5948. * opportunities created.
  5949. */
  5950. A_UINT32 num_psr_ppdu_tried;
  5951. /**
  5952. * Count of number of times PSR based TX transmissions were successful.
  5953. */
  5954. A_UINT32 num_psr_ppdu_success;
  5955. /**
  5956. * Count of number of times TX PPDU per access category were transmitted
  5957. * using non-SRG opportunities created.
  5958. */
  5959. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5960. /**
  5961. * Count of number of times non-SRG based TX transmissions per access
  5962. * category were successful
  5963. */
  5964. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5965. /**
  5966. * Count of number of times TX PPDU per access category were transmitted
  5967. * using SRG opportunities created.
  5968. */
  5969. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5970. /**
  5971. * Count of number of times SRG based TX transmissions per access
  5972. * category were successful
  5973. */
  5974. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5975. /**
  5976. * Count of number of times ppdu was flushed due to ongoing OBSS
  5977. * frame duration value lesser than minimum required frame duration.
  5978. */
  5979. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5980. /**
  5981. * Count of number of times ppdu was flushed due to ppdu duration
  5982. * exceeding aborted OBSS frame duration
  5983. */
  5984. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5985. } htt_pdev_obss_pd_stats_tlv;
  5986. /* NOTE:
  5987. * This structure is for documentation, and cannot be safely used directly.
  5988. * Instead, use the constituent TLV structures to fill/parse.
  5989. */
  5990. typedef struct {
  5991. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5992. } htt_pdev_obss_pd_stats_t;
  5993. typedef struct {
  5994. htt_tlv_hdr_t tlv_hdr;
  5995. A_UINT32 pdev_id;
  5996. A_UINT32 current_head_idx;
  5997. A_UINT32 current_tail_idx;
  5998. A_UINT32 num_htt_msgs_sent;
  5999. /**
  6000. * Time in milliseconds for which the ring has been in
  6001. * its current backpressure condition
  6002. */
  6003. A_UINT32 backpressure_time_ms;
  6004. /** backpressure_hist -
  6005. * histogram showing how many times different degrees of backpressure
  6006. * duration occurred:
  6007. * Index 0 indicates the number of times ring was
  6008. * continuously in backpressure state for 100 - 200ms.
  6009. * Index 1 indicates the number of times ring was
  6010. * continuously in backpressure state for 200 - 300ms.
  6011. * Index 2 indicates the number of times ring was
  6012. * continuously in backpressure state for 300 - 400ms.
  6013. * Index 3 indicates the number of times ring was
  6014. * continuously in backpressure state for 400 - 500ms.
  6015. * Index 4 indicates the number of times ring was
  6016. * continuously in backpressure state beyond 500ms.
  6017. */
  6018. A_UINT32 backpressure_hist[5];
  6019. } htt_ring_backpressure_stats_tlv;
  6020. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  6021. * TLV_TAGS:
  6022. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  6023. */
  6024. /* NOTE:
  6025. * This structure is for documentation, and cannot be safely used directly.
  6026. * Instead, use the constituent TLV structures to fill/parse.
  6027. */
  6028. typedef struct {
  6029. htt_sring_cmn_tlv cmn_tlv;
  6030. struct {
  6031. htt_stats_string_tlv sring_str_tlv;
  6032. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  6033. } r[1]; /* variable-length array */
  6034. } htt_ring_backpressure_stats_t;
  6035. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  6036. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  6037. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  6038. typedef struct {
  6039. htt_tlv_hdr_t tlv_hdr;
  6040. /** print_header:
  6041. * This field suggests whether the host should print a header when
  6042. * displaying the TLV (because this is the first latency_prof_stats
  6043. * TLV within a series), or if only the TLV contents should be displayed
  6044. * without a header (because this is not the first TLV within the series).
  6045. */
  6046. A_UINT32 print_header;
  6047. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6048. /** number of data values included in the tot sum */
  6049. A_UINT32 cnt;
  6050. /** time in us */
  6051. A_UINT32 min;
  6052. /** time in us */
  6053. A_UINT32 max;
  6054. A_UINT32 last;
  6055. /** time in us */
  6056. A_UINT32 tot;
  6057. /** time in us */
  6058. A_UINT32 avg;
  6059. /** hist_intvl:
  6060. * Histogram interval, i.e. the latency range covered by each
  6061. * bin of the histogram, in microsecond units.
  6062. * hist[0] counts how many latencies were between 0 to hist_intvl
  6063. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  6064. * hist[2] counts how many latencies were more than 2*hist_intvl
  6065. */
  6066. A_UINT32 hist_intvl;
  6067. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  6068. /** max page faults in any 1 sampling window */
  6069. A_UINT32 page_fault_max;
  6070. /** summed over all sampling windows */
  6071. A_UINT32 page_fault_total;
  6072. /** ignored_latency_count:
  6073. * ignore some of profile latency to avoid avg skewing
  6074. */
  6075. A_UINT32 ignored_latency_count;
  6076. /** interrupts_max: max interrupts within any single sampling window */
  6077. A_UINT32 interrupts_max;
  6078. /** interrupts_hist: histogram of interrupt rate
  6079. * bin0 contains the number of sampling windows that had 0 interrupts,
  6080. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  6081. * bin2 contains the number of sampling windows that had > 4 interrupts
  6082. */
  6083. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6084. } htt_latency_prof_stats_tlv;
  6085. typedef struct {
  6086. htt_tlv_hdr_t tlv_hdr;
  6087. /** duration:
  6088. * Time period over which counts were gathered, units = microseconds.
  6089. */
  6090. A_UINT32 duration;
  6091. A_UINT32 tx_msdu_cnt;
  6092. A_UINT32 tx_mpdu_cnt;
  6093. A_UINT32 tx_ppdu_cnt;
  6094. A_UINT32 rx_msdu_cnt;
  6095. A_UINT32 rx_mpdu_cnt;
  6096. } htt_latency_prof_ctx_tlv;
  6097. typedef struct {
  6098. htt_tlv_hdr_t tlv_hdr;
  6099. /** count of enabled profiles */
  6100. A_UINT32 prof_enable_cnt;
  6101. } htt_latency_prof_cnt_tlv;
  6102. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  6103. * TLV_TAGS:
  6104. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  6105. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  6106. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  6107. */
  6108. /* NOTE:
  6109. * This structure is for documentation, and cannot be safely used directly.
  6110. * Instead, use the constituent TLV structures to fill/parse.
  6111. */
  6112. typedef struct {
  6113. htt_latency_prof_stats_tlv latency_prof_stat;
  6114. htt_latency_prof_ctx_tlv latency_ctx_stat;
  6115. htt_latency_prof_cnt_tlv latency_cnt_stat;
  6116. } htt_soc_latency_stats_t;
  6117. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  6118. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  6119. #define HTT_RX_SQUARE_INDEX 6
  6120. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  6121. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  6122. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  6123. * TLV_TAGS:
  6124. * - HTT_STATS_RX_FSE_STATS_TAG
  6125. */
  6126. typedef struct {
  6127. htt_tlv_hdr_t tlv_hdr;
  6128. /**
  6129. * Number of times host requested for fse enable/disable
  6130. */
  6131. A_UINT32 fse_enable_cnt;
  6132. A_UINT32 fse_disable_cnt;
  6133. /**
  6134. * Number of times host requested for fse cache invalidation
  6135. * individual entries or full cache
  6136. */
  6137. A_UINT32 fse_cache_invalidate_entry_cnt;
  6138. A_UINT32 fse_full_cache_invalidate_cnt;
  6139. /**
  6140. * Cache hits count will increase if there is a matching flow in the cache
  6141. * There is no register for cache miss but the number of cache misses can
  6142. * be calculated as
  6143. * cache miss = (num_searches - cache_hits)
  6144. * Thus, there is no need to have a separate variable for cache misses.
  6145. * Num searches is flow search times done in the cache.
  6146. */
  6147. A_UINT32 fse_num_cache_hits_cnt;
  6148. A_UINT32 fse_num_searches_cnt;
  6149. /**
  6150. * Cache Occupancy holds 2 types of values: Peak and Current.
  6151. * 10 bins are used to keep track of peak occupancy.
  6152. * 8 of these bins represent ranges of values, while the first and last
  6153. * bins represent the extreme cases of the cache being completely empty
  6154. * or completely full.
  6155. * For the non-extreme bins, the number of cache occupancy values per
  6156. * bin is the maximum cache occupancy (128), divided by the number of
  6157. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6158. * The range of values for each histogram bins is specified below:
  6159. * Bin0 = Counter increments when cache occupancy is empty
  6160. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6161. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6162. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6163. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6164. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6165. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6166. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6167. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6168. * Bin9 = Counter increments when cache occupancy is equal to 128
  6169. * The above histogram bin definitions apply to both the peak-occupancy
  6170. * histogram and the current-occupancy histogram.
  6171. *
  6172. * @fse_cache_occupancy_peak_cnt:
  6173. * Array records periodically PEAK cache occupancy values.
  6174. * Peak Occupancy will increment only if it is greater than current
  6175. * occupancy value.
  6176. *
  6177. * @fse_cache_occupancy_curr_cnt:
  6178. * Array records periodically current cache occupancy value.
  6179. * Current Cache occupancy always holds instant snapshot of
  6180. * current number of cache entries.
  6181. **/
  6182. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6183. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6184. /**
  6185. * Square stat is sum of squares of cache occupancy to better understand
  6186. * any variation/deviation within each cache set, over a given time-window.
  6187. *
  6188. * Square stat is calculated this way:
  6189. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6190. * The cache has 16-way set associativity, so the occupancy of a
  6191. * set can vary from 0 to 16. There are 8 sets within the cache.
  6192. * Therefore, the minimum possible square value is 0, and the maximum
  6193. * possible square value is (8*16^2) / 8 = 256.
  6194. *
  6195. * 6 bins are used to keep track of square stats:
  6196. * Bin0 = increments when square of current cache occupancy is zero
  6197. * Bin1 = increments when square of current cache occupancy is within
  6198. * [1 to 50]
  6199. * Bin2 = increments when square of current cache occupancy is within
  6200. * [51 to 100]
  6201. * Bin3 = increments when square of current cache occupancy is within
  6202. * [101 to 200]
  6203. * Bin4 = increments when square of current cache occupancy is within
  6204. * [201 to 255]
  6205. * Bin5 = increments when square of current cache occupancy is 256
  6206. */
  6207. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6208. /**
  6209. * Search stats has 2 types of values: Peak Pending and Number of
  6210. * Search Pending.
  6211. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6212. * at any given time.
  6213. *
  6214. * 4 bins are used to keep track of search stats:
  6215. * Bin0 = Counter increments when there are NO pending searches
  6216. * (For peak, it will be number of pending searches greater
  6217. * than GSE command ring FIFO outstanding requests.
  6218. * For Search Pending, it will be number of pending search
  6219. * inside GSE command ring FIFO.)
  6220. * Bin1 = Counter increments when number of pending searches are within
  6221. * [1 to 2]
  6222. * Bin2 = Counter increments when number of pending searches are within
  6223. * [3 to 4]
  6224. * Bin3 = Counter increments when number of pending searches are
  6225. * greater/equal to [ >= 5]
  6226. */
  6227. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6228. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6229. } htt_rx_fse_stats_tlv;
  6230. /* NOTE:
  6231. * This structure is for documentation, and cannot be safely used directly.
  6232. * Instead, use the constituent TLV structures to fill/parse.
  6233. */
  6234. typedef struct {
  6235. htt_rx_fse_stats_tlv rx_fse_stats;
  6236. } htt_rx_fse_stats_t;
  6237. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6238. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6239. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6240. typedef struct {
  6241. htt_tlv_hdr_t tlv_hdr;
  6242. /** SU TxBF TX MCS stats */
  6243. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6244. /** Implicit BF TX MCS stats */
  6245. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6246. /** Open loop TX MCS stats */
  6247. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6248. /** SU TxBF TX NSS stats */
  6249. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6250. /** Implicit BF TX NSS stats */
  6251. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6252. /** Open loop TX NSS stats */
  6253. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6254. /** SU TxBF TX BW stats */
  6255. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6256. /** Implicit BF TX BW stats */
  6257. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6258. /** Open loop TX BW stats */
  6259. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6260. /** Legacy and OFDM TX rate stats */
  6261. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6262. /** SU TxBF TX BW stats */
  6263. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6264. /** Implicit BF TX BW stats */
  6265. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6266. /** Open loop TX BW stats */
  6267. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6268. /** Txbf flag reason stats */
  6269. A_UINT32 txbf_flag_set_mu_mode;
  6270. A_UINT32 txbf_flag_set_final_status;
  6271. A_UINT32 txbf_flag_not_set_verified_txbf_mode;
  6272. A_UINT32 txbf_flag_not_set_disable_p2p_access;
  6273. A_UINT32 txbf_flag_not_set_max_nss_reached_in_he160;
  6274. A_UINT32 txbf_flag_not_set_disable_ul_dl_ofdma;
  6275. A_UINT32 txbf_flag_not_set_mcs_threshold_value;
  6276. A_UINT32 txbf_flag_not_set_final_status;
  6277. } htt_tx_pdev_txbf_rate_stats_tlv;
  6278. typedef enum {
  6279. HTT_STATS_RC_MODE_DLSU = 0,
  6280. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6281. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6282. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6283. HTT_STATS_RC_MODE_ULOFDMA = 4,
  6284. } htt_stats_rc_mode;
  6285. typedef struct {
  6286. A_UINT32 ppdus_tried;
  6287. A_UINT32 ppdus_ack_failed;
  6288. A_UINT32 mpdus_tried;
  6289. A_UINT32 mpdus_failed;
  6290. } htt_tx_rate_stats_t;
  6291. typedef enum {
  6292. HTT_RC_MODE_SU_OL,
  6293. HTT_RC_MODE_SU_BF,
  6294. HTT_RC_MODE_MU1_INTF,
  6295. HTT_RC_MODE_MU2_INTF,
  6296. HTT_Rc_MODE_MU3_INTF,
  6297. HTT_RC_MODE_MU4_INTF,
  6298. HTT_RC_MODE_MU5_INTF,
  6299. HTT_RC_MODE_MU6_INTF,
  6300. HTT_RC_MODE_MU7_INTF,
  6301. HTT_RC_MODE_2D_COUNT,
  6302. } HTT_RC_MODE;
  6303. typedef enum {
  6304. HTT_STATS_RU_TYPE_INVALID = 0,
  6305. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6306. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6307. } htt_stats_ru_type;
  6308. typedef struct {
  6309. htt_tlv_hdr_t tlv_hdr;
  6310. /** HTT_STATS_RC_MODE_XX */
  6311. A_UINT32 rc_mode;
  6312. A_UINT32 last_probed_mcs;
  6313. A_UINT32 last_probed_nss;
  6314. A_UINT32 last_probed_bw;
  6315. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6316. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6317. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6318. /** 320MHz extension for PER */
  6319. htt_tx_rate_stats_t per_bw320;
  6320. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6321. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6322. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6323. } htt_tx_rate_stats_per_tlv;
  6324. /* NOTE:
  6325. * This structure is for documentation, and cannot be safely used directly.
  6326. * Instead, use the constituent TLV structures to fill/parse.
  6327. */
  6328. typedef struct {
  6329. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6330. } htt_pdev_txbf_rate_stats_t;
  6331. typedef struct {
  6332. htt_tx_rate_stats_per_tlv per_stats;
  6333. } htt_tx_pdev_per_stats_t;
  6334. typedef enum {
  6335. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6336. HTT_ULTRIG_PSPOLL_TRIGGER,
  6337. HTT_ULTRIG_UAPSD_TRIGGER,
  6338. HTT_ULTRIG_11AX_TRIGGER,
  6339. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6340. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6341. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6342. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6343. typedef enum {
  6344. HTT_11AX_TRIGGER_BASIC_E = 0,
  6345. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6346. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6347. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6348. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6349. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6350. HTT_11AX_TRIGGER_BQRP_E = 6,
  6351. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6352. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6353. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6354. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6355. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6356. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6357. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6358. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6359. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6360. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6361. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6362. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6363. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6364. /* Actual resp type sent by STA for trigger
  6365. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6366. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6367. /* Counter for MCS 0-13 */
  6368. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6369. /* Counters BW 20,40,80,160,320 */
  6370. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6371. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6372. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6373. * TLV_TAGS:
  6374. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6375. */
  6376. typedef struct {
  6377. htt_tlv_hdr_t tlv_hdr;
  6378. A_UINT32 pdev_id;
  6379. /**
  6380. * Trigger Type reported by HWSCH on RX reception
  6381. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6382. */
  6383. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6384. /**
  6385. * 11AX Trigger Type on RX reception
  6386. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6387. */
  6388. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6389. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6390. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6391. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6392. /**
  6393. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6394. * Super set of num_data_ppdu_responded_per_hwq,
  6395. * num_null_delimiters_responded_per_hwq
  6396. */
  6397. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6398. /**
  6399. * Time interval between current time ms and last successful trigger RX
  6400. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6401. */
  6402. A_UINT32 last_trig_rx_time_delta_ms;
  6403. /**
  6404. * Rate Statistics for UL OFDMA
  6405. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6406. */
  6407. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6408. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6409. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6410. A_UINT32 ul_ofdma_tx_ldpc;
  6411. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6412. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6413. A_UINT32 trig_based_ppdu_tx;
  6414. A_UINT32 rbo_based_ppdu_tx;
  6415. /** Switch MU EDCA to SU EDCA Count */
  6416. A_UINT32 mu_edca_to_su_edca_switch_count;
  6417. /** Num MU EDCA applied Count */
  6418. A_UINT32 num_mu_edca_param_apply_count;
  6419. /**
  6420. * Current MU EDCA Parameters for WMM ACs
  6421. * Mode - 0 - SU EDCA, 1- MU EDCA
  6422. */
  6423. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6424. /** Contention Window minimum. Range: 1 - 10 */
  6425. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6426. /** Contention Window maximum. Range: 1 - 10 */
  6427. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6428. /** AIFS value - 0 -255 */
  6429. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6430. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6431. } htt_sta_ul_ofdma_stats_tlv;
  6432. /* NOTE:
  6433. * This structure is for documentation, and cannot be safely used directly.
  6434. * Instead, use the constituent TLV structures to fill/parse.
  6435. */
  6436. typedef struct {
  6437. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6438. } htt_sta_11ax_ul_stats_t;
  6439. typedef struct {
  6440. htt_tlv_hdr_t tlv_hdr;
  6441. /** No of Fine Timing Measurement frames transmitted successfully */
  6442. A_UINT32 tx_ftm_suc;
  6443. /**
  6444. * No of Fine Timing Measurement frames transmitted successfully
  6445. * after retry
  6446. */
  6447. A_UINT32 tx_ftm_suc_retry;
  6448. /** No of Fine Timing Measurement frames not transmitted successfully */
  6449. A_UINT32 tx_ftm_fail;
  6450. /**
  6451. * No of Fine Timing Measurement Request frames received,
  6452. * including initial, non-initial, and duplicates
  6453. */
  6454. A_UINT32 rx_ftmr_cnt;
  6455. /**
  6456. * No of duplicate Fine Timing Measurement Request frames received,
  6457. * including both initial and non-initial
  6458. */
  6459. A_UINT32 rx_ftmr_dup_cnt;
  6460. /** No of initial Fine Timing Measurement Request frames received */
  6461. A_UINT32 rx_iftmr_cnt;
  6462. /**
  6463. * No of duplicate initial Fine Timing Measurement Request frames received
  6464. */
  6465. A_UINT32 rx_iftmr_dup_cnt;
  6466. /** No of responder sessions rejected when initiator was active */
  6467. A_UINT32 initiator_active_responder_rejected_cnt;
  6468. /** Responder terminate count */
  6469. A_UINT32 responder_terminate_cnt;
  6470. A_UINT32 vdev_id;
  6471. } htt_vdev_rtt_resp_stats_tlv;
  6472. typedef struct {
  6473. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6474. } htt_vdev_rtt_resp_stats_t;
  6475. typedef struct {
  6476. htt_tlv_hdr_t tlv_hdr;
  6477. A_UINT32 vdev_id;
  6478. /**
  6479. * No of Fine Timing Measurement request frames transmitted successfully
  6480. */
  6481. A_UINT32 tx_ftmr_cnt;
  6482. /**
  6483. * No of Fine Timing Measurement request frames not transmitted successfully
  6484. */
  6485. A_UINT32 tx_ftmr_fail;
  6486. /**
  6487. * No of Fine Timing Measurement request frames transmitted successfully
  6488. * after retry
  6489. */
  6490. A_UINT32 tx_ftmr_suc_retry;
  6491. /**
  6492. * No of Fine Timing Measurement frames received, including initial,
  6493. * non-initial, and duplicates
  6494. */
  6495. A_UINT32 rx_ftm_cnt;
  6496. /** Initiator Terminate count */
  6497. A_UINT32 initiator_terminate_cnt;
  6498. /** Debug count to check the Measurement request from host */
  6499. A_UINT32 tx_meas_req_count;
  6500. } htt_vdev_rtt_init_stats_tlv;
  6501. typedef struct {
  6502. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6503. } htt_vdev_rtt_init_stats_t;
  6504. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6505. * TLV_TAGS:
  6506. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6507. */
  6508. /* NOTE:
  6509. * This structure is for documentation, and cannot be safely used directly.
  6510. * Instead, use the constituent TLV structures to fill/parse.
  6511. */
  6512. typedef struct {
  6513. htt_tlv_hdr_t tlv_hdr;
  6514. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6515. A_UINT32 pktlog_lite_drop_cnt;
  6516. /** No of pktlog payloads that were dropped in TQM path */
  6517. A_UINT32 pktlog_tqm_drop_cnt;
  6518. /** No of pktlog ppdu stats payloads that were dropped */
  6519. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6520. /** No of pktlog ppdu ctrl payloads that were dropped */
  6521. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6522. /** No of pktlog sw events payloads that were dropped */
  6523. A_UINT32 pktlog_sw_events_drop_cnt;
  6524. } htt_pktlog_and_htt_ring_stats_tlv;
  6525. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6526. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6527. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6528. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6529. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6530. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6531. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6532. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6533. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6534. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6535. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6536. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6537. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6538. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6539. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6540. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6541. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6542. do { \
  6543. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6544. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6545. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6546. } while (0)
  6547. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6548. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6549. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6550. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6551. do { \
  6552. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6553. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6554. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6555. } while (0)
  6556. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6557. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6558. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6559. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6560. do { \
  6561. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6562. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6563. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6564. } while (0)
  6565. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6566. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6567. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6568. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6569. do { \
  6570. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6571. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6572. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6573. } while (0)
  6574. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6575. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6576. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6577. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6578. do { \
  6579. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6580. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6581. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6582. } while (0)
  6583. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6584. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6585. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6586. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6587. do { \
  6588. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6589. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6590. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6591. } while (0)
  6592. enum {
  6593. HTT_STATS_PAGE_LOCKED = 0,
  6594. HTT_STATS_PAGE_UNLOCKED = 1,
  6595. HTT_STATS_NUM_PAGE_LOCK_STATES
  6596. };
  6597. /* dlPagerStats structure
  6598. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6599. typedef struct{
  6600. /** msg_dword_1 bitfields:
  6601. * async_lock : 8,
  6602. * sync_lock : 8,
  6603. * reserved : 16;
  6604. */
  6605. A_UINT32 msg_dword_1;
  6606. /** mst_dword_2 bitfields:
  6607. * total_locked_pages : 16,
  6608. * total_free_pages : 16;
  6609. */
  6610. A_UINT32 msg_dword_2;
  6611. /** msg_dword_3 bitfields:
  6612. * last_locked_page_idx : 16,
  6613. * last_unlocked_page_idx : 16;
  6614. */
  6615. A_UINT32 msg_dword_3;
  6616. struct {
  6617. A_UINT32 page_num;
  6618. A_UINT32 num_of_pages;
  6619. /** timestamp is in microsecond units, from SoC timer clock */
  6620. A_UINT32 timestamp_lsbs;
  6621. A_UINT32 timestamp_msbs;
  6622. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6623. } htt_dl_pager_stats_tlv;
  6624. /* NOTE:
  6625. * This structure is for documentation, and cannot be safely used directly.
  6626. * Instead, use the constituent TLV structures to fill/parse.
  6627. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6628. * TLV_TAGS:
  6629. * - HTT_STATS_DLPAGER_STATS_TAG
  6630. */
  6631. typedef struct {
  6632. htt_tlv_hdr_t tlv_hdr;
  6633. htt_dl_pager_stats_tlv dl_pager_stats;
  6634. } htt_dlpager_stats_t;
  6635. /*======= PHY STATS ====================*/
  6636. /*
  6637. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6638. * TLV_TAGS:
  6639. * - HTT_STATS_PHY_COUNTERS_TAG
  6640. * - HTT_STATS_PHY_STATS_TAG
  6641. */
  6642. #define HTT_MAX_RX_PKT_CNT 8
  6643. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6644. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6645. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6646. #define HTT_MAX_RX_PKT_CNT_EXT 4
  6647. #define HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT 4
  6648. #define HTT_MAX_RX_PKT_MU_CNT 14
  6649. #define HTT_MAX_TX_PKT_CNT 10
  6650. #define HTT_MAX_PHY_TX_ABORT_CNT 10
  6651. typedef enum {
  6652. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6653. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6654. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6655. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6656. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6657. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6658. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6659. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6660. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6661. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6662. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6663. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6664. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6665. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6666. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6667. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6668. } HTT_STATS_CHANNEL_FLAGS;
  6669. typedef enum {
  6670. HTT_STATS_RF_MODE_MIN = 0,
  6671. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6672. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6673. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6674. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6675. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6676. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6677. HTT_STATS_RF_MODE_INVALID = 0xff,
  6678. } HTT_STATS_RF_MODE;
  6679. typedef enum {
  6680. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6681. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Triggered due to error */
  6682. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6683. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6684. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6685. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Triggered due to band change */
  6686. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Triggered due to calibrations */
  6687. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6688. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Triggered due to channel width change */
  6689. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Triggered due to warm reset we want to just restore calibrations */
  6690. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Triggered due to cold reset we want to just restore calibrations */
  6691. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Triggered due to phy warm reset we want to just restore calibrations */
  6692. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Triggered due to SSR Restart */
  6693. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6694. /* 0x00004000, 0x00008000 reserved */
  6695. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6696. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6697. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6698. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6699. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Triggered due to phy warm reset we want to just restore calibrations */
  6700. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6701. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset triggered due to NOC Address/Slave error originating at LMAC */
  6702. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6703. } HTT_STATS_RESET_CAUSE;
  6704. typedef enum {
  6705. HTT_CHANNEL_RATE_FULL,
  6706. HTT_CHANNEL_RATE_HALF,
  6707. HTT_CHANNEL_RATE_QUARTER,
  6708. HTT_CHANNEL_RATE_COUNT
  6709. } HTT_CHANNEL_RATE;
  6710. typedef enum {
  6711. HTT_PHY_BW_IDX_20MHz = 0,
  6712. HTT_PHY_BW_IDX_40MHz = 1,
  6713. HTT_PHY_BW_IDX_80MHz = 2,
  6714. HTT_PHY_BW_IDX_80Plus80 = 3,
  6715. HTT_PHY_BW_IDX_160MHz = 4,
  6716. HTT_PHY_BW_IDX_10MHz = 5,
  6717. HTT_PHY_BW_IDX_5MHz = 6,
  6718. HTT_PHY_BW_IDX_165MHz = 7,
  6719. } HTT_PHY_BW_IDX;
  6720. typedef enum {
  6721. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6722. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6723. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6724. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6725. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6726. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6727. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6728. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6729. } HTT_WHAL_CONFIG;
  6730. typedef struct {
  6731. htt_tlv_hdr_t tlv_hdr;
  6732. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6733. A_UINT32 rx_ofdma_timing_err_cnt;
  6734. /** rx_cck_fail_cnt:
  6735. * number of cck error counts due to rx reception failure because of
  6736. * timing error in cck
  6737. */
  6738. A_UINT32 rx_cck_fail_cnt;
  6739. /** number of times tx abort initiated by mac */
  6740. A_UINT32 mactx_abort_cnt;
  6741. /** number of times rx abort initiated by mac */
  6742. A_UINT32 macrx_abort_cnt;
  6743. /** number of times tx abort initiated by phy */
  6744. A_UINT32 phytx_abort_cnt;
  6745. /** number of times rx abort initiated by phy */
  6746. A_UINT32 phyrx_abort_cnt;
  6747. /** number of rx deferred count initiated by phy */
  6748. A_UINT32 phyrx_defer_abort_cnt;
  6749. /** number of sizing events generated at LSTF */
  6750. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6751. /** number of sizing events generated at non-legacy LTF */
  6752. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6753. /** rx_pkt_cnt -
  6754. * Received EOP (end-of-packet) count per packet type;
  6755. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6756. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6757. */
  6758. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6759. /** rx_pkt_crc_pass_cnt -
  6760. * Received EOP (end-of-packet) count per packet type;
  6761. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6762. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6763. */
  6764. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6765. /** per_blk_err_cnt -
  6766. * Error count per error source;
  6767. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6768. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6769. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6770. * [13-19]=RSVD
  6771. */
  6772. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6773. /** rx_ota_err_cnt -
  6774. * RXTD OTA (over-the-air) error count per error reason;
  6775. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6776. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6777. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6778. * [8] = coarse timing timeout error
  6779. * [9-13]=RSVD
  6780. */
  6781. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6782. /** rx_pkt_cnt_ext -
  6783. * Received EOP (end-of-packet) count per packet type for BE;
  6784. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6785. */
  6786. A_UINT32 rx_pkt_cnt_ext[HTT_MAX_RX_PKT_CNT_EXT];
  6787. /** rx_pkt_crc_pass_cnt_ext -
  6788. * Received EOP (end-of-packet) count per packet type for BE;
  6789. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6790. */
  6791. A_UINT32 rx_pkt_crc_pass_cnt_ext[HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT];
  6792. /** rx_pkt_mu_cnt -
  6793. * RX MU MIMO+OFDMA packet count per packet type for BE;
  6794. * [0] = 11ax OFDMA; [1] = 11ax OFDMA+MUMIMO; [2] = 11be OFDMA;
  6795. * [3] = 11be OFDMA+MUMIMO; [4] = 11ax MIMO; [5] = 11be MIMO;
  6796. * [6] = 11ax OFDMA; [7] = 11ax OFDMA+MUMIMO; [8] = 11be OFDMA;
  6797. * [9] = 11be OFDMA+MUMIMO; [10] = 11ax MIMO; [11] = 11be MIMO;
  6798. * [12-13]=RSVD
  6799. */
  6800. A_UINT32 rx_pkt_mu_cnt[HTT_MAX_RX_PKT_MU_CNT];
  6801. /** tx_pkt_cnt -
  6802. * num of transfered packet count per packet type;
  6803. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF;
  6804. * [6]= EHT; [7] = WUR; [8] = AZ; [9]=RSVD; [6-8] = Applicable only for BE
  6805. */
  6806. A_UINT32 tx_pkt_cnt[HTT_MAX_TX_PKT_CNT];
  6807. /** phy_tx_abort_cnt -
  6808. * phy tx abort after each tlv;
  6809. * [0] = PRE-PHY desc tlv; [1] = PHY desc tlv; [2] = LSIGA tlv;
  6810. * [3] = LSIGB tlv; [4] = Per User tlv; [5] = HESIGB tlv;
  6811. * [6] = Service tlv; [7] = Tx Packet End tlv; [8-9]=RSVD;
  6812. */
  6813. A_UINT32 phy_tx_abort_cnt[HTT_MAX_PHY_TX_ABORT_CNT];
  6814. } htt_phy_counters_tlv;
  6815. typedef struct {
  6816. htt_tlv_hdr_t tlv_hdr;
  6817. /** per chain hw noise floor values in dBm */
  6818. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6819. /** number of false radars detected */
  6820. A_UINT32 false_radar_cnt;
  6821. /** number of channel switches happened due to radar detection */
  6822. A_UINT32 radar_cs_cnt;
  6823. /** ani_level -
  6824. * ANI level (noise interference) corresponds to the channel
  6825. * the desense levels range from -5 to 15 in dB units,
  6826. * higher values indicating more noise interference.
  6827. */
  6828. A_INT32 ani_level;
  6829. /** running time in minutes since FW boot */
  6830. A_UINT32 fw_run_time;
  6831. /** per chain runtime noise floor values in dBm */
  6832. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6833. } htt_phy_stats_tlv;
  6834. typedef struct {
  6835. htt_tlv_hdr_t tlv_hdr;
  6836. /** current pdev_id */
  6837. A_UINT32 pdev_id;
  6838. /** current channel information */
  6839. A_UINT32 chan_mhz;
  6840. /** center_freq1, center_freq2 in mhz */
  6841. A_UINT32 chan_band_center_freq1;
  6842. A_UINT32 chan_band_center_freq2;
  6843. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6844. A_UINT32 chan_phy_mode;
  6845. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6846. A_UINT32 chan_flags;
  6847. /** channel Num updated to virtual phybase */
  6848. A_UINT32 chan_num;
  6849. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6850. A_UINT32 reset_cause;
  6851. /** Cause for the previous phy reset */
  6852. A_UINT32 prev_reset_cause;
  6853. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6854. A_UINT32 phy_warm_reset_src;
  6855. /** rxGain Table selection mode - register settings
  6856. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6857. */
  6858. A_UINT32 rx_gain_tbl_mode;
  6859. /** current xbar value - perchain analog to digital idx mapping */
  6860. A_UINT32 xbar_val;
  6861. /** Flag to indicate forced calibration */
  6862. A_UINT32 force_calibration;
  6863. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6864. A_UINT32 phyrf_mode;
  6865. /* PDL phyInput stats */
  6866. /** homechannel flag
  6867. * 1- Homechan, 0 - scan channel
  6868. */
  6869. A_UINT32 phy_homechan;
  6870. /** Tx and Rx chainmask */
  6871. A_UINT32 phy_tx_ch_mask;
  6872. A_UINT32 phy_rx_ch_mask;
  6873. /** INI masks - to decide the INI registers to be loaded on a reset */
  6874. A_UINT32 phybb_ini_mask;
  6875. A_UINT32 phyrf_ini_mask;
  6876. /** DFS,ADFS/Spectral scan enable masks */
  6877. A_UINT32 phy_dfs_en_mask;
  6878. A_UINT32 phy_sscan_en_mask;
  6879. A_UINT32 phy_synth_sel_mask;
  6880. A_UINT32 phy_adfs_freq;
  6881. /** CCK FIR settings
  6882. * register settings - filter coefficients for Iqs conversion
  6883. * [31:24] = FIR_COEFF_3_0
  6884. * [23:16] = FIR_COEFF_2_0
  6885. * [15:8] = FIR_COEFF_1_0
  6886. * [7:0] = FIR_COEFF_0_0
  6887. */
  6888. A_UINT32 cck_fir_settings;
  6889. /** dynamic primary channel index
  6890. * primary 20MHz channel index on the current channel BW
  6891. */
  6892. A_UINT32 phy_dyn_pri_chan;
  6893. /**
  6894. * Current CCA detection threshold
  6895. * dB above noisefloor req for CCA
  6896. * Register settings for all subbands
  6897. */
  6898. A_UINT32 cca_thresh;
  6899. /**
  6900. * status for dynamic CCA adjustment
  6901. * 0-disabled, 1-enabled
  6902. */
  6903. A_UINT32 dyn_cca_status;
  6904. /** RXDEAF Register value
  6905. * rxdesense_thresh_sw - VREG Register
  6906. * rxdesense_thresh_hw - PHY Register
  6907. */
  6908. A_UINT32 rxdesense_thresh_sw;
  6909. A_UINT32 rxdesense_thresh_hw;
  6910. /** Current PHY Bandwidth -
  6911. * values are specified by the HTT_PHY_BW_IDX enum type
  6912. */
  6913. A_UINT32 phy_bw_code;
  6914. /** Current channel operating rate -
  6915. * values are specified by the HTT_CHANNEL_RATE enum type
  6916. */
  6917. A_UINT32 phy_rate_mode;
  6918. /** current channel operating band
  6919. * 0 - 5G; 1 - 2G; 2 -6G
  6920. */
  6921. A_UINT32 phy_band_code;
  6922. /** microcode processor virtual phy base address -
  6923. * provided only for debug
  6924. */
  6925. A_UINT32 phy_vreg_base;
  6926. /** microcode processor virtual phy base ext address -
  6927. * provided only for debug
  6928. */
  6929. A_UINT32 phy_vreg_base_ext;
  6930. /** HW LUT table configuration for home/scan channel -
  6931. * provided only for debug
  6932. */
  6933. A_UINT32 cur_table_index;
  6934. /** SW configuration flag for PHY reset and Calibrations -
  6935. * values are specified by the HTT_WHAL_CONFIG enum type
  6936. */
  6937. A_UINT32 whal_config_flag;
  6938. } htt_phy_reset_stats_tlv;
  6939. typedef struct {
  6940. htt_tlv_hdr_t tlv_hdr;
  6941. /** current pdev_id */
  6942. A_UINT32 pdev_id;
  6943. /** ucode PHYOFF pass/failure count */
  6944. A_UINT32 cf_active_low_fail_cnt;
  6945. A_UINT32 cf_active_low_pass_cnt;
  6946. /** PHYOFF count attempted through ucode VREG */
  6947. A_UINT32 phy_off_through_vreg_cnt;
  6948. /** Force calibration count */
  6949. A_UINT32 force_calibration_cnt;
  6950. /** phyoff count during rfmode switch */
  6951. A_UINT32 rf_mode_switch_phy_off_cnt;
  6952. /** Temperature based recalibration count */
  6953. A_UINT32 temperature_recal_cnt;
  6954. } htt_phy_reset_counters_tlv;
  6955. /* Considering 320 MHz maximum 16 power levels */
  6956. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6957. typedef struct {
  6958. htt_tlv_hdr_t tlv_hdr;
  6959. /** current pdev_id */
  6960. A_UINT32 pdev_id;
  6961. /** Tranmsit power control scaling related configurations */
  6962. A_UINT32 tx_power_scale;
  6963. A_UINT32 tx_power_scale_db;
  6964. /** Minimum negative tx power supported by the target */
  6965. A_INT32 min_negative_tx_power;
  6966. /** current configured CTL domain */
  6967. A_UINT32 reg_ctl_domain;
  6968. /** Regulatory power information for the current channel */
  6969. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6970. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6971. /** channel max regulatory power in 0.5dB */
  6972. A_UINT32 twice_max_rd_power;
  6973. /** current channel and home channel's maximum possible tx power */
  6974. A_INT32 max_tx_power;
  6975. A_INT32 home_max_tx_power;
  6976. /** channel's Power Spectral Density */
  6977. A_UINT32 psd_power;
  6978. /** channel's EIRP power */
  6979. A_UINT32 eirp_power;
  6980. /** 6G channel power mode
  6981. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6982. */
  6983. A_UINT32 power_type_6ghz;
  6984. /** sub-band channels and corresponding Tx-power */
  6985. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6986. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6987. } htt_phy_tpc_stats_tlv;
  6988. /* NOTE:
  6989. * This structure is for documentation, and cannot be safely used directly.
  6990. * Instead, use the constituent TLV structures to fill/parse.
  6991. */
  6992. typedef struct {
  6993. htt_phy_counters_tlv phy_counters;
  6994. htt_phy_stats_tlv phy_stats;
  6995. htt_phy_reset_counters_tlv phy_reset_counters;
  6996. htt_phy_reset_stats_tlv phy_reset_stats;
  6997. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6998. } htt_phy_counters_and_phy_stats_t;
  6999. /* NOTE:
  7000. * This structure is for documentation, and cannot be safely used directly.
  7001. * Instead, use the constituent TLV structures to fill/parse.
  7002. */
  7003. typedef struct {
  7004. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  7005. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  7006. } htt_vdevs_txrx_stats_t;
  7007. typedef struct {
  7008. A_UINT32
  7009. success: 16,
  7010. fail: 16;
  7011. } htt_stats_strm_gen_mpdus_cntr_t;
  7012. typedef struct {
  7013. /* MSDU queue identification */
  7014. A_UINT32
  7015. peer_id: 16,
  7016. tid: 4, /* only TIDs 0-7 actually expected to be used */
  7017. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  7018. reserved: 8;
  7019. } htt_stats_strm_msdu_queue_id;
  7020. typedef struct {
  7021. htt_tlv_hdr_t tlv_hdr;
  7022. htt_stats_strm_msdu_queue_id queue_id;
  7023. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  7024. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  7025. } htt_stats_strm_gen_mpdus_tlv_t;
  7026. typedef struct {
  7027. htt_tlv_hdr_t tlv_hdr;
  7028. htt_stats_strm_msdu_queue_id queue_id;
  7029. struct {
  7030. A_UINT32
  7031. timestamp_prior_ms: 16,
  7032. timestamp_now_ms: 16;
  7033. A_UINT32
  7034. interval_spec_ms: 16,
  7035. margin_ms: 16;
  7036. } svc_interval;
  7037. struct {
  7038. A_UINT32
  7039. /* consumed_bytes_orig:
  7040. * Raw count (actually estimate) of how many bytes were removed
  7041. * from the MSDU queue by the GEN_MPDUS operation.
  7042. */
  7043. consumed_bytes_orig: 16,
  7044. /* consumed_bytes_final:
  7045. * Adjusted count of removed bytes that incorporates normalizing
  7046. * by the actual service interval compared to the expected
  7047. * service interval.
  7048. * This allows the burst size computation to be independent of
  7049. * whether the target is doing GEN_MPDUS at only the service
  7050. * interval, or substantially more often than the service
  7051. * interval.
  7052. * consumed_bytes_final = consumed_bytes_orig /
  7053. * (svc_interval / ref_svc_interval)
  7054. */
  7055. consumed_bytes_final: 16;
  7056. A_UINT32
  7057. remaining_bytes: 16,
  7058. reserved: 16;
  7059. A_UINT32
  7060. burst_size_spec: 16,
  7061. margin_bytes: 16;
  7062. } burst_size;
  7063. } htt_stats_strm_gen_mpdus_details_tlv_t;
  7064. typedef struct {
  7065. htt_tlv_hdr_t tlv_hdr;
  7066. A_UINT32 reset_count;
  7067. /** lower portion (bits 31:0) of reset time, in milliseconds */
  7068. A_UINT32 reset_time_lo_ms;
  7069. /** upper portion (bits 63:32) of reset time, in milliseconds */
  7070. A_UINT32 reset_time_hi_ms;
  7071. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  7072. A_UINT32 disengage_time_lo_ms;
  7073. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  7074. A_UINT32 disengage_time_hi_ms;
  7075. /** lower portion (bits 31:0) of engage time, in milliseconds */
  7076. A_UINT32 engage_time_lo_ms;
  7077. /** upper portion (bits 63:32) of engage time, in milliseconds */
  7078. A_UINT32 engage_time_hi_ms;
  7079. A_UINT32 disengage_count;
  7080. A_UINT32 engage_count;
  7081. A_UINT32 drain_dest_ring_mask;
  7082. } htt_dmac_reset_stats_tlv;
  7083. /* Support up to 640 MHz mode for future expansion */
  7084. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  7085. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  7086. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  7087. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  7088. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  7089. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  7090. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  7091. do { \
  7092. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  7093. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  7094. } while (0)
  7095. /*
  7096. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  7097. */
  7098. typedef struct {
  7099. htt_tlv_hdr_t tlv_hdr;
  7100. /**
  7101. * BIT [ 7 : 0] :- mac_id
  7102. * BIT [31 : 8] :- reserved
  7103. */
  7104. union {
  7105. struct {
  7106. A_UINT32 mac_id: 8,
  7107. reserved: 24;
  7108. };
  7109. A_UINT32 mac_id__word;
  7110. };
  7111. /*
  7112. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  7113. */
  7114. A_UINT32 direction;
  7115. /*
  7116. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  7117. *
  7118. * Note that for although OFDM rates don't technically support
  7119. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  7120. * utilized for OFDM legacy duplicate packets, which are also used during
  7121. * puncturing sequences.
  7122. */
  7123. A_UINT32 preamble;
  7124. /*
  7125. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  7126. */
  7127. A_UINT32 ppdu_type;
  7128. /*
  7129. * Indicates the number of valid elements in the
  7130. * "num_subbands_used_cnt" array, and must be <=
  7131. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  7132. *
  7133. * Also indicates how many bits in the last_used_pattern_mask may be
  7134. * non-zero.
  7135. */
  7136. A_UINT32 subband_count;
  7137. /*
  7138. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  7139. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  7140. *
  7141. * All 32 bits are valid and will be used for expansion to higher BW modes.
  7142. */
  7143. A_UINT32 last_used_pattern_mask;
  7144. /*
  7145. * Number of array elements with valid values is equal to "subband_count".
  7146. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  7147. * remaining elements will be implicitly set to 0x0.
  7148. *
  7149. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  7150. * and the counter value at that index is the number of times that subband
  7151. * count was used.
  7152. *
  7153. * The count is incremented once for each OTA PPDU transmitted / received.
  7154. */
  7155. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  7156. } htt_pdev_puncture_stats_tlv;
  7157. enum {
  7158. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  7159. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  7160. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  7161. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  7162. HTT_STATS_MAX_PROF_CAL = 4,
  7163. };
  7164. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  7165. typedef struct {
  7166. htt_tlv_hdr_t tlv_hdr;
  7167. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  7168. /** To verify whether prof cal is enabled or not */
  7169. A_UINT32 enable;
  7170. /** current pdev_id */
  7171. A_UINT32 pdev_id;
  7172. /** The cnt is incremented when each time the calindex takes place */
  7173. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7174. /** Minimum time taken to complete the calibration - in us */
  7175. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7176. /** Maximum time taken to complete the calibration -in us */
  7177. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7178. /** Time taken by the cal for its final time execution - in us */
  7179. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7180. /** Total time taken - in us */
  7181. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7182. /** hist_intvl - by default will be set to 2000 us */
  7183. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7184. /**
  7185. * If last is less than hist_intvl, then hist[0]++,
  7186. * If last is less than hist_intvl << 1, then hist[1]++,
  7187. * otherwise hist[2]++.
  7188. */
  7189. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  7190. /** Pf_last will log the current no of page faults */
  7191. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7192. /** Sum of all page faults happened */
  7193. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7194. /** If pf_last > pf_max then pf_max = pf_last */
  7195. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7196. /**
  7197. * For each cal profile, only certain no of cal indices were invoked,
  7198. * this member will store what all the indices got invoked per each
  7199. * cal profile
  7200. */
  7201. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7202. /** No of indices invoked per each cal profile */
  7203. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7204. } htt_latency_prof_cal_stats_tlv;
  7205. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7206. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7207. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7208. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7209. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7210. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7211. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7212. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7213. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7214. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7215. do { \
  7216. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7217. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7218. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7219. } while (0)
  7220. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7221. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7222. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7223. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7224. do { \
  7225. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7226. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7227. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7228. } while (0)
  7229. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7230. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7231. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7232. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7233. do { \
  7234. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7235. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7236. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7237. } while (0)
  7238. typedef struct {
  7239. htt_tlv_hdr_t tlv_hdr;
  7240. union {
  7241. struct {
  7242. A_UINT32 peer_assoc_ipc_recvd : 6,
  7243. sched_peer_delete_recvd : 6,
  7244. mld_ast_index : 16,
  7245. reserved : 4;
  7246. };
  7247. A_UINT32 msg_dword_1;
  7248. };
  7249. } htt_ml_peer_ext_details_tlv;
  7250. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7251. #define HTT_ML_LINK_INFO_VALID_S 0
  7252. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7253. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7254. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7255. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7256. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7257. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7258. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7259. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7260. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7261. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7262. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7263. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7264. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7265. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7266. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7267. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7268. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7269. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7270. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7271. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7272. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7273. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7274. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7275. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7276. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7277. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7278. HTT_ML_LINK_INFO_VALID_S)
  7279. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7280. do { \
  7281. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7282. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7283. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7284. } while (0)
  7285. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7286. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7287. HTT_ML_LINK_INFO_ACTIVE_S)
  7288. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7289. do { \
  7290. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7291. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7292. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7293. } while (0)
  7294. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7295. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7296. HTT_ML_LINK_INFO_PRIMARY_S)
  7297. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7298. do { \
  7299. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7300. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7301. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7302. } while (0)
  7303. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7304. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7305. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7306. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7307. do { \
  7308. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7309. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7310. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7311. } while (0)
  7312. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7313. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7314. HTT_ML_LINK_INFO_CHIP_ID_S)
  7315. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7316. do { \
  7317. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7318. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7319. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7320. } while (0)
  7321. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7322. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7323. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7324. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7325. do { \
  7326. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7327. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7328. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7329. } while (0)
  7330. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7331. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7332. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7333. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7334. do { \
  7335. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7336. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7337. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7338. } while (0)
  7339. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7340. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7341. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7342. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7343. do { \
  7344. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7345. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7346. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7347. } while (0)
  7348. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7349. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7350. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7351. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7352. do { \
  7353. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7354. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7355. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7356. } while (0)
  7357. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7358. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7359. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7360. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7361. do { \
  7362. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7363. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7364. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7365. } while (0)
  7366. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7367. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7368. HTT_ML_LINK_INFO_INITIALIZED_S)
  7369. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7370. do { \
  7371. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7372. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7373. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7374. } while (0)
  7375. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7376. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7377. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7378. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7379. do { \
  7380. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7381. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7382. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7383. } while (0)
  7384. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7385. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7386. HTT_ML_LINK_INFO_VDEV_ID_S)
  7387. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7388. do { \
  7389. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7390. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7391. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7392. } while (0)
  7393. typedef struct {
  7394. htt_tlv_hdr_t tlv_hdr;
  7395. union {
  7396. struct {
  7397. A_UINT32 valid : 1,
  7398. active : 1,
  7399. primary : 1,
  7400. assoc_link : 1,
  7401. chip_id : 3,
  7402. ieee_link_id : 8,
  7403. hw_link_id : 3,
  7404. logical_link_id : 2,
  7405. master_link : 1,
  7406. anchor_link : 1,
  7407. initialized : 1,
  7408. reserved : 9;
  7409. };
  7410. A_UINT32 msg_dword_1;
  7411. };
  7412. union {
  7413. struct {
  7414. A_UINT32 sw_peer_id : 16,
  7415. vdev_id : 8,
  7416. reserved1 : 8;
  7417. };
  7418. A_UINT32 msg_dword_2;
  7419. };
  7420. A_UINT32 primary_tid_mask;
  7421. } htt_ml_link_info_tlv;
  7422. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7423. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7424. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7425. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7426. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7427. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7428. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7429. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7430. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7431. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7432. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7433. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7434. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7435. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7436. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7437. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7438. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7439. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7440. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7441. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7442. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7443. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7444. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7445. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7446. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7447. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7448. do { \
  7449. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7450. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7451. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7452. } while (0)
  7453. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7454. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7455. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7456. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7457. do { \
  7458. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7459. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7460. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7461. } while (0)
  7462. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7463. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7464. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7465. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7466. do { \
  7467. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7468. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7469. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7470. } while (0)
  7471. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7472. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7473. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7474. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7475. do { \
  7476. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7477. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7478. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7479. } while (0)
  7480. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7481. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7482. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7483. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7484. do { \
  7485. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7486. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7487. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7488. } while (0)
  7489. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7490. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7491. HTT_ML_PEER_DETAILS_NON_STR_S)
  7492. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7493. do { \
  7494. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7495. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7496. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7497. } while (0)
  7498. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7499. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7500. HTT_ML_PEER_DETAILS_EMLSR_S)
  7501. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7502. do { \
  7503. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7504. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7505. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7506. } while (0)
  7507. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7508. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7509. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7510. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7511. do { \
  7512. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7513. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7514. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7515. } while (0)
  7516. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7517. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7518. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7519. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7520. do { \
  7521. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7522. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7523. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7524. } while (0)
  7525. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7526. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7527. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7528. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7529. do { \
  7530. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7531. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7532. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7533. } while (0)
  7534. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7535. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7536. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7537. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7538. do { \
  7539. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7540. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7541. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7542. } while (0)
  7543. typedef struct {
  7544. htt_tlv_hdr_t tlv_hdr;
  7545. htt_mac_addr remote_mld_mac_addr;
  7546. union {
  7547. struct {
  7548. A_UINT32 num_links : 2,
  7549. ml_peer_id : 12,
  7550. primary_link_idx : 3,
  7551. primary_chip_id : 2,
  7552. link_init_count : 3,
  7553. non_str : 1,
  7554. emlsr : 1,
  7555. is_sta_ko : 1,
  7556. num_local_links : 2,
  7557. allocated : 1,
  7558. reserved : 4;
  7559. };
  7560. A_UINT32 msg_dword_1;
  7561. };
  7562. union {
  7563. struct {
  7564. A_UINT32 participating_chips_bitmap : 8,
  7565. reserved1 : 24;
  7566. };
  7567. A_UINT32 msg_dword_2;
  7568. };
  7569. /*
  7570. * ml_peer_flags is an opaque field that cannot be interpreted by
  7571. * the host; it is only for off-line debug.
  7572. */
  7573. A_UINT32 ml_peer_flags;
  7574. } htt_ml_peer_details_tlv;
  7575. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7576. * TLV_TAGS:
  7577. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7578. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7579. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7580. */
  7581. /* NOTE:
  7582. * This structure is for documentation, and cannot be safely used directly.
  7583. * Instead, use the constituent TLV structures to fill/parse.
  7584. */
  7585. typedef struct _htt_ml_peer_stats {
  7586. htt_ml_peer_details_tlv ml_peer_details;
  7587. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7588. htt_ml_link_info_tlv ml_link_info[];
  7589. } htt_ml_peer_stats_t;
  7590. /*
  7591. * ODD Mandatory Stats are grouped together from all the existing different
  7592. * stats, to form a set of stats that will be used by the ODD application to
  7593. * post the stats to the cloud instead of polling for the individual stats.
  7594. * This is done to avoid non-mandatory stats to be polled as the data will not
  7595. * be required in the recipes derivation.
  7596. * Rather than the host simply printing the ODD stats, the ODD application
  7597. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7598. */
  7599. typedef struct {
  7600. htt_tlv_hdr_t tlv_hdr;
  7601. A_UINT32 hw_queued;
  7602. A_UINT32 hw_reaped;
  7603. A_UINT32 hw_paused;
  7604. A_UINT32 hw_filt;
  7605. A_UINT32 seq_posted;
  7606. A_UINT32 seq_completed;
  7607. A_UINT32 underrun;
  7608. A_UINT32 hw_flush;
  7609. A_UINT32 next_seq_posted_dsr;
  7610. A_UINT32 seq_posted_isr;
  7611. A_UINT32 mpdu_cnt_fcs_ok;
  7612. A_UINT32 mpdu_cnt_fcs_err;
  7613. A_UINT32 msdu_count_tqm;
  7614. A_UINT32 mpdu_count_tqm;
  7615. A_UINT32 mpdus_ack_failed;
  7616. A_UINT32 num_data_ppdus_tried_ota;
  7617. A_UINT32 ppdu_ok;
  7618. A_UINT32 num_total_ppdus_tried_ota;
  7619. A_UINT32 thermal_suspend_cnt;
  7620. A_UINT32 dfs_suspend_cnt;
  7621. A_UINT32 tx_abort_suspend_cnt;
  7622. A_UINT32 suspended_txq_mask;
  7623. A_UINT32 last_suspend_reason;
  7624. A_UINT32 seq_failed_queueing;
  7625. A_UINT32 seq_restarted;
  7626. A_UINT32 seq_txop_repost_stop;
  7627. A_UINT32 next_seq_cancel;
  7628. A_UINT32 seq_min_msdu_repost_stop;
  7629. A_UINT32 total_phy_err_cnt;
  7630. A_UINT32 ppdu_recvd;
  7631. A_UINT32 tcp_msdu_cnt;
  7632. A_UINT32 tcp_ack_msdu_cnt;
  7633. A_UINT32 udp_msdu_cnt;
  7634. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7635. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7636. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7637. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7638. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7639. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7640. A_UINT32 rx_suspend_cnt;
  7641. A_UINT32 rx_suspend_fail_cnt;
  7642. A_UINT32 rx_resume_cnt;
  7643. A_UINT32 rx_resume_fail_cnt;
  7644. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7645. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7646. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7647. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7648. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7649. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7650. A_UINT32 hwq_video_mpdu_tried_cnt;
  7651. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7652. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7653. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7654. A_UINT32 hwq_video_mpdu_queued_cnt;
  7655. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7656. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7657. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7658. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7659. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7660. A_UINT32 pdev_resets;
  7661. A_UINT32 phy_warm_reset;
  7662. A_UINT32 hwsch_reset_count;
  7663. A_UINT32 phy_warm_reset_ucode_trig;
  7664. A_UINT32 mac_cold_reset;
  7665. A_UINT32 mac_warm_reset;
  7666. A_UINT32 mac_warm_reset_restore_cal;
  7667. A_UINT32 phy_warm_reset_m3_ssr;
  7668. A_UINT32 fw_rx_rings_reset;
  7669. A_UINT32 tx_flush;
  7670. A_UINT32 hwsch_dev_reset_war;
  7671. A_UINT32 mac_cold_reset_restore_cal;
  7672. A_UINT32 mac_only_reset;
  7673. A_UINT32 mac_sfm_reset;
  7674. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7675. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7676. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7677. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7678. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7679. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7680. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7681. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7682. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7683. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7684. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7685. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7686. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7687. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7688. A_UINT32 rts_cnt;
  7689. A_UINT32 rts_success;
  7690. } htt_odd_mandatory_pdev_stats_tlv;
  7691. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7692. htt_tlv_hdr_t tlv_hdr;
  7693. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7694. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7695. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7696. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7697. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7698. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7699. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7700. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7701. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7702. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7703. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7704. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7705. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7706. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7707. htt_tlv_hdr_t tlv_hdr;
  7708. A_UINT32 mu_ofdma_seq_posted;
  7709. A_UINT32 ul_mu_ofdma_seq_posted;
  7710. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7711. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7712. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7713. A_UINT32 ofdma_tx_ldpc;
  7714. A_UINT32 ul_ofdma_rx_ldpc;
  7715. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7716. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7717. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7718. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7719. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7720. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7721. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7722. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7723. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7724. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7725. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7726. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7727. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7728. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7729. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7730. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7731. do { \
  7732. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7733. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7734. } while (0)
  7735. typedef struct {
  7736. htt_tlv_hdr_t tlv_hdr;
  7737. /**
  7738. * BIT [ 7 : 0] :- mac_id
  7739. * BIT [31 : 8] :- reserved
  7740. */
  7741. union {
  7742. struct {
  7743. A_UINT32 mac_id: 8,
  7744. reserved: 24;
  7745. };
  7746. A_UINT32 mac_id__word;
  7747. };
  7748. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7749. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7750. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7751. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7752. /** Num of instances where rate based DL OFDMA status = PROBING */
  7753. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7754. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7755. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7756. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7757. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7758. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7759. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7760. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7761. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7762. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7763. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7764. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7765. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7766. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7767. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7768. /** Num of instances where dl ofdma is disabled due to pipelining */
  7769. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7770. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7771. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7772. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7773. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7774. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7775. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7776. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7777. typedef struct {
  7778. htt_tlv_hdr_t tlv_hdr;
  7779. /** mac_id__word:
  7780. * BIT [ 7 : 0] :- mac_id
  7781. * Use the HTT_STATS_CMN_MAC_ID_GET,_SET macros to
  7782. * read/write this bitfield.
  7783. * BIT [31 : 8] :- reserved
  7784. */
  7785. A_UINT32 mac_id__word;
  7786. A_UINT32 basic_trigger_across_bss;
  7787. A_UINT32 basic_trigger_within_bss;
  7788. A_UINT32 bsr_trigger_across_bss;
  7789. A_UINT32 bsr_trigger_within_bss;
  7790. A_UINT32 mu_rts_across_bss;
  7791. A_UINT32 mu_rts_within_bss;
  7792. A_UINT32 ul_mumimo_trigger_across_bss;
  7793. A_UINT32 ul_mumimo_trigger_within_bss;
  7794. } htt_pdev_mbssid_ctrl_frame_stats_tlv;
  7795. /*======= Bandwidth Manager stats ====================*/
  7796. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7797. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7798. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7799. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7800. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7801. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7802. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7803. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7804. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7805. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7806. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7807. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7808. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7809. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7810. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7811. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7812. HTT_BW_MGR_STATS_MAC_ID_S)
  7813. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7814. do { \
  7815. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7816. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7817. } while (0)
  7818. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7819. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7820. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7821. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7822. do { \
  7823. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7824. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7825. } while (0)
  7826. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  7827. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  7828. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  7829. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  7830. do { \
  7831. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  7832. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  7833. } while (0)
  7834. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  7835. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  7836. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  7837. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  7838. do { \
  7839. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  7840. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  7841. } while (0)
  7842. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  7843. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  7844. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  7845. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  7846. do { \
  7847. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  7848. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  7849. } while (0)
  7850. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  7851. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  7852. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  7853. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  7854. do { \
  7855. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  7856. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  7857. } while (0)
  7858. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  7859. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  7860. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  7861. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  7862. do { \
  7863. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  7864. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  7865. } while (0)
  7866. typedef struct {
  7867. htt_tlv_hdr_t tlv_hdr;
  7868. /* BIT [ 7 : 0] :- mac_id
  7869. * BIT [ 15 : 8] :- pri20_index
  7870. * BIT [ 31 : 16] :- pri20_freq in Mhz
  7871. */
  7872. A_UINT32 mac_id__pri20_idx__freq;
  7873. /* BIT [ 15 : 0] :- centre_freq1
  7874. * BIT [ 31 : 16] :- centre_freq2
  7875. */
  7876. A_UINT32 centre_freq1__freq2;
  7877. /* BIT [ 7 : 0] :- channel_phy_mode
  7878. * BIT [ 23 : 8] :- static_pattern
  7879. */
  7880. A_UINT32 phy_mode__static_pattern;
  7881. } htt_pdev_bw_mgr_stats_tlv;
  7882. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  7883. * TLV_TAGS:
  7884. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  7885. */
  7886. /* NOTE:
  7887. * This structure is for documentation, and cannot be safely used directly.
  7888. * Instead, use the constituent TLV structures to fill/parse.
  7889. */
  7890. typedef struct {
  7891. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  7892. } htt_pdev_bw_mgr_stats_t;
  7893. typedef struct {
  7894. A_UINT32 total_done;
  7895. A_UINT32 trigger_requests_count;
  7896. A_UINT32 total_trig_dropped;
  7897. A_UINT32 umac_disengaged_count;
  7898. A_UINT32 umac_soft_reset_count;
  7899. A_UINT32 umac_engaged_count;
  7900. A_UINT32 last_trigger_request_ms;
  7901. A_UINT32 last_start_ms;
  7902. A_UINT32 last_start_disengage_umac_ms;
  7903. A_UINT32 last_enter_ssr_platform_thread_ms;
  7904. A_UINT32 last_exit_ssr_platform_thread_ms;
  7905. A_UINT32 last_start_engage_umac_ms;
  7906. A_UINT32 last_done_successful_ms;
  7907. A_UINT32 last_e2e_delta_ms;
  7908. A_UINT32 max_e2e_delta_ms;
  7909. A_UINT32 trigger_count_for_umac_hang;
  7910. A_UINT32 trigger_count_for_mlo_quick_ssr;
  7911. A_UINT32 trigger_count_for_unknown_signature;
  7912. A_UINT32 post_reset_tqm_sync_cmd_completion_ms;
  7913. A_UINT32 htt_sync_mlo_initiate_umac_recovery_ms;
  7914. A_UINT32 htt_sync_do_pre_reset_ms;
  7915. A_UINT32 htt_sync_do_post_reset_start_ms;
  7916. A_UINT32 htt_sync_do_post_reset_complete_ms;
  7917. } htt_umac_ssr_stats_t;
  7918. typedef struct {
  7919. htt_tlv_hdr_t tlv_hdr;
  7920. htt_umac_ssr_stats_t stats;
  7921. } htt_umac_ssr_stats_tlv;
  7922. #endif /* __HTT_STATS_H__ */