cvp_hfi_io.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef __CVP_HFI_IO_H__
  7. #define __CVP_HFI_IO_H__
  8. #include <linux/io.h>
  9. #define CVP_TOP_BASE_OFFS 0x00000000
  10. #define CVP_SS_IDLE_STATUS (CVP_TOP_BASE_OFFS + 0x50)
  11. #define CVP_CPU_BASE_OFFS 0x000A0000
  12. #define CVP_AON_BASE_OFFS 0x000E0000
  13. #define CVP_CPU_CS_A2HSOFTINTEN (CVP_CPU_BASE_OFFS + 0x10)
  14. #define CVP_CPU_CS_A2HSOFTINTENCLR (CVP_CPU_BASE_OFFS + 0x14)
  15. #define CVP_CPU_CS_A2HSOFTINT (CVP_CPU_BASE_OFFS + 0x18)
  16. #define CVP_CPU_CS_A2HSOFTINTCLR (CVP_CPU_BASE_OFFS + 0x1C)
  17. #define CVP_CPU_CS_VMIMSG (CVP_CPU_BASE_OFFS + 0x34)
  18. #define CVP_CPU_CS_VMIMSGAG0 (CVP_CPU_BASE_OFFS + 0x38)
  19. #define CVP_CPU_CS_VMIMSGAG1 (CVP_CPU_BASE_OFFS + 0x3C)
  20. #define CVP_CPU_CS_VMIMSGAG2 (CVP_CPU_BASE_OFFS + 0x40)
  21. #define CVP_CPU_CS_VMIMSGAG3 (CVP_CPU_BASE_OFFS + 0x44)
  22. #define CVP_CPU_CS_SCIACMD (CVP_CPU_BASE_OFFS + 0x48)
  23. #define CVP_CPU_CS_AXI4_QOS (CVP_CPU_BASE_OFFS + 0x13C)
  24. #define CVP_CPU_CS_H2XSOFTINTEN (CVP_CPU_BASE_OFFS + 0x148)
  25. /* CVP_CTRL_STATUS */
  26. #define CVP_CPU_CS_SCIACMDARG0 (CVP_CPU_BASE_OFFS + 0x4C)
  27. #define CVP_CPU_CS_SCIACMDARG0_BMSK 0xff
  28. #define CVP_CPU_CS_SCIACMDARG0_SHFT 0x0
  29. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK 0xfe
  30. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_SHFT 0x1
  31. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_BMSK 0x1
  32. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_SHFT 0x0
  33. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY 0x100
  34. /* HFI_QTBL_INFO */
  35. #define CVP_CPU_CS_SCIACMDARG1 (CVP_CPU_BASE_OFFS + 0x50)
  36. /* HFI_QTBL_ADDR */
  37. #define CVP_CPU_CS_SCIACMDARG2 (CVP_CPU_BASE_OFFS + 0x54)
  38. /* HFI_VERSION_INFO */
  39. #define CVP_CPU_CS_SCIACMDARG3 (CVP_CPU_BASE_OFFS + 0x58)
  40. /* CVP_SFR_ADDR */
  41. #define CVP_CPU_CS_SCIBCMD (CVP_CPU_BASE_OFFS + 0x5C)
  42. /* CVP_MMAP_ADDR */
  43. #define CVP_CPU_CS_SCIBCMDARG0 (CVP_CPU_BASE_OFFS + 0x60)
  44. /* CVP_UC_REGION_ADDR */
  45. #define CVP_CPU_CS_SCIBARG1 (CVP_CPU_BASE_OFFS + 0x64)
  46. /* CVP_UC_REGION_ADDR */
  47. #define CVP_CPU_CS_SCIBARG2 (CVP_CPU_BASE_OFFS + 0x68)
  48. #define CVP_CPU_CS_SCIBARG3 (CVP_CPU_BASE_OFFS + 0x6C)
  49. #define CVP_CPU_CS_H2ASOFTINTEN (CVP_CPU_BASE_OFFS + 0x148)
  50. #define CVP_CPU_CS_H2ASOFTINTENCLR (CVP_CPU_BASE_OFFS + 0x14c)
  51. #define CVP_CPU_CS_H2ASOFTINT (CVP_CPU_BASE_OFFS + 0x150)
  52. #define CVP_CPU_CS_H2ASOFTINTCLR (CVP_CPU_BASE_OFFS + 0x154)
  53. #define CVP_AHB_BRIDGE_SYNC_RESET (CVP_CPU_BASE_OFFS + 0x160)
  54. /* FAL10 Feature Control */
  55. #define CVP_CPU_CS_X2RPMh (CVP_CPU_BASE_OFFS + 0x168)
  56. #define CVP_CPU_CS_X2RPMh_MASK0_BMSK 0x1
  57. #define CVP_CPU_CS_X2RPMh_MASK0_SHFT 0x0
  58. #define CVP_CPU_CS_X2RPMh_MASK1_BMSK 0x2
  59. #define CVP_CPU_CS_X2RPMh_MASK1_SHFT 0x1
  60. #define CVP_CPU_CS_X2RPMh_SWOVERRIDE_BMSK 0x4
  61. #define CVP_CPU_CS_X2RPMh_SWOVERRIDE_SHFT 0x3
  62. #define CVP_CPU_CS_X2RPMh_STATUS (CVP_CPU_BASE_OFFS + 0x170)
  63. /*
  64. * --------------------------------------------------------------------------
  65. * MODULE: cvp_wrapper
  66. * --------------------------------------------------------------------------
  67. */
  68. #define CVP_WRAPPER_BASE_OFFS 0x000B0000
  69. #define CVP_WRAPPER_HW_VERSION (CVP_WRAPPER_BASE_OFFS + 0x00)
  70. #define CVP_WRAPPER_HW_VERSION_MAJOR_VERSION_MASK 0x78000000
  71. #define CVP_WRAPPER_HW_VERSION_MAJOR_VERSION_SHIFT 28
  72. #define CVP_WRAPPER_HW_VERSION_MINOR_VERSION_MASK 0xFFF0000
  73. #define CVP_WRAPPER_HW_VERSION_MINOR_VERSION_SHIFT 16
  74. #define CVP_WRAPPER_HW_VERSION_STEP_VERSION_MASK 0xFFFF
  75. #define CVP_WRAPPER_INTR_STATUS (CVP_WRAPPER_BASE_OFFS + 0x0C)
  76. #define CVP_WRAPPER_INTR_STATUS_A2HWD_BMSK 0x8
  77. #define CVP_WRAPPER_INTR_STATUS_A2H_BMSK 0x4
  78. #define CVP_SS_IRQ_MASK (CVP_TOP_BASE_OFFS + 0x04)
  79. #define CVP_SS_INTR_BMASK (0x100)
  80. #define CVP_WRAPPER_INTR_MASK (CVP_WRAPPER_BASE_OFFS + 0x10)
  81. #define CVP_FATAL_INTR_BMSK (CVP_WRAPPER_INTR_MASK_CPU_NOC_BMSK | \
  82. CVP_WRAPPER_INTR_MASK_CORE_NOC_BMSK )
  83. #define CVP_WRAPPER_INTR_MASK_CPU_NOC_BMSK 0x40
  84. #define CVP_WRAPPER_INTR_MASK_CORE_NOC_BMSK 0x20
  85. #define CVP_WRAPPER_INTR_MASK_A2HWD_BMSK 0x8
  86. #define CVP_WRAPPER_INTR_MASK_A2HCPU_BMSK 0x4
  87. #define CVP_WRAPPER_INTR_MASK_A2HCPU_SHFT 0x2
  88. #define CVP_WRAPPER_INTR_CLEAR (CVP_WRAPPER_BASE_OFFS + 0x14)
  89. #define CVP_WRAPPER_TZ_BASE_OFFS 0x000C0000
  90. #define CVP_WRAPPER_TZ_CPU_CLOCK_CONFIG (CVP_WRAPPER_TZ_BASE_OFFS)
  91. #define CVP_WRAPPER_INTR_CLEAR_A2HWD_BMSK 0x10
  92. #define CVP_WRAPPER_INTR_CLEAR_A2HWD_SHFT 0x4
  93. #define CVP_WRAPPER_INTR_CLEAR_A2H_BMSK 0x4
  94. #define CVP_WRAPPER_INTR_CLEAR_A2H_SHFT 0x2
  95. #define CVP_WRAPPER_CPU_STATUS (CVP_WRAPPER_TZ_BASE_OFFS + 0x10)
  96. #define CVP_WRAPPER_AXI_CLOCK_CONFIG (CVP_WRAPPER_TZ_BASE_OFFS + 0x14)
  97. #define CVP_WRAPPER_QNS4PDXFIFO_RESET (CVP_WRAPPER_TZ_BASE_OFFS + 0x18)
  98. #define CVP_WRAPPER_CPU_CGC_DIS (CVP_WRAPPER_BASE_OFFS + 0x2010)
  99. #define CVP_WRAPPER_CPU_CLOCK_CONFIG (CVP_WRAPPER_BASE_OFFS + 0x50)
  100. #define CVP_WRAPPER_DEBUG_BRIDGE_LPI_CONTROL (CVP_WRAPPER_BASE_OFFS + 0x54)
  101. #define CVP_WRAPPER_DEBUG_BRIDGE_LPI_STATUS (CVP_WRAPPER_BASE_OFFS + 0x58)
  102. #define CVP_WRAPPER_CPU_NOC_LPI_CONTROL (CVP_WRAPPER_BASE_OFFS + 0x5C)
  103. #define CVP_WRAPPER_CPU_NOC_LPI_STATUS (CVP_WRAPPER_BASE_OFFS + 0x60)
  104. #define CVP_WRAPPER_CORE_CLOCK_CONFIG (CVP_WRAPPER_BASE_OFFS + 0x88)
  105. #define CVP_CTRL_INIT CVP_CPU_CS_SCIACMD
  106. #define CVP_CTRL_STATUS CVP_CPU_CS_SCIACMDARG0
  107. #define CVP_CTRL_INIT_STATUS__M \
  108. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_BMSK
  109. #define CVP_CTRL_ERROR_STATUS__M \
  110. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK
  111. #define CVP_CTRL_INIT_IDLE_MSG_BMSK \
  112. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_IDLE_MSG_BMSK
  113. #define CVP_CTRL_STATUS_PC_READY \
  114. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY
  115. #define CVP_QTBL_INFO CVP_CPU_CS_SCIACMDARG1
  116. #define CVP_QTBL_ADDR CVP_CPU_CS_SCIACMDARG2
  117. #define CVP_VERSION_INFO CVP_CPU_CS_SCIACMDARG3
  118. #define CVP_SFR_ADDR CVP_CPU_CS_SCIBCMD
  119. #define CVP_MMAP_ADDR CVP_CPU_CS_SCIBCMDARG0
  120. #define CVP_UC_REGION_ADDR CVP_CPU_CS_SCIBARG1
  121. #define CVP_UC_REGION_SIZE CVP_CPU_CS_SCIBARG2
  122. /* HFI_DSP_QTBL_ADDR
  123. * 31:3 - HFI_DSP_QTBL_ADDR
  124. * 4-byte aligned Address
  125. */
  126. #define HFI_DSP_QTBL_ADDR CVP_CPU_CS_VMIMSG
  127. /* HFI_DSP_UC_REGION_ADDR
  128. * 31:20 - HFI_DSP_UC_REGION_ADDR
  129. * 1MB aligned address.
  130. * Uncached Region start Address. This region covers
  131. * HFI DSP QTable,
  132. * HFI DSP Queue Headers,
  133. * HFI DSP Queues,
  134. */
  135. #define HFI_DSP_UC_REGION_ADDR CVP_CPU_CS_VMIMSGAG0
  136. /* HFI_DSP_UC_REGION_SIZE
  137. * 31:20 - HFI_DSP_UC_REGION_SIZE
  138. * Multiples of 1MB.
  139. * Size of the DSP_UC_REGION Uncached Region
  140. */
  141. #define HFI_DSP_UC_REGION_SIZE CVP_CPU_CS_VMIMSGAG1
  142. /*
  143. * --------------------------------------------------------------------------
  144. * MODULE: vcodec noc error log registers
  145. * --------------------------------------------------------------------------
  146. */
  147. #define CVP_NOC_BASE_OFFS 0x000D0000
  148. #define CVP_NOC_ERR_SWID_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x0)
  149. #define CVP_NOC_ERR_SWID_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x4)
  150. #define CVP_NOC_ERR_MAINCTL_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x8)
  151. #define CVP_NOC_ERR_ERRVLD_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x10)
  152. #define CVP_NOC_ERR_ERRCLR_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x18)
  153. #define CVP_NOC_ERR_ERRLOG0_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x20)
  154. #define CVP_NOC_ERR_ERRLOG0_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x24)
  155. #define CVP_NOC_ERR_ERRLOG1_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x28)
  156. #define CVP_NOC_ERR_ERRLOG1_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x2C)
  157. #define CVP_NOC_ERR_ERRLOG2_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x30)
  158. #define CVP_NOC_ERR_ERRLOG2_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x34)
  159. #define CVP_NOC_ERR_ERRLOG3_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x38)
  160. #define CVP_NOC_ERR_ERRLOG3_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x3C)
  161. #define CVP_NOC_SBM_FAULTINEN0_LOW (CVP_NOC_BASE_OFFS + 0x240)
  162. #define CVP_NOC_SBM_FAULTINSTATUS0_LOW (CVP_NOC_BASE_OFFS + 0x248)
  163. #define CVP_NOC_SBM_SENSELN0_LOW (CVP_NOC_BASE_OFFS + 0x300)
  164. #define CVP_NOC_CORE_BASE_OFFS 0x00010000
  165. #define CVP_NOC_RGE_NIU_DECCTL_LOW \
  166. (CVP_NOC_CORE_BASE_OFFS + 0x3108)
  167. #define CVP_NOC_RGE_NIU_ENCCTL_LOW \
  168. (CVP_NOC_CORE_BASE_OFFS + 0x3188)
  169. #define CVP_NOC_GCE_VADL_TOF_NIU_DECCTL_LOW \
  170. (CVP_NOC_CORE_BASE_OFFS + 0x3508)
  171. #define CVP_NOC_GCE_VADL_TOF_NIU_ENCCTL_LOW \
  172. (CVP_NOC_CORE_BASE_OFFS + 0x3588)
  173. #define CVP_NOC_MAIN_SIDEBANDMANAGER_FAULTINEN0_LOW \
  174. (CVP_NOC_CORE_BASE_OFFS + 0x0240)
  175. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN0_LOW \
  176. (CVP_NOC_CORE_BASE_OFFS + 0x0300)
  177. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN0_HIGH \
  178. (CVP_NOC_CORE_BASE_OFFS + 0x0304)
  179. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN1_HIGH \
  180. (CVP_NOC_CORE_BASE_OFFS + 0x030C)
  181. #define CVP_NOC_CORE_ERR_SWID_LOW_OFFS \
  182. (CVP_NOC_CORE_BASE_OFFS + 0x0000)
  183. #define CVP_NOC_CORE_ERR_SWID_HIGH_OFFS \
  184. (CVP_NOC_CORE_BASE_OFFS + 0x0004)
  185. #define CVP_NOC_CORE_ERR_MAINCTL_LOW_OFFS \
  186. (CVP_NOC_CORE_BASE_OFFS + 0x0008)
  187. #define CVP_NOC_CORE_ERR_ERRVLD_LOW_OFFS \
  188. (CVP_NOC_CORE_BASE_OFFS + 0x0010)
  189. #define CVP_NOC_CORE_ERR_ERRCLR_LOW_OFFS \
  190. (CVP_NOC_CORE_BASE_OFFS + 0x0018)
  191. #define CVP_NOC_CORE_ERR_ERRLOG0_LOW_OFFS \
  192. (CVP_NOC_CORE_BASE_OFFS + 0x0020)
  193. #define CVP_NOC_CORE_ERR_ERRLOG0_HIGH_OFFS \
  194. (CVP_NOC_CORE_BASE_OFFS + 0x0024)
  195. #define CVP_NOC_CORE_ERR_ERRLOG1_LOW_OFFS \
  196. (CVP_NOC_CORE_BASE_OFFS + 0x0028)
  197. #define CVP_NOC_CORE_ERR_ERRLOG1_HIGH_OFFS \
  198. (CVP_NOC_CORE_BASE_OFFS + 0x002C)
  199. #define CVP_NOC_CORE_ERR_ERRLOG2_LOW_OFFS \
  200. (CVP_NOC_CORE_BASE_OFFS + 0x0030)
  201. #define CVP_NOC_CORE_ERR_ERRLOG2_HIGH_OFFS \
  202. (CVP_NOC_CORE_BASE_OFFS + 0x0034)
  203. #define CVP_NOC_CORE_ERR_ERRLOG3_LOW_OFFS \
  204. (CVP_NOC_CORE_BASE_OFFS + 0x0038)
  205. #define CVP_NOC_CORE_ERR_ERRLOG3_HIGH_OFFS \
  206. (CVP_NOC_CORE_BASE_OFFS + 0x003C)
  207. #define CVP_NOC_RCG_VNOC_NOC_CLK_FORCECLOCKON_LOW \
  208. (CVP_NOC_CORE_BASE_OFFS + 0x2018)
  209. /* NoC QoS registers */
  210. #define CVP_NOC_RGE_PRIORITYLUT_LOW \
  211. (CVP_NOC_CORE_BASE_OFFS + 0x3030)
  212. #define CVP_NOC_RGE_PRIORITYLUT_HIGH \
  213. (CVP_NOC_CORE_BASE_OFFS + 0x3034)
  214. #define CVP_NOC_RGE_URGENCY_LOW \
  215. (CVP_NOC_CORE_BASE_OFFS + 0x3038)
  216. #define CVP_NOC_RGE_DANGERLUT_LOW \
  217. (CVP_NOC_CORE_BASE_OFFS + 0x3040)
  218. #define CVP_NOC_RGE_SAFELUT_LOW \
  219. (CVP_NOC_CORE_BASE_OFFS + 0x3048)
  220. #define CVP_NOC_GCE_PRIORITYLUT_LOW \
  221. (CVP_NOC_CORE_BASE_OFFS + 0x3430)
  222. #define CVP_NOC_GCE_PRIORITYLUT_HIGH \
  223. (CVP_NOC_CORE_BASE_OFFS + 0x3434)
  224. #define CVP_NOC_GCE_URGENCY_LOW \
  225. (CVP_NOC_CORE_BASE_OFFS + 0x3438)
  226. #define CVP_NOC_GCE_DANGERLUT_LOW \
  227. (CVP_NOC_CORE_BASE_OFFS + 0x3440)
  228. #define CVP_NOC_GCE_SAFELUT_LOW \
  229. (CVP_NOC_CORE_BASE_OFFS + 0x3448)
  230. #define CVP_NOC_CDM_PRIORITYLUT_LOW \
  231. (CVP_NOC_CORE_BASE_OFFS + 0x3830)
  232. #define CVP_NOC_CDM_PRIORITYLUT_HIGH \
  233. (CVP_NOC_CORE_BASE_OFFS + 0x3834)
  234. #define CVP_NOC_CDM_URGENCY_LOW \
  235. (CVP_NOC_CORE_BASE_OFFS + 0x3838)
  236. #define CVP_NOC_CDM_DANGERLUT_LOW \
  237. (CVP_NOC_CORE_BASE_OFFS + 0x3840)
  238. #define CVP_NOC_CDM_SAFELUT_LOW \
  239. (CVP_NOC_CORE_BASE_OFFS + 0x3848)
  240. /* End of NoC Qos */
  241. #define CVP_NOC_RCGCONTROLLER_MAINCTL_LOW \
  242. (CVP_NOC_CORE_BASE_OFFS + 0xC008)
  243. #define CVP_NOC_RCGCONTROLLER_HYSTERESIS_LOW \
  244. (CVP_NOC_CORE_BASE_OFFS + 0xC010)
  245. #define CVP_NOC_RESET_REQ \
  246. (CVP_NOC_CORE_BASE_OFFS + 0xf000)
  247. #define CVP_NOC_RESET_ACK \
  248. (CVP_NOC_CORE_BASE_OFFS + 0xf004)
  249. #define CVP_AON_WRAPPER_CVP_NOC_LPI_CONTROL (CVP_AON_BASE_OFFS + 0x8)
  250. #define CVP_AON_WRAPPER_CVP_NOC_LPI_STATUS (CVP_AON_BASE_OFFS + 0xC)
  251. #define CVP_AON_WRAPPER_CVP_NOC_ARCG_CONTROL (CVP_AON_BASE_OFFS + 0x14)
  252. #define CVP_AON_WRAPPER_CVP_NOC_CORE_CLK_CONTROL (CVP_AON_BASE_OFFS + 0x24)
  253. #define CVP_AON_WRAPPER_CVP_NOC_CORE_SW_RESET (CVP_AON_BASE_OFFS + 0x1C)
  254. #define CVP_AON_WRAPPER_SPARE (CVP_AON_BASE_OFFS + 0x28)
  255. #define CVP_CC_BASE_OFFS 0xF8000
  256. #define CVP_CC_MVS1C_GDSCR (CVP_CC_BASE_OFFS + 0x78)
  257. #define CVP_CC_MVS1C_CBCR (CVP_CC_BASE_OFFS + 0x90)
  258. #define CVP_CC_MVS1_GDSCR (CVP_CC_BASE_OFFS + 0xCC)
  259. #define CVP_CC_MVS1_CBCR (CVP_CC_BASE_OFFS + 0xE0)
  260. #define CVP_CC_AHB_CBCR (CVP_CC_BASE_OFFS + 0xF4)
  261. #define CVP_CC_XO_CBCR (CVP_CC_BASE_OFFS + 0x124)
  262. #define CVP_CC_SLEEP_CBCR (CVP_CC_BASE_OFFS + 0x150)
  263. #define CVP_GCC_VIDEO_AXI1_CBCR (0x22024)
  264. #endif