msm_vidc_internal.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define MAX_MATRIX_COEFFS 9
  18. #define MAX_BIAS_COEFFS 3
  19. #define MAX_LIMIT_COEFFS 6
  20. #define MAX_DEBUGFS_NAME 50
  21. #define DEFAULT_TIMEOUT 3
  22. #define DEFAULT_HEIGHT 240
  23. #define DEFAULT_WIDTH 320
  24. #define MIN_SUPPORTED_WIDTH 32
  25. #define MIN_SUPPORTED_HEIGHT 32
  26. #define DEFAULT_FPS 30
  27. #define MINIMUM_FPS 1
  28. #define MAXIMUM_FPS 960
  29. #define SINGLE_INPUT_BUFFER 1
  30. #define SINGLE_OUTPUT_BUFFER 1
  31. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  32. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  33. #define MAX_SUPPORTED_INSTANCES 16
  34. #define MAX_BSE_VPP_DELAY 6
  35. #define DEFAULT_BSE_VPP_DELAY 2
  36. #define MAX_CAP_PARENTS 16
  37. #define MAX_CAP_CHILDREN 16
  38. /* Maintains the number of FTB's between each FBD over a window */
  39. #define DCVS_FTB_WINDOW 16
  40. /* Superframe can have maximum of 32 frames */
  41. #define VIDC_SUPERFRAME_MAX 32
  42. #define COLOR_RANGE_UNSPECIFIED (-1)
  43. #define V4L2_EVENT_VIDC_BASE 10
  44. #define INPUT_PLANE V4L2_BUF_TYPE_VIDEO_OUTPUT
  45. #define OUTPUT_PLANE V4L2_BUF_TYPE_VIDEO_CAPTURE
  46. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  47. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  48. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  49. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  50. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  51. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  52. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  53. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  54. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  55. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  56. #define NUM_MBS_PER_FRAME(__height, __width) \
  57. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  58. #define IS_PRIV_CTRL(idx) ( \
  59. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  60. V4L2_CTRL_DRIVER_PRIV(idx))
  61. /*
  62. * Convert Q16 number into Integer and Fractional part upto 2 places.
  63. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  64. * Integer part = 105752 / 65536 = 1;
  65. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  66. * Fractional part = 40216 * 100 / 65536 = 61;
  67. * Now convert to FP(1, 61, 100).
  68. */
  69. #define Q16_INT(q) ((q) >> 16)
  70. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  71. enum msm_vidc_domain_type {
  72. MSM_VIDC_ENCODER = BIT(0),
  73. MSM_VIDC_DECODER = BIT(1),
  74. };
  75. enum msm_vidc_codec_type {
  76. MSM_VIDC_H264 = BIT(0),
  77. MSM_VIDC_HEVC = BIT(1),
  78. MSM_VIDC_VP9 = BIT(2),
  79. MSM_VIDC_MPEG2 = BIT(3),
  80. };
  81. enum msm_vidc_colorformat_type {
  82. MSM_VIDC_FMT_NV12 = BIT(0),
  83. MSM_VIDC_FMT_NV21 = BIT(1),
  84. MSM_VIDC_FMT_NV12_UBWC = BIT(2),
  85. MSM_VIDC_FMT_NV12_P010_UBWC = BIT(3),
  86. MSM_VIDC_FMT_NV12_TP10_UBWC = BIT(4),
  87. MSM_VIDC_FMT_RGBA8888_UBWC = BIT(5),
  88. MSM_VIDC_FMT_SDE_Y_CBCR_H2V2_P010_VENUS = BIT(6),
  89. };
  90. enum msm_vidc_buffer_type {
  91. MSM_VIDC_BUF_QUEUE = BIT(0),
  92. MSM_VIDC_BUF_INPUT = BIT(1),
  93. MSM_VIDC_BUF_OUTPUT = BIT(2),
  94. MSM_VIDC_BUF_INPUT_META = BIT(3),
  95. MSM_VIDC_BUF_OUTPUT_META = BIT(4),
  96. MSM_VIDC_BUF_SCRATCH = BIT(5),
  97. MSM_VIDC_BUF_SCRATCH_1 = BIT(6),
  98. MSM_VIDC_BUF_SCRATCH_2 = BIT(7),
  99. MSM_VIDC_BUF_PERSIST = BIT(8),
  100. MSM_VIDC_BUF_PERSIST_1 = BIT(9),
  101. };
  102. enum msm_vidc_buffer_attributes {
  103. MSM_VIDC_ATTR_DEFERRED_SUBMISSION = BIT(0),
  104. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  105. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  106. MSM_VIDC_ATTR_QUEUED = BIT(3),
  107. };
  108. enum msm_vidc_buffer_region {
  109. MSM_VIDC_NON_SECURE = BIT(0),
  110. MSM_VIDC_SECURE_PIXEL = BIT(1),
  111. MSM_VIDC_SECURE_NONPIXEL = BIT(2),
  112. MSM_VIDC_SECURE_BITSTREAM = BIT(3),
  113. };
  114. enum msm_vidc_port_type {
  115. INPUT_PORT,
  116. OUTPUT_PORT,
  117. INPUT_META_PORT,
  118. OUTPUT_META_PORT,
  119. MAX_PORT,
  120. };
  121. enum msm_vidc_core_capability_type {
  122. CORE_CAP_NONE = 0,
  123. ENC_CODECS,
  124. DEC_CODECS,
  125. MAX_SESSION_COUNT,
  126. MAX_SECURE_SESSION_COUNT,
  127. MAX_LOAD,
  128. MAX_MBPF,
  129. MAX_MBPS,
  130. MAX_MBPF_HQ,
  131. MAX_MBPS_HQ,
  132. MAX_MBPF_B_FRAME,
  133. MAX_MBPS_B_FRAME,
  134. SW_PC,
  135. SW_PC_DELAY,
  136. FW_UNLOAD,
  137. FW_UNLOAD_DELAY,
  138. HW_RESPONSE_TIMEOUT,
  139. DEBUG_TIMEOUT,
  140. PREFIX_BUF_COUNT_PIX,
  141. PREFIX_BUF_SIZE_PIX,
  142. PREFIX_BUF_COUNT_NON_PIX,
  143. PREFIX_BUF_SIZE_NON_PIX,
  144. PAGEFAULT_NON_FATAL,
  145. PAGETABLE_CACHING,
  146. DCVS,
  147. DECODE_BATCH,
  148. DECODE_BATCH_TIMEOUT,
  149. AV_SYNC_WINDOW_SIZE,
  150. CLK_FREQ_THRESHOLD,
  151. CORE_CAP_MAX,
  152. };
  153. enum msm_vidc_inst_capability_type {
  154. INST_CAP_NONE = 0,
  155. FRAME_WIDTH,
  156. FRAME_HEIGHT,
  157. PIX_FMTS,
  158. MBPF,
  159. MBPS,
  160. FRAME_RATE,
  161. BIT_RATE,
  162. BITRATE_MODE,
  163. LAYER_BITRATE,
  164. ENTROPY_MODE,
  165. CABAC_BITRATE,
  166. LTR_COUNT,
  167. LCU_SIZE,
  168. POWER_SAVE_MBPS,
  169. SCALE_X,
  170. SCALE_Y,
  171. PROFILE,
  172. LEVEL,
  173. I_FRAME_QP,
  174. P_FRAME_QP,
  175. B_FRAME_QP,
  176. B_FRAME,
  177. HIER_P_LAYERS,
  178. BLUR_WIDTH,
  179. BLUR_HEIGHT,
  180. SLICE_BYTE,
  181. SLICE_MB,
  182. SECURE,
  183. SECURE_FRAME_WIDTH,
  184. SECURE_FRAME_HEIGHT,
  185. SECURE_MBPF,
  186. SECURE_BIT_RATE,
  187. BATCH_MBPF,
  188. BATCH_FRAME_RATE,
  189. LOSSLESS_FRAME_WIDTH,
  190. LOSSLESS_FRAME_HEIGHT,
  191. LOSSLESS_MBPF,
  192. ALL_INTRA_FRAME_RATE,
  193. HEVC_IMAGE_FRAME_WIDTH,
  194. HEVC_IMAGE_FRAME_HEIGHT,
  195. HEIC_IMAGE_FRAME_WIDTH,
  196. HEIC_IMAGE_FRAME_HEIGHT,
  197. MB_CYCLES_VSP,
  198. MB_CYCLES_VPP,
  199. MB_CYCLES_LP,
  200. MB_CYCLES_FW,
  201. MB_CYCLES_FW_VPP,
  202. INST_CAP_MAX,
  203. };
  204. enum msm_vidc_inst_capability_flags {
  205. CAP_FLAG_NONE = 0,
  206. CAP_FLAG_ROOT = BIT(0),
  207. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  208. CAP_FLAG_MENU = BIT(2),
  209. };
  210. struct msm_vidc_inst_cap {
  211. enum msm_vidc_inst_capability_type cap;
  212. s32 min;
  213. s32 max;
  214. u32 step_or_mask;
  215. s32 value;
  216. u32 v4l2_id;
  217. u32 hfi_id;
  218. enum msm_vidc_inst_capability_flags flags;
  219. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  220. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  221. int (*adjust)(void *inst,
  222. enum msm_vidc_inst_capability_type cap_id,
  223. struct v4l2_ctrl *ctrl);
  224. int (*set)(void *inst,
  225. enum msm_vidc_inst_capability_type cap_id);
  226. };
  227. struct msm_vidc_inst_capability {
  228. enum msm_vidc_domain_type domain;
  229. enum msm_vidc_codec_type codec;
  230. struct msm_vidc_inst_cap cap[INST_CAP_MAX];
  231. };
  232. struct msm_vidc_core_capability {
  233. enum msm_vidc_core_capability_type type;
  234. u32 value;
  235. };
  236. struct msm_vidc_inst_cap_entry {
  237. struct list_head list;
  238. enum msm_vidc_inst_capability_type cap_id;
  239. };
  240. enum efuse_purpose {
  241. SKU_VERSION = 0,
  242. };
  243. enum sku_version {
  244. SKU_VERSION_0 = 0,
  245. SKU_VERSION_1,
  246. SKU_VERSION_2,
  247. };
  248. enum msm_vidc_ssr_trigger_type {
  249. SSR_ERR_FATAL = 1,
  250. SSR_SW_DIV_BY_ZERO,
  251. SSR_HW_WDOG_IRQ,
  252. };
  253. enum msm_vidc_cache_op {
  254. MSM_VIDC_CACHE_CLEAN,
  255. MSM_VIDC_CACHE_INVALIDATE,
  256. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  257. };
  258. enum msm_vidc_dcvs_flags {
  259. MSM_VIDC_DCVS_INCR = BIT(0),
  260. MSM_VIDC_DCVS_DECR = BIT(1),
  261. };
  262. enum msm_vidc_clock_properties {
  263. CLOCK_PROP_HAS_SCALING = BIT(0),
  264. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  265. };
  266. enum profiling_points {
  267. FRAME_PROCESSING = 0,
  268. MAX_PROFILING_POINTS,
  269. };
  270. enum signal_session_response {
  271. SIGNAL_CMD_STOP = 0,
  272. SIGNAL_CMD_CLOSE,
  273. MAX_SIGNAL,
  274. };
  275. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  276. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  277. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  278. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  279. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  280. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  281. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  282. #define HFI_MASK_QHDR_STATUS 0x000000FF
  283. #define VIDC_IFACEQ_NUMQ 3
  284. #define VIDC_IFACEQ_CMDQ_IDX 0
  285. #define VIDC_IFACEQ_MSGQ_IDX 1
  286. #define VIDC_IFACEQ_DBGQ_IDX 2
  287. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  288. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  289. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  290. struct hfi_queue_table_header {
  291. u32 qtbl_version;
  292. u32 qtbl_size;
  293. u32 qtbl_qhdr0_offset;
  294. u32 qtbl_qhdr_size;
  295. u32 qtbl_num_q;
  296. u32 qtbl_num_active_q;
  297. void *device_addr;
  298. char name[256];
  299. };
  300. struct hfi_queue_header {
  301. u32 qhdr_status;
  302. u32 qhdr_start_addr;
  303. u32 qhdr_type;
  304. u32 qhdr_q_size;
  305. u32 qhdr_pkt_size;
  306. u32 qhdr_pkt_drop_cnt;
  307. u32 qhdr_rx_wm;
  308. u32 qhdr_tx_wm;
  309. u32 qhdr_rx_req;
  310. u32 qhdr_tx_req;
  311. u32 qhdr_rx_irq_status;
  312. u32 qhdr_tx_irq_status;
  313. u32 qhdr_read_idx;
  314. u32 qhdr_write_idx;
  315. };
  316. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  317. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  318. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  319. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  320. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  321. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  322. (i * sizeof(struct hfi_queue_header)))
  323. #define QDSS_SIZE 4096
  324. #define SFR_SIZE 4096
  325. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  326. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  327. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  328. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  329. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  330. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  331. ALIGNED_QDSS_SIZE, SZ_1M)
  332. struct buf_count {
  333. u32 etb;
  334. u32 ftb;
  335. u32 fbd;
  336. u32 ebd;
  337. };
  338. struct profile_data {
  339. u32 start;
  340. u32 stop;
  341. u32 cumulative;
  342. char name[64];
  343. u32 sampling;
  344. u32 average;
  345. };
  346. struct msm_vidc_debug {
  347. struct profile_data pdata[MAX_PROFILING_POINTS];
  348. u32 profile;
  349. u32 samples;
  350. struct buf_count count;
  351. };
  352. struct msm_vidc_input_cr_data {
  353. struct list_head list;
  354. u32 index;
  355. u32 input_cr;
  356. };
  357. struct msm_vidc_timestamps {
  358. struct list_head list;
  359. u64 timestamp_us;
  360. u32 framerate;
  361. bool is_valid;
  362. };
  363. struct msm_vidc_session_idle {
  364. bool idle;
  365. u64 last_activity_time_ns;
  366. };
  367. struct msm_vidc_port_settings {
  368. u32 aligned_width;
  369. u32 aligned_height;
  370. u32 crop_width;
  371. u32 crop_height;
  372. u32 min_count;
  373. u32 poc;
  374. };
  375. struct msm_vidc_decode_vpp_delay {
  376. bool enable;
  377. u32 size;
  378. };
  379. struct msm_vidc_decode_batch {
  380. bool enable;
  381. u32 size;
  382. struct delayed_work work;
  383. };
  384. struct msm_vidc_power {
  385. u32 buffer_counter;
  386. u32 min_threshold;
  387. u32 nom_threshold;
  388. u32 max_threshold;
  389. bool dcvs_mode;
  390. u32 dcvs_window;
  391. u64 min_freq;
  392. u64 curr_freq;
  393. u32 ddr_bw;
  394. u32 sys_cache_bw;
  395. u32 dcvs_flags;
  396. };
  397. struct msm_vidc_alloc {
  398. struct list_head list;
  399. enum msm_vidc_buffer_type buffer_type;
  400. enum msm_vidc_buffer_region region;
  401. u32 size;
  402. u8 cached:1;
  403. u8 secure:1;
  404. u8 map_kernel:1;
  405. struct dma_buf *dmabuf;
  406. void *kvaddr;
  407. };
  408. struct msm_vidc_alloc_info {
  409. struct list_head list; // list of "struct msm_vidc_alloc"
  410. };
  411. struct msm_vidc_map {
  412. struct list_head list;
  413. bool valid;
  414. enum msm_vidc_buffer_type buffer_type;
  415. enum msm_vidc_buffer_region region;
  416. struct dma_buf *dmabuf;
  417. u32 refcount;
  418. u64 device_addr;
  419. struct sg_table *table;
  420. struct dma_buf_attachment *attach;
  421. };
  422. struct msm_vidc_map_info {
  423. struct list_head list; // list of "struct msm_vidc_map"
  424. };
  425. struct msm_vidc_buffer {
  426. struct list_head list;
  427. bool valid;
  428. enum msm_vidc_buffer_type type;
  429. u32 index;
  430. int fd;
  431. u32 buffer_size;
  432. u32 data_offset;
  433. u32 data_size;
  434. u64 device_addr;
  435. void *dmabuf;
  436. u32 flags;
  437. u64 timestamp;
  438. enum msm_vidc_buffer_attributes attr;
  439. };
  440. struct msm_vidc_buffer_info {
  441. struct list_head list; // list of "struct msm_vidc_buffer"
  442. u32 min_count;
  443. u32 extra_count;
  444. u32 actual_count;
  445. u32 size;
  446. };
  447. struct msm_vidc_crop {
  448. u32 x;
  449. u32 y;
  450. u32 width;
  451. u32 height;
  452. };
  453. struct msm_vidc_properties {
  454. u32 frame_rate;
  455. u32 operating_rate;
  456. u32 bit_rate;
  457. u32 profile;
  458. u32 level;
  459. u32 entropy_mode;
  460. u32 rc_type;
  461. };
  462. struct msm_vidc_ssr {
  463. bool trigger;
  464. enum msm_vidc_ssr_trigger_type ssr_type;
  465. };
  466. #define call_mem_op(c, op, ...) \
  467. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  468. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  469. struct msm_vidc_memory_ops {
  470. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  471. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  472. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  473. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  474. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  475. enum msm_vidc_cache_op cache_op);
  476. };
  477. #endif // _MSM_VIDC_INTERNAL_H_