dp_ctrl.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm-dp] %s: " fmt, __func__
  6. #include <linux/types.h>
  7. #include <linux/completion.h>
  8. #include <linux/delay.h>
  9. #include <drm/drm_fixed.h>
  10. #include "dp_ctrl.h"
  11. #define DP_MST_DEBUG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. struct dp_mst_ch_slot_info {
  36. u32 start_slot;
  37. u32 tot_slots;
  38. };
  39. struct dp_mst_channel_info {
  40. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  41. };
  42. struct dp_ctrl_private {
  43. struct dp_ctrl dp_ctrl;
  44. struct device *dev;
  45. struct dp_aux *aux;
  46. struct dp_panel *panel;
  47. struct dp_link *link;
  48. struct dp_power *power;
  49. struct dp_parser *parser;
  50. struct dp_catalog_ctrl *catalog;
  51. struct completion idle_comp;
  52. struct completion video_comp;
  53. bool orientation;
  54. bool power_on;
  55. bool mst_mode;
  56. bool fec_mode;
  57. atomic_t aborted;
  58. u32 vic;
  59. u32 stream_count;
  60. struct dp_mst_channel_info mst_ch_info;
  61. };
  62. enum notification_status {
  63. NOTIFY_UNKNOWN,
  64. NOTIFY_CONNECT,
  65. NOTIFY_DISCONNECT,
  66. NOTIFY_CONNECT_IRQ_HPD,
  67. NOTIFY_DISCONNECT_IRQ_HPD,
  68. };
  69. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  70. {
  71. pr_debug("idle_patterns_sent\n");
  72. complete(&ctrl->idle_comp);
  73. }
  74. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  75. {
  76. pr_debug("dp_video_ready\n");
  77. complete(&ctrl->video_comp);
  78. }
  79. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl)
  80. {
  81. struct dp_ctrl_private *ctrl;
  82. if (!dp_ctrl) {
  83. pr_err("Invalid input data\n");
  84. return;
  85. }
  86. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  87. atomic_set(&ctrl->aborted, 1);
  88. }
  89. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  90. {
  91. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  92. }
  93. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  94. enum dp_stream_id strm)
  95. {
  96. int const idle_pattern_completion_timeout_ms = HZ / 10;
  97. u32 state = 0x0;
  98. if (!ctrl->power_on)
  99. return;
  100. if (!ctrl->mst_mode) {
  101. state = ST_PUSH_IDLE;
  102. goto trigger_idle;
  103. }
  104. if (strm >= DP_STREAM_MAX) {
  105. pr_err("mst push idle, invalid stream:%d\n", strm);
  106. return;
  107. }
  108. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  109. trigger_idle:
  110. reinit_completion(&ctrl->idle_comp);
  111. dp_ctrl_state_ctrl(ctrl, state);
  112. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  113. idle_pattern_completion_timeout_ms))
  114. pr_warn("time out\n");
  115. else
  116. pr_debug("mainlink off done\n");
  117. }
  118. /**
  119. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  120. * @ctrl: Display Port Driver data
  121. * @enable: enable or disable DP transmitter
  122. *
  123. * Configures the DP transmitter source params including details such as lane
  124. * configuration, output format and sink/panel timing information.
  125. */
  126. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  127. bool enable)
  128. {
  129. if (enable) {
  130. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  131. ctrl->parser->l_map);
  132. ctrl->catalog->lane_pnswap(ctrl->catalog,
  133. ctrl->parser->l_pnswap);
  134. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  135. ctrl->catalog->config_ctrl(ctrl->catalog,
  136. ctrl->link->link_params.lane_count);
  137. ctrl->catalog->mainlink_levels(ctrl->catalog,
  138. ctrl->link->link_params.lane_count);
  139. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  140. } else {
  141. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  142. }
  143. }
  144. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  145. {
  146. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  147. pr_warn("SEND_VIDEO time out\n");
  148. }
  149. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl,
  150. u32 voltage_level, u32 pre_emphasis_level)
  151. {
  152. int i;
  153. u8 buf[4];
  154. u32 max_level_reached = 0;
  155. if (voltage_level == DP_LINK_VOLTAGE_MAX) {
  156. pr_debug("max. voltage swing level reached %d\n",
  157. voltage_level);
  158. max_level_reached |= BIT(2);
  159. }
  160. if (pre_emphasis_level == DP_LINK_PRE_EMPHASIS_MAX) {
  161. pr_debug("max. pre-emphasis level reached %d\n",
  162. pre_emphasis_level);
  163. max_level_reached |= BIT(5);
  164. }
  165. pre_emphasis_level <<= 3;
  166. for (i = 0; i < 4; i++)
  167. buf[i] = voltage_level | pre_emphasis_level | max_level_reached;
  168. pr_debug("sink: p|v=0x%x\n", voltage_level | pre_emphasis_level);
  169. return drm_dp_dpcd_write(ctrl->aux->drm_aux, 0x103, buf, 4);
  170. }
  171. static int dp_ctrl_update_vx_px(struct dp_ctrl_private *ctrl)
  172. {
  173. struct dp_link *link = ctrl->link;
  174. bool high = false;
  175. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  176. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  177. high = true;
  178. ctrl->catalog->update_vx_px(ctrl->catalog,
  179. link->phy_params.v_level, link->phy_params.p_level, high);
  180. return dp_ctrl_update_sink_vx_px(ctrl, link->phy_params.v_level,
  181. link->phy_params.p_level);
  182. }
  183. static int dp_ctrl_train_pattern_set(struct dp_ctrl_private *ctrl,
  184. u8 pattern)
  185. {
  186. u8 buf[4];
  187. pr_debug("sink: pattern=%x\n", pattern);
  188. buf[0] = pattern;
  189. return drm_dp_dpcd_write(ctrl->aux->drm_aux,
  190. DP_TRAINING_PATTERN_SET, buf, 1);
  191. }
  192. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  193. u8 *link_status)
  194. {
  195. int ret = 0, len;
  196. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  197. u32 link_status_read_max_retries = 100;
  198. while (--link_status_read_max_retries) {
  199. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  200. link_status);
  201. if (len != DP_LINK_STATUS_SIZE) {
  202. pr_err("DP link status read failed, err: %d\n", len);
  203. ret = len;
  204. break;
  205. }
  206. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  207. break;
  208. }
  209. return ret;
  210. }
  211. static int dp_ctrl_link_train_1(struct dp_ctrl_private *ctrl)
  212. {
  213. int tries, old_v_level, ret = 0;
  214. u8 link_status[DP_LINK_STATUS_SIZE];
  215. int const maximum_retries = 5;
  216. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  217. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  218. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  219. dp_ctrl_state_ctrl(ctrl, 0);
  220. /* Make sure to clear the current pattern before starting a new one */
  221. wmb();
  222. ctrl->catalog->set_pattern(ctrl->catalog, 0x01);
  223. ret = dp_ctrl_train_pattern_set(ctrl, DP_TRAINING_PATTERN_1 |
  224. DP_LINK_SCRAMBLING_DISABLE); /* train_1 */
  225. if (ret <= 0) {
  226. ret = -EINVAL;
  227. goto end;
  228. }
  229. ret = dp_ctrl_update_vx_px(ctrl);
  230. if (ret <= 0) {
  231. ret = -EINVAL;
  232. goto end;
  233. }
  234. tries = 0;
  235. old_v_level = ctrl->link->phy_params.v_level;
  236. while (1) {
  237. if (atomic_read(&ctrl->aborted)) {
  238. ret = -EINVAL;
  239. break;
  240. }
  241. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  242. ret = dp_ctrl_read_link_status(ctrl, link_status);
  243. if (ret)
  244. break;
  245. if (drm_dp_clock_recovery_ok(link_status,
  246. ctrl->link->link_params.lane_count)) {
  247. break;
  248. }
  249. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  250. pr_err_ratelimited("max v_level reached\n");
  251. ret = -EAGAIN;
  252. break;
  253. }
  254. if (old_v_level == ctrl->link->phy_params.v_level) {
  255. tries++;
  256. if (tries >= maximum_retries) {
  257. pr_err("max tries reached\n");
  258. ret = -ETIMEDOUT;
  259. break;
  260. }
  261. } else {
  262. tries = 0;
  263. old_v_level = ctrl->link->phy_params.v_level;
  264. }
  265. pr_debug("clock recovery not done, adjusting vx px\n");
  266. ctrl->link->adjust_levels(ctrl->link, link_status);
  267. ret = dp_ctrl_update_vx_px(ctrl);
  268. if (ret <= 0) {
  269. ret = -EINVAL;
  270. break;
  271. }
  272. }
  273. end:
  274. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  275. if (ret)
  276. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  277. else
  278. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  279. return ret;
  280. }
  281. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  282. {
  283. int ret = 0;
  284. if (!ctrl)
  285. return -EINVAL;
  286. switch (ctrl->link->link_params.bw_code) {
  287. case DP_LINK_BW_8_1:
  288. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  289. break;
  290. case DP_LINK_BW_5_4:
  291. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  292. break;
  293. case DP_LINK_BW_2_7:
  294. case DP_LINK_BW_1_62:
  295. default:
  296. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  297. break;
  298. }
  299. pr_debug("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  300. return ret;
  301. }
  302. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  303. {
  304. dp_ctrl_train_pattern_set(ctrl, 0);
  305. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  306. }
  307. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  308. {
  309. int tries = 0, ret = 0;
  310. char pattern;
  311. int const maximum_retries = 5;
  312. u8 link_status[DP_LINK_STATUS_SIZE];
  313. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  314. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  315. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  316. dp_ctrl_state_ctrl(ctrl, 0);
  317. /* Make sure to clear the current pattern before starting a new one */
  318. wmb();
  319. if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  320. pattern = DP_TRAINING_PATTERN_3;
  321. else
  322. pattern = DP_TRAINING_PATTERN_2;
  323. ret = dp_ctrl_update_vx_px(ctrl);
  324. if (ret <= 0) {
  325. ret = -EINVAL;
  326. goto end;
  327. }
  328. if (pattern != DP_TRAINING_PATTERN_4)
  329. pattern |= DP_LINK_SCRAMBLING_DISABLE;
  330. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  331. ret = dp_ctrl_train_pattern_set(ctrl, pattern);
  332. if (ret <= 0) {
  333. ret = -EINVAL;
  334. goto end;
  335. }
  336. do {
  337. if (atomic_read(&ctrl->aborted)) {
  338. ret = -EINVAL;
  339. break;
  340. }
  341. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  342. ret = dp_ctrl_read_link_status(ctrl, link_status);
  343. if (ret)
  344. break;
  345. if (drm_dp_channel_eq_ok(link_status,
  346. ctrl->link->link_params.lane_count))
  347. break;
  348. if (tries > maximum_retries) {
  349. ret = -ETIMEDOUT;
  350. break;
  351. }
  352. tries++;
  353. ctrl->link->adjust_levels(ctrl->link, link_status);
  354. ret = dp_ctrl_update_vx_px(ctrl);
  355. if (ret <= 0) {
  356. ret = -EINVAL;
  357. break;
  358. }
  359. } while (1);
  360. end:
  361. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  362. if (ret)
  363. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  364. else
  365. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  366. return ret;
  367. }
  368. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  369. {
  370. int ret = 0;
  371. u8 encoding = 0x1;
  372. struct drm_dp_link link_info = {0};
  373. ctrl->link->phy_params.p_level = 0;
  374. ctrl->link->phy_params.v_level = 0;
  375. link_info.num_lanes = ctrl->link->link_params.lane_count;
  376. link_info.rate = drm_dp_bw_code_to_link_rate(
  377. ctrl->link->link_params.bw_code);
  378. link_info.capabilities = ctrl->panel->link_info.capabilities;
  379. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  380. if (ret)
  381. goto end;
  382. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  383. DP_MAIN_LINK_CHANNEL_CODING_SET, &encoding, 1);
  384. if (ret <= 0) {
  385. ret = -EINVAL;
  386. goto end;
  387. }
  388. ret = dp_ctrl_link_train_1(ctrl);
  389. if (ret) {
  390. pr_err("link training #1 failed\n");
  391. goto end;
  392. }
  393. /* print success info as this is a result of user initiated action */
  394. pr_info("link training #1 successful\n");
  395. ret = dp_ctrl_link_training_2(ctrl);
  396. if (ret) {
  397. pr_err("link training #2 failed\n");
  398. goto end;
  399. }
  400. /* print success info as this is a result of user initiated action */
  401. pr_info("link training #2 successful\n");
  402. end:
  403. dp_ctrl_state_ctrl(ctrl, 0);
  404. /* Make sure to clear the current pattern before starting a new one */
  405. wmb();
  406. dp_ctrl_clear_training_pattern(ctrl);
  407. return ret;
  408. }
  409. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  410. {
  411. int ret = 0;
  412. const unsigned int fec_cfg_dpcd = 0x120;
  413. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  414. goto end;
  415. /*
  416. * As part of previous calls, DP controller state might have
  417. * transitioned to PUSH_IDLE. In order to start transmitting a link
  418. * training pattern, we have to first to a DP software reset.
  419. */
  420. ctrl->catalog->reset(ctrl->catalog);
  421. if (ctrl->fec_mode)
  422. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, fec_cfg_dpcd, 0x01);
  423. ret = dp_ctrl_link_train(ctrl);
  424. end:
  425. return ret;
  426. }
  427. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  428. char *name, enum dp_pm_type clk_type, u32 rate)
  429. {
  430. u32 num = ctrl->parser->mp[clk_type].num_clk;
  431. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  432. while (num && strcmp(cfg->clk_name, name)) {
  433. num--;
  434. cfg++;
  435. }
  436. pr_debug("setting rate=%d on clk=%s\n", rate, name);
  437. if (num)
  438. cfg->rate = rate;
  439. else
  440. pr_err("%s clock could not be set with rate %d\n", name, rate);
  441. }
  442. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  443. {
  444. int ret = 0;
  445. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  446. enum dp_pm_type type = DP_LINK_PM;
  447. pr_debug("rate=%d\n", rate);
  448. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  449. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  450. if (ret) {
  451. pr_err("Unabled to start link clocks\n");
  452. ret = -EINVAL;
  453. }
  454. return ret;
  455. }
  456. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  457. {
  458. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  459. }
  460. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  461. {
  462. int rc = -EINVAL;
  463. u32 link_train_max_retries = 100;
  464. struct dp_catalog_ctrl *catalog;
  465. struct dp_link_params *link_params;
  466. catalog = ctrl->catalog;
  467. link_params = &ctrl->link->link_params;
  468. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  469. link_params->lane_count);
  470. while (1) {
  471. pr_debug("bw_code=%d, lane_count=%d\n",
  472. link_params->bw_code, link_params->lane_count);
  473. rc = dp_ctrl_enable_link_clock(ctrl);
  474. if (rc)
  475. break;
  476. dp_ctrl_configure_source_link_params(ctrl, true);
  477. rc = dp_ctrl_setup_main_link(ctrl);
  478. if (!rc)
  479. break;
  480. /*
  481. * Shallow means link training failure is not important.
  482. * If it fails, we still keep the link clocks on.
  483. * In this mode, the system expects DP to be up
  484. * even though the cable is removed. Disconnect interrupt
  485. * will eventually trigger and shutdown DP.
  486. */
  487. if (shallow) {
  488. rc = 0;
  489. break;
  490. }
  491. if (!link_train_max_retries-- || atomic_read(&ctrl->aborted))
  492. break;
  493. dp_ctrl_link_rate_down_shift(ctrl);
  494. dp_ctrl_configure_source_link_params(ctrl, false);
  495. dp_ctrl_disable_link_clock(ctrl);
  496. /* hw recommended delays before retrying link training */
  497. msleep(20);
  498. }
  499. return rc;
  500. }
  501. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  502. struct dp_panel *dp_panel)
  503. {
  504. int ret = 0;
  505. u32 pclk;
  506. enum dp_pm_type clk_type;
  507. char clk_name[32] = "";
  508. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  509. dp_panel->stream_id);
  510. if (ret)
  511. return ret;
  512. if (dp_panel->stream_id == DP_STREAM_0) {
  513. clk_type = DP_STREAM0_PM;
  514. strlcpy(clk_name, "strm0_pixel_clk", 32);
  515. } else if (dp_panel->stream_id == DP_STREAM_1) {
  516. clk_type = DP_STREAM1_PM;
  517. strlcpy(clk_name, "strm1_pixel_clk", 32);
  518. } else {
  519. pr_err("Invalid stream:%d for clk enable\n",
  520. dp_panel->stream_id);
  521. return -EINVAL;
  522. }
  523. pclk = dp_panel->pinfo.widebus_en ?
  524. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  525. (dp_panel->pinfo.pixel_clk_khz);
  526. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  527. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  528. if (ret) {
  529. pr_err("Unabled to start stream:%d clocks\n",
  530. dp_panel->stream_id);
  531. ret = -EINVAL;
  532. }
  533. return ret;
  534. }
  535. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  536. struct dp_panel *dp_panel)
  537. {
  538. int ret = 0;
  539. if (dp_panel->stream_id == DP_STREAM_0) {
  540. return ctrl->power->clk_enable(ctrl->power,
  541. DP_STREAM0_PM, false);
  542. } else if (dp_panel->stream_id == DP_STREAM_1) {
  543. return ctrl->power->clk_enable(ctrl->power,
  544. DP_STREAM1_PM, false);
  545. } else {
  546. pr_err("Invalid stream:%d for clk disable\n",
  547. dp_panel->stream_id);
  548. ret = -EINVAL;
  549. }
  550. return ret;
  551. }
  552. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  553. {
  554. struct dp_ctrl_private *ctrl;
  555. struct dp_catalog_ctrl *catalog;
  556. if (!dp_ctrl) {
  557. pr_err("Invalid input data\n");
  558. return -EINVAL;
  559. }
  560. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  561. ctrl->orientation = flip;
  562. catalog = ctrl->catalog;
  563. if (reset) {
  564. catalog->usb_reset(ctrl->catalog, flip);
  565. catalog->phy_reset(ctrl->catalog);
  566. }
  567. catalog->enable_irq(ctrl->catalog, true);
  568. atomic_set(&ctrl->aborted, 0);
  569. return 0;
  570. }
  571. /**
  572. * dp_ctrl_host_deinit() - Uninitialize DP controller
  573. * @ctrl: Display Port Driver data
  574. *
  575. * Perform required steps to uninitialize DP controller
  576. * and its resources.
  577. */
  578. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  579. {
  580. struct dp_ctrl_private *ctrl;
  581. if (!dp_ctrl) {
  582. pr_err("Invalid input data\n");
  583. return;
  584. }
  585. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  586. ctrl->catalog->enable_irq(ctrl->catalog, false);
  587. pr_debug("Host deinitialized successfully\n");
  588. }
  589. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  590. {
  591. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  592. }
  593. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  594. {
  595. int ret = 0;
  596. struct dp_ctrl_private *ctrl;
  597. if (!dp_ctrl) {
  598. pr_err("Invalid input data\n");
  599. return -EINVAL;
  600. }
  601. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  602. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  603. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  604. if (!ctrl->power_on) {
  605. pr_err("ctrl off\n");
  606. ret = -EINVAL;
  607. goto end;
  608. }
  609. if (atomic_read(&ctrl->aborted))
  610. goto end;
  611. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  612. ret = dp_ctrl_setup_main_link(ctrl);
  613. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  614. if (ret) {
  615. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  616. goto end;
  617. }
  618. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  619. if (ctrl->stream_count) {
  620. dp_ctrl_send_video(ctrl);
  621. dp_ctrl_wait4video_ready(ctrl);
  622. }
  623. end:
  624. return ret;
  625. }
  626. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  627. {
  628. int ret = 0;
  629. struct dp_ctrl_private *ctrl;
  630. if (!dp_ctrl) {
  631. pr_err("Invalid input data\n");
  632. return;
  633. }
  634. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  635. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  636. pr_debug("no test pattern selected by sink\n");
  637. return;
  638. }
  639. pr_debug("start\n");
  640. /*
  641. * The global reset will need DP link ralated clocks to be
  642. * running. Add the global reset just before disabling the
  643. * link clocks and core clocks.
  644. */
  645. ctrl->catalog->reset(ctrl->catalog);
  646. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  647. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  648. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  649. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  650. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  651. ctrl->fec_mode, false);
  652. if (ret)
  653. pr_err("failed to enable DP controller\n");
  654. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  655. pr_debug("end\n");
  656. }
  657. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  658. {
  659. bool success = false;
  660. u32 pattern_sent = 0x0;
  661. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  662. dp_ctrl_update_vx_px(ctrl);
  663. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  664. ctrl->link->send_test_response(ctrl->link);
  665. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  666. pr_debug("pattern_request: %s. pattern_sent: 0x%x\n",
  667. dp_link_get_phy_test_pattern(pattern_requested),
  668. pattern_sent);
  669. switch (pattern_sent) {
  670. case MR_LINK_TRAINING1:
  671. if (pattern_requested ==
  672. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  673. success = true;
  674. break;
  675. case MR_LINK_SYMBOL_ERM:
  676. if ((pattern_requested ==
  677. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  678. || (pattern_requested ==
  679. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  680. success = true;
  681. break;
  682. case MR_LINK_PRBS7:
  683. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  684. success = true;
  685. break;
  686. case MR_LINK_CUSTOM80:
  687. if (pattern_requested ==
  688. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  689. success = true;
  690. break;
  691. case MR_LINK_TRAINING4:
  692. if (pattern_requested ==
  693. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  694. success = true;
  695. break;
  696. default:
  697. success = false;
  698. break;
  699. }
  700. pr_debug("%s: %s\n", success ? "success" : "failed",
  701. dp_link_get_phy_test_pattern(pattern_requested));
  702. }
  703. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  704. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  705. {
  706. u64 min_slot_cnt, max_slot_cnt;
  707. u64 raw_target_sc, target_sc_fixp;
  708. u64 ts_denom, ts_enum, ts_int;
  709. u64 pclk = panel->pinfo.pixel_clk_khz;
  710. u64 lclk = panel->link_info.rate;
  711. u64 lanes = panel->link_info.num_lanes;
  712. u64 bpp = panel->pinfo.bpp;
  713. u64 pbn = panel->pbn;
  714. u64 numerator, denominator, temp, temp1, temp2;
  715. u32 x_int = 0, y_frac_enum = 0;
  716. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  717. if (panel->pinfo.comp_info.comp_ratio)
  718. bpp = panel->pinfo.comp_info.dsc_info.bpp;
  719. /* min_slot_cnt */
  720. numerator = pclk * bpp * 64 * 1000;
  721. denominator = lclk * lanes * 8 * 1000;
  722. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  723. /* max_slot_cnt */
  724. numerator = pbn * 54 * 1000;
  725. denominator = lclk * lanes;
  726. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  727. /* raw_target_sc */
  728. numerator = max_slot_cnt + min_slot_cnt;
  729. denominator = drm_fixp_from_fraction(2, 1);
  730. raw_target_sc = drm_fixp_div(numerator, denominator);
  731. pr_debug("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  732. pr_debug("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  733. /* apply fec and dsc overhead factor */
  734. if (panel->pinfo.dsc_overhead_fp)
  735. raw_target_sc = drm_fixp_mul(raw_target_sc,
  736. panel->pinfo.dsc_overhead_fp);
  737. if (panel->fec_overhead_fp)
  738. raw_target_sc = drm_fixp_mul(raw_target_sc,
  739. panel->fec_overhead_fp);
  740. pr_debug("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  741. /* target_sc */
  742. temp = drm_fixp_from_fraction(256 * lanes, 1);
  743. numerator = drm_fixp_mul(raw_target_sc, temp);
  744. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  745. target_sc_fixp = drm_fixp_div(numerator, denominator);
  746. ts_enum = 256 * lanes;
  747. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  748. ts_int = drm_fixp2int(target_sc_fixp);
  749. temp = drm_fixp2int_ceil(raw_target_sc);
  750. if (temp != ts_int) {
  751. temp = drm_fixp_from_fraction(ts_int, 1);
  752. temp1 = raw_target_sc - temp;
  753. temp2 = drm_fixp_mul(temp1, ts_denom);
  754. ts_enum = drm_fixp2int(temp2);
  755. }
  756. /* target_strm_sym */
  757. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  758. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  759. temp = ts_int_fixp + ts_frac_fixp;
  760. temp1 = drm_fixp_from_fraction(lanes, 1);
  761. target_strm_sym = drm_fixp_mul(temp, temp1);
  762. /* x_int */
  763. x_int = drm_fixp2int(target_strm_sym);
  764. /* y_enum_frac */
  765. temp = drm_fixp_from_fraction(x_int, 1);
  766. temp1 = target_strm_sym - temp;
  767. temp2 = drm_fixp_from_fraction(256, 1);
  768. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  769. temp1 = drm_fixp2int(y_frac_enum_fixp);
  770. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  771. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  772. panel->mst_target_sc = raw_target_sc;
  773. *p_x_int = x_int;
  774. *p_y_frac_enum = y_frac_enum;
  775. pr_debug("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  776. }
  777. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  778. {
  779. bool act_complete;
  780. if (!ctrl->mst_mode)
  781. return 0;
  782. ctrl->catalog->trigger_act(ctrl->catalog);
  783. msleep(20); /* needs 1 frame time */
  784. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  785. if (!act_complete)
  786. pr_err("mst act trigger complete failed\n");
  787. else
  788. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  789. return 0;
  790. }
  791. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  792. struct dp_panel *panel)
  793. {
  794. u32 x_int, y_frac_enum, lanes, bw_code;
  795. int i;
  796. if (!ctrl->mst_mode)
  797. return;
  798. DP_MST_DEBUG("mst stream channel allocation\n");
  799. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  800. ctrl->catalog->channel_alloc(ctrl->catalog,
  801. i,
  802. ctrl->mst_ch_info.slot_info[i].start_slot,
  803. ctrl->mst_ch_info.slot_info[i].tot_slots);
  804. }
  805. lanes = ctrl->link->link_params.lane_count;
  806. bw_code = ctrl->link->link_params.bw_code;
  807. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  808. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  809. x_int, y_frac_enum);
  810. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  811. panel->stream_id,
  812. panel->channel_start_slot, panel->channel_total_slots);
  813. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  814. lanes, bw_code, x_int, y_frac_enum);
  815. }
  816. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  817. {
  818. u8 fec_sts = 0;
  819. int rlen;
  820. u32 dsc_enable;
  821. const unsigned int fec_sts_dpcd = 0x280;
  822. if (ctrl->stream_count || !ctrl->fec_mode)
  823. return;
  824. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  825. /* wait for controller to start fec sequence */
  826. usleep_range(900, 1000);
  827. drm_dp_dpcd_readb(ctrl->aux->drm_aux, fec_sts_dpcd, &fec_sts);
  828. pr_debug("sink fec status:%d\n", fec_sts);
  829. dsc_enable = ctrl->fec_mode ? 1 : 0;
  830. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  831. dsc_enable);
  832. if (rlen < 1)
  833. pr_debug("failed to enable sink dsc\n");
  834. }
  835. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  836. {
  837. int rc = 0;
  838. bool link_ready = false;
  839. struct dp_ctrl_private *ctrl;
  840. if (!dp_ctrl || !panel)
  841. return -EINVAL;
  842. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  843. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  844. if (rc) {
  845. pr_err("failure on stream clock enable\n");
  846. return rc;
  847. }
  848. rc = panel->hw_cfg(panel, true);
  849. if (rc)
  850. return rc;
  851. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  852. dp_ctrl_send_phy_test_pattern(ctrl);
  853. return 0;
  854. }
  855. dp_ctrl_mst_stream_setup(ctrl, panel);
  856. dp_ctrl_send_video(ctrl);
  857. dp_ctrl_mst_send_act(ctrl);
  858. dp_ctrl_wait4video_ready(ctrl);
  859. dp_ctrl_fec_dsc_setup(ctrl);
  860. ctrl->stream_count++;
  861. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  862. pr_debug("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  863. return rc;
  864. }
  865. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  866. struct dp_panel *panel)
  867. {
  868. struct dp_ctrl_private *ctrl;
  869. bool act_complete;
  870. int i;
  871. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  872. if (!ctrl->mst_mode)
  873. return;
  874. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  875. ctrl->catalog->channel_alloc(ctrl->catalog,
  876. i,
  877. ctrl->mst_ch_info.slot_info[i].start_slot,
  878. ctrl->mst_ch_info.slot_info[i].tot_slots);
  879. }
  880. ctrl->catalog->trigger_act(ctrl->catalog);
  881. msleep(20); /* needs 1 frame time */
  882. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  883. if (!act_complete)
  884. pr_err("mst stream_off act trigger complete failed\n");
  885. else
  886. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  887. }
  888. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  889. struct dp_panel *panel)
  890. {
  891. struct dp_ctrl_private *ctrl;
  892. if (!dp_ctrl || !panel) {
  893. pr_err("invalid input\n");
  894. return;
  895. }
  896. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  897. dp_ctrl_push_idle(ctrl, panel->stream_id);
  898. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  899. }
  900. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  901. {
  902. struct dp_ctrl_private *ctrl;
  903. if (!dp_ctrl || !panel)
  904. return;
  905. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  906. if (!ctrl->power_on)
  907. return;
  908. panel->hw_cfg(panel, false);
  909. dp_ctrl_disable_stream_clocks(ctrl, panel);
  910. ctrl->stream_count--;
  911. }
  912. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  913. bool fec_mode, bool shallow)
  914. {
  915. int rc = 0;
  916. struct dp_ctrl_private *ctrl;
  917. u32 rate = 0;
  918. if (!dp_ctrl) {
  919. rc = -EINVAL;
  920. goto end;
  921. }
  922. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  923. if (ctrl->power_on)
  924. goto end;
  925. ctrl->mst_mode = mst_mode;
  926. ctrl->fec_mode = fec_mode;
  927. rate = ctrl->panel->link_info.rate;
  928. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  929. pr_debug("using phy test link parameters\n");
  930. } else {
  931. ctrl->link->link_params.bw_code =
  932. drm_dp_link_rate_to_bw_code(rate);
  933. ctrl->link->link_params.lane_count =
  934. ctrl->panel->link_info.num_lanes;
  935. }
  936. pr_debug("bw_code=%d, lane_count=%d\n",
  937. ctrl->link->link_params.bw_code,
  938. ctrl->link->link_params.lane_count);
  939. rc = dp_ctrl_link_setup(ctrl, shallow);
  940. ctrl->power_on = true;
  941. end:
  942. return rc;
  943. }
  944. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  945. {
  946. struct dp_ctrl_private *ctrl;
  947. if (!dp_ctrl)
  948. return;
  949. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  950. if (!ctrl->power_on)
  951. return;
  952. dp_ctrl_configure_source_link_params(ctrl, false);
  953. ctrl->catalog->reset(ctrl->catalog);
  954. /* Make sure DP is disabled before clk disable */
  955. wmb();
  956. dp_ctrl_disable_link_clock(ctrl);
  957. ctrl->mst_mode = false;
  958. ctrl->fec_mode = false;
  959. ctrl->power_on = false;
  960. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  961. pr_debug("DP off done\n");
  962. }
  963. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  964. enum dp_stream_id strm,
  965. u32 start_slot, u32 tot_slots)
  966. {
  967. struct dp_ctrl_private *ctrl;
  968. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  969. pr_err("invalid input\n");
  970. return;
  971. }
  972. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  973. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  974. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  975. }
  976. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  977. {
  978. struct dp_ctrl_private *ctrl;
  979. if (!dp_ctrl)
  980. return;
  981. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  982. ctrl->catalog->get_interrupt(ctrl->catalog);
  983. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  984. dp_ctrl_video_ready(ctrl);
  985. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  986. dp_ctrl_idle_patterns_sent(ctrl);
  987. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  988. dp_ctrl_idle_patterns_sent(ctrl);
  989. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  990. dp_ctrl_idle_patterns_sent(ctrl);
  991. }
  992. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  993. {
  994. int rc = 0;
  995. struct dp_ctrl_private *ctrl;
  996. struct dp_ctrl *dp_ctrl;
  997. if (!in->dev || !in->panel || !in->aux ||
  998. !in->link || !in->catalog) {
  999. pr_err("invalid input\n");
  1000. rc = -EINVAL;
  1001. goto error;
  1002. }
  1003. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1004. if (!ctrl) {
  1005. rc = -ENOMEM;
  1006. goto error;
  1007. }
  1008. init_completion(&ctrl->idle_comp);
  1009. init_completion(&ctrl->video_comp);
  1010. /* in parameters */
  1011. ctrl->parser = in->parser;
  1012. ctrl->panel = in->panel;
  1013. ctrl->power = in->power;
  1014. ctrl->aux = in->aux;
  1015. ctrl->link = in->link;
  1016. ctrl->catalog = in->catalog;
  1017. ctrl->dev = in->dev;
  1018. ctrl->mst_mode = false;
  1019. ctrl->fec_mode = false;
  1020. dp_ctrl = &ctrl->dp_ctrl;
  1021. /* out parameters */
  1022. dp_ctrl->init = dp_ctrl_host_init;
  1023. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1024. dp_ctrl->on = dp_ctrl_on;
  1025. dp_ctrl->off = dp_ctrl_off;
  1026. dp_ctrl->abort = dp_ctrl_abort;
  1027. dp_ctrl->isr = dp_ctrl_isr;
  1028. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1029. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1030. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1031. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1032. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1033. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1034. return dp_ctrl;
  1035. error:
  1036. return ERR_PTR(rc);
  1037. }
  1038. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1039. {
  1040. struct dp_ctrl_private *ctrl;
  1041. if (!dp_ctrl)
  1042. return;
  1043. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1044. devm_kfree(ctrl->dev, ctrl);
  1045. }