cvp_hfi_io.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef __CVP_HFI_IO_H__
  6. #define __CVP_HFI_IO_H__
  7. #include <linux/io.h>
  8. #define CVP_TOP_BASE_OFFS 0x00000000
  9. #define CVP_SS_IDLE_STATUS (CVP_TOP_BASE_OFFS + 0x50)
  10. #define CVP_CPU_BASE_OFFS 0x000A0000
  11. #define CVP_AON_BASE_OFFS 0x000E0000
  12. #define CVP_CPU_CS_A2HSOFTINTEN (CVP_CPU_BASE_OFFS + 0x10)
  13. #define CVP_CPU_CS_A2HSOFTINTENCLR (CVP_CPU_BASE_OFFS + 0x14)
  14. #define CVP_CPU_CS_A2HSOFTINT (CVP_CPU_BASE_OFFS + 0x18)
  15. #define CVP_CPU_CS_A2HSOFTINTCLR (CVP_CPU_BASE_OFFS + 0x1C)
  16. #define CVP_CPU_CS_VMIMSG (CVP_CPU_BASE_OFFS + 0x34)
  17. #define CVP_CPU_CS_VMIMSGAG0 (CVP_CPU_BASE_OFFS + 0x38)
  18. #define CVP_CPU_CS_VMIMSGAG1 (CVP_CPU_BASE_OFFS + 0x3C)
  19. #define CVP_CPU_CS_VMIMSGAG2 (CVP_CPU_BASE_OFFS + 0x40)
  20. #define CVP_CPU_CS_VMIMSGAG3 (CVP_CPU_BASE_OFFS + 0x44)
  21. #define CVP_CPU_CS_SCIACMD (CVP_CPU_BASE_OFFS + 0x48)
  22. #define CVP_CPU_CS_H2XSOFTINTEN (CVP_CPU_BASE_OFFS + 0x148)
  23. /* CVP_CTRL_STATUS */
  24. #define CVP_CPU_CS_SCIACMDARG0 (CVP_CPU_BASE_OFFS + 0x4C)
  25. #define CVP_CPU_CS_SCIACMDARG0_BMSK 0xff
  26. #define CVP_CPU_CS_SCIACMDARG0_SHFT 0x0
  27. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK 0xfe
  28. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_SHFT 0x1
  29. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_BMSK 0x1
  30. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_SHFT 0x0
  31. #define CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY 0x100
  32. /* HFI_QTBL_INFO */
  33. #define CVP_CPU_CS_SCIACMDARG1 (CVP_CPU_BASE_OFFS + 0x50)
  34. /* HFI_QTBL_ADDR */
  35. #define CVP_CPU_CS_SCIACMDARG2 (CVP_CPU_BASE_OFFS + 0x54)
  36. /* HFI_VERSION_INFO */
  37. #define CVP_CPU_CS_SCIACMDARG3 (CVP_CPU_BASE_OFFS + 0x58)
  38. /* CVP_SFR_ADDR */
  39. #define CVP_CPU_CS_SCIBCMD (CVP_CPU_BASE_OFFS + 0x5C)
  40. /* CVP_MMAP_ADDR */
  41. #define CVP_CPU_CS_SCIBCMDARG0 (CVP_CPU_BASE_OFFS + 0x60)
  42. /* CVP_UC_REGION_ADDR */
  43. #define CVP_CPU_CS_SCIBARG1 (CVP_CPU_BASE_OFFS + 0x64)
  44. /* CVP_UC_REGION_ADDR */
  45. #define CVP_CPU_CS_SCIBARG2 (CVP_CPU_BASE_OFFS + 0x68)
  46. #define CVP_CPU_CS_SCIBARG3 (CVP_CPU_BASE_OFFS + 0x6C)
  47. #define CVP_CPU_CS_H2ASOFTINTEN (CVP_CPU_BASE_OFFS + 0x148)
  48. #define CVP_CPU_CS_H2ASOFTINTENCLR (CVP_CPU_BASE_OFFS + 0x14c)
  49. #define CVP_CPU_CS_H2ASOFTINT (CVP_CPU_BASE_OFFS + 0x150)
  50. #define CVP_CPU_CS_H2ASOFTINTCLR (CVP_CPU_BASE_OFFS + 0x154)
  51. #define CVP_AHB_BRIDGE_SYNC_RESET (CVP_CPU_BASE_OFFS + 0x160)
  52. /* FAL10 Feature Control */
  53. #define CVP_CPU_CS_X2RPMh (CVP_CPU_BASE_OFFS + 0x168)
  54. #define CVP_CPU_CS_X2RPMh_MASK0_BMSK 0x1
  55. #define CVP_CPU_CS_X2RPMh_MASK0_SHFT 0x0
  56. #define CVP_CPU_CS_X2RPMh_MASK1_BMSK 0x2
  57. #define CVP_CPU_CS_X2RPMh_MASK1_SHFT 0x1
  58. #define CVP_CPU_CS_X2RPMh_SWOVERRIDE_BMSK 0x4
  59. #define CVP_CPU_CS_X2RPMh_SWOVERRIDE_SHFT 0x3
  60. /*
  61. * --------------------------------------------------------------------------
  62. * MODULE: cvp_wrapper
  63. * --------------------------------------------------------------------------
  64. */
  65. #define CVP_WRAPPER_BASE_OFFS 0x000B0000
  66. #define CVP_WRAPPER_HW_VERSION (CVP_WRAPPER_BASE_OFFS + 0x00)
  67. #define CVP_WRAPPER_HW_VERSION_MAJOR_VERSION_MASK 0x78000000
  68. #define CVP_WRAPPER_HW_VERSION_MAJOR_VERSION_SHIFT 28
  69. #define CVP_WRAPPER_HW_VERSION_MINOR_VERSION_MASK 0xFFF0000
  70. #define CVP_WRAPPER_HW_VERSION_MINOR_VERSION_SHIFT 16
  71. #define CVP_WRAPPER_HW_VERSION_STEP_VERSION_MASK 0xFFFF
  72. #define CVP_WRAPPER_INTR_STATUS (CVP_WRAPPER_BASE_OFFS + 0x0C)
  73. #define CVP_WRAPPER_INTR_STATUS_A2HWD_BMSK 0x8
  74. #define CVP_WRAPPER_INTR_STATUS_A2H_BMSK 0x4
  75. #define CVP_WRAPPER_INTR_MASK (CVP_WRAPPER_BASE_OFFS + 0x10)
  76. #define CVP_FATAL_INTR_BMSK (CVP_WRAPPER_INTR_MASK_CPU_NOC_BMSK | \
  77. CVP_WRAPPER_INTR_MASK_CORE_NOC_BMSK | \
  78. CVP_WRAPPER_INTR_MASK_A2HWD_BMSK)
  79. #define CVP_WRAPPER_INTR_MASK_CPU_NOC_BMSK 0x40
  80. #define CVP_WRAPPER_INTR_MASK_CORE_NOC_BMSK 0x20
  81. #define CVP_WRAPPER_INTR_MASK_A2HWD_BMSK 0x8
  82. #define CVP_WRAPPER_INTR_MASK_A2HCPU_BMSK 0x4
  83. #define CVP_WRAPPER_INTR_MASK_A2HCPU_SHFT 0x2
  84. #define CVP_WRAPPER_INTR_CLEAR (CVP_WRAPPER_BASE_OFFS + 0x14)
  85. #define CVP_WRAPPER_TZ_BASE_OFFS 0x000C0000
  86. #define CVP_WRAPPER_INTR_CLEAR_A2HWD_BMSK 0x10
  87. #define CVP_WRAPPER_INTR_CLEAR_A2HWD_SHFT 0x4
  88. #define CVP_WRAPPER_INTR_CLEAR_A2H_BMSK 0x4
  89. #define CVP_WRAPPER_INTR_CLEAR_A2H_SHFT 0x2
  90. #define CVP_WRAPPER_CPU_STATUS (CVP_WRAPPER_TZ_BASE_OFFS + 0x10)
  91. #define CVP_WRAPPER_CPU_CGC_DIS (CVP_WRAPPER_BASE_OFFS + 0x2010)
  92. #define CVP_WRAPPER_CPU_CLOCK_CONFIG (CVP_WRAPPER_BASE_OFFS + 0x50)
  93. #define CVP_WRAPPER_DEBUG_BRIDGE_LPI_CONTROL (CVP_WRAPPER_BASE_OFFS + 0x54)
  94. #define CVP_WRAPPER_DEBUG_BRIDGE_LPI_STATUS (CVP_WRAPPER_BASE_OFFS + 0x58)
  95. #define CVP_WRAPPER_CORE_CLOCK_CONFIG (CVP_WRAPPER_BASE_OFFS + 0x88)
  96. #define CVP_CTRL_INIT CVP_CPU_CS_SCIACMD
  97. #define CVP_CTRL_STATUS CVP_CPU_CS_SCIACMDARG0
  98. #define CVP_CTRL_INIT_STATUS__M \
  99. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_STATUS_BMSK
  100. #define CVP_CTRL_ERROR_STATUS__M \
  101. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_ERROR_STATUS_BMSK
  102. #define CVP_CTRL_INIT_IDLE_MSG_BMSK \
  103. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_INIT_IDLE_MSG_BMSK
  104. #define CVP_CTRL_STATUS_PC_READY \
  105. CVP_CPU_CS_SCIACMDARG0_HFI_CTRL_PC_READY
  106. #define CVP_QTBL_INFO CVP_CPU_CS_SCIACMDARG1
  107. #define CVP_QTBL_ADDR CVP_CPU_CS_SCIACMDARG2
  108. #define CVP_VERSION_INFO CVP_CPU_CS_SCIACMDARG3
  109. #define CVP_SFR_ADDR CVP_CPU_CS_SCIBCMD
  110. #define CVP_MMAP_ADDR CVP_CPU_CS_SCIBCMDARG0
  111. #define CVP_UC_REGION_ADDR CVP_CPU_CS_SCIBARG1
  112. #define CVP_UC_REGION_SIZE CVP_CPU_CS_SCIBARG2
  113. /* HFI_DSP_QTBL_ADDR
  114. * 31:3 - HFI_DSP_QTBL_ADDR
  115. * 4-byte aligned Address
  116. */
  117. #define HFI_DSP_QTBL_ADDR CVP_CPU_CS_VMIMSG
  118. /* HFI_DSP_UC_REGION_ADDR
  119. * 31:20 - HFI_DSP_UC_REGION_ADDR
  120. * 1MB aligned address.
  121. * Uncached Region start Address. This region covers
  122. * HFI DSP QTable,
  123. * HFI DSP Queue Headers,
  124. * HFI DSP Queues,
  125. */
  126. #define HFI_DSP_UC_REGION_ADDR CVP_CPU_CS_VMIMSGAG0
  127. /* HFI_DSP_UC_REGION_SIZE
  128. * 31:20 - HFI_DSP_UC_REGION_SIZE
  129. * Multiples of 1MB.
  130. * Size of the DSP_UC_REGION Uncached Region
  131. */
  132. #define HFI_DSP_UC_REGION_SIZE CVP_CPU_CS_VMIMSGAG1
  133. /*
  134. * --------------------------------------------------------------------------
  135. * MODULE: vcodec noc error log registers
  136. * --------------------------------------------------------------------------
  137. */
  138. #define CVP_NOC_BASE_OFFS 0x000D0000
  139. #define CVP_NOC_ERR_SWID_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x80)
  140. #define CVP_NOC_ERR_SWID_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0x84)
  141. #define CVP_NOC_ERR_MAINCTL_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x88)
  142. #define CVP_NOC_ERR_ERRVLD_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x90)
  143. #define CVP_NOC_ERR_ERRCLR_LOW_OFFS (CVP_NOC_BASE_OFFS + 0x98)
  144. #define CVP_NOC_ERR_ERRLOG0_LOW_OFFS (CVP_NOC_BASE_OFFS + 0xA0)
  145. #define CVP_NOC_ERR_ERRLOG0_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0xA4)
  146. #define CVP_NOC_ERR_ERRLOG1_LOW_OFFS (CVP_NOC_BASE_OFFS + 0xA8)
  147. #define CVP_NOC_ERR_ERRLOG1_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0xAC)
  148. #define CVP_NOC_ERR_ERRLOG2_LOW_OFFS (CVP_NOC_BASE_OFFS + 0xB0)
  149. #define CVP_NOC_ERR_ERRLOG2_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0xB4)
  150. #define CVP_NOC_ERR_ERRLOG3_LOW_OFFS (CVP_NOC_BASE_OFFS + 0xB8)
  151. #define CVP_NOC_ERR_ERRLOG3_HIGH_OFFS (CVP_NOC_BASE_OFFS + 0xBC)
  152. #define CVP_NOC_SBM_SENSELN0_LOW (CVP_NOC_BASE_OFFS + 0x300)
  153. #define CVP_NOC_CORE_BASE_OFFS 0x00010000
  154. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN0_LOW \
  155. (CVP_NOC_CORE_BASE_OFFS + 0x7100)
  156. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN0_HIGH \
  157. (CVP_NOC_CORE_BASE_OFFS + 0x7104)
  158. #define CVP_NOC_MAIN_SIDEBANDMANAGER_SENSELN1_HIGH \
  159. (CVP_NOC_CORE_BASE_OFFS + 0x710C)
  160. #define CVP_NOC_CORE_ERR_SWID_LOW_OFFS \
  161. (CVP_NOC_CORE_BASE_OFFS + 0x1200)
  162. #define CVP_NOC_CORE_ERR_SWID_HIGH_OFFS \
  163. (CVP_NOC_CORE_BASE_OFFS + 0x1204)
  164. #define CVP_NOC_CORE_ERR_MAINCTL_LOW_OFFS \
  165. (CVP_NOC_CORE_BASE_OFFS + 0x1208)
  166. #define CVP_NOC_CORE_ERR_ERRVLD_LOW_OFFS \
  167. (CVP_NOC_CORE_BASE_OFFS + 0x1210)
  168. #define CVP_NOC_CORE_ERR_ERRCLR_LOW_OFFS \
  169. (CVP_NOC_CORE_BASE_OFFS + 0x1218)
  170. #define CVP_NOC_CORE_ERR_ERRLOG0_LOW_OFFS \
  171. (CVP_NOC_CORE_BASE_OFFS + 0x1220)
  172. #define CVP_NOC_CORE_ERR_ERRLOG0_HIGH_OFFS \
  173. (CVP_NOC_CORE_BASE_OFFS + 0x1224)
  174. #define CVP_NOC_CORE_ERR_ERRLOG1_LOW_OFFS \
  175. (CVP_NOC_CORE_BASE_OFFS + 0x1228)
  176. #define CVP_NOC_CORE_ERR_ERRLOG1_HIGH_OFFS \
  177. (CVP_NOC_CORE_BASE_OFFS + 0x122C)
  178. #define CVP_NOC_CORE_ERR_ERRLOG2_LOW_OFFS \
  179. (CVP_NOC_CORE_BASE_OFFS + 0x1230)
  180. #define CVP_NOC_CORE_ERR_ERRLOG2_HIGH_OFFS \
  181. (CVP_NOC_CORE_BASE_OFFS + 0x1234)
  182. #define CVP_NOC_CORE_ERR_ERRLOG3_LOW_OFFS \
  183. (CVP_NOC_CORE_BASE_OFFS + 0x1238)
  184. #define CVP_NOC_CORE_ERR_ERRLOG3_HIGH_OFFS \
  185. (CVP_NOC_CORE_BASE_OFFS + 0x123C)
  186. #define CVP_NOC_RESET_REQ \
  187. (CVP_NOC_CORE_BASE_OFFS + 0xf000)
  188. #define CVP_NOC_RESET_ACK \
  189. (CVP_NOC_CORE_BASE_OFFS + 0xf004)
  190. #define CVP_AON_WRAPPER_MVP_NOC_LPI_CONTROL (CVP_AON_BASE_OFFS)
  191. #define CVP_AON_WRAPPER_MVP_NOC_LPI_STATUS (CVP_AON_BASE_OFFS + 0x4)
  192. #define CVP_CC_BASE_OFFS 0x000F8000
  193. #define CVP_CC_MVS1C_GDSCR (CVP_CC_BASE_OFFS + 0x74)
  194. #define CVP_CC_MVS1C_CBCR (CVP_CC_BASE_OFFS + 0x8C)
  195. #define CVP_CC_MVS1_GDSCR (CVP_CC_BASE_OFFS + 0xC0)
  196. #define CVP_CC_MVS1_CBCR (CVP_CC_BASE_OFFS + 0xD4)
  197. #define CVP_GCC_VIDEO_AXI1_CBCR (0x32020)
  198. #endif