adreno_gen7_hwsched_hfi.c 121 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <dt-bindings/soc/qcom,ipcc.h>
  7. #include <linux/dma-fence-array.h>
  8. #include <linux/iommu.h>
  9. #include <linux/sched/clock.h>
  10. #include <linux/soc/qcom/msm_hw_fence.h>
  11. #include <soc/qcom/msm_performance.h>
  12. #include "adreno.h"
  13. #include "adreno_gen7.h"
  14. #include "adreno_gen7_hwsched.h"
  15. #include "adreno_hfi.h"
  16. #include "adreno_pm4types.h"
  17. #include "adreno_trace.h"
  18. #include "kgsl_device.h"
  19. #include "kgsl_eventlog.h"
  20. #include "kgsl_pwrctrl.h"
  21. #include "kgsl_trace.h"
  22. #include "kgsl_util.h"
  23. #define HFI_QUEUE_MAX (HFI_QUEUE_DEFAULT_CNT + HFI_QUEUE_DISPATCH_MAX_CNT)
  24. #define DEFINE_QHDR(gmuaddr, id, prio) \
  25. {\
  26. .status = 1, \
  27. .start_addr = GMU_QUEUE_START_ADDR(gmuaddr, id), \
  28. .type = QUEUE_HDR_TYPE(id, prio, 0, 0), \
  29. .queue_size = SZ_4K >> 2, \
  30. .msg_size = 0, \
  31. .unused0 = 0, \
  32. .unused1 = 0, \
  33. .unused2 = 0, \
  34. .unused3 = 0, \
  35. .unused4 = 0, \
  36. .read_index = 0, \
  37. .write_index = 0, \
  38. }
  39. static struct dq_info {
  40. /** @max_dq: Maximum number of dispatch queues per RB level */
  41. u32 max_dq;
  42. /** @base_dq_id: Base dqid for level */
  43. u32 base_dq_id;
  44. /** @offset: Next dqid to use for roundrobin context assignment */
  45. u32 offset;
  46. } gen7_hfi_dqs[KGSL_PRIORITY_MAX_RB_LEVELS] = {
  47. { 4, 0, }, /* RB0 */
  48. { 4, 4, }, /* RB1 */
  49. { 3, 8, }, /* RB2 */
  50. { 3, 11, }, /* RB3 */
  51. }, gen7_hfi_dqs_lpac[KGSL_PRIORITY_MAX_RB_LEVELS + 1] = {
  52. { 4, 0, }, /* RB0 */
  53. { 4, 4, }, /* RB1 */
  54. { 3, 8, }, /* RB2 */
  55. { 2, 11, }, /* RB3 */
  56. { 1, 13, }, /* RB LPAC */
  57. };
  58. struct pending_cmd hw_fence_ack;
  59. struct gen7_hwsched_hfi *to_gen7_hwsched_hfi(
  60. struct adreno_device *adreno_dev)
  61. {
  62. struct gen7_device *gen7_dev = container_of(adreno_dev,
  63. struct gen7_device, adreno_dev);
  64. struct gen7_hwsched_device *gen7_hwsched = container_of(gen7_dev,
  65. struct gen7_hwsched_device, gen7_dev);
  66. return &gen7_hwsched->hwsched_hfi;
  67. }
  68. int gen7_hfi_send_lpac_feature_ctrl(struct adreno_device *adreno_dev)
  69. {
  70. if (!adreno_dev->lpac_enabled)
  71. return 0;
  72. return gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_LPAC, 1, 0);
  73. }
  74. static void add_waiter(struct gen7_hwsched_hfi *hfi, u32 hdr,
  75. struct pending_cmd *ack)
  76. {
  77. memset(ack, 0x0, sizeof(*ack));
  78. init_completion(&ack->complete);
  79. write_lock_irq(&hfi->msglock);
  80. list_add_tail(&ack->node, &hfi->msglist);
  81. write_unlock_irq(&hfi->msglock);
  82. ack->sent_hdr = hdr;
  83. }
  84. static void del_waiter(struct gen7_hwsched_hfi *hfi, struct pending_cmd *ack)
  85. {
  86. write_lock_irq(&hfi->msglock);
  87. list_del(&ack->node);
  88. write_unlock_irq(&hfi->msglock);
  89. }
  90. static void gen7_receive_ack_async(struct adreno_device *adreno_dev, void *rcvd)
  91. {
  92. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  93. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  94. struct pending_cmd *cmd = NULL;
  95. u32 waiters[64], num_waiters = 0, i;
  96. u32 *ack = rcvd;
  97. u32 hdr = ack[0];
  98. u32 req_hdr = ack[1];
  99. u32 size_bytes = MSG_HDR_GET_SIZE(hdr) << 2;
  100. if (size_bytes > sizeof(cmd->results))
  101. dev_err_ratelimited(&gmu->pdev->dev,
  102. "Ack result too big: %d Truncating to: %ld\n",
  103. size_bytes, sizeof(cmd->results));
  104. read_lock(&hfi->msglock);
  105. list_for_each_entry(cmd, &hfi->msglist, node) {
  106. if (CMP_HFI_ACK_HDR(cmd->sent_hdr, req_hdr)) {
  107. memcpy(cmd->results, ack,
  108. min_t(u32, size_bytes,
  109. sizeof(cmd->results)));
  110. complete(&cmd->complete);
  111. read_unlock(&hfi->msglock);
  112. return;
  113. }
  114. if (num_waiters < ARRAY_SIZE(waiters))
  115. waiters[num_waiters++] = cmd->sent_hdr;
  116. }
  117. read_unlock(&hfi->msglock);
  118. /* Didn't find the sender, list the waiter */
  119. dev_err_ratelimited(&gmu->pdev->dev,
  120. "Unexpectedly got id %d seqnum %d. Total waiters: %d Top %d Waiters:\n",
  121. MSG_HDR_GET_ID(req_hdr), MSG_HDR_GET_SEQNUM(req_hdr),
  122. num_waiters, min_t(u32, num_waiters, 5));
  123. for (i = 0; i < num_waiters && i < 5; i++)
  124. dev_err_ratelimited(&gmu->pdev->dev,
  125. " id %d seqnum %d\n",
  126. MSG_HDR_GET_ID(waiters[i]),
  127. MSG_HDR_GET_SEQNUM(waiters[i]));
  128. }
  129. /* This function is called while holding the drawctxt spinlock */
  130. void gen7_remove_hw_fence_entry(struct adreno_device *adreno_dev,
  131. struct adreno_hw_fence_entry *entry)
  132. {
  133. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  134. struct adreno_context *drawctxt = entry->drawctxt;
  135. atomic_dec(&hwsched->hw_fence_count);
  136. drawctxt->hw_fence_count--;
  137. dma_fence_put(&entry->kfence->fence);
  138. list_del_init(&entry->node);
  139. kmem_cache_free(hwsched->hw_fence_cache, entry);
  140. }
  141. static void _retire_inflight_hw_fences(struct adreno_device *adreno_dev,
  142. struct kgsl_context *context)
  143. {
  144. struct adreno_context *drawctxt = ADRENO_CONTEXT(context);
  145. struct adreno_hw_fence_entry *entry, *tmp;
  146. if (!test_bit(ADRENO_HWSCHED_HW_FENCE, &adreno_dev->hwsched.flags))
  147. return;
  148. spin_lock(&drawctxt->lock);
  149. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_inflight_list, node) {
  150. struct gmu_context_queue_header *hdr = drawctxt->gmu_context_queue.hostptr;
  151. /*
  152. * Since this list is sorted by timestamp, abort on the first fence that hasn't
  153. * yet been sent to TxQueue
  154. */
  155. if (timestamp_cmp((u32)entry->cmd.ts, hdr->out_fence_ts) > 0)
  156. break;
  157. gen7_remove_hw_fence_entry(adreno_dev, entry);
  158. }
  159. spin_unlock(&drawctxt->lock);
  160. }
  161. static void log_profiling_info(struct adreno_device *adreno_dev, u32 *rcvd)
  162. {
  163. struct hfi_ts_retire_cmd *cmd = (struct hfi_ts_retire_cmd *)rcvd;
  164. struct kgsl_context *context;
  165. struct retire_info info = {0};
  166. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  167. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  168. context = kgsl_context_get(device, cmd->ctxt_id);
  169. if (context == NULL)
  170. return;
  171. info.timestamp = cmd->ts;
  172. info.rb_id = adreno_get_level(context);
  173. info.gmu_dispatch_queue = context->gmu_dispatch_queue;
  174. info.submitted_to_rb = cmd->submitted_to_rb;
  175. info.sop = cmd->sop;
  176. info.eop = cmd->eop;
  177. if (GMU_VER_MINOR(gmu->ver.hfi) < 4)
  178. info.active = cmd->eop - cmd->sop;
  179. else
  180. info.active = cmd->active;
  181. info.retired_on_gmu = cmd->retired_on_gmu;
  182. /* protected GPU work must not be reported */
  183. if (!(context->flags & KGSL_CONTEXT_SECURE))
  184. kgsl_work_period_update(device, context->proc_priv->period,
  185. info.active);
  186. trace_adreno_cmdbatch_retired(context, &info, 0, 0, 0);
  187. log_kgsl_cmdbatch_retired_event(context->id, cmd->ts,
  188. context->priority, 0, cmd->sop, cmd->eop);
  189. _retire_inflight_hw_fences(adreno_dev, context);
  190. kgsl_context_put(context);
  191. }
  192. /* Look up a particular key's value for a given type of payload */
  193. static u32 gen7_hwsched_lookup_key_value_legacy(struct adreno_device *adreno_dev,
  194. u32 type, u32 key)
  195. {
  196. struct hfi_context_bad_cmd_legacy *cmd = adreno_dev->hwsched.ctxt_bad;
  197. u32 i = 0, payload_bytes;
  198. void *start;
  199. if (!cmd->hdr)
  200. return 0;
  201. payload_bytes = (MSG_HDR_GET_SIZE(cmd->hdr) << 2) -
  202. offsetof(struct hfi_context_bad_cmd_legacy, payload);
  203. start = &cmd->payload[0];
  204. while (i < payload_bytes) {
  205. struct payload_section *payload = start + i;
  206. if (payload->type == type)
  207. return adreno_hwsched_parse_payload(payload, key);
  208. i += struct_size(payload, data, payload->dwords);
  209. }
  210. return 0;
  211. }
  212. static u32 get_payload_rb_key_legacy(struct adreno_device *adreno_dev,
  213. u32 rb_id, u32 key)
  214. {
  215. struct hfi_context_bad_cmd_legacy *cmd = adreno_dev->hwsched.ctxt_bad;
  216. u32 i = 0, payload_bytes;
  217. void *start;
  218. if (!cmd->hdr)
  219. return 0;
  220. payload_bytes = (MSG_HDR_GET_SIZE(cmd->hdr) << 2) -
  221. offsetof(struct hfi_context_bad_cmd_legacy, payload);
  222. start = &cmd->payload[0];
  223. while (i < payload_bytes) {
  224. struct payload_section *payload = start + i;
  225. if (payload->type == PAYLOAD_RB) {
  226. u32 id = adreno_hwsched_parse_payload(payload, KEY_RB_ID);
  227. if (id == rb_id)
  228. return adreno_hwsched_parse_payload(payload, key);
  229. }
  230. i += struct_size(payload, data, payload->dwords);
  231. }
  232. return 0;
  233. }
  234. struct syncobj_flags {
  235. unsigned long mask;
  236. const char *name;
  237. };
  238. static void _get_syncobj_string(char *str, u32 max_size, struct hfi_syncobj *syncobj, u32 index)
  239. {
  240. u32 count = scnprintf(str, max_size, "syncobj[%d] ctxt_id:%llu seqno:%llu flags:", index,
  241. syncobj->ctxt_id, syncobj->seq_no);
  242. u32 i;
  243. bool first = true;
  244. static const struct syncobj_flags _flags[] = {
  245. GMU_SYNCOBJ_FLAGS, { -1, NULL }};
  246. for (i = 0; _flags[i].name; i++) {
  247. if (!(syncobj->flags & _flags[i].mask))
  248. continue;
  249. if (first) {
  250. count += scnprintf(str + count, max_size - count, "%s", _flags[i].name);
  251. first = false;
  252. } else {
  253. count += scnprintf(str + count, max_size - count, "|%s", _flags[i].name);
  254. }
  255. }
  256. }
  257. static void log_syncobj(struct gen7_gmu_device *gmu, struct hfi_submit_syncobj *cmd)
  258. {
  259. struct hfi_syncobj *syncobj = (struct hfi_syncobj *)&cmd[1];
  260. char str[128];
  261. u32 i = 0;
  262. for (i = 0; i < cmd->num_syncobj; i++) {
  263. _get_syncobj_string(str, sizeof(str), syncobj, i);
  264. dev_err(&gmu->pdev->dev, "%s\n", str);
  265. syncobj++;
  266. }
  267. }
  268. static void find_timeout_syncobj(struct adreno_device *adreno_dev, u32 ctxt_id, u32 ts)
  269. {
  270. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  271. struct kgsl_context *context = NULL;
  272. struct adreno_context *drawctxt;
  273. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  274. struct gmu_context_queue_header *hdr;
  275. struct hfi_submit_syncobj *cmd;
  276. u32 *queue, i;
  277. int ret;
  278. /* We want to get the context even if it is detached */
  279. read_lock(&device->context_lock);
  280. context = idr_find(&device->context_idr, ctxt_id);
  281. ret = _kgsl_context_get(context);
  282. read_unlock(&device->context_lock);
  283. if (!ret)
  284. return;
  285. drawctxt = ADRENO_CONTEXT(context);
  286. hdr = drawctxt->gmu_context_queue.hostptr;
  287. queue = (u32 *)(drawctxt->gmu_context_queue.hostptr + sizeof(*hdr));
  288. for (i = hdr->read_index; i != hdr->write_index;) {
  289. if (MSG_HDR_GET_ID(queue[i]) != H2F_MSG_ISSUE_SYNCOBJ) {
  290. i = (i + MSG_HDR_GET_SIZE(queue[i])) % hdr->queue_size;
  291. continue;
  292. }
  293. cmd = (struct hfi_submit_syncobj *)&queue[i];
  294. if (cmd->timestamp == ts) {
  295. log_syncobj(gmu, cmd);
  296. break;
  297. }
  298. i = (i + MSG_HDR_GET_SIZE(queue[i])) % hdr->queue_size;
  299. }
  300. if (i == hdr->write_index)
  301. dev_err(&gmu->pdev->dev, "Couldn't find unsignaled syncobj ctx:%d ts:%d\n",
  302. ctxt_id, ts);
  303. kgsl_context_put(context);
  304. }
  305. static void log_gpu_fault_legacy(struct adreno_device *adreno_dev)
  306. {
  307. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  308. struct device *dev = &gmu->pdev->dev;
  309. struct hfi_context_bad_cmd_legacy *cmd = adreno_dev->hwsched.ctxt_bad;
  310. switch (cmd->error) {
  311. case GMU_GPU_HW_HANG:
  312. dev_crit_ratelimited(dev, "MISC: GPU hang detected\n");
  313. break;
  314. case GMU_GPU_SW_HANG:
  315. dev_crit_ratelimited(dev, "gpu timeout ctx %d ts %u\n",
  316. cmd->ctxt_id, cmd->ts);
  317. break;
  318. case GMU_CP_OPCODE_ERROR:
  319. dev_crit_ratelimited(dev,
  320. "CP opcode error interrupt | opcode=0x%8.8x\n",
  321. gen7_hwsched_lookup_key_value_legacy(adreno_dev, PAYLOAD_FAULT_REGS,
  322. KEY_CP_OPCODE_ERROR));
  323. break;
  324. case GMU_CP_PROTECTED_ERROR: {
  325. u32 status = gen7_hwsched_lookup_key_value_legacy(adreno_dev, PAYLOAD_FAULT_REGS,
  326. KEY_CP_PROTECTED_ERROR);
  327. dev_crit_ratelimited(dev,
  328. "CP | Protected mode error | %s | addr=0x%5.5x | status=0x%8.8x\n",
  329. status & (1 << 20) ? "READ" : "WRITE",
  330. status & 0x3FFFF, status);
  331. }
  332. break;
  333. case GMU_CP_ILLEGAL_INST_ERROR:
  334. dev_crit_ratelimited(dev, "CP Illegal instruction error\n");
  335. break;
  336. case GMU_CP_UCODE_ERROR:
  337. dev_crit_ratelimited(dev, "CP ucode error interrupt\n");
  338. break;
  339. case GMU_CP_HW_FAULT_ERROR:
  340. dev_crit_ratelimited(dev,
  341. "CP | Ringbuffer HW fault | status=0x%8.8x\n",
  342. gen7_hwsched_lookup_key_value_legacy(adreno_dev, PAYLOAD_FAULT_REGS,
  343. KEY_CP_HW_FAULT));
  344. break;
  345. case GMU_GPU_PREEMPT_TIMEOUT: {
  346. u32 cur, next, cur_rptr, cur_wptr, next_rptr, next_wptr;
  347. cur = gen7_hwsched_lookup_key_value_legacy(adreno_dev,
  348. PAYLOAD_PREEMPT_TIMEOUT, KEY_PREEMPT_TIMEOUT_CUR_RB_ID);
  349. next = gen7_hwsched_lookup_key_value_legacy(adreno_dev,
  350. PAYLOAD_PREEMPT_TIMEOUT,
  351. KEY_PREEMPT_TIMEOUT_NEXT_RB_ID);
  352. cur_rptr = get_payload_rb_key_legacy(adreno_dev, cur, KEY_RB_RPTR);
  353. cur_wptr = get_payload_rb_key_legacy(adreno_dev, cur, KEY_RB_WPTR);
  354. next_rptr = get_payload_rb_key_legacy(adreno_dev, next, KEY_RB_RPTR);
  355. next_wptr = get_payload_rb_key_legacy(adreno_dev, next, KEY_RB_WPTR);
  356. dev_crit_ratelimited(dev,
  357. "Preemption Fault: cur=%d R/W=0x%x/0x%x, next=%d R/W=0x%x/0x%x\n",
  358. cur, cur_rptr, cur_wptr, next, next_rptr, next_wptr);
  359. }
  360. break;
  361. case GMU_CP_GPC_ERROR:
  362. dev_crit_ratelimited(dev, "RBBM: GPC error\n");
  363. break;
  364. case GMU_CP_BV_OPCODE_ERROR:
  365. dev_crit_ratelimited(dev,
  366. "CP BV opcode error | opcode=0x%8.8x\n",
  367. gen7_hwsched_lookup_key_value_legacy(adreno_dev, PAYLOAD_FAULT_REGS,
  368. KEY_CP_BV_OPCODE_ERROR));
  369. break;
  370. case GMU_CP_BV_PROTECTED_ERROR: {
  371. u32 status = gen7_hwsched_lookup_key_value_legacy(adreno_dev, PAYLOAD_FAULT_REGS,
  372. KEY_CP_BV_PROTECTED_ERROR);
  373. dev_crit_ratelimited(dev,
  374. "CP BV | Protected mode error | %s | addr=0x%5.5x | status=0x%8.8x\n",
  375. status & (1 << 20) ? "READ" : "WRITE",
  376. status & 0x3FFFF, status);
  377. }
  378. break;
  379. case GMU_CP_BV_HW_FAULT_ERROR:
  380. dev_crit_ratelimited(dev,
  381. "CP BV | Ringbuffer HW fault | status=0x%8.8x\n",
  382. gen7_hwsched_lookup_key_value_legacy(adreno_dev, PAYLOAD_FAULT_REGS,
  383. KEY_CP_HW_FAULT));
  384. break;
  385. case GMU_CP_BV_ILLEGAL_INST_ERROR:
  386. dev_crit_ratelimited(dev, "CP BV Illegal instruction error\n");
  387. break;
  388. case GMU_CP_BV_UCODE_ERROR:
  389. dev_crit_ratelimited(dev, "CP BV ucode error interrupt\n");
  390. break;
  391. case GMU_GPU_SW_FUSE_VIOLATION:
  392. dev_crit_ratelimited(dev, "RBBM: SW Feature Fuse violation status=0x%8.8x\n",
  393. gen7_hwsched_lookup_key_value_legacy(adreno_dev, PAYLOAD_FAULT_REGS,
  394. KEY_SWFUSE_VIOLATION_FAULT));
  395. break;
  396. case GMU_GPU_AQE0_OPCODE_ERRROR:
  397. dev_crit_ratelimited(dev, "AQE0 opcode error | opcode=0x%8.8x\n",
  398. gen7_hwsched_lookup_key_value_legacy(adreno_dev,
  399. PAYLOAD_FAULT_REGS, KEY_AQE0_OPCODE_ERROR));
  400. break;
  401. case GMU_GPU_AQE0_UCODE_ERROR:
  402. dev_crit_ratelimited(dev, "AQE0 ucode error interrupt\n");
  403. break;
  404. case GMU_GPU_AQE0_HW_FAULT_ERROR:
  405. dev_crit_ratelimited(dev, "AQE0 HW fault | status=0x%8.8x\n",
  406. gen7_hwsched_lookup_key_value_legacy(adreno_dev,
  407. PAYLOAD_FAULT_REGS, KEY_AQE0_HW_FAULT));
  408. break;
  409. case GMU_GPU_AQE0_ILLEGAL_INST_ERROR:
  410. dev_crit_ratelimited(dev, "AQE0 Illegal instruction error\n");
  411. break;
  412. case GMU_GPU_AQE1_OPCODE_ERRROR:
  413. dev_crit_ratelimited(dev, "AQE1 opcode error | opcode=0x%8.8x\n",
  414. gen7_hwsched_lookup_key_value_legacy(adreno_dev,
  415. PAYLOAD_FAULT_REGS, KEY_AQE1_OPCODE_ERROR));
  416. break;
  417. case GMU_GPU_AQE1_UCODE_ERROR:
  418. dev_crit_ratelimited(dev, "AQE1 ucode error interrupt\n");
  419. break;
  420. case GMU_GPU_AQE1_HW_FAULT_ERROR:
  421. dev_crit_ratelimited(dev, "AQE1 HW fault | status=0x%8.8x\n",
  422. gen7_hwsched_lookup_key_value_legacy(adreno_dev,
  423. PAYLOAD_FAULT_REGS, KEY_AQE1_HW_FAULT));
  424. break;
  425. case GMU_GPU_AQE1_ILLEGAL_INST_ERROR:
  426. dev_crit_ratelimited(dev, "AQE1 Illegal instruction error\n");
  427. break;
  428. case GMU_SYNCOBJ_TIMEOUT_ERROR:
  429. dev_crit_ratelimited(dev, "syncobj timeout ctx %d ts %u\n",
  430. cmd->ctxt_id, cmd->ts);
  431. find_timeout_syncobj(adreno_dev, cmd->ctxt_id, cmd->ts);
  432. break;
  433. case GMU_CP_UNKNOWN_ERROR:
  434. fallthrough;
  435. default:
  436. dev_crit_ratelimited(dev, "Unknown GPU fault: %u\n",
  437. cmd->error);
  438. break;
  439. }
  440. }
  441. /* Look up a particular key's value for a given type of payload */
  442. static u32 gen7_hwsched_lookup_key_value(struct adreno_device *adreno_dev,
  443. u32 type, u32 key)
  444. {
  445. struct hfi_context_bad_cmd *cmd = adreno_dev->hwsched.ctxt_bad;
  446. u32 i = 0, payload_bytes;
  447. void *start;
  448. if (!cmd->hdr)
  449. return 0;
  450. payload_bytes = (MSG_HDR_GET_SIZE(cmd->hdr) << 2) -
  451. offsetof(struct hfi_context_bad_cmd, payload);
  452. start = &cmd->payload[0];
  453. while (i < payload_bytes) {
  454. struct payload_section *payload = start + i;
  455. if (payload->type == type)
  456. return adreno_hwsched_parse_payload(payload, key);
  457. i += struct_size(payload, data, payload->dwords);
  458. }
  459. return 0;
  460. }
  461. static u32 get_payload_rb_key(struct adreno_device *adreno_dev,
  462. u32 rb_id, u32 key)
  463. {
  464. struct hfi_context_bad_cmd *cmd = adreno_dev->hwsched.ctxt_bad;
  465. u32 i = 0, payload_bytes;
  466. void *start;
  467. if (!cmd->hdr)
  468. return 0;
  469. payload_bytes = (MSG_HDR_GET_SIZE(cmd->hdr) << 2) -
  470. offsetof(struct hfi_context_bad_cmd, payload);
  471. start = &cmd->payload[0];
  472. while (i < payload_bytes) {
  473. struct payload_section *payload = start + i;
  474. if (payload->type == PAYLOAD_RB) {
  475. u32 id = adreno_hwsched_parse_payload(payload, KEY_RB_ID);
  476. if (id == rb_id)
  477. return adreno_hwsched_parse_payload(payload, key);
  478. }
  479. i += struct_size(payload, data, payload->dwords);
  480. }
  481. return 0;
  482. }
  483. static bool log_gpu_fault(struct adreno_device *adreno_dev)
  484. {
  485. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  486. struct device *dev = &gmu->pdev->dev;
  487. struct hfi_context_bad_cmd *cmd = adreno_dev->hwsched.ctxt_bad;
  488. /* Return false for non fatal errors */
  489. if (adreno_hwsched_log_nonfatal_gpu_fault(adreno_dev, dev, cmd->error))
  490. return false;
  491. switch (cmd->error) {
  492. case GMU_GPU_HW_HANG:
  493. dev_crit_ratelimited(dev, "MISC: GPU hang detected\n");
  494. break;
  495. case GMU_GPU_SW_HANG:
  496. dev_crit_ratelimited(dev, "gpu timeout ctx %d ts %d\n",
  497. cmd->gc.ctxt_id, cmd->gc.ts);
  498. break;
  499. case GMU_CP_OPCODE_ERROR:
  500. dev_crit_ratelimited(dev,
  501. "CP opcode error interrupt | opcode=0x%8.8x\n",
  502. gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  503. KEY_CP_OPCODE_ERROR));
  504. break;
  505. case GMU_CP_PROTECTED_ERROR: {
  506. u32 status = gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  507. KEY_CP_PROTECTED_ERROR);
  508. dev_crit_ratelimited(dev,
  509. "CP | Protected mode error | %s | addr=0x%5.5x | status=0x%8.8x\n",
  510. status & (1 << 20) ? "READ" : "WRITE",
  511. status & 0x3FFFF, status);
  512. }
  513. break;
  514. case GMU_CP_ILLEGAL_INST_ERROR:
  515. dev_crit_ratelimited(dev, "CP Illegal instruction error\n");
  516. break;
  517. case GMU_CP_UCODE_ERROR:
  518. dev_crit_ratelimited(dev, "CP ucode error interrupt\n");
  519. break;
  520. case GMU_CP_HW_FAULT_ERROR:
  521. dev_crit_ratelimited(dev,
  522. "CP | Ringbuffer HW fault | status=0x%8.8x\n",
  523. gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  524. KEY_CP_HW_FAULT));
  525. break;
  526. case GMU_GPU_PREEMPT_TIMEOUT: {
  527. u32 cur, next, cur_rptr, cur_wptr, next_rptr, next_wptr;
  528. cur = gen7_hwsched_lookup_key_value(adreno_dev,
  529. PAYLOAD_PREEMPT_TIMEOUT, KEY_PREEMPT_TIMEOUT_CUR_RB_ID);
  530. next = gen7_hwsched_lookup_key_value(adreno_dev,
  531. PAYLOAD_PREEMPT_TIMEOUT,
  532. KEY_PREEMPT_TIMEOUT_NEXT_RB_ID);
  533. cur_rptr = get_payload_rb_key(adreno_dev, cur, KEY_RB_RPTR);
  534. cur_wptr = get_payload_rb_key(adreno_dev, cur, KEY_RB_WPTR);
  535. next_rptr = get_payload_rb_key(adreno_dev, next, KEY_RB_RPTR);
  536. next_wptr = get_payload_rb_key(adreno_dev, next, KEY_RB_WPTR);
  537. dev_crit_ratelimited(dev,
  538. "Preemption Fault: cur=%d R/W=0x%x/0x%x, next=%d R/W=0x%x/0x%x\n",
  539. cur, cur_rptr, cur_wptr, next, next_rptr, next_wptr);
  540. }
  541. break;
  542. case GMU_CP_GPC_ERROR:
  543. dev_crit_ratelimited(dev, "RBBM: GPC error\n");
  544. break;
  545. case GMU_CP_BV_OPCODE_ERROR:
  546. dev_crit_ratelimited(dev,
  547. "CP BV opcode error | opcode=0x%8.8x\n",
  548. gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  549. KEY_CP_BV_OPCODE_ERROR));
  550. break;
  551. case GMU_CP_BV_PROTECTED_ERROR: {
  552. u32 status = gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  553. KEY_CP_BV_PROTECTED_ERROR);
  554. dev_crit_ratelimited(dev,
  555. "CP BV | Protected mode error | %s | addr=0x%5.5x | status=0x%8.8x\n",
  556. status & (1 << 20) ? "READ" : "WRITE",
  557. status & 0x3FFFF, status);
  558. }
  559. break;
  560. case GMU_CP_BV_HW_FAULT_ERROR:
  561. dev_crit_ratelimited(dev,
  562. "CP BV | Ringbuffer HW fault | status=0x%8.8x\n",
  563. gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  564. KEY_CP_HW_FAULT));
  565. break;
  566. case GMU_CP_BV_ILLEGAL_INST_ERROR:
  567. dev_crit_ratelimited(dev, "CP BV Illegal instruction error\n");
  568. break;
  569. case GMU_CP_BV_UCODE_ERROR:
  570. dev_crit_ratelimited(dev, "CP BV ucode error interrupt\n");
  571. break;
  572. case GMU_CP_LPAC_OPCODE_ERROR:
  573. dev_crit_ratelimited(dev,
  574. "CP LPAC opcode error | opcode=0x%8.8x\n",
  575. gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  576. KEY_CP_LPAC_OPCODE_ERROR));
  577. break;
  578. case GMU_CP_LPAC_PROTECTED_ERROR: {
  579. u32 status = gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  580. KEY_CP_LPAC_PROTECTED_ERROR);
  581. dev_crit_ratelimited(dev,
  582. "CP LPAC | Protected mode error | %s | addr=0x%5.5x | status=0x%8.8x\n",
  583. status & (1 << 20) ? "READ" : "WRITE",
  584. status & 0x3FFFF, status);
  585. }
  586. break;
  587. case GMU_CP_LPAC_HW_FAULT_ERROR:
  588. dev_crit_ratelimited(dev,
  589. "CP LPAC | Ringbuffer HW fault | status=0x%8.8x\n",
  590. gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  591. KEY_CP_LPAC_HW_FAULT));
  592. break;
  593. case GMU_CP_LPAC_ILLEGAL_INST_ERROR:
  594. dev_crit_ratelimited(dev, "CP LPAC Illegal instruction error\n");
  595. break;
  596. case GMU_CP_LPAC_UCODE_ERROR:
  597. dev_crit_ratelimited(dev, "CP LPAC ucode error interrupt\n");
  598. break;
  599. case GMU_GPU_LPAC_SW_HANG:
  600. dev_crit_ratelimited(dev, "LPAC: gpu timeout ctx %d ts %d\n",
  601. cmd->lpac.ctxt_id, cmd->lpac.ts);
  602. break;
  603. case GMU_GPU_SW_FUSE_VIOLATION:
  604. dev_crit_ratelimited(dev, "RBBM: SW Feature Fuse violation status=0x%8.8x\n",
  605. gen7_hwsched_lookup_key_value(adreno_dev, PAYLOAD_FAULT_REGS,
  606. KEY_SWFUSE_VIOLATION_FAULT));
  607. break;
  608. case GMU_GPU_AQE0_OPCODE_ERRROR:
  609. dev_crit_ratelimited(dev, "AQE0 opcode error | opcode=0x%8.8x\n",
  610. gen7_hwsched_lookup_key_value(adreno_dev,
  611. PAYLOAD_FAULT_REGS, KEY_AQE0_OPCODE_ERROR));
  612. break;
  613. case GMU_GPU_AQE0_UCODE_ERROR:
  614. dev_crit_ratelimited(dev, "AQE0 ucode error interrupt\n");
  615. break;
  616. case GMU_GPU_AQE0_HW_FAULT_ERROR:
  617. dev_crit_ratelimited(dev, "AQE0 HW fault | status=0x%8.8x\n",
  618. gen7_hwsched_lookup_key_value(adreno_dev,
  619. PAYLOAD_FAULT_REGS, KEY_AQE0_HW_FAULT));
  620. break;
  621. case GMU_GPU_AQE0_ILLEGAL_INST_ERROR:
  622. dev_crit_ratelimited(dev, "AQE0 Illegal instruction error\n");
  623. break;
  624. case GMU_GPU_AQE1_OPCODE_ERRROR:
  625. dev_crit_ratelimited(dev, "AQE1 opcode error | opcode=0x%8.8x\n",
  626. gen7_hwsched_lookup_key_value(adreno_dev,
  627. PAYLOAD_FAULT_REGS, KEY_AQE1_OPCODE_ERROR));
  628. break;
  629. case GMU_GPU_AQE1_UCODE_ERROR:
  630. dev_crit_ratelimited(dev, "AQE1 ucode error interrupt\n");
  631. break;
  632. case GMU_GPU_AQE1_HW_FAULT_ERROR:
  633. dev_crit_ratelimited(dev, "AQE1 HW fault | status=0x%8.8x\n",
  634. gen7_hwsched_lookup_key_value(adreno_dev,
  635. PAYLOAD_FAULT_REGS, KEY_AQE1_HW_FAULT));
  636. break;
  637. case GMU_GPU_AQE1_ILLEGAL_INST_ERROR:
  638. dev_crit_ratelimited(dev, "AQE1 Illegal instruction error\n");
  639. break;
  640. case GMU_SYNCOBJ_TIMEOUT_ERROR:
  641. dev_crit_ratelimited(dev, "syncobj timeout ctx %d ts %u\n",
  642. cmd->gc.ctxt_id, cmd->gc.ts);
  643. find_timeout_syncobj(adreno_dev, cmd->gc.ctxt_id, cmd->gc.ts);
  644. break;
  645. case GMU_CP_UNKNOWN_ERROR:
  646. fallthrough;
  647. default:
  648. dev_crit_ratelimited(dev, "Unknown GPU fault: %u\n",
  649. cmd->error);
  650. break;
  651. }
  652. /* Return true for fatal errors to perform recovery sequence */
  653. return true;
  654. }
  655. static u32 peek_next_header(struct gen7_gmu_device *gmu, uint32_t queue_idx)
  656. {
  657. struct kgsl_memdesc *mem_addr = gmu->hfi.hfi_mem;
  658. struct hfi_queue_table *tbl = mem_addr->hostptr;
  659. struct hfi_queue_header *hdr = &tbl->qhdr[queue_idx];
  660. u32 *queue;
  661. if (hdr->status == HFI_QUEUE_STATUS_DISABLED)
  662. return 0;
  663. if (hdr->read_index == hdr->write_index)
  664. return 0;
  665. queue = HOST_QUEUE_START_ADDR(mem_addr, queue_idx);
  666. return queue[hdr->read_index];
  667. }
  668. static void process_ctx_bad(struct adreno_device *adreno_dev)
  669. {
  670. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  671. if (GMU_VER_MINOR(gmu->ver.hfi) < 2) {
  672. log_gpu_fault_legacy(adreno_dev);
  673. goto done;
  674. }
  675. /* Non fatal RBBM error interrupts don't go through reset and recovery */
  676. if (!log_gpu_fault(adreno_dev)) {
  677. memset(adreno_dev->hwsched.ctxt_bad, 0x0, HFI_MAX_MSG_SIZE);
  678. return;
  679. }
  680. done:
  681. gen7_hwsched_fault(adreno_dev, ADRENO_HARD_FAULT);
  682. }
  683. #define GET_QUERIED_FENCE_INDEX(x) (x / BITS_PER_SYNCOBJ_QUERY)
  684. #define GET_QUERIED_FENCE_BIT(x) (x % BITS_PER_SYNCOBJ_QUERY)
  685. static bool fence_is_queried(struct hfi_syncobj_query_cmd *cmd, u32 fence_index)
  686. {
  687. u32 index = GET_QUERIED_FENCE_INDEX(fence_index);
  688. u32 bit = GET_QUERIED_FENCE_BIT(fence_index);
  689. return (cmd->queries[index].query_bitmask & BIT(bit));
  690. }
  691. static void set_fence_signal_bit(struct adreno_device *adreno_dev,
  692. struct hfi_syncobj_query_cmd *reply, struct dma_fence *fence, u32 fence_index,
  693. char *name)
  694. {
  695. u32 index = GET_QUERIED_FENCE_INDEX(fence_index);
  696. u32 bit = GET_QUERIED_FENCE_BIT(fence_index);
  697. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  698. u64 flags = ADRENO_HW_FENCE_SW_STATUS_PENDING;
  699. char value[32] = "unknown";
  700. if (fence->ops->timeline_value_str)
  701. fence->ops->timeline_value_str(fence, value, sizeof(value));
  702. if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags)) {
  703. dev_err(&gmu->pdev->dev,
  704. "GMU is waiting for signaled fence(ctx:%llu seqno:%llu value:%s)\n",
  705. fence->context, fence->seqno, value);
  706. reply->queries[index].query_bitmask |= BIT(bit);
  707. flags = ADRENO_HW_FENCE_SW_STATUS_SIGNALED;
  708. }
  709. trace_adreno_hw_fence_query(fence->context, fence->seqno, flags, name, value);
  710. }
  711. static void gen7_syncobj_query_reply(struct adreno_device *adreno_dev,
  712. struct kgsl_drawobj *drawobj, struct hfi_syncobj_query_cmd *cmd)
  713. {
  714. struct hfi_syncobj_query_cmd reply = {0};
  715. int i, j, fence_index = 0;
  716. struct kgsl_drawobj_sync *syncobj = SYNCOBJ(drawobj);
  717. const struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
  718. for (i = 0; i < syncobj->numsyncs; i++) {
  719. struct kgsl_drawobj_sync_event *event = &syncobj->synclist[i];
  720. struct kgsl_sync_fence_cb *kcb = event->handle;
  721. struct dma_fence **fences;
  722. struct dma_fence_array *array;
  723. struct event_fence_info *info = event->priv;
  724. u32 num_fences;
  725. array = to_dma_fence_array(kcb->fence);
  726. if (array != NULL) {
  727. num_fences = array->num_fences;
  728. fences = array->fences;
  729. } else {
  730. num_fences = 1;
  731. fences = &kcb->fence;
  732. }
  733. for (j = 0; j < num_fences; j++, fence_index++) {
  734. if (!fence_is_queried(cmd, fence_index))
  735. continue;
  736. set_fence_signal_bit(adreno_dev, &reply, fences[j], fence_index,
  737. info ? info->fences[j].name : "unknown");
  738. }
  739. }
  740. reply.hdr = CREATE_MSG_HDR(F2H_MSG_SYNCOBJ_QUERY, HFI_MSG_CMD);
  741. reply.gmu_ctxt_id = cmd->gmu_ctxt_id;
  742. reply.sync_obj_ts = cmd->sync_obj_ts;
  743. trace_adreno_syncobj_query_reply(reply.gmu_ctxt_id, reply.sync_obj_ts,
  744. gpudev->read_alwayson(adreno_dev));
  745. gen7_hfi_send_cmd_async(adreno_dev, &reply, sizeof(reply));
  746. }
  747. struct syncobj_query_work {
  748. /** @cmd: The query command to be processed */
  749. struct hfi_syncobj_query_cmd cmd;
  750. /** @context: kgsl context that is waiting for this sync object */
  751. struct kgsl_context *context;
  752. /** @work: The work structure to execute syncobj query reply */
  753. struct kthread_work work;
  754. };
  755. static void gen7_process_syncobj_query_work(struct kthread_work *work)
  756. {
  757. struct syncobj_query_work *query_work = container_of(work,
  758. struct syncobj_query_work, work);
  759. struct hfi_syncobj_query_cmd *cmd = (struct hfi_syncobj_query_cmd *)&query_work->cmd;
  760. struct kgsl_context *context = query_work->context;
  761. struct kgsl_device *device = context->device;
  762. struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
  763. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  764. struct cmd_list_obj *obj;
  765. bool missing = true;
  766. mutex_lock(&hwsched->mutex);
  767. mutex_lock(&device->mutex);
  768. list_for_each_entry(obj, &hwsched->cmd_list, node) {
  769. struct kgsl_drawobj *drawobj = obj->drawobj;
  770. if ((drawobj->type & SYNCOBJ_TYPE) == 0)
  771. continue;
  772. if ((drawobj->context->id == cmd->gmu_ctxt_id) &&
  773. (drawobj->timestamp == cmd->sync_obj_ts)) {
  774. gen7_syncobj_query_reply(adreno_dev, drawobj, cmd);
  775. missing = false;
  776. break;
  777. }
  778. }
  779. if (missing) {
  780. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  781. struct adreno_context *drawctxt = ADRENO_CONTEXT(context);
  782. struct gmu_context_queue_header *hdr = drawctxt->gmu_context_queue.hostptr;
  783. /*
  784. * If the sync object is not found, it can only mean that the sync object was
  785. * retired by the GMU in the meanwhile. However, if that is not the case, then
  786. * we have a problem.
  787. */
  788. if (timestamp_cmp(cmd->sync_obj_ts, hdr->sync_obj_ts) > 0) {
  789. dev_err(&gmu->pdev->dev, "Missing sync object ctx:%d ts:%d retired:%d\n",
  790. context->id, cmd->sync_obj_ts, hdr->sync_obj_ts);
  791. gmu_core_fault_snapshot(device);
  792. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  793. }
  794. }
  795. mutex_unlock(&device->mutex);
  796. mutex_unlock(&hwsched->mutex);
  797. kgsl_context_put(context);
  798. kfree(query_work);
  799. }
  800. static void gen7_trigger_syncobj_query(struct adreno_device *adreno_dev,
  801. u32 *rcvd)
  802. {
  803. struct syncobj_query_work *query_work;
  804. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  805. struct hfi_syncobj_query_cmd *cmd = (struct hfi_syncobj_query_cmd *)rcvd;
  806. struct kgsl_context *context = NULL;
  807. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  808. const struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
  809. int ret;
  810. trace_adreno_syncobj_query(cmd->gmu_ctxt_id, cmd->sync_obj_ts,
  811. gpudev->read_alwayson(adreno_dev));
  812. /*
  813. * We need the context even if it is detached. Hence, we can't use kgsl_context_get here.
  814. * We must make sure that this context id doesn't get destroyed (to avoid re-use) until GMU
  815. * has ack'd the query reply.
  816. */
  817. read_lock(&device->context_lock);
  818. context = idr_find(&device->context_idr, cmd->gmu_ctxt_id);
  819. ret = _kgsl_context_get(context);
  820. read_unlock(&device->context_lock);
  821. if (!ret)
  822. return;
  823. query_work = kzalloc(sizeof(*query_work), GFP_KERNEL);
  824. if (!query_work) {
  825. kgsl_context_put(context);
  826. return;
  827. }
  828. kthread_init_work(&query_work->work, gen7_process_syncobj_query_work);
  829. memcpy(&query_work->cmd, cmd, sizeof(*cmd));
  830. query_work->context = context;
  831. kthread_queue_work(hwsched->worker, &query_work->work);
  832. }
  833. /*
  834. * This defines the maximum unack'd hardware fences that we allow. When this limit is reached, we
  835. * will put all threads (that want to create a hardware fence) to sleep until the maximum unack'd
  836. * hardware fence count drops to MIN_HW_FENCE_UNACK_COUNT
  837. */
  838. #define MAX_HW_FENCE_UNACK_COUNT 20
  839. /*
  840. * Once the maximum unack'd hardware fences drops to this value, wake up all the threads (that want
  841. * to create hardware fences)
  842. */
  843. #define MIN_HW_FENCE_UNACK_COUNT 10
  844. /*
  845. * This is the maximum duration (in milliseconds) a thread (that wants to create a hardware fence)
  846. * is put to sleep while we wait for the maximum number of unack'd hardware fences to drop from
  847. * MAX_HW_FENCE_UNACK_COUNT to MIN_HW_FENCE_UNACK_COUNT. If the count doesn't drop to the desired
  848. * value, then log an error and trigger snapshot and recovery.
  849. */
  850. #define HW_FENCE_SLEEP_MS 200
  851. static void _enable_hw_fence_throttle(struct adreno_device *adreno_dev)
  852. {
  853. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  854. set_bit(GEN7_HWSCHED_HW_FENCE_SLEEP_BIT, &hfi->hw_fence.flags);
  855. set_bit(GEN7_HWSCHED_HW_FENCE_MAX_BIT, &hfi->hw_fence.flags);
  856. /* Avoid submitting new work to gpu until the unack count drops to a desired threshold */
  857. adreno_get_gpu_halt(adreno_dev);
  858. mod_timer(&hfi->hw_fence_timer, jiffies + msecs_to_jiffies(HW_FENCE_SLEEP_MS));
  859. }
  860. static void _increment_hw_fence_unack_count(struct adreno_device *adreno_dev)
  861. {
  862. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  863. if ((++hfi->hw_fence.unack_count) == MAX_HW_FENCE_UNACK_COUNT)
  864. _enable_hw_fence_throttle(adreno_dev);
  865. }
  866. /**
  867. * _send_hw_fence_no_ack - Send a hardware fence hfi packet to GMU without waiting for its ack.
  868. * Increment the unack count on success
  869. *
  870. * Return: 0 on success or negative error on failure
  871. */
  872. static int _send_hw_fence_no_ack(struct adreno_device *adreno_dev,
  873. struct adreno_hw_fence_entry *entry)
  874. {
  875. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  876. u32 seqnum;
  877. int ret;
  878. seqnum = atomic_inc_return(&hfi->hw_fence.seqnum);
  879. entry->cmd.hdr = MSG_HDR_SET_SEQNUM_SIZE(entry->cmd.hdr, seqnum, sizeof(entry->cmd) >> 2);
  880. ret = gen7_hfi_cmdq_write(adreno_dev, (u32 *)&entry->cmd, sizeof(entry->cmd));
  881. if (!ret)
  882. _increment_hw_fence_unack_count(adreno_dev);
  883. return ret;
  884. }
  885. static struct adreno_hw_fence_entry *_get_deferred_hw_fence(struct adreno_context *drawctxt, u32 ts)
  886. {
  887. struct adreno_hw_fence_entry *entry = NULL, *next, *deferred_hw_fence_entry = NULL;
  888. spin_lock(&drawctxt->lock);
  889. list_for_each_entry_safe(entry, next, &drawctxt->hw_fence_list, node) {
  890. if (timestamp_cmp((u32)entry->cmd.ts, ts) > 0)
  891. break;
  892. /* We found a deferred hardware fence */
  893. deferred_hw_fence_entry = entry;
  894. break;
  895. }
  896. spin_unlock(&drawctxt->lock);
  897. /*
  898. * This path executes in isolation from any paths that may release this entry. So, it is
  899. * safe to handle this entry outside of the drawctxt spinlock
  900. */
  901. return deferred_hw_fence_entry;
  902. }
  903. static int _send_deferred_hw_fence(struct adreno_device *adreno_dev,
  904. struct adreno_context *drawctxt, struct adreno_hw_fence_entry *entry, u32 ts)
  905. {
  906. bool retired = kgsl_check_timestamp(KGSL_DEVICE(adreno_dev), &drawctxt->base, ts) ||
  907. kgsl_context_is_bad(&drawctxt->base);
  908. int ret = 0;
  909. u32 flags = 0;
  910. if (retired)
  911. flags |= HW_FENCE_FLAG_SKIP_MEMSTORE;
  912. ret = gen7_send_hw_fence_hfi_wait_ack(adreno_dev, entry, flags);
  913. if (ret)
  914. return ret;
  915. spin_lock(&drawctxt->lock);
  916. if (!retired)
  917. list_move_tail(&entry->node, &drawctxt->hw_fence_inflight_list);
  918. else
  919. gen7_remove_hw_fence_entry(adreno_dev, entry);
  920. spin_unlock(&drawctxt->lock);
  921. return 0;
  922. }
  923. /**
  924. * process_hw_fence_deferred_ctxt - This function sends hardware fences to GMU (from the
  925. * deferred drawctxt) which couldn't be sent earlier
  926. */
  927. static int process_hw_fence_deferred_ctxt(struct adreno_device *adreno_dev,
  928. struct adreno_context *drawctxt, u32 ts)
  929. {
  930. struct adreno_hw_fence_entry *deferred_hw_fence_entry = NULL;
  931. int ret = 0;
  932. do {
  933. deferred_hw_fence_entry = _get_deferred_hw_fence(drawctxt, ts);
  934. if (!deferred_hw_fence_entry)
  935. break;
  936. ret = _send_deferred_hw_fence(adreno_dev, drawctxt, deferred_hw_fence_entry, ts);
  937. if (ret)
  938. break;
  939. } while (deferred_hw_fence_entry != NULL);
  940. return ret;
  941. }
  942. static void _disable_hw_fence_throttle(struct adreno_device *adreno_dev, bool clear_abort_bit)
  943. {
  944. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  945. bool max;
  946. spin_lock(&hfi->hw_fence.lock);
  947. hfi->hw_fence.defer_drawctxt = NULL;
  948. hfi->hw_fence.defer_ts = 0;
  949. max = test_bit(GEN7_HWSCHED_HW_FENCE_MAX_BIT, &hfi->hw_fence.flags);
  950. if (max) {
  951. clear_bit(GEN7_HWSCHED_HW_FENCE_SLEEP_BIT, &hfi->hw_fence.flags);
  952. clear_bit(GEN7_HWSCHED_HW_FENCE_MAX_BIT, &hfi->hw_fence.flags);
  953. }
  954. if (clear_abort_bit)
  955. clear_bit(GEN7_HWSCHED_HW_FENCE_ABORT_BIT, &hfi->hw_fence.flags);
  956. spin_unlock(&hfi->hw_fence.lock);
  957. /* Wake up dispatcher and any sleeping threads that want to create hardware fences */
  958. if (max) {
  959. adreno_put_gpu_halt(adreno_dev);
  960. adreno_hwsched_trigger(adreno_dev);
  961. wake_up_all(&hfi->hw_fence.unack_wq);
  962. }
  963. }
  964. static void gen7_defer_hw_fence_work(struct kthread_work *work)
  965. {
  966. struct gen7_hwsched_hfi *hfi = container_of(work,
  967. struct gen7_hwsched_hfi, defer_hw_fence_work);
  968. struct adreno_context *drawctxt = NULL;
  969. struct kgsl_device *device;
  970. struct adreno_device *adreno_dev;
  971. u32 ts;
  972. int ret;
  973. spin_lock(&hfi->hw_fence.lock);
  974. drawctxt = hfi->hw_fence.defer_drawctxt;
  975. ts = hfi->hw_fence.defer_ts;
  976. spin_unlock(&hfi->hw_fence.lock);
  977. device = drawctxt->base.device;
  978. adreno_dev = ADRENO_DEVICE(device);
  979. /*
  980. * Grab the dispatcher and device mutex as we don't want to race with concurrent fault
  981. * recovery
  982. */
  983. mutex_lock(&adreno_dev->hwsched.mutex);
  984. mutex_lock(&device->mutex);
  985. ret = process_hw_fence_deferred_ctxt(adreno_dev, drawctxt, ts);
  986. if (ret) {
  987. /* the deferred drawctxt will be handled post fault recovery */
  988. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  989. goto unlock;
  990. }
  991. /*
  992. * Put back the context reference which was incremented when hw_fence.defer_drawctxt was set
  993. */
  994. kgsl_context_put(&drawctxt->base);
  995. gen7_hwsched_active_count_put(adreno_dev);
  996. _disable_hw_fence_throttle(adreno_dev, false);
  997. unlock:
  998. mutex_unlock(&device->mutex);
  999. mutex_unlock(&adreno_dev->hwsched.mutex);
  1000. }
  1001. static void process_hw_fence_ack(struct adreno_device *adreno_dev, u32 received_hdr)
  1002. {
  1003. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1004. struct adreno_context *drawctxt = NULL;
  1005. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1006. spin_lock(&hfi->hw_fence.lock);
  1007. /* If this ack is being waited on, we don't need to touch the unack count */
  1008. if (hw_fence_ack.sent_hdr && CMP_HFI_ACK_HDR(hw_fence_ack.sent_hdr, received_hdr)) {
  1009. spin_unlock(&hfi->hw_fence.lock);
  1010. complete(&hw_fence_ack.complete);
  1011. return;
  1012. }
  1013. hfi->hw_fence.unack_count--;
  1014. /* The unack count should never be greater than MAX_HW_FENCE_UNACK_COUNT */
  1015. if (hfi->hw_fence.unack_count > MAX_HW_FENCE_UNACK_COUNT)
  1016. dev_err(&gmu->pdev->dev, "unexpected hardware fence unack count:%d\n",
  1017. hfi->hw_fence.unack_count);
  1018. if (!test_bit(GEN7_HWSCHED_HW_FENCE_MAX_BIT, &hfi->hw_fence.flags) ||
  1019. (hfi->hw_fence.unack_count != MIN_HW_FENCE_UNACK_COUNT)) {
  1020. spin_unlock(&hfi->hw_fence.lock);
  1021. return;
  1022. }
  1023. drawctxt = hfi->hw_fence.defer_drawctxt;
  1024. spin_unlock(&hfi->hw_fence.lock);
  1025. del_timer_sync(&hfi->hw_fence_timer);
  1026. /*
  1027. * We need to handle the deferred context in another thread so that we can unblock the f2h
  1028. * daemon here as it will need to process the acks for the hardware fences belonging to the
  1029. * deferred context
  1030. */
  1031. if (drawctxt) {
  1032. kthread_init_work(&hfi->defer_hw_fence_work, gen7_defer_hw_fence_work);
  1033. kthread_queue_work(adreno_dev->hwsched.worker, &hfi->defer_hw_fence_work);
  1034. return;
  1035. }
  1036. _disable_hw_fence_throttle(adreno_dev, false);
  1037. }
  1038. void gen7_hwsched_process_msgq(struct adreno_device *adreno_dev)
  1039. {
  1040. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1041. struct gen7_hwsched_hfi *hw_hfi = to_gen7_hwsched_hfi(adreno_dev);
  1042. u32 rcvd[MAX_RCVD_SIZE], next_hdr, type;
  1043. mutex_lock(&hw_hfi->msgq_mutex);
  1044. for (;;) {
  1045. next_hdr = peek_next_header(gmu, HFI_MSG_ID);
  1046. if (!next_hdr)
  1047. break;
  1048. if (MSG_HDR_GET_TYPE(next_hdr) == HFI_MSG_ACK)
  1049. type = HFI_MSG_ACK;
  1050. else
  1051. type = MSG_HDR_GET_ID(next_hdr);
  1052. if (type != F2H_MSG_CONTEXT_BAD)
  1053. gen7_hfi_queue_read(gmu, HFI_MSG_ID, rcvd, sizeof(rcvd));
  1054. switch (type) {
  1055. case HFI_MSG_ACK:
  1056. /*
  1057. * We are assuming that there is only one outstanding ack because hfi
  1058. * sending thread waits for completion while holding the device mutex
  1059. * (except when we send H2F_MSG_HW_FENCE_INFO packets)
  1060. */
  1061. if (MSG_HDR_GET_ID(rcvd[1]) == H2F_MSG_HW_FENCE_INFO)
  1062. process_hw_fence_ack(adreno_dev, rcvd[1]);
  1063. else
  1064. gen7_receive_ack_async(adreno_dev, rcvd);
  1065. break;
  1066. case F2H_MSG_CONTEXT_BAD:
  1067. gen7_hfi_queue_read(gmu, HFI_MSG_ID, (u32 *)adreno_dev->hwsched.ctxt_bad,
  1068. HFI_MAX_MSG_SIZE);
  1069. process_ctx_bad(adreno_dev);
  1070. break;
  1071. case F2H_MSG_TS_RETIRE:
  1072. log_profiling_info(adreno_dev, rcvd);
  1073. adreno_hwsched_trigger(adreno_dev);
  1074. break;
  1075. case F2H_MSG_SYNCOBJ_QUERY:
  1076. gen7_trigger_syncobj_query(adreno_dev, rcvd);
  1077. break;
  1078. case F2H_MSG_GMU_CNTR_RELEASE: {
  1079. struct hfi_gmu_cntr_release_cmd *cmd =
  1080. (struct hfi_gmu_cntr_release_cmd *) rcvd;
  1081. adreno_perfcounter_put(adreno_dev,
  1082. cmd->group_id, cmd->countable, PERFCOUNTER_FLAG_KERNEL);
  1083. }
  1084. break;
  1085. }
  1086. }
  1087. mutex_unlock(&hw_hfi->msgq_mutex);
  1088. }
  1089. static void process_log_block(struct adreno_device *adreno_dev, void *data)
  1090. {
  1091. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1092. struct hfi_log_block *cmd = data;
  1093. u32 *log_event = gmu->gmu_log->hostptr;
  1094. u32 start, end;
  1095. start = cmd->start_index;
  1096. end = cmd->stop_index;
  1097. log_event += start * 4;
  1098. while (start != end) {
  1099. trace_gmu_event(log_event);
  1100. log_event += 4;
  1101. start++;
  1102. }
  1103. }
  1104. static void gen7_hwsched_process_dbgq(struct adreno_device *adreno_dev, bool limited)
  1105. {
  1106. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1107. u32 rcvd[MAX_RCVD_SIZE];
  1108. bool recovery = false;
  1109. while (gen7_hfi_queue_read(gmu, HFI_DBG_ID, rcvd, sizeof(rcvd)) > 0) {
  1110. if (MSG_HDR_GET_ID(rcvd[0]) == F2H_MSG_ERR) {
  1111. adreno_gen7_receive_err_req(gmu, rcvd);
  1112. recovery = true;
  1113. break;
  1114. }
  1115. if (MSG_HDR_GET_ID(rcvd[0]) == F2H_MSG_DEBUG)
  1116. adreno_gen7_receive_debug_req(gmu, rcvd);
  1117. if (MSG_HDR_GET_ID(rcvd[0]) == F2H_MSG_LOG_BLOCK)
  1118. process_log_block(adreno_dev, rcvd);
  1119. /* Process one debug queue message and return to not delay msgq processing */
  1120. if (limited)
  1121. break;
  1122. }
  1123. if (!recovery)
  1124. return;
  1125. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  1126. }
  1127. /* HFI interrupt handler */
  1128. static irqreturn_t gen7_hwsched_hfi_handler(int irq, void *data)
  1129. {
  1130. struct adreno_device *adreno_dev = data;
  1131. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1132. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1133. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  1134. u32 status = 0;
  1135. /*
  1136. * GEN7_GMU_GMU2HOST_INTR_INFO may have bits set not specified in hfi->irq_mask.
  1137. * Read and clear only those irq bits that we are processing here.
  1138. */
  1139. gmu_core_regread(device, GEN7_GMU_GMU2HOST_INTR_INFO, &status);
  1140. gmu_core_regwrite(device, GEN7_GMU_GMU2HOST_INTR_CLR, status & hfi->irq_mask);
  1141. /*
  1142. * If interrupts are not enabled on the HFI message queue,
  1143. * the inline message processing loop will process it,
  1144. * else, process it here.
  1145. */
  1146. if (!(hfi->irq_mask & HFI_IRQ_MSGQ_MASK))
  1147. status &= ~HFI_IRQ_MSGQ_MASK;
  1148. if (status & (HFI_IRQ_MSGQ_MASK | HFI_IRQ_DBGQ_MASK)) {
  1149. wake_up_interruptible(&hfi->f2h_wq);
  1150. adreno_hwsched_trigger(adreno_dev);
  1151. }
  1152. if (status & HFI_IRQ_CM3_FAULT_MASK) {
  1153. atomic_set(&gmu->cm3_fault, 1);
  1154. /* make sure other CPUs see the update */
  1155. smp_wmb();
  1156. dev_err_ratelimited(&gmu->pdev->dev,
  1157. "GMU CM3 fault interrupt received\n");
  1158. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  1159. }
  1160. /* Ignore OOB bits */
  1161. status &= GENMASK(31 - (oob_max - 1), 0);
  1162. if (status & ~hfi->irq_mask)
  1163. dev_err_ratelimited(&gmu->pdev->dev,
  1164. "Unhandled HFI interrupts 0x%x\n",
  1165. status & ~hfi->irq_mask);
  1166. return IRQ_HANDLED;
  1167. }
  1168. #define HFI_IRQ_MSGQ_MASK BIT(0)
  1169. static int check_ack_failure(struct adreno_device *adreno_dev,
  1170. struct pending_cmd *ack)
  1171. {
  1172. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1173. if (ack->results[2] != 0xffffffff)
  1174. return 0;
  1175. dev_err(&gmu->pdev->dev,
  1176. "ACK error: sender id %d seqnum %d\n",
  1177. MSG_HDR_GET_ID(ack->sent_hdr),
  1178. MSG_HDR_GET_SEQNUM(ack->sent_hdr));
  1179. return -EINVAL;
  1180. }
  1181. int gen7_hfi_send_cmd_async(struct adreno_device *adreno_dev, void *data, u32 size_bytes)
  1182. {
  1183. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1184. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1185. u32 *cmd = data;
  1186. u32 seqnum;
  1187. int rc;
  1188. struct pending_cmd pending_ack;
  1189. seqnum = atomic_inc_return(&gmu->hfi.seqnum);
  1190. *cmd = MSG_HDR_SET_SEQNUM_SIZE(*cmd, seqnum, size_bytes >> 2);
  1191. add_waiter(hfi, *cmd, &pending_ack);
  1192. rc = gen7_hfi_cmdq_write(adreno_dev, cmd, size_bytes);
  1193. if (rc)
  1194. goto done;
  1195. rc = adreno_hwsched_wait_ack_completion(adreno_dev, &gmu->pdev->dev, &pending_ack,
  1196. gen7_hwsched_process_msgq);
  1197. if (rc)
  1198. goto done;
  1199. rc = check_ack_failure(adreno_dev, &pending_ack);
  1200. done:
  1201. del_waiter(hfi, &pending_ack);
  1202. return rc;
  1203. }
  1204. static void init_queues(struct gen7_hfi *hfi)
  1205. {
  1206. u32 gmuaddr = hfi->hfi_mem->gmuaddr;
  1207. struct hfi_queue_table hfi_table = {
  1208. .qtbl_hdr = {
  1209. .version = 0,
  1210. .size = sizeof(struct hfi_queue_table) >> 2,
  1211. .qhdr0_offset =
  1212. sizeof(struct hfi_queue_table_header) >> 2,
  1213. .qhdr_size = sizeof(struct hfi_queue_header) >> 2,
  1214. .num_q = HFI_QUEUE_MAX,
  1215. .num_active_q = HFI_QUEUE_MAX,
  1216. },
  1217. .qhdr = {
  1218. DEFINE_QHDR(gmuaddr, HFI_CMD_ID, 0),
  1219. DEFINE_QHDR(gmuaddr, HFI_MSG_ID, 0),
  1220. DEFINE_QHDR(gmuaddr, HFI_DBG_ID, 0),
  1221. /* 4 DQs for RB priority 0 */
  1222. DEFINE_QHDR(gmuaddr, 3, 0),
  1223. DEFINE_QHDR(gmuaddr, 4, 0),
  1224. DEFINE_QHDR(gmuaddr, 5, 0),
  1225. DEFINE_QHDR(gmuaddr, 6, 0),
  1226. /* 4 DQs for RB priority 1 */
  1227. DEFINE_QHDR(gmuaddr, 7, 1),
  1228. DEFINE_QHDR(gmuaddr, 8, 1),
  1229. DEFINE_QHDR(gmuaddr, 9, 1),
  1230. DEFINE_QHDR(gmuaddr, 10, 1),
  1231. /* 3 DQs for RB priority 2 */
  1232. DEFINE_QHDR(gmuaddr, 11, 2),
  1233. DEFINE_QHDR(gmuaddr, 12, 2),
  1234. DEFINE_QHDR(gmuaddr, 13, 2),
  1235. /* 2 DQs for RB priority 3 */
  1236. DEFINE_QHDR(gmuaddr, 14, 3),
  1237. DEFINE_QHDR(gmuaddr, 15, 3),
  1238. /* 1 DQ for LPAC RB priority 4 */
  1239. DEFINE_QHDR(gmuaddr, 16, 4),
  1240. },
  1241. };
  1242. memcpy(hfi->hfi_mem->hostptr, &hfi_table, sizeof(hfi_table));
  1243. }
  1244. /* Total header sizes + queue sizes + 16 for alignment */
  1245. #define HFIMEM_SIZE (sizeof(struct hfi_queue_table) + 16 + \
  1246. (SZ_4K * HFI_QUEUE_MAX))
  1247. static int hfi_f2h_main(void *arg);
  1248. int gen7_hwsched_hfi_init(struct adreno_device *adreno_dev)
  1249. {
  1250. struct gen7_hwsched_hfi *hw_hfi = to_gen7_hwsched_hfi(adreno_dev);
  1251. struct gen7_hfi *hfi = to_gen7_hfi(adreno_dev);
  1252. if (IS_ERR_OR_NULL(hw_hfi->big_ib)) {
  1253. hw_hfi->big_ib = gen7_reserve_gmu_kernel_block(
  1254. to_gen7_gmu(adreno_dev), 0,
  1255. HWSCHED_MAX_IBS * sizeof(struct hfi_issue_ib),
  1256. GMU_NONCACHED_KERNEL, 0);
  1257. if (IS_ERR(hw_hfi->big_ib))
  1258. return PTR_ERR(hw_hfi->big_ib);
  1259. }
  1260. if (ADRENO_FEATURE(adreno_dev, ADRENO_LSR) &&
  1261. IS_ERR_OR_NULL(hw_hfi->big_ib_recurring)) {
  1262. hw_hfi->big_ib_recurring = gen7_reserve_gmu_kernel_block(
  1263. to_gen7_gmu(adreno_dev), 0,
  1264. HWSCHED_MAX_IBS * sizeof(struct hfi_issue_ib),
  1265. GMU_NONCACHED_KERNEL, 0);
  1266. if (IS_ERR(hw_hfi->big_ib_recurring))
  1267. return PTR_ERR(hw_hfi->big_ib_recurring);
  1268. }
  1269. if (IS_ERR_OR_NULL(hfi->hfi_mem)) {
  1270. hfi->hfi_mem = gen7_reserve_gmu_kernel_block(
  1271. to_gen7_gmu(adreno_dev),
  1272. 0, HFIMEM_SIZE, GMU_NONCACHED_KERNEL, 0);
  1273. if (IS_ERR(hfi->hfi_mem))
  1274. return PTR_ERR(hfi->hfi_mem);
  1275. init_queues(hfi);
  1276. }
  1277. if (IS_ERR_OR_NULL(hw_hfi->f2h_task)) {
  1278. hw_hfi->f2h_task = kthread_run(hfi_f2h_main, adreno_dev, "gmu_f2h");
  1279. if (!IS_ERR(hw_hfi->f2h_task))
  1280. sched_set_fifo(hw_hfi->f2h_task);
  1281. }
  1282. return PTR_ERR_OR_ZERO(hw_hfi->f2h_task);
  1283. }
  1284. static int get_attrs(u32 flags)
  1285. {
  1286. int attrs = IOMMU_READ;
  1287. if (flags & HFI_MEMFLAG_GMU_PRIV)
  1288. attrs |= IOMMU_PRIV;
  1289. if (flags & HFI_MEMFLAG_GMU_WRITEABLE)
  1290. attrs |= IOMMU_WRITE;
  1291. return attrs;
  1292. }
  1293. static int gmu_import_buffer(struct adreno_device *adreno_dev,
  1294. struct hfi_mem_alloc_entry *entry)
  1295. {
  1296. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1297. struct hfi_mem_alloc_desc *desc = &entry->desc;
  1298. u32 vma_id = (desc->flags & HFI_MEMFLAG_GMU_CACHEABLE) ? GMU_CACHE : GMU_NONCACHED_KERNEL;
  1299. return gen7_gmu_import_buffer(gmu, vma_id, entry->md, get_attrs(desc->flags), desc->align);
  1300. }
  1301. static struct hfi_mem_alloc_entry *lookup_mem_alloc_table(
  1302. struct adreno_device *adreno_dev, struct hfi_mem_alloc_desc *desc)
  1303. {
  1304. struct gen7_hwsched_hfi *hw_hfi = to_gen7_hwsched_hfi(adreno_dev);
  1305. int i;
  1306. for (i = 0; i < hw_hfi->mem_alloc_entries; i++) {
  1307. struct hfi_mem_alloc_entry *entry = &hw_hfi->mem_alloc_table[i];
  1308. if ((entry->desc.mem_kind == desc->mem_kind) &&
  1309. (entry->desc.gmu_mem_handle == desc->gmu_mem_handle))
  1310. return entry;
  1311. }
  1312. return NULL;
  1313. }
  1314. static struct hfi_mem_alloc_entry *get_mem_alloc_entry(
  1315. struct adreno_device *adreno_dev, struct hfi_mem_alloc_desc *desc)
  1316. {
  1317. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  1318. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1319. struct hfi_mem_alloc_entry *entry =
  1320. lookup_mem_alloc_table(adreno_dev, desc);
  1321. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1322. u64 flags = 0;
  1323. u32 priv = 0;
  1324. int ret;
  1325. const char *memkind_string = desc->mem_kind < HFI_MEMKIND_MAX ?
  1326. hfi_memkind_strings[desc->mem_kind] : "UNKNOWN";
  1327. if (entry)
  1328. return entry;
  1329. if (desc->mem_kind >= HFI_MEMKIND_MAX) {
  1330. dev_err(&gmu->pdev->dev, "Invalid mem kind: %d\n",
  1331. desc->mem_kind);
  1332. return ERR_PTR(-EINVAL);
  1333. }
  1334. if (hfi->mem_alloc_entries == ARRAY_SIZE(hfi->mem_alloc_table)) {
  1335. dev_err(&gmu->pdev->dev,
  1336. "Reached max mem alloc entries\n");
  1337. return ERR_PTR(-ENOMEM);
  1338. }
  1339. entry = &hfi->mem_alloc_table[hfi->mem_alloc_entries];
  1340. memcpy(&entry->desc, desc, sizeof(*desc));
  1341. entry->desc.host_mem_handle = desc->gmu_mem_handle;
  1342. if (desc->flags & HFI_MEMFLAG_GFX_PRIV)
  1343. priv |= KGSL_MEMDESC_PRIVILEGED;
  1344. if (!(desc->flags & HFI_MEMFLAG_GFX_WRITEABLE))
  1345. flags |= KGSL_MEMFLAGS_GPUREADONLY;
  1346. if (desc->flags & HFI_MEMFLAG_GFX_SECURE)
  1347. flags |= KGSL_MEMFLAGS_SECURE;
  1348. if (!(desc->flags & HFI_MEMFLAG_GFX_ACC) &&
  1349. (desc->mem_kind != HFI_MEMKIND_HW_FENCE)) {
  1350. if (desc->mem_kind == HFI_MEMKIND_MMIO_IPC_CORE)
  1351. entry->md = gen7_reserve_gmu_kernel_block_fixed(gmu, 0,
  1352. desc->size,
  1353. (desc->flags & HFI_MEMFLAG_GMU_CACHEABLE) ?
  1354. GMU_CACHE : GMU_NONCACHED_KERNEL,
  1355. "qcom,ipc-core", get_attrs(desc->flags),
  1356. desc->align);
  1357. else
  1358. entry->md = gen7_reserve_gmu_kernel_block(gmu, 0,
  1359. desc->size,
  1360. (desc->flags & HFI_MEMFLAG_GMU_CACHEABLE) ?
  1361. GMU_CACHE : GMU_NONCACHED_KERNEL,
  1362. desc->align);
  1363. if (IS_ERR(entry->md)) {
  1364. int ret = PTR_ERR(entry->md);
  1365. memset(entry, 0, sizeof(*entry));
  1366. return ERR_PTR(ret);
  1367. }
  1368. entry->desc.size = entry->md->size;
  1369. entry->desc.gmu_addr = entry->md->gmuaddr;
  1370. goto done;
  1371. }
  1372. /*
  1373. * Use pre-allocated memory descriptors to map the HFI_MEMKIND_HW_FENCE and
  1374. * HFI_MEMKIND_MEMSTORE
  1375. */
  1376. switch (desc->mem_kind) {
  1377. case HFI_MEMKIND_HW_FENCE:
  1378. entry->md = &adreno_dev->hwsched.hw_fence.memdesc;
  1379. break;
  1380. case HFI_MEMKIND_MEMSTORE:
  1381. entry->md = device->memstore;
  1382. break;
  1383. default:
  1384. entry->md = kgsl_allocate_global(device, desc->size, 0, flags,
  1385. priv, memkind_string);
  1386. break;
  1387. }
  1388. if (IS_ERR(entry->md)) {
  1389. int ret = PTR_ERR(entry->md);
  1390. memset(entry, 0, sizeof(*entry));
  1391. return ERR_PTR(ret);
  1392. }
  1393. entry->desc.size = entry->md->size;
  1394. entry->desc.gpu_addr = entry->md->gpuaddr;
  1395. if (!(desc->flags & HFI_MEMFLAG_GMU_ACC))
  1396. goto done;
  1397. /*
  1398. * If gmu mapping fails, then we have to live with
  1399. * leaking the gpu global buffer allocated above.
  1400. */
  1401. ret = gmu_import_buffer(adreno_dev, entry);
  1402. if (ret) {
  1403. dev_err(&gmu->pdev->dev,
  1404. "gpuaddr: 0x%llx size: %lld bytes lost\n",
  1405. entry->md->gpuaddr, entry->md->size);
  1406. memset(entry, 0, sizeof(*entry));
  1407. return ERR_PTR(ret);
  1408. }
  1409. entry->desc.gmu_addr = entry->md->gmuaddr;
  1410. done:
  1411. hfi->mem_alloc_entries++;
  1412. return entry;
  1413. }
  1414. static int process_mem_alloc(struct adreno_device *adreno_dev,
  1415. struct hfi_mem_alloc_desc *mad)
  1416. {
  1417. struct hfi_mem_alloc_entry *entry;
  1418. entry = get_mem_alloc_entry(adreno_dev, mad);
  1419. if (IS_ERR(entry))
  1420. return PTR_ERR(entry);
  1421. if (entry->md) {
  1422. mad->gpu_addr = entry->md->gpuaddr;
  1423. mad->gmu_addr = entry->md->gmuaddr;
  1424. }
  1425. /*
  1426. * GMU uses the host_mem_handle to check if this memalloc was
  1427. * successful
  1428. */
  1429. mad->host_mem_handle = mad->gmu_mem_handle;
  1430. return 0;
  1431. }
  1432. static int mem_alloc_reply(struct adreno_device *adreno_dev, void *rcvd)
  1433. {
  1434. struct hfi_mem_alloc_desc desc = {0};
  1435. struct hfi_mem_alloc_reply_cmd out = {0};
  1436. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1437. u32 seqnum;
  1438. int ret;
  1439. hfi_get_mem_alloc_desc(rcvd, &desc);
  1440. ret = process_mem_alloc(adreno_dev, &desc);
  1441. if (ret)
  1442. return ret;
  1443. memcpy(&out.desc, &desc, sizeof(out.desc));
  1444. out.hdr = ACK_MSG_HDR(F2H_MSG_MEM_ALLOC);
  1445. seqnum = atomic_inc_return(&gmu->hfi.seqnum);
  1446. out.hdr = MSG_HDR_SET_SEQNUM_SIZE(out.hdr, seqnum, sizeof(out) >> 2);
  1447. out.req_hdr = *(u32 *)rcvd;
  1448. return gen7_hfi_cmdq_write(adreno_dev, (u32 *)&out, sizeof(out));
  1449. }
  1450. static int gmu_cntr_register_reply(struct adreno_device *adreno_dev, void *rcvd)
  1451. {
  1452. struct hfi_gmu_cntr_register_cmd *in = (struct hfi_gmu_cntr_register_cmd *)rcvd;
  1453. struct hfi_gmu_cntr_register_reply_cmd out = {0};
  1454. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1455. u32 lo = 0, hi = 0, seqnum;
  1456. /*
  1457. * Failure to allocate counter is not fatal. Sending lo = 0, hi = 0
  1458. * indicates to GMU that counter allocation failed.
  1459. */
  1460. adreno_perfcounter_get(adreno_dev,
  1461. in->group_id, in->countable, &lo, &hi, PERFCOUNTER_FLAG_KERNEL);
  1462. out.hdr = ACK_MSG_HDR(F2H_MSG_GMU_CNTR_REGISTER);
  1463. seqnum = atomic_inc_return(&gmu->hfi.seqnum);
  1464. out.hdr = MSG_HDR_SET_SEQNUM_SIZE(out.hdr, seqnum, sizeof(out) >> 2);
  1465. out.req_hdr = in->hdr;
  1466. out.group_id = in->group_id;
  1467. out.countable = in->countable;
  1468. /* Fill in byte offset of counter */
  1469. out.cntr_lo = lo << 2;
  1470. out.cntr_hi = hi << 2;
  1471. return gen7_hfi_cmdq_write(adreno_dev, (u32 *)&out, sizeof(out));
  1472. }
  1473. static int send_warmboot_start_msg(struct adreno_device *adreno_dev)
  1474. {
  1475. int ret = 0;
  1476. struct hfi_start_cmd cmd;
  1477. if (!adreno_dev->warmboot_enabled)
  1478. return ret;
  1479. ret = CMD_MSG_HDR(cmd, H2F_MSG_START);
  1480. if (ret)
  1481. return ret;
  1482. cmd.hdr = RECORD_NOP_MSG_HDR(cmd.hdr);
  1483. return gen7_hfi_send_generic_req(adreno_dev, &cmd, sizeof(cmd));
  1484. }
  1485. static int send_start_msg(struct adreno_device *adreno_dev)
  1486. {
  1487. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1488. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  1489. u32 seqnum;
  1490. int ret, rc = 0;
  1491. struct hfi_start_cmd cmd;
  1492. u32 rcvd[MAX_RCVD_SIZE];
  1493. struct pending_cmd pending_ack = {0};
  1494. ret = CMD_MSG_HDR(cmd, H2F_MSG_START);
  1495. if (ret)
  1496. return ret;
  1497. seqnum = atomic_inc_return(&gmu->hfi.seqnum);
  1498. cmd.hdr = MSG_HDR_SET_SEQNUM_SIZE(cmd.hdr, seqnum, sizeof(cmd) >> 2);
  1499. pending_ack.sent_hdr = cmd.hdr;
  1500. rc = gen7_hfi_cmdq_write(adreno_dev, (u32 *)&cmd, sizeof(cmd));
  1501. if (rc)
  1502. return rc;
  1503. poll:
  1504. rc = gmu_core_timed_poll_check(device, GEN7_GMU_GMU2HOST_INTR_INFO,
  1505. HFI_IRQ_MSGQ_MASK, HFI_RSP_TIMEOUT, HFI_IRQ_MSGQ_MASK);
  1506. if (rc) {
  1507. dev_err(&gmu->pdev->dev,
  1508. "Timed out processing MSG_START seqnum: %d\n",
  1509. seqnum);
  1510. gmu_core_fault_snapshot(device);
  1511. return rc;
  1512. }
  1513. /* Clear the interrupt */
  1514. gmu_core_regwrite(device, GEN7_GMU_GMU2HOST_INTR_CLR,
  1515. HFI_IRQ_MSGQ_MASK);
  1516. if (gen7_hfi_queue_read(gmu, HFI_MSG_ID, rcvd, sizeof(rcvd)) <= 0) {
  1517. dev_err(&gmu->pdev->dev, "MSG_START: no payload\n");
  1518. gmu_core_fault_snapshot(device);
  1519. return -EINVAL;
  1520. }
  1521. if (MSG_HDR_GET_TYPE(rcvd[0]) == HFI_MSG_ACK) {
  1522. rc = gen7_receive_ack_cmd(gmu, rcvd, &pending_ack);
  1523. if (rc)
  1524. return rc;
  1525. return check_ack_failure(adreno_dev, &pending_ack);
  1526. }
  1527. if (MSG_HDR_GET_ID(rcvd[0]) == F2H_MSG_MEM_ALLOC) {
  1528. rc = mem_alloc_reply(adreno_dev, rcvd);
  1529. if (rc)
  1530. return rc;
  1531. goto poll;
  1532. }
  1533. if (MSG_HDR_GET_ID(rcvd[0]) == F2H_MSG_GMU_CNTR_REGISTER) {
  1534. rc = gmu_cntr_register_reply(adreno_dev, rcvd);
  1535. if (rc)
  1536. return rc;
  1537. goto poll;
  1538. }
  1539. dev_err(&gmu->pdev->dev,
  1540. "MSG_START: unexpected response id:%d, type:%d\n",
  1541. MSG_HDR_GET_ID(rcvd[0]),
  1542. MSG_HDR_GET_TYPE(rcvd[0]));
  1543. gmu_core_fault_snapshot(device);
  1544. return rc;
  1545. }
  1546. static void reset_hfi_mem_records(struct adreno_device *adreno_dev)
  1547. {
  1548. struct gen7_hwsched_hfi *hw_hfi = to_gen7_hwsched_hfi(adreno_dev);
  1549. struct kgsl_memdesc *md = NULL;
  1550. u32 i;
  1551. for (i = 0; i < hw_hfi->mem_alloc_entries; i++) {
  1552. struct hfi_mem_alloc_desc *desc = &hw_hfi->mem_alloc_table[i].desc;
  1553. if (desc->flags & HFI_MEMFLAG_HOST_INIT) {
  1554. md = hw_hfi->mem_alloc_table[i].md;
  1555. memset(md->hostptr, 0x0, md->size);
  1556. }
  1557. }
  1558. }
  1559. static void reset_hfi_queues(struct adreno_device *adreno_dev)
  1560. {
  1561. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1562. struct hfi_queue_table *tbl = gmu->hfi.hfi_mem->hostptr;
  1563. u32 i;
  1564. /* Flush HFI queues */
  1565. for (i = 0; i < HFI_QUEUE_MAX; i++) {
  1566. struct hfi_queue_header *hdr = &tbl->qhdr[i];
  1567. if (hdr->status == HFI_QUEUE_STATUS_DISABLED)
  1568. continue;
  1569. hdr->read_index = hdr->write_index;
  1570. }
  1571. }
  1572. void gen7_hwsched_hfi_stop(struct adreno_device *adreno_dev)
  1573. {
  1574. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1575. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1576. hfi->irq_mask &= ~HFI_IRQ_MSGQ_MASK;
  1577. /*
  1578. * In some corner cases, it is possible that GMU put TS_RETIRE
  1579. * on the msgq after we have turned off gmu interrupts. Hence,
  1580. * drain the queue one last time before we reset HFI queues.
  1581. */
  1582. gen7_hwsched_process_msgq(adreno_dev);
  1583. /* Drain the debug queue before we reset HFI queues */
  1584. gen7_hwsched_process_dbgq(adreno_dev, false);
  1585. kgsl_pwrctrl_axi(KGSL_DEVICE(adreno_dev), false);
  1586. clear_bit(GMU_PRIV_HFI_STARTED, &gmu->flags);
  1587. /*
  1588. * Reset the hfi host access memory records, As GMU expects hfi memory
  1589. * records to be clear in bootup.
  1590. */
  1591. reset_hfi_mem_records(adreno_dev);
  1592. }
  1593. static void gen7_hwsched_enable_async_hfi(struct adreno_device *adreno_dev)
  1594. {
  1595. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1596. hfi->irq_mask |= HFI_IRQ_MSGQ_MASK;
  1597. gmu_core_regwrite(KGSL_DEVICE(adreno_dev), GEN7_GMU_GMU2HOST_INTR_MASK,
  1598. (u32)~hfi->irq_mask);
  1599. }
  1600. static int enable_preemption(struct adreno_device *adreno_dev)
  1601. {
  1602. const struct adreno_gen7_core *gen7_core = to_gen7_core(adreno_dev);
  1603. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  1604. u32 data;
  1605. int ret;
  1606. if (!adreno_is_preemption_enabled(adreno_dev))
  1607. return 0;
  1608. /*
  1609. * Bits [0:1] contains the preemption level
  1610. * Bit 2 is to enable/disable gmem save/restore
  1611. * Bit 3 is to enable/disable skipsaverestore
  1612. */
  1613. data = FIELD_PREP(GENMASK(1, 0), adreno_dev->preempt.preempt_level) |
  1614. FIELD_PREP(BIT(2), adreno_dev->preempt.usesgmem) |
  1615. FIELD_PREP(BIT(3), adreno_dev->preempt.skipsaverestore);
  1616. ret = gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_PREEMPTION, 1,
  1617. data);
  1618. if (ret)
  1619. return ret;
  1620. if (gen7_core->qos_value) {
  1621. int i;
  1622. for (i = 0; i < KGSL_PRIORITY_MAX_RB_LEVELS; i++) {
  1623. if (!gen7_core->qos_value[i])
  1624. continue;
  1625. gen7_hfi_send_set_value(adreno_dev,
  1626. HFI_VALUE_RB_GPU_QOS, i,
  1627. gen7_core->qos_value[i]);
  1628. }
  1629. }
  1630. if (device->pwrctrl.rt_bus_hint) {
  1631. ret = gen7_hfi_send_set_value(adreno_dev, HFI_VALUE_RB_IB_RULE, 0,
  1632. device->pwrctrl.rt_bus_hint);
  1633. if (ret)
  1634. device->pwrctrl.rt_bus_hint = 0;
  1635. }
  1636. /*
  1637. * Bits[3:0] contain the preemption timeout enable bit per ringbuffer
  1638. * Bits[31:4] contain the timeout in ms
  1639. */
  1640. return gen7_hfi_send_set_value(adreno_dev, HFI_VALUE_BIN_TIME, 1,
  1641. FIELD_PREP(GENMASK(31, 4), ADRENO_PREEMPT_TIMEOUT) |
  1642. FIELD_PREP(GENMASK(3, 0), 0xf));
  1643. }
  1644. static int enable_gmu_stats(struct adreno_device *adreno_dev)
  1645. {
  1646. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1647. u32 data;
  1648. if (!gmu->stats_enable)
  1649. return 0;
  1650. /*
  1651. * Bits [23:0] contains the countables mask
  1652. * Bits [31:24] is the sampling interval
  1653. */
  1654. data = FIELD_PREP(GENMASK(23, 0), gmu->stats_mask) |
  1655. FIELD_PREP(GENMASK(31, 24), gmu->stats_interval);
  1656. return gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_GMU_STATS, 1, data);
  1657. }
  1658. static int gen7_hfi_send_perfcounter_feature_ctrl(struct adreno_device *adreno_dev)
  1659. {
  1660. /*
  1661. * Perfcounter retention is disabled by default in GMU firmware.
  1662. * In case perfcounter retention behaviour is overwritten by sysfs
  1663. * setting dynmaically, send this HFI feature with 'enable = 0' to
  1664. * disable this feature in GMU firmware.
  1665. */
  1666. if (adreno_dev->perfcounter)
  1667. return gen7_hfi_send_feature_ctrl(adreno_dev,
  1668. HFI_FEATURE_PERF_NORETAIN, 0, 0);
  1669. return 0;
  1670. }
  1671. u32 gen7_hwsched_hfi_get_value(struct adreno_device *adreno_dev, u32 prop)
  1672. {
  1673. struct hfi_get_value_cmd cmd;
  1674. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1675. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1676. struct pending_cmd pending_ack;
  1677. int rc;
  1678. u32 seqnum;
  1679. rc = CMD_MSG_HDR(cmd, H2F_MSG_GET_VALUE);
  1680. if (rc)
  1681. return 0;
  1682. seqnum = atomic_inc_return(&gmu->hfi.seqnum);
  1683. cmd.hdr = MSG_HDR_SET_SEQNUM_SIZE(cmd.hdr, seqnum, sizeof(cmd) >> 2);
  1684. cmd.type = prop;
  1685. cmd.subtype = 0;
  1686. add_waiter(hfi, cmd.hdr, &pending_ack);
  1687. rc = gen7_hfi_cmdq_write(adreno_dev, (u32 *)&cmd, sizeof(cmd));
  1688. if (rc)
  1689. goto done;
  1690. rc = adreno_hwsched_wait_ack_completion(adreno_dev, &gmu->pdev->dev, &pending_ack,
  1691. gen7_hwsched_process_msgq);
  1692. done:
  1693. del_waiter(hfi, &pending_ack);
  1694. if (rc || (pending_ack.results[2] == UINT_MAX))
  1695. return 0;
  1696. return pending_ack.results[2];
  1697. }
  1698. static void _context_queue_enable(struct adreno_device *adreno_dev)
  1699. {
  1700. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1701. if (GMU_VER_MINOR(gmu->ver.hfi) >= 3) {
  1702. if (gen7_hfi_send_get_value(adreno_dev, HFI_VALUE_CONTEXT_QUEUE, 0) == 1)
  1703. set_bit(ADRENO_HWSCHED_CONTEXT_QUEUE, &adreno_dev->hwsched.flags);
  1704. }
  1705. }
  1706. static int gen7_hfi_send_hw_fence_feature_ctrl(struct adreno_device *adreno_dev)
  1707. {
  1708. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1709. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  1710. int ret;
  1711. if (!test_bit(ADRENO_HWSCHED_HW_FENCE, &hwsched->flags))
  1712. return 0;
  1713. ret = gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_HW_FENCE, 1, 0);
  1714. if (ret && (ret == -ENOENT)) {
  1715. dev_err(&gmu->pdev->dev, "GMU doesn't support HW_FENCE feature\n");
  1716. adreno_hwsched_deregister_hw_fence(hwsched->hw_fence.handle);
  1717. return 0;
  1718. }
  1719. return ret;
  1720. }
  1721. static int gen7_hfi_send_dms_feature_ctrl(struct adreno_device *adreno_dev)
  1722. {
  1723. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1724. int ret;
  1725. if (!test_bit(ADRENO_DEVICE_DMS, &adreno_dev->priv))
  1726. return 0;
  1727. ret = gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_DMS, 1, 0);
  1728. if (ret == -ENOENT) {
  1729. dev_err(&gmu->pdev->dev, "GMU doesn't support DMS feature\n");
  1730. clear_bit(ADRENO_DEVICE_DMS, &adreno_dev->priv);
  1731. adreno_dev->dms_enabled = false;
  1732. return 0;
  1733. }
  1734. return ret;
  1735. }
  1736. static void gen7_spin_idle_debug_lpac(struct adreno_device *adreno_dev,
  1737. const char *str)
  1738. {
  1739. struct kgsl_device *device = &adreno_dev->dev;
  1740. u32 rptr, wptr, status, status3, intstatus, hwfault;
  1741. bool val = adreno_is_preemption_enabled(adreno_dev);
  1742. dev_err(device->dev, str);
  1743. kgsl_regread(device, GEN7_CP_LPAC_RB_RPTR, &rptr);
  1744. kgsl_regread(device, GEN7_CP_LPAC_RB_WPTR, &wptr);
  1745. kgsl_regread(device, GEN7_RBBM_STATUS, &status);
  1746. kgsl_regread(device, GEN7_RBBM_STATUS3, &status3);
  1747. kgsl_regread(device, GEN7_RBBM_INT_0_STATUS, &intstatus);
  1748. kgsl_regread(device, GEN7_CP_HW_FAULT, &hwfault);
  1749. dev_err(device->dev,
  1750. "LPAC rb=%d pos=%X/%X rbbm_status=%8.8X/%8.8X int_0_status=%8.8X\n",
  1751. val ? KGSL_LPAC_RB_ID : 1, rptr, wptr,
  1752. status, status3, intstatus);
  1753. dev_err(device->dev, " hwfault=%8.8X\n", hwfault);
  1754. kgsl_device_snapshot(device, NULL, NULL, false);
  1755. }
  1756. static bool gen7_hwsched_warmboot_possible(struct adreno_device *adreno_dev)
  1757. {
  1758. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1759. if (adreno_dev->warmboot_enabled && test_bit(GMU_PRIV_WARMBOOT_GMU_INIT_DONE, &gmu->flags)
  1760. && test_bit(GMU_PRIV_WARMBOOT_GPU_BOOT_DONE, &gmu->flags) &&
  1761. !test_bit(ADRENO_DEVICE_FORCE_COLDBOOT, &adreno_dev->priv))
  1762. return true;
  1763. return false;
  1764. }
  1765. static int gen7_hwsched_hfi_send_warmboot_cmd(struct adreno_device *adreno_dev,
  1766. struct kgsl_memdesc *desc, u32 flag, bool async, struct pending_cmd *ack)
  1767. {
  1768. struct hfi_warmboot_scratch_cmd cmd = {0};
  1769. int ret;
  1770. if (!adreno_dev->warmboot_enabled)
  1771. return 0;
  1772. cmd.scratch_addr = desc->gmuaddr;
  1773. cmd.scratch_size = desc->size;
  1774. cmd.flags = flag;
  1775. ret = CMD_MSG_HDR(cmd, H2F_MSG_WARMBOOT_CMD);
  1776. if (ret)
  1777. return ret;
  1778. if (async)
  1779. return gen7_hfi_send_cmd_async(adreno_dev, &cmd, sizeof(cmd));
  1780. return gen7_hfi_send_generic_req_v5(adreno_dev, &cmd, ack, sizeof(cmd));
  1781. }
  1782. static int gen7_hwsched_hfi_warmboot_gpu_cmd(struct adreno_device *adreno_dev,
  1783. struct pending_cmd *ret_cmd)
  1784. {
  1785. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1786. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  1787. struct hfi_warmboot_scratch_cmd cmd = {
  1788. .scratch_addr = gmu->gpu_boot_scratch->gmuaddr,
  1789. .scratch_size = gmu->gpu_boot_scratch->size,
  1790. .flags = HFI_WARMBOOT_EXEC_SCRATCH,
  1791. };
  1792. int ret = 0;
  1793. u32 seqnum;
  1794. if (!adreno_dev->warmboot_enabled)
  1795. return 0;
  1796. ret = CMD_MSG_HDR(cmd, H2F_MSG_WARMBOOT_CMD);
  1797. if (ret)
  1798. return ret;
  1799. seqnum = atomic_inc_return(&gmu->hfi.seqnum);
  1800. cmd.hdr = MSG_HDR_SET_SEQNUM_SIZE(cmd.hdr, seqnum, sizeof(cmd) >> 2);
  1801. add_waiter(hfi, cmd.hdr, ret_cmd);
  1802. ret = gen7_hfi_cmdq_write(adreno_dev, (u32 *)&cmd, sizeof(cmd));
  1803. if (ret)
  1804. goto err;
  1805. ret = adreno_hwsched_wait_ack_completion(adreno_dev, &gmu->pdev->dev, ret_cmd,
  1806. gen7_hwsched_process_msgq);
  1807. err:
  1808. del_waiter(hfi, ret_cmd);
  1809. return ret;
  1810. }
  1811. static int gen7_hwsched_warmboot_gpu(struct adreno_device *adreno_dev)
  1812. {
  1813. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1814. struct pending_cmd ret_cmd = {0};
  1815. int ret = 0;
  1816. ret = gen7_hwsched_hfi_warmboot_gpu_cmd(adreno_dev, &ret_cmd);
  1817. if (!ret)
  1818. return ret;
  1819. if (MSG_HDR_GET_TYPE(ret_cmd.results[1]) != H2F_MSG_WARMBOOT_CMD)
  1820. goto err;
  1821. switch (MSG_HDR_GET_TYPE(ret_cmd.results[2])) {
  1822. case H2F_MSG_ISSUE_CMD_RAW: {
  1823. if (ret_cmd.results[2] == gmu->cp_init_hdr)
  1824. gen7_spin_idle_debug(adreno_dev,
  1825. "CP initialization failed to idle\n");
  1826. else if (ret_cmd.results[2] == gmu->switch_to_unsec_hdr)
  1827. gen7_spin_idle_debug(adreno_dev,
  1828. "Switch to unsecure failed to idle\n");
  1829. }
  1830. break;
  1831. case H2F_MSG_ISSUE_LPAC_CMD_RAW:
  1832. gen7_spin_idle_debug_lpac(adreno_dev,
  1833. "LPAC CP initialization failed to idle\n");
  1834. break;
  1835. }
  1836. err:
  1837. /* Clear the bit on error so that in the next slumber exit we coldboot */
  1838. clear_bit(GMU_PRIV_WARMBOOT_GPU_BOOT_DONE, &gmu->flags);
  1839. gen7_disable_gpu_irq(adreno_dev);
  1840. return ret;
  1841. }
  1842. static int gen7_hwsched_coldboot_gpu(struct adreno_device *adreno_dev)
  1843. {
  1844. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1845. struct gen7_hfi *hfi = to_gen7_hfi(adreno_dev);
  1846. struct pending_cmd ack = {0};
  1847. int ret = 0;
  1848. ret = gen7_hwsched_hfi_send_warmboot_cmd(adreno_dev, gmu->gpu_boot_scratch,
  1849. HFI_WARMBOOT_SET_SCRATCH, true, &ack);
  1850. if (ret)
  1851. goto done;
  1852. ret = gen7_hwsched_cp_init(adreno_dev);
  1853. if (ret)
  1854. goto done;
  1855. ret = gen7_hwsched_lpac_cp_init(adreno_dev);
  1856. if (ret)
  1857. goto done;
  1858. ret = gen7_hwsched_hfi_send_warmboot_cmd(adreno_dev, gmu->gpu_boot_scratch,
  1859. HFI_WARMBOOT_QUERY_SCRATCH, true, &ack);
  1860. if (ret)
  1861. goto done;
  1862. if (adreno_dev->warmboot_enabled)
  1863. set_bit(GMU_PRIV_WARMBOOT_GPU_BOOT_DONE, &gmu->flags);
  1864. done:
  1865. /* Clear the bitmask so that we don't send record bit with future HFI messages */
  1866. memset(hfi->wb_set_record_bitmask, 0x0, sizeof(hfi->wb_set_record_bitmask));
  1867. if (ret)
  1868. gen7_disable_gpu_irq(adreno_dev);
  1869. return ret;
  1870. }
  1871. int gen7_hwsched_boot_gpu(struct adreno_device *adreno_dev)
  1872. {
  1873. /* If warmboot is possible just send the warmboot command else coldboot */
  1874. if (gen7_hwsched_warmboot_possible(adreno_dev))
  1875. return gen7_hwsched_warmboot_gpu(adreno_dev);
  1876. else
  1877. return gen7_hwsched_coldboot_gpu(adreno_dev);
  1878. }
  1879. static int gen7_hwsched_setup_default_votes(struct adreno_device *adreno_dev)
  1880. {
  1881. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  1882. int ret = 0;
  1883. /* Request default DCVS level */
  1884. ret = kgsl_pwrctrl_set_default_gpu_pwrlevel(device);
  1885. if (ret)
  1886. return ret;
  1887. /* Request default BW vote */
  1888. return kgsl_pwrctrl_axi(device, true);
  1889. }
  1890. int gen7_hwsched_warmboot_init_gmu(struct adreno_device *adreno_dev)
  1891. {
  1892. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1893. struct pending_cmd ack = {0};
  1894. int ret = 0;
  1895. ret = gen7_hwsched_hfi_send_warmboot_cmd(adreno_dev, gmu->gmu_init_scratch,
  1896. HFI_WARMBOOT_EXEC_SCRATCH, false, &ack);
  1897. if (ret)
  1898. goto err;
  1899. gen7_hwsched_enable_async_hfi(adreno_dev);
  1900. set_bit(GMU_PRIV_HFI_STARTED, &gmu->flags);
  1901. ret = gen7_hwsched_setup_default_votes(adreno_dev);
  1902. err:
  1903. if (ret) {
  1904. /* Clear the bit in case of an error so next boot will be coldboot */
  1905. clear_bit(GMU_PRIV_WARMBOOT_GMU_INIT_DONE, &gmu->flags);
  1906. clear_bit(GMU_PRIV_WARMBOOT_GPU_BOOT_DONE, &gmu->flags);
  1907. gen7_hwsched_hfi_stop(adreno_dev);
  1908. }
  1909. return ret;
  1910. }
  1911. static void warmboot_init_message_record_bitmask(struct adreno_device *adreno_dev)
  1912. {
  1913. struct gen7_hfi *hfi = to_gen7_hfi(adreno_dev);
  1914. if (!adreno_dev->warmboot_enabled)
  1915. return;
  1916. /* Set the record bit for all the messages */
  1917. memset(hfi->wb_set_record_bitmask, 0xFF, sizeof(hfi->wb_set_record_bitmask));
  1918. /* These messages should not be recorded */
  1919. clear_bit(H2F_MSG_WARMBOOT_CMD, hfi->wb_set_record_bitmask);
  1920. clear_bit(H2F_MSG_START, hfi->wb_set_record_bitmask);
  1921. clear_bit(H2F_MSG_GET_VALUE, hfi->wb_set_record_bitmask);
  1922. clear_bit(H2F_MSG_GX_BW_PERF_VOTE, hfi->wb_set_record_bitmask);
  1923. }
  1924. int gen7_hwsched_hfi_start(struct adreno_device *adreno_dev)
  1925. {
  1926. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  1927. struct pending_cmd ack = {0};
  1928. int ret;
  1929. reset_hfi_queues(adreno_dev);
  1930. ret = gen7_gmu_hfi_start(adreno_dev);
  1931. if (ret)
  1932. goto err;
  1933. if (gen7_hwsched_warmboot_possible(adreno_dev))
  1934. return gen7_hwsched_warmboot_init_gmu(adreno_dev);
  1935. if (ADRENO_FEATURE(adreno_dev, ADRENO_GMU_WARMBOOT) &&
  1936. (!test_bit(GMU_PRIV_FIRST_BOOT_DONE, &gmu->flags))) {
  1937. if (gen7_hfi_send_get_value(adreno_dev, HFI_VALUE_GMU_WARMBOOT, 0) == 1)
  1938. adreno_dev->warmboot_enabled = true;
  1939. }
  1940. warmboot_init_message_record_bitmask(adreno_dev);
  1941. /* Reset the variable here and set it when we successfully record the scratch */
  1942. clear_bit(GMU_PRIV_WARMBOOT_GMU_INIT_DONE, &gmu->flags);
  1943. clear_bit(GMU_PRIV_WARMBOOT_GPU_BOOT_DONE, &gmu->flags);
  1944. ret = gen7_hwsched_hfi_send_warmboot_cmd(adreno_dev, gmu->gmu_init_scratch,
  1945. HFI_WARMBOOT_SET_SCRATCH, false, &ack);
  1946. if (ret)
  1947. goto err;
  1948. ret = gen7_hfi_send_gpu_perf_table(adreno_dev);
  1949. if (ret)
  1950. goto err;
  1951. ret = gen7_hfi_send_generic_req(adreno_dev, &gmu->hfi.bw_table, sizeof(gmu->hfi.bw_table));
  1952. if (ret)
  1953. goto err;
  1954. ret = gen7_hfi_send_acd_feature_ctrl(adreno_dev);
  1955. if (ret)
  1956. goto err;
  1957. ret = gen7_hfi_send_bcl_feature_ctrl(adreno_dev);
  1958. if (ret)
  1959. goto err;
  1960. ret = gen7_hfi_send_clx_feature_ctrl(adreno_dev);
  1961. if (ret)
  1962. goto err;
  1963. ret = gen7_hfi_send_ifpc_feature_ctrl(adreno_dev);
  1964. if (ret)
  1965. goto err;
  1966. ret = gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_HWSCHED, 1, 0);
  1967. if (ret)
  1968. goto err;
  1969. ret = gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_KPROF, 1, 0);
  1970. if (ret)
  1971. goto err;
  1972. if (ADRENO_FEATURE(adreno_dev, ADRENO_LSR)) {
  1973. ret = gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_LSR,
  1974. 1, 0);
  1975. if (ret)
  1976. goto err;
  1977. }
  1978. ret = gen7_hfi_send_perfcounter_feature_ctrl(adreno_dev);
  1979. if (ret)
  1980. goto err;
  1981. ret = gen7_hfi_send_dms_feature_ctrl(adreno_dev);
  1982. if (ret)
  1983. goto err;
  1984. /* Enable the long ib timeout detection */
  1985. if (adreno_long_ib_detect(adreno_dev)) {
  1986. ret = gen7_hfi_send_feature_ctrl(adreno_dev,
  1987. HFI_FEATURE_BAIL_OUT_TIMER, 1, 0);
  1988. if (ret)
  1989. goto err;
  1990. }
  1991. enable_gmu_stats(adreno_dev);
  1992. if (gmu->log_stream_enable)
  1993. gen7_hfi_send_set_value(adreno_dev,
  1994. HFI_VALUE_LOG_STREAM_ENABLE, 0, 1);
  1995. if (gmu->log_group_mask)
  1996. gen7_hfi_send_set_value(adreno_dev,
  1997. HFI_VALUE_LOG_GROUP, 0, gmu->log_group_mask);
  1998. ret = gen7_hfi_send_core_fw_start(adreno_dev);
  1999. if (ret)
  2000. goto err;
  2001. /*
  2002. * HFI_VALUE_CONTEXT_QUEUE can only be queried after GMU has initialized some of the
  2003. * required resources as part of handling gen7_hfi_send_core_fw_start()
  2004. */
  2005. if (!test_bit(GMU_PRIV_FIRST_BOOT_DONE, &gmu->flags)) {
  2006. _context_queue_enable(adreno_dev);
  2007. adreno_hwsched_register_hw_fence(adreno_dev);
  2008. }
  2009. ret = gen7_hfi_send_hw_fence_feature_ctrl(adreno_dev);
  2010. if (ret)
  2011. goto err;
  2012. ret = enable_preemption(adreno_dev);
  2013. if (ret)
  2014. goto err;
  2015. ret = gen7_hfi_send_lpac_feature_ctrl(adreno_dev);
  2016. if (ret)
  2017. goto err;
  2018. if (ADRENO_FEATURE(adreno_dev, ADRENO_AQE)) {
  2019. ret = gen7_hfi_send_feature_ctrl(adreno_dev, HFI_FEATURE_AQE, 1, 0);
  2020. if (ret)
  2021. goto err;
  2022. }
  2023. ret = send_start_msg(adreno_dev);
  2024. if (ret)
  2025. goto err;
  2026. /*
  2027. * Send this additional start message on cold boot if warmboot is enabled.
  2028. * This message will be recorded and on a warmboot this will trigger the
  2029. * sequence to replay memory allocation requests and ECP task setup
  2030. */
  2031. ret = send_warmboot_start_msg(adreno_dev);
  2032. if (ret)
  2033. goto err;
  2034. gen7_hwsched_enable_async_hfi(adreno_dev);
  2035. set_bit(GMU_PRIV_HFI_STARTED, &gmu->flags);
  2036. /* Send this message only on cold boot */
  2037. ret = gen7_hwsched_hfi_send_warmboot_cmd(adreno_dev, gmu->gmu_init_scratch,
  2038. HFI_WARMBOOT_QUERY_SCRATCH, true, &ack);
  2039. if (ret)
  2040. goto err;
  2041. if (adreno_dev->warmboot_enabled)
  2042. set_bit(GMU_PRIV_WARMBOOT_GMU_INIT_DONE, &gmu->flags);
  2043. ret = gen7_hwsched_setup_default_votes(adreno_dev);
  2044. err:
  2045. if (ret)
  2046. gen7_hwsched_hfi_stop(adreno_dev);
  2047. return ret;
  2048. }
  2049. static int submit_raw_cmds(struct adreno_device *adreno_dev, void *cmds, u32 size_bytes,
  2050. const char *str)
  2051. {
  2052. int ret;
  2053. ret = gen7_hfi_send_cmd_async(adreno_dev, cmds, size_bytes);
  2054. if (ret)
  2055. return ret;
  2056. ret = gmu_core_timed_poll_check(KGSL_DEVICE(adreno_dev),
  2057. GEN7_GPU_GMU_AO_GPU_CX_BUSY_STATUS, 0, 200, BIT(23));
  2058. if (ret)
  2059. gen7_spin_idle_debug(adreno_dev, str);
  2060. return ret;
  2061. }
  2062. static int submit_lpac_raw_cmds(struct adreno_device *adreno_dev, void *cmds, u32 size_bytes,
  2063. const char *str)
  2064. {
  2065. int ret;
  2066. ret = gen7_hfi_send_cmd_async(adreno_dev, cmds, size_bytes);
  2067. if (ret)
  2068. return ret;
  2069. ret = gmu_core_timed_poll_check(KGSL_DEVICE(adreno_dev),
  2070. GEN7_GPU_GMU_AO_GPU_LPAC_BUSY_STATUS, 0, 200, BIT(23));
  2071. if (ret)
  2072. gen7_spin_idle_debug_lpac(adreno_dev, str);
  2073. return ret;
  2074. }
  2075. static int cp_init(struct adreno_device *adreno_dev)
  2076. {
  2077. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2078. u32 cmds[GEN7_CP_INIT_DWORDS + 1];
  2079. int ret = 0;
  2080. cmds[0] = CREATE_MSG_HDR(H2F_MSG_ISSUE_CMD_RAW, HFI_MSG_CMD);
  2081. gen7_cp_init_cmds(adreno_dev, &cmds[1]);
  2082. ret = submit_raw_cmds(adreno_dev, cmds, sizeof(cmds),
  2083. "CP initialization failed to idle\n");
  2084. /* Save the header incase we need a warmboot debug */
  2085. gmu->cp_init_hdr = cmds[0];
  2086. return ret;
  2087. }
  2088. static int send_switch_to_unsecure(struct adreno_device *adreno_dev)
  2089. {
  2090. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2091. u32 cmds[3];
  2092. int ret = 0;
  2093. cmds[0] = CREATE_MSG_HDR(H2F_MSG_ISSUE_CMD_RAW, HFI_MSG_CMD);
  2094. cmds[1] = cp_type7_packet(CP_SET_SECURE_MODE, 1);
  2095. cmds[2] = 0;
  2096. ret = submit_raw_cmds(adreno_dev, cmds, sizeof(cmds),
  2097. "Switch to unsecure failed to idle\n");
  2098. /* Save the header incase we need a warmboot debug */
  2099. gmu->switch_to_unsec_hdr = cmds[0];
  2100. return ret;
  2101. }
  2102. int gen7_hwsched_cp_init(struct adreno_device *adreno_dev)
  2103. {
  2104. const struct adreno_gen7_core *gen7_core = to_gen7_core(adreno_dev);
  2105. int ret;
  2106. ret = cp_init(adreno_dev);
  2107. if (ret)
  2108. return ret;
  2109. ret = adreno_zap_shader_load(adreno_dev, gen7_core->zap_name);
  2110. if (ret)
  2111. return ret;
  2112. if (!adreno_dev->zap_loaded)
  2113. kgsl_regwrite(KGSL_DEVICE(adreno_dev),
  2114. GEN7_RBBM_SECVID_TRUST_CNTL, 0x0);
  2115. else
  2116. ret = send_switch_to_unsecure(adreno_dev);
  2117. return ret;
  2118. }
  2119. int gen7_hwsched_lpac_cp_init(struct adreno_device *adreno_dev)
  2120. {
  2121. u32 cmds[GEN7_CP_INIT_DWORDS + 1];
  2122. if (!adreno_dev->lpac_enabled)
  2123. return 0;
  2124. cmds[0] = CREATE_MSG_HDR(H2F_MSG_ISSUE_LPAC_CMD_RAW, HFI_MSG_CMD);
  2125. gen7_cp_init_cmds(adreno_dev, &cmds[1]);
  2126. return submit_lpac_raw_cmds(adreno_dev, cmds, sizeof(cmds),
  2127. "LPAC CP initialization failed to idle\n");
  2128. }
  2129. static bool is_queue_empty(struct adreno_device *adreno_dev, u32 queue_idx)
  2130. {
  2131. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2132. struct kgsl_memdesc *mem_addr = gmu->hfi.hfi_mem;
  2133. struct hfi_queue_table *tbl = mem_addr->hostptr;
  2134. struct hfi_queue_header *hdr = &tbl->qhdr[queue_idx];
  2135. if (hdr->status == HFI_QUEUE_STATUS_DISABLED)
  2136. return true;
  2137. if (hdr->read_index == hdr->write_index)
  2138. return true;
  2139. return false;
  2140. }
  2141. static int hfi_f2h_main(void *arg)
  2142. {
  2143. struct adreno_device *adreno_dev = arg;
  2144. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2145. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2146. while (!kthread_should_stop()) {
  2147. wait_event_interruptible(hfi->f2h_wq, kthread_should_stop() ||
  2148. /* If msgq irq is enabled and msgq has messages to process */
  2149. (((hfi->irq_mask & HFI_IRQ_MSGQ_MASK) &&
  2150. !is_queue_empty(adreno_dev, HFI_MSG_ID)) ||
  2151. /* Trace buffer has messages to process */
  2152. !gmu_core_is_trace_empty(gmu->trace.md->hostptr) ||
  2153. /* Dbgq has messages to process */
  2154. !is_queue_empty(adreno_dev, HFI_DBG_ID)));
  2155. if (kthread_should_stop())
  2156. break;
  2157. gen7_hwsched_process_msgq(adreno_dev);
  2158. gmu_core_process_trace_data(KGSL_DEVICE(adreno_dev),
  2159. &gmu->pdev->dev, &gmu->trace);
  2160. gen7_hwsched_process_dbgq(adreno_dev, true);
  2161. }
  2162. return 0;
  2163. }
  2164. static void gen7_hwsched_hw_fence_timeout(struct work_struct *work)
  2165. {
  2166. struct gen7_hwsched_hfi *hfi = container_of(work, struct gen7_hwsched_hfi, hw_fence_ws);
  2167. struct gen7_hwsched_device *gen7_hw_dev = container_of(hfi, struct gen7_hwsched_device,
  2168. hwsched_hfi);
  2169. struct adreno_device *adreno_dev = &gen7_hw_dev->gen7_dev.adreno_dev;
  2170. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2171. u32 unack_count, ts;
  2172. struct adreno_context *drawctxt = NULL;
  2173. bool fault;
  2174. /* Check msgq one last time before recording a fault */
  2175. gen7_hwsched_process_msgq(adreno_dev);
  2176. spin_lock(&hfi->hw_fence.lock);
  2177. unack_count = hfi->hw_fence.unack_count;
  2178. fault = test_bit(GEN7_HWSCHED_HW_FENCE_SLEEP_BIT, &hfi->hw_fence.flags) &&
  2179. test_bit(GEN7_HWSCHED_HW_FENCE_MAX_BIT, &hfi->hw_fence.flags) &&
  2180. (unack_count > MIN_HW_FENCE_UNACK_COUNT);
  2181. drawctxt = hfi->hw_fence.defer_drawctxt;
  2182. ts = hfi->hw_fence.defer_ts;
  2183. spin_unlock(&hfi->hw_fence.lock);
  2184. if (!fault)
  2185. return;
  2186. dev_err(&gmu->pdev->dev, "Hardware fence unack(%d) timeout\n", unack_count);
  2187. if (drawctxt) {
  2188. struct kgsl_process_private *proc_priv = drawctxt->base.proc_priv;
  2189. dev_err(&gmu->pdev->dev,
  2190. "Hardware fence got deferred for ctx:%d ts:%d pid:%d proc:%s\n",
  2191. drawctxt->base.id, ts, pid_nr(proc_priv->pid), proc_priv->comm);
  2192. }
  2193. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  2194. }
  2195. static void gen7_hwsched_hw_fence_timer(struct timer_list *t)
  2196. {
  2197. struct gen7_hwsched_hfi *hfi = from_timer(hfi, t, hw_fence_timer);
  2198. kgsl_schedule_work(&hfi->hw_fence_ws);
  2199. }
  2200. int gen7_hwsched_hfi_probe(struct adreno_device *adreno_dev)
  2201. {
  2202. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2203. struct gen7_hwsched_hfi *hw_hfi = to_gen7_hwsched_hfi(adreno_dev);
  2204. gmu->hfi.irq = kgsl_request_irq(gmu->pdev, "hfi",
  2205. gen7_hwsched_hfi_handler, adreno_dev);
  2206. if (gmu->hfi.irq < 0)
  2207. return gmu->hfi.irq;
  2208. hw_hfi->irq_mask = HFI_IRQ_MASK;
  2209. rwlock_init(&hw_hfi->msglock);
  2210. INIT_LIST_HEAD(&hw_hfi->msglist);
  2211. INIT_LIST_HEAD(&hw_hfi->detached_hw_fence_list);
  2212. init_waitqueue_head(&hw_hfi->f2h_wq);
  2213. init_waitqueue_head(&hw_hfi->hw_fence.unack_wq);
  2214. spin_lock_init(&hw_hfi->hw_fence.lock);
  2215. mutex_init(&hw_hfi->msgq_mutex);
  2216. INIT_WORK(&hw_hfi->hw_fence_ws, gen7_hwsched_hw_fence_timeout);
  2217. timer_setup(&hw_hfi->hw_fence_timer, gen7_hwsched_hw_fence_timer, 0);
  2218. return 0;
  2219. }
  2220. void gen7_hwsched_hfi_remove(struct adreno_device *adreno_dev)
  2221. {
  2222. struct gen7_hwsched_hfi *hw_hfi = to_gen7_hwsched_hfi(adreno_dev);
  2223. if (hw_hfi->f2h_task)
  2224. kthread_stop(hw_hfi->f2h_task);
  2225. }
  2226. static void gen7_add_profile_events(struct adreno_device *adreno_dev,
  2227. struct kgsl_drawobj_cmd *cmdobj, struct adreno_submit_time *time)
  2228. {
  2229. unsigned long flags;
  2230. u64 time_in_s;
  2231. unsigned long time_in_ns;
  2232. struct kgsl_drawobj *drawobj = DRAWOBJ(cmdobj);
  2233. struct kgsl_context *context = drawobj->context;
  2234. struct submission_info info = {0};
  2235. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  2236. const struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
  2237. if (!time)
  2238. return;
  2239. /*
  2240. * Here we are attempting to create a mapping between the
  2241. * GPU time domain (alwayson counter) and the CPU time domain
  2242. * (local_clock) by sampling both values as close together as
  2243. * possible. This is useful for many types of debugging and
  2244. * profiling. In order to make this mapping as accurate as
  2245. * possible, we must turn off interrupts to avoid running
  2246. * interrupt handlers between the two samples.
  2247. */
  2248. local_irq_save(flags);
  2249. /* Read always on registers */
  2250. time->ticks = gpudev->read_alwayson(adreno_dev);
  2251. /* Trace the GPU time to create a mapping to ftrace time */
  2252. trace_adreno_cmdbatch_sync(context->id, context->priority,
  2253. drawobj->timestamp, time->ticks);
  2254. /* Get the kernel clock for time since boot */
  2255. time->ktime = local_clock();
  2256. /* Get the timeofday for the wall time (for the user) */
  2257. ktime_get_real_ts64(&time->utime);
  2258. local_irq_restore(flags);
  2259. /* Return kernel clock time to the client if requested */
  2260. time_in_s = time->ktime;
  2261. time_in_ns = do_div(time_in_s, 1000000000);
  2262. info.inflight = hwsched->inflight;
  2263. info.rb_id = adreno_get_level(context);
  2264. info.gmu_dispatch_queue = context->gmu_dispatch_queue;
  2265. cmdobj->submit_ticks = time->ticks;
  2266. msm_perf_events_update(MSM_PERF_GFX, MSM_PERF_SUBMIT,
  2267. pid_nr(context->proc_priv->pid),
  2268. context->id, drawobj->timestamp,
  2269. !!(drawobj->flags & KGSL_DRAWOBJ_END_OF_FRAME));
  2270. trace_adreno_cmdbatch_submitted(drawobj, &info, time->ticks,
  2271. (unsigned long) time_in_s, time_in_ns / 1000, 0);
  2272. log_kgsl_cmdbatch_submitted_event(context->id, drawobj->timestamp,
  2273. context->priority, drawobj->flags);
  2274. }
  2275. static void init_gmu_context_queue(struct adreno_context *drawctxt)
  2276. {
  2277. struct kgsl_memdesc *md = &drawctxt->gmu_context_queue;
  2278. struct gmu_context_queue_header *hdr = md->hostptr;
  2279. hdr->start_addr = md->gmuaddr + sizeof(*hdr);
  2280. hdr->queue_size = (md->size - sizeof(*hdr)) >> 2;
  2281. hdr->hw_fence_buffer_va = drawctxt->gmu_hw_fence_queue.gmuaddr;
  2282. hdr->hw_fence_buffer_size = drawctxt->gmu_hw_fence_queue.size;
  2283. }
  2284. static u32 get_dq_id(struct adreno_device *adreno_dev, struct kgsl_context *context)
  2285. {
  2286. struct dq_info *info;
  2287. u32 next;
  2288. u32 priority = adreno_get_level(context);
  2289. if (adreno_dev->lpac_enabled)
  2290. info = &gen7_hfi_dqs_lpac[priority];
  2291. else
  2292. info = &gen7_hfi_dqs[priority];
  2293. next = info->base_dq_id + info->offset;
  2294. info->offset = (info->offset + 1) % info->max_dq;
  2295. return next;
  2296. }
  2297. static int allocate_context_queues(struct adreno_device *adreno_dev,
  2298. struct adreno_context *drawctxt)
  2299. {
  2300. int ret = 0;
  2301. if (!adreno_hwsched_context_queue_enabled(adreno_dev))
  2302. return 0;
  2303. if (test_bit(ADRENO_HWSCHED_HW_FENCE, &adreno_dev->hwsched.flags) &&
  2304. !drawctxt->gmu_hw_fence_queue.gmuaddr) {
  2305. ret = gen7_alloc_gmu_kernel_block(
  2306. to_gen7_gmu(adreno_dev), &drawctxt->gmu_hw_fence_queue,
  2307. HW_FENCE_QUEUE_SIZE, GMU_NONCACHED_KERNEL,
  2308. IOMMU_READ | IOMMU_WRITE | IOMMU_PRIV);
  2309. if (ret) {
  2310. memset(&drawctxt->gmu_hw_fence_queue, 0x0,
  2311. sizeof(drawctxt->gmu_hw_fence_queue));
  2312. return ret;
  2313. }
  2314. }
  2315. if (!drawctxt->gmu_context_queue.gmuaddr) {
  2316. ret = gen7_alloc_gmu_kernel_block(
  2317. to_gen7_gmu(adreno_dev), &drawctxt->gmu_context_queue,
  2318. SZ_4K, GMU_NONCACHED_KERNEL,
  2319. IOMMU_READ | IOMMU_WRITE | IOMMU_PRIV);
  2320. if (ret) {
  2321. memset(&drawctxt->gmu_context_queue, 0x0,
  2322. sizeof(drawctxt->gmu_context_queue));
  2323. return ret;
  2324. }
  2325. init_gmu_context_queue(drawctxt);
  2326. }
  2327. return 0;
  2328. }
  2329. static int send_context_register(struct adreno_device *adreno_dev,
  2330. struct kgsl_context *context)
  2331. {
  2332. struct adreno_context *drawctxt = ADRENO_CONTEXT(context);
  2333. struct hfi_register_ctxt_cmd cmd;
  2334. struct kgsl_pagetable *pt = context->proc_priv->pagetable;
  2335. int ret, asid = kgsl_mmu_pagetable_get_asid(pt, context);
  2336. if (asid < 0)
  2337. return asid;
  2338. ret = CMD_MSG_HDR(cmd, H2F_MSG_REGISTER_CONTEXT);
  2339. if (ret)
  2340. return ret;
  2341. ret = allocate_context_queues(adreno_dev, drawctxt);
  2342. if (ret)
  2343. return ret;
  2344. cmd.ctxt_id = context->id;
  2345. cmd.flags = HFI_CTXT_FLAG_NOTIFY | context->flags;
  2346. /*
  2347. * HLOS SMMU driver programs context bank to look up ASID from TTBR0 during a page
  2348. * table walk. So the TLB entries are tagged with the ASID from TTBR0. TLBIASID
  2349. * invalidates TLB entries whose ASID matches the value that was written to the
  2350. * CBn_TLBIASID register. Set ASID along with PT address.
  2351. */
  2352. cmd.pt_addr = kgsl_mmu_pagetable_get_ttbr0(pt) |
  2353. FIELD_PREP(GENMASK_ULL(63, KGSL_IOMMU_ASID_START_BIT), asid);
  2354. cmd.ctxt_idr = context->id;
  2355. cmd.ctxt_bank = kgsl_mmu_pagetable_get_context_bank(pt, context);
  2356. return gen7_hfi_send_cmd_async(adreno_dev, &cmd, sizeof(cmd));
  2357. }
  2358. static int send_context_pointers(struct adreno_device *adreno_dev,
  2359. struct kgsl_context *context)
  2360. {
  2361. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  2362. struct hfi_context_pointers_cmd cmd = {0};
  2363. struct adreno_context *drawctxt = ADRENO_CONTEXT(context);
  2364. int ret;
  2365. ret = CMD_MSG_HDR(cmd, H2F_MSG_CONTEXT_POINTERS);
  2366. if (ret)
  2367. return ret;
  2368. cmd.ctxt_id = context->id;
  2369. cmd.sop_addr = MEMSTORE_ID_GPU_ADDR(device, context->id, soptimestamp);
  2370. cmd.eop_addr = MEMSTORE_ID_GPU_ADDR(device, context->id, eoptimestamp);
  2371. if (context->user_ctxt_record)
  2372. cmd.user_ctxt_record_addr =
  2373. context->user_ctxt_record->memdesc.gpuaddr;
  2374. if (adreno_hwsched_context_queue_enabled(adreno_dev))
  2375. cmd.gmu_context_queue_addr = drawctxt->gmu_context_queue.gmuaddr;
  2376. return gen7_hfi_send_cmd_async(adreno_dev, &cmd, sizeof(cmd));
  2377. }
  2378. static int hfi_context_register(struct adreno_device *adreno_dev,
  2379. struct kgsl_context *context)
  2380. {
  2381. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2382. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  2383. int ret;
  2384. if (context->gmu_registered)
  2385. return 0;
  2386. ret = send_context_register(adreno_dev, context);
  2387. if (ret) {
  2388. dev_err(&gmu->pdev->dev,
  2389. "Unable to register context %u: %d\n",
  2390. context->id, ret);
  2391. if (device->gmu_fault)
  2392. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  2393. return ret;
  2394. }
  2395. ret = send_context_pointers(adreno_dev, context);
  2396. if (ret) {
  2397. dev_err(&gmu->pdev->dev,
  2398. "Unable to register context %u pointers: %d\n",
  2399. context->id, ret);
  2400. if (device->gmu_fault)
  2401. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  2402. return ret;
  2403. }
  2404. context->gmu_registered = true;
  2405. if (adreno_hwsched_context_queue_enabled(adreno_dev))
  2406. context->gmu_dispatch_queue = UINT_MAX;
  2407. else
  2408. context->gmu_dispatch_queue = get_dq_id(adreno_dev, context);
  2409. return 0;
  2410. }
  2411. static void populate_ibs(struct adreno_device *adreno_dev,
  2412. struct hfi_submit_cmd *cmd, struct kgsl_drawobj_cmd *cmdobj)
  2413. {
  2414. struct hfi_issue_ib *issue_ib;
  2415. struct kgsl_memobj_node *ib;
  2416. if (cmdobj->numibs > HWSCHED_MAX_DISPATCH_NUMIBS) {
  2417. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2418. struct kgsl_memdesc *big_ib;
  2419. if (test_bit(CMDOBJ_RECURRING_START, &cmdobj->priv))
  2420. big_ib = hfi->big_ib_recurring;
  2421. else
  2422. big_ib = hfi->big_ib;
  2423. /*
  2424. * The dispatcher ensures that there is only one big IB inflight
  2425. */
  2426. cmd->big_ib_gmu_va = big_ib->gmuaddr;
  2427. cmd->flags |= CMDBATCH_INDIRECT;
  2428. issue_ib = big_ib->hostptr;
  2429. } else {
  2430. issue_ib = (struct hfi_issue_ib *)&cmd[1];
  2431. }
  2432. list_for_each_entry(ib, &cmdobj->cmdlist, node) {
  2433. issue_ib->addr = ib->gpuaddr;
  2434. issue_ib->size = ib->size;
  2435. issue_ib++;
  2436. }
  2437. cmd->numibs = cmdobj->numibs;
  2438. }
  2439. #define HFI_DSP_IRQ_BASE 2
  2440. #define DISPQ_IRQ_BIT(_idx) BIT((_idx) + HFI_DSP_IRQ_BASE)
  2441. int gen7_gmu_context_queue_write(struct adreno_device *adreno_dev,
  2442. struct kgsl_memdesc *gmu_context_queue, u32 *msg, u32 size_bytes,
  2443. struct kgsl_drawobj *drawobj, struct adreno_submit_time *time)
  2444. {
  2445. struct gmu_context_queue_header *hdr = gmu_context_queue->hostptr;
  2446. const struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
  2447. u32 *queue = gmu_context_queue->hostptr + sizeof(*hdr);
  2448. u32 i, empty_space, write_idx = hdr->write_index, read_idx = hdr->read_index;
  2449. u32 size_dwords = size_bytes >> 2;
  2450. u32 align_size = ALIGN(size_dwords, SZ_4);
  2451. u32 id = MSG_HDR_GET_ID(*msg);
  2452. struct kgsl_drawobj_cmd *cmdobj = NULL;
  2453. empty_space = (write_idx >= read_idx) ?
  2454. (hdr->queue_size - (write_idx - read_idx))
  2455. : (read_idx - write_idx);
  2456. if (empty_space <= align_size)
  2457. return -ENOSPC;
  2458. if (!IS_ALIGNED(size_bytes, sizeof(u32)))
  2459. return -EINVAL;
  2460. for (i = 0; i < size_dwords; i++) {
  2461. queue[write_idx] = msg[i];
  2462. write_idx = (write_idx + 1) % hdr->queue_size;
  2463. }
  2464. /* Cookify any non used data at the end of the write buffer */
  2465. for (; i < align_size; i++) {
  2466. queue[write_idx] = 0xfafafafa;
  2467. write_idx = (write_idx + 1) % hdr->queue_size;
  2468. }
  2469. /* Ensure packet is written out before proceeding */
  2470. wmb();
  2471. if (!drawobj)
  2472. goto done;
  2473. if (drawobj->type & SYNCOBJ_TYPE) {
  2474. struct kgsl_drawobj_sync *syncobj = SYNCOBJ(drawobj);
  2475. trace_adreno_syncobj_submitted(drawobj->context->id, drawobj->timestamp,
  2476. syncobj->numsyncs, gpudev->read_alwayson(adreno_dev));
  2477. goto done;
  2478. }
  2479. cmdobj = CMDOBJ(drawobj);
  2480. gen7_add_profile_events(adreno_dev, cmdobj, time);
  2481. /*
  2482. * Put the profiling information in the user profiling buffer.
  2483. * The hfi_update_write_idx below has a wmb() before the actual
  2484. * write index update to ensure that the GMU does not see the
  2485. * packet before the profile data is written out.
  2486. */
  2487. adreno_profile_submit_time(time);
  2488. done:
  2489. trace_kgsl_hfi_send(id, size_dwords, MSG_HDR_GET_SEQNUM(*msg));
  2490. hfi_update_write_idx(&hdr->write_index, write_idx);
  2491. return 0;
  2492. }
  2493. static u32 get_irq_bit(struct adreno_device *adreno_dev, struct kgsl_drawobj *drawobj)
  2494. {
  2495. if (!adreno_hwsched_context_queue_enabled(adreno_dev))
  2496. return drawobj->context->gmu_dispatch_queue;
  2497. if (adreno_is_preemption_enabled(adreno_dev))
  2498. return adreno_get_level(drawobj->context);
  2499. if (kgsl_context_is_lpac(drawobj->context))
  2500. return 1;
  2501. return 0;
  2502. }
  2503. static int add_gmu_waiter(struct adreno_device *adreno_dev,
  2504. struct dma_fence *fence)
  2505. {
  2506. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  2507. int ret = msm_hw_fence_wait_update(adreno_dev->hwsched.hw_fence.handle,
  2508. &fence, 1, true);
  2509. if (ret)
  2510. dev_err_ratelimited(device->dev,
  2511. "Failed to add GMU as waiter ret:%d fence ctx:%llu ts:%llu\n",
  2512. ret, fence->context, fence->seqno);
  2513. return ret;
  2514. }
  2515. static void populate_kgsl_fence(struct hfi_syncobj *obj,
  2516. struct dma_fence *fence)
  2517. {
  2518. struct kgsl_sync_fence *kfence = (struct kgsl_sync_fence *)fence;
  2519. struct kgsl_sync_timeline *ktimeline = kfence->parent;
  2520. unsigned long flags;
  2521. obj->flags |= BIT(GMU_SYNCOBJ_FLAG_KGSL_FENCE_BIT);
  2522. spin_lock_irqsave(&ktimeline->lock, flags);
  2523. /* If the context is going away or the dma fence is signaled, mark the fence as triggered */
  2524. if (!ktimeline->context || dma_fence_is_signaled_locked(fence)) {
  2525. obj->flags |= BIT(GMU_SYNCOBJ_FLAG_SIGNALED_BIT);
  2526. spin_unlock_irqrestore(&ktimeline->lock, flags);
  2527. return;
  2528. }
  2529. obj->ctxt_id = ktimeline->context->id;
  2530. spin_unlock_irqrestore(&ktimeline->lock, flags);
  2531. obj->seq_no = kfence->timestamp;
  2532. }
  2533. static int _submit_hw_fence(struct adreno_device *adreno_dev,
  2534. struct kgsl_drawobj *drawobj, void *cmdbuf)
  2535. {
  2536. struct adreno_context *drawctxt = ADRENO_CONTEXT(drawobj->context);
  2537. int i, j;
  2538. u32 cmd_sizebytes;
  2539. struct kgsl_drawobj_sync *syncobj = SYNCOBJ(drawobj);
  2540. struct hfi_submit_syncobj *cmd;
  2541. struct hfi_syncobj *obj = NULL;
  2542. u32 seqnum;
  2543. /* Add hfi_syncobj struct for sync object */
  2544. cmd_sizebytes = sizeof(*cmd) +
  2545. (sizeof(struct hfi_syncobj) *
  2546. syncobj->num_hw_fence);
  2547. if (WARN_ON(cmd_sizebytes > HFI_MAX_MSG_SIZE))
  2548. return -EMSGSIZE;
  2549. memset(cmdbuf, 0x0, cmd_sizebytes);
  2550. cmd = cmdbuf;
  2551. cmd->num_syncobj = syncobj->num_hw_fence;
  2552. obj = (struct hfi_syncobj *)&cmd[1];
  2553. for (i = 0; i < syncobj->numsyncs; i++) {
  2554. struct kgsl_drawobj_sync_event *event = &syncobj->synclist[i];
  2555. struct kgsl_sync_fence_cb *kcb = event->handle;
  2556. struct dma_fence **fences;
  2557. struct dma_fence_array *array;
  2558. u32 num_fences;
  2559. if (!kcb)
  2560. return -EINVAL;
  2561. array = to_dma_fence_array(kcb->fence);
  2562. if (array != NULL) {
  2563. num_fences = array->num_fences;
  2564. fences = array->fences;
  2565. } else {
  2566. num_fences = 1;
  2567. fences = &kcb->fence;
  2568. }
  2569. for (j = 0; j < num_fences; j++) {
  2570. /*
  2571. * If this sync object has a software only fence, make sure that it is
  2572. * already signaled so that we can skip sending this fence to the GMU.
  2573. */
  2574. if (!test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fences[j]->flags)) {
  2575. if (WARN(!dma_fence_is_signaled(fences[j]),
  2576. "sync object has unsignaled software fence"))
  2577. return -EINVAL;
  2578. continue;
  2579. }
  2580. if (is_kgsl_fence(fences[j])) {
  2581. populate_kgsl_fence(obj, fences[j]);
  2582. } else {
  2583. int ret = add_gmu_waiter(adreno_dev, fences[j]);
  2584. if (ret) {
  2585. syncobj->flags &= ~KGSL_SYNCOBJ_HW;
  2586. return ret;
  2587. }
  2588. if (test_bit(MSM_HW_FENCE_FLAG_SIGNALED_BIT, &fences[j]->flags) ||
  2589. test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fences[j]->flags))
  2590. obj->flags |= BIT(GMU_SYNCOBJ_FLAG_SIGNALED_BIT);
  2591. obj->ctxt_id = fences[j]->context;
  2592. obj->seq_no = fences[j]->seqno;
  2593. }
  2594. trace_adreno_input_hw_fence(drawobj->context->id, obj->ctxt_id,
  2595. obj->seq_no, obj->flags, fences[j]->ops->get_timeline_name ?
  2596. fences[j]->ops->get_timeline_name(fences[j]) : "unknown");
  2597. obj++;
  2598. }
  2599. }
  2600. /*
  2601. * Attach a timestamp to this SYNCOBJ to keep track whether GMU has deemed it signaled
  2602. * or not.
  2603. */
  2604. drawobj->timestamp = ++drawctxt->syncobj_timestamp;
  2605. cmd->timestamp = drawobj->timestamp;
  2606. seqnum = atomic_inc_return(&adreno_dev->hwsched.submission_seqnum);
  2607. cmd->hdr = CREATE_MSG_HDR(H2F_MSG_ISSUE_SYNCOBJ, HFI_MSG_CMD);
  2608. cmd->hdr = MSG_HDR_SET_SEQNUM_SIZE(cmd->hdr, seqnum, cmd_sizebytes >> 2);
  2609. return gen7_gmu_context_queue_write(adreno_dev, &drawctxt->gmu_context_queue,
  2610. (u32 *)cmd, cmd_sizebytes, drawobj, NULL);
  2611. }
  2612. int gen7_hwsched_check_context_inflight_hw_fences(struct adreno_device *adreno_dev,
  2613. struct adreno_context *drawctxt)
  2614. {
  2615. struct adreno_hw_fence_entry *entry, *tmp;
  2616. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2617. int ret = 0;
  2618. spin_lock(&drawctxt->lock);
  2619. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_inflight_list, node) {
  2620. struct gmu_context_queue_header *hdr = drawctxt->gmu_context_queue.hostptr;
  2621. if (timestamp_cmp((u32)entry->cmd.ts, hdr->out_fence_ts) > 0) {
  2622. dev_err(&gmu->pdev->dev,
  2623. "detached ctx:%d has unsignaled fence ts:%d retired:%d\n",
  2624. drawctxt->base.id, (u32)entry->cmd.ts, hdr->out_fence_ts);
  2625. ret = -EINVAL;
  2626. break;
  2627. }
  2628. gen7_remove_hw_fence_entry(adreno_dev, entry);
  2629. }
  2630. spin_unlock(&drawctxt->lock);
  2631. return ret;
  2632. }
  2633. /**
  2634. * move_detached_context_hardware_fences - Move all pending hardware fences belonging to this
  2635. * context to the detached hardware fence list so as to send them to TxQueue after fault recovery.
  2636. * This is needed because this context may get destroyed before fault recovery gets executed.
  2637. */
  2638. static void move_detached_context_hardware_fences(struct adreno_device *adreno_dev,
  2639. struct adreno_context *drawctxt)
  2640. {
  2641. struct adreno_hw_fence_entry *entry, *tmp;
  2642. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2643. /* We don't need the drawctxt lock here because this context has already been detached */
  2644. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_inflight_list, node) {
  2645. struct gmu_context_queue_header *hdr = drawctxt->gmu_context_queue.hostptr;
  2646. if ((timestamp_cmp((u32)entry->cmd.ts, hdr->out_fence_ts) > 0)) {
  2647. _kgsl_context_get(&drawctxt->base);
  2648. list_move_tail(&entry->node, &hfi->detached_hw_fence_list);
  2649. continue;
  2650. }
  2651. gen7_remove_hw_fence_entry(adreno_dev, entry);
  2652. }
  2653. /* Also grab all the hardware fences which were never sent to GMU */
  2654. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_list, node) {
  2655. _kgsl_context_get(&drawctxt->base);
  2656. list_move_tail(&entry->node, &hfi->detached_hw_fence_list);
  2657. }
  2658. }
  2659. /**
  2660. * check_detached_context_hardware_fences - When this context has been un-registered with the GMU,
  2661. * make sure all the hardware fences(that were sent to GMU) for this context have been sent to
  2662. * TxQueue. Also, send any hardware fences (to GMU) that were not yet dispatched to the GMU. In case
  2663. * of an error, move the pending hardware fences to detached hardware fence list, log the error,
  2664. * take a snapshot and trigger recovery.
  2665. */
  2666. static int check_detached_context_hardware_fences(struct adreno_device *adreno_dev,
  2667. struct adreno_context *drawctxt)
  2668. {
  2669. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  2670. struct adreno_hw_fence_entry *entry, *tmp;
  2671. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2672. int ret = 0;
  2673. /* We don't need the drawctxt lock because this context has been detached */
  2674. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_inflight_list, node) {
  2675. struct gmu_context_queue_header *hdr = drawctxt->gmu_context_queue.hostptr;
  2676. if ((timestamp_cmp((u32)entry->cmd.ts, hdr->out_fence_ts) > 0)) {
  2677. dev_err(&gmu->pdev->dev,
  2678. "detached ctx:%d has unsignaled fence ts:%d retired:%d\n",
  2679. drawctxt->base.id, (u32)entry->cmd.ts, hdr->out_fence_ts);
  2680. ret = -EINVAL;
  2681. goto fault;
  2682. }
  2683. gen7_remove_hw_fence_entry(adreno_dev, entry);
  2684. }
  2685. /* Send hardware fences (to TxQueue) that were not dispatched to GMU */
  2686. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_list, node) {
  2687. ret = gen7_send_hw_fence_hfi_wait_ack(adreno_dev, entry,
  2688. HW_FENCE_FLAG_SKIP_MEMSTORE);
  2689. if (ret)
  2690. goto fault;
  2691. gen7_remove_hw_fence_entry(adreno_dev, entry);
  2692. }
  2693. return 0;
  2694. fault:
  2695. move_detached_context_hardware_fences(adreno_dev, drawctxt);
  2696. gmu_core_fault_snapshot(device);
  2697. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  2698. return ret;
  2699. }
  2700. static inline int setup_hw_fence_info_cmd(struct adreno_device *adreno_dev,
  2701. struct adreno_hw_fence_entry *entry)
  2702. {
  2703. struct kgsl_sync_fence *kfence = entry->kfence;
  2704. int ret;
  2705. ret = CMD_MSG_HDR(entry->cmd, H2F_MSG_HW_FENCE_INFO);
  2706. if (ret)
  2707. return ret;
  2708. entry->cmd.gmu_ctxt_id = entry->drawctxt->base.id;
  2709. entry->cmd.ctxt_id = kfence->fence.context;
  2710. entry->cmd.ts = kfence->fence.seqno;
  2711. entry->cmd.hash_index = kfence->hw_fence_index;
  2712. return 0;
  2713. }
  2714. /*
  2715. * gen7_send_hw_fence_hfi_wait_ack - This function is used in cases where multiple hardware fences
  2716. * are to be sent to GMU. Hence, we must send them one by one to avoid overwhelming the GMU with
  2717. * mutliple fences in a short span of time.
  2718. */
  2719. int gen7_send_hw_fence_hfi_wait_ack(struct adreno_device *adreno_dev,
  2720. struct adreno_hw_fence_entry *entry, u64 flags)
  2721. {
  2722. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2723. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2724. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  2725. u32 seqnum;
  2726. int ret = 0;
  2727. /* Device mutex is necessary to ensure only one hardware fence ack is being waited for */
  2728. if (WARN_ON(!mutex_is_locked(&device->mutex)))
  2729. return -EINVAL;
  2730. spin_lock(&hfi->hw_fence.lock);
  2731. init_completion(&hw_fence_ack.complete);
  2732. entry->cmd.flags |= flags;
  2733. seqnum = atomic_inc_return(&hfi->hw_fence.seqnum);
  2734. entry->cmd.hdr = MSG_HDR_SET_SEQNUM_SIZE(entry->cmd.hdr, seqnum, sizeof(entry->cmd) >> 2);
  2735. hw_fence_ack.sent_hdr = entry->cmd.hdr;
  2736. /*
  2737. * We don't need to increment the unack count here as we are waiting for the ack for
  2738. * this fence before sending another hardware fence.
  2739. */
  2740. ret = gen7_hfi_cmdq_write(adreno_dev, (u32 *)&entry->cmd, sizeof(entry->cmd));
  2741. spin_unlock(&hfi->hw_fence.lock);
  2742. if (!ret)
  2743. ret = adreno_hwsched_wait_ack_completion(adreno_dev, &gmu->pdev->dev, &hw_fence_ack,
  2744. gen7_hwsched_process_msgq);
  2745. memset(&hw_fence_ack, 0x0, sizeof(hw_fence_ack));
  2746. return ret;
  2747. }
  2748. /**
  2749. * drawctxt_queue_hw_fence - Add a hardware fence to draw context's hardware fence list and make
  2750. * sure the list remains sorted (with the fence with the largest timestamp at the end)
  2751. */
  2752. static void drawctxt_queue_hw_fence(struct adreno_context *drawctxt,
  2753. struct adreno_hw_fence_entry *new)
  2754. {
  2755. struct adreno_hw_fence_entry *entry = NULL;
  2756. u32 ts = (u32)new->cmd.ts;
  2757. /* Walk the list backwards to find the right spot for this fence */
  2758. list_for_each_entry_reverse(entry, &drawctxt->hw_fence_list, node) {
  2759. if (timestamp_cmp(ts, (u32)entry->cmd.ts) > 0)
  2760. break;
  2761. }
  2762. list_add(&new->node, &entry->node);
  2763. }
  2764. #define DRAWCTXT_SLOT_AVAILABLE(count) \
  2765. ((count + 1) < (HW_FENCE_QUEUE_SIZE / sizeof(struct hfi_hw_fence_info)))
  2766. /**
  2767. * allocate_hw_fence_entry - Allocate an entry to keep track of a hardware fence. This is free'd
  2768. * when we know GMU has sent this fence to the TxQueue
  2769. */
  2770. static struct adreno_hw_fence_entry *allocate_hw_fence_entry(struct adreno_device *adreno_dev,
  2771. struct adreno_context *drawctxt, struct kgsl_sync_fence *kfence)
  2772. {
  2773. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  2774. struct adreno_hw_fence_entry *entry;
  2775. if (!DRAWCTXT_SLOT_AVAILABLE(drawctxt->hw_fence_count))
  2776. return NULL;
  2777. entry = kmem_cache_zalloc(hwsched->hw_fence_cache, GFP_ATOMIC);
  2778. if (!entry)
  2779. return NULL;
  2780. entry->kfence = kfence;
  2781. entry->drawctxt = drawctxt;
  2782. if (setup_hw_fence_info_cmd(adreno_dev, entry)) {
  2783. kmem_cache_free(hwsched->hw_fence_cache, entry);
  2784. return NULL;
  2785. }
  2786. dma_fence_get(&kfence->fence);
  2787. drawctxt->hw_fence_count++;
  2788. atomic_inc(&hwsched->hw_fence_count);
  2789. INIT_LIST_HEAD(&entry->node);
  2790. INIT_LIST_HEAD(&entry->reset_node);
  2791. return entry;
  2792. }
  2793. static bool _hw_fence_end_sleep(struct adreno_device *adreno_dev)
  2794. {
  2795. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2796. bool ret;
  2797. spin_lock(&hfi->hw_fence.lock);
  2798. ret = !test_bit(GEN7_HWSCHED_HW_FENCE_SLEEP_BIT, &hfi->hw_fence.flags);
  2799. spin_unlock(&hfi->hw_fence.lock);
  2800. return ret;
  2801. }
  2802. /**
  2803. * _hw_fence_sleep() - Check if the thread needs to sleep until the hardware fence unack count
  2804. * drops to a desired threshold.
  2805. *
  2806. * Return: negative error code if the thread was woken up by a signal, or the context became bad in
  2807. * the meanwhile, or the hardware fence unack count hasn't yet dropped to a desired threshold, or
  2808. * if fault recovery is imminent.
  2809. * Otherwise, return 0.
  2810. */
  2811. static int _hw_fence_sleep(struct adreno_device *adreno_dev, struct adreno_context *drawctxt)
  2812. {
  2813. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2814. int ret = 0;
  2815. if (!test_bit(GEN7_HWSCHED_HW_FENCE_SLEEP_BIT, &hfi->hw_fence.flags))
  2816. return 0;
  2817. spin_unlock(&hfi->hw_fence.lock);
  2818. spin_unlock(&drawctxt->lock);
  2819. ret = wait_event_interruptible(hfi->hw_fence.unack_wq,
  2820. _hw_fence_end_sleep(adreno_dev));
  2821. spin_lock(&drawctxt->lock);
  2822. spin_lock(&hfi->hw_fence.lock);
  2823. /*
  2824. * If the thread received a signal, or the context became bad in the meanwhile or the limit
  2825. * is still not settled, then return error to avoid creating this hardware fence
  2826. */
  2827. if ((ret == -ERESTARTSYS) || kgsl_context_is_bad(&drawctxt->base) ||
  2828. test_bit(GEN7_HWSCHED_HW_FENCE_MAX_BIT, &hfi->hw_fence.flags))
  2829. return -EINVAL;
  2830. /*
  2831. * If fault recovery is imminent then return error code to avoid creating new hardware
  2832. * fences until recovery is complete
  2833. */
  2834. if (test_bit(GEN7_HWSCHED_HW_FENCE_ABORT_BIT, &hfi->hw_fence.flags))
  2835. return -EBUSY;
  2836. return ret;
  2837. }
  2838. void gen7_hwsched_create_hw_fence(struct adreno_device *adreno_dev,
  2839. struct kgsl_sync_fence *kfence)
  2840. {
  2841. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  2842. struct kgsl_sync_timeline *ktimeline = kfence->parent;
  2843. struct kgsl_context *context = ktimeline->context;
  2844. struct adreno_context *drawctxt = ADRENO_CONTEXT(context);
  2845. struct adreno_hw_fence_entry *entry = NULL;
  2846. struct msm_hw_fence_create_params params = {0};
  2847. /* Only allow a single log in a second */
  2848. static DEFINE_RATELIMIT_STATE(_rs, HZ, 1);
  2849. struct gen7_hwsched_hfi *hw_hfi = to_gen7_hwsched_hfi(adreno_dev);
  2850. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2851. u32 retired = 0;
  2852. int ret = 0;
  2853. bool destroy_hw_fence = true;
  2854. params.fence = &kfence->fence;
  2855. params.handle = &kfence->hw_fence_index;
  2856. kfence->hw_fence_handle = adreno_dev->hwsched.hw_fence.handle;
  2857. ret = msm_hw_fence_create(kfence->hw_fence_handle, &params);
  2858. if ((ret || IS_ERR_OR_NULL(params.handle))) {
  2859. if (__ratelimit(&_rs))
  2860. dev_err(device->dev, "Failed to create ctx:%d ts:%d hardware fence:%d\n",
  2861. kfence->context_id, kfence->timestamp, ret);
  2862. return;
  2863. }
  2864. spin_lock(&drawctxt->lock);
  2865. spin_lock(&hw_hfi->hw_fence.lock);
  2866. /*
  2867. * If we create a hardware fence and this context is going away, we may never dispatch
  2868. * this fence to the GMU. Hence, avoid creating a hardware fence if context is going away.
  2869. */
  2870. if (kgsl_context_is_bad(context))
  2871. goto done;
  2872. entry = allocate_hw_fence_entry(adreno_dev, drawctxt, kfence);
  2873. if (!entry)
  2874. goto done;
  2875. /* If recovery is imminent, then do not create a hardware fence */
  2876. if (test_bit(GEN7_HWSCHED_HW_FENCE_ABORT_BIT, &hw_hfi->hw_fence.flags)) {
  2877. destroy_hw_fence = true;
  2878. goto done;
  2879. }
  2880. ret = _hw_fence_sleep(adreno_dev, drawctxt);
  2881. if (ret)
  2882. goto done;
  2883. /*
  2884. * If this ts hasn't been submitted yet, then store it in the drawctxt hardware fence
  2885. * list and return. This fence will be sent to GMU when this ts is dispatched to GMU.
  2886. */
  2887. if (timestamp_cmp(kfence->timestamp, drawctxt->internal_timestamp) > 0) {
  2888. drawctxt_queue_hw_fence(drawctxt, entry);
  2889. destroy_hw_fence = false;
  2890. goto done;
  2891. }
  2892. kgsl_readtimestamp(device, context, KGSL_TIMESTAMP_RETIRED, &retired);
  2893. /*
  2894. * Check if timestamp is retired. If we are in SLUMBER at this point, the timestamp is
  2895. * guaranteed to be retired. This way, we don't need the device mutex to check the device
  2896. * state explicitly.
  2897. */
  2898. if (timestamp_cmp(retired, kfence->timestamp) >= 0) {
  2899. kgsl_sync_timeline_signal(ktimeline, kfence->timestamp);
  2900. goto done;
  2901. }
  2902. /*
  2903. * If timestamp is not retired then GMU must already be powered up. This is because SLUMBER
  2904. * thread has to wait for hardware fence spinlock to make sure the hardware fence unack
  2905. * count is zero.
  2906. */
  2907. ret = _send_hw_fence_no_ack(adreno_dev, entry);
  2908. if (ret) {
  2909. if (__ratelimit(&_rs))
  2910. dev_err(&gmu->pdev->dev, "Aborting hw fence for ctx:%d ts:%d ret:%d\n",
  2911. kfence->context_id, kfence->timestamp, ret);
  2912. goto done;
  2913. }
  2914. list_add_tail(&entry->node, &drawctxt->hw_fence_inflight_list);
  2915. destroy_hw_fence = false;
  2916. done:
  2917. if (destroy_hw_fence) {
  2918. msm_hw_fence_destroy(kfence->hw_fence_handle, &kfence->fence);
  2919. if (entry)
  2920. gen7_remove_hw_fence_entry(adreno_dev, entry);
  2921. }
  2922. spin_unlock(&hw_hfi->hw_fence.lock);
  2923. spin_unlock(&drawctxt->lock);
  2924. }
  2925. /**
  2926. * setup_hw_fence_deferred_ctxt - The hardware fence(s) from this context couldn't be sent to the
  2927. * GMU because the hardware fence unack count reached a threshold. Hence, setup this context such
  2928. * that these hardware fences are sent to the GMU when the unack count drops to a desired threshold.
  2929. */
  2930. static void setup_hw_fence_deferred_ctxt(struct adreno_device *adreno_dev,
  2931. struct adreno_context *drawctxt, u32 ts)
  2932. {
  2933. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2934. if (!_kgsl_context_get(&drawctxt->base))
  2935. return;
  2936. hfi->hw_fence.defer_drawctxt = drawctxt;
  2937. hfi->hw_fence.defer_ts = ts;
  2938. /*
  2939. * Increment the active count so that device doesn't get powered off until this fence has
  2940. * been sent to GMU
  2941. */
  2942. gen7_hwsched_active_count_get(adreno_dev);
  2943. }
  2944. /**
  2945. * process_hw_fence_queue - This function walks the draw context's list of hardware fences
  2946. * and sends the ones which have a timestamp less than or equal to the timestamp that just
  2947. * got submitted to the GMU.
  2948. */
  2949. static void process_hw_fence_queue(struct adreno_device *adreno_dev,
  2950. struct adreno_context *drawctxt, u32 ts)
  2951. {
  2952. struct adreno_hw_fence_entry *entry = NULL, *next;
  2953. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  2954. int ret = 0;
  2955. /* This list is sorted with smallest timestamp at head and highest timestamp at tail */
  2956. list_for_each_entry_safe(entry, next, &drawctxt->hw_fence_list, node) {
  2957. if (timestamp_cmp((u32)entry->cmd.ts, ts) > 0)
  2958. return;
  2959. spin_lock(&hfi->hw_fence.lock);
  2960. if (test_bit(GEN7_HWSCHED_HW_FENCE_MAX_BIT, &hfi->hw_fence.flags)) {
  2961. setup_hw_fence_deferred_ctxt(adreno_dev, drawctxt, ts);
  2962. spin_unlock(&hfi->hw_fence.lock);
  2963. return;
  2964. }
  2965. ret = _send_hw_fence_no_ack(adreno_dev, entry);
  2966. spin_unlock(&hfi->hw_fence.lock);
  2967. if (ret)
  2968. return;
  2969. /*
  2970. * A fence that is sent to GMU must be added to the drawctxt->hw_fence_inflight_list
  2971. * so that we can keep track of when GMU sends it to the TxQueue
  2972. */
  2973. list_del_init(&entry->node);
  2974. list_add_tail(&entry->node, &drawctxt->hw_fence_inflight_list);
  2975. }
  2976. }
  2977. /* Size in below functions are in unit of dwords */
  2978. static int gen7_hfi_dispatch_queue_write(struct adreno_device *adreno_dev, u32 queue_idx,
  2979. u32 *msg, u32 size_bytes, struct kgsl_drawobj_cmd *cmdobj, struct adreno_submit_time *time)
  2980. {
  2981. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  2982. struct hfi_queue_table *tbl = gmu->hfi.hfi_mem->hostptr;
  2983. struct hfi_queue_header *hdr = &tbl->qhdr[queue_idx];
  2984. u32 *queue;
  2985. u32 i, write, empty_space;
  2986. u32 size_dwords = size_bytes >> 2;
  2987. u32 align_size = ALIGN(size_dwords, SZ_4);
  2988. u32 id = MSG_HDR_GET_ID(*msg);
  2989. if (hdr->status == HFI_QUEUE_STATUS_DISABLED || !IS_ALIGNED(size_bytes, sizeof(u32)))
  2990. return -EINVAL;
  2991. queue = HOST_QUEUE_START_ADDR(gmu->hfi.hfi_mem, queue_idx);
  2992. empty_space = (hdr->write_index >= hdr->read_index) ?
  2993. (hdr->queue_size - (hdr->write_index - hdr->read_index))
  2994. : (hdr->read_index - hdr->write_index);
  2995. if (empty_space <= align_size)
  2996. return -ENOSPC;
  2997. write = hdr->write_index;
  2998. for (i = 0; i < size_dwords; i++) {
  2999. queue[write] = msg[i];
  3000. write = (write + 1) % hdr->queue_size;
  3001. }
  3002. /* Cookify any non used data at the end of the write buffer */
  3003. for (; i < align_size; i++) {
  3004. queue[write] = 0xfafafafa;
  3005. write = (write + 1) % hdr->queue_size;
  3006. }
  3007. /* Ensure packet is written out before proceeding */
  3008. wmb();
  3009. if (!cmdobj)
  3010. goto done;
  3011. gen7_add_profile_events(adreno_dev, cmdobj, time);
  3012. /*
  3013. * Put the profiling information in the user profiling buffer.
  3014. * The hfi_update_write_idx below has a wmb() before the actual
  3015. * write index update to ensure that the GMU does not see the
  3016. * packet before the profile data is written out.
  3017. */
  3018. adreno_profile_submit_time(time);
  3019. done:
  3020. trace_kgsl_hfi_send(id, size_dwords, MSG_HDR_GET_SEQNUM(*msg));
  3021. hfi_update_write_idx(&hdr->write_index, write);
  3022. return 0;
  3023. }
  3024. int gen7_hwsched_submit_drawobj(struct adreno_device *adreno_dev, struct kgsl_drawobj *drawobj)
  3025. {
  3026. int ret = 0;
  3027. u32 cmd_sizebytes, seqnum;
  3028. struct kgsl_drawobj_cmd *cmdobj = NULL;
  3029. struct hfi_submit_cmd *cmd;
  3030. struct adreno_submit_time time = {0};
  3031. struct adreno_context *drawctxt = ADRENO_CONTEXT(drawobj->context);
  3032. static void *cmdbuf;
  3033. if (cmdbuf == NULL) {
  3034. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  3035. cmdbuf = devm_kzalloc(&device->pdev->dev, HFI_MAX_MSG_SIZE,
  3036. GFP_KERNEL);
  3037. if (!cmdbuf)
  3038. return -ENOMEM;
  3039. }
  3040. ret = hfi_context_register(adreno_dev, drawobj->context);
  3041. if (ret)
  3042. return ret;
  3043. if ((drawobj->type & SYNCOBJ_TYPE) != 0)
  3044. return _submit_hw_fence(adreno_dev, drawobj, cmdbuf);
  3045. cmdobj = CMDOBJ(drawobj);
  3046. /*
  3047. * If the MARKER object is retired, it doesn't need to be dispatched to GMU. Simply trigger
  3048. * any pending fences that are less than/equal to this object's timestamp.
  3049. */
  3050. if (test_bit(CMDOBJ_MARKER_EXPIRED, &cmdobj->priv)) {
  3051. spin_lock(&drawctxt->lock);
  3052. process_hw_fence_queue(adreno_dev, drawctxt, drawobj->timestamp);
  3053. spin_unlock(&drawctxt->lock);
  3054. return 0;
  3055. }
  3056. /* Add a *issue_ib struct for each IB */
  3057. if (cmdobj->numibs > HWSCHED_MAX_DISPATCH_NUMIBS ||
  3058. test_bit(CMDOBJ_SKIP, &cmdobj->priv))
  3059. cmd_sizebytes = sizeof(*cmd);
  3060. else
  3061. cmd_sizebytes = sizeof(*cmd) +
  3062. (sizeof(struct hfi_issue_ib) * cmdobj->numibs);
  3063. if (WARN_ON(cmd_sizebytes > HFI_MAX_MSG_SIZE))
  3064. return -EMSGSIZE;
  3065. memset(cmdbuf, 0x0, cmd_sizebytes);
  3066. cmd = cmdbuf;
  3067. cmd->ctxt_id = drawobj->context->id;
  3068. cmd->flags = HFI_CTXT_FLAG_NOTIFY;
  3069. if (drawobj->flags & KGSL_DRAWOBJ_END_OF_FRAME)
  3070. cmd->flags |= CMDBATCH_EOF;
  3071. cmd->ts = drawobj->timestamp;
  3072. if (test_bit(CMDOBJ_SKIP, &cmdobj->priv))
  3073. goto skipib;
  3074. populate_ibs(adreno_dev, cmd, cmdobj);
  3075. if ((drawobj->flags & KGSL_DRAWOBJ_PROFILING) &&
  3076. cmdobj->profiling_buf_entry) {
  3077. time.drawobj = drawobj;
  3078. cmd->profile_gpuaddr_lo =
  3079. lower_32_bits(cmdobj->profiling_buffer_gpuaddr);
  3080. cmd->profile_gpuaddr_hi =
  3081. upper_32_bits(cmdobj->profiling_buffer_gpuaddr);
  3082. /* Indicate to GMU to do user profiling for this submission */
  3083. cmd->flags |= CMDBATCH_PROFILING;
  3084. }
  3085. skipib:
  3086. adreno_drawobj_set_constraint(KGSL_DEVICE(adreno_dev), drawobj);
  3087. seqnum = atomic_inc_return(&adreno_dev->hwsched.submission_seqnum);
  3088. cmd->hdr = CREATE_MSG_HDR(H2F_MSG_ISSUE_CMD, HFI_MSG_CMD);
  3089. cmd->hdr = MSG_HDR_SET_SEQNUM_SIZE(cmd->hdr, seqnum, cmd_sizebytes >> 2);
  3090. if (adreno_hwsched_context_queue_enabled(adreno_dev))
  3091. ret = gen7_gmu_context_queue_write(adreno_dev,
  3092. &drawctxt->gmu_context_queue, (u32 *)cmd, cmd_sizebytes, drawobj, &time);
  3093. else
  3094. ret = gen7_hfi_dispatch_queue_write(adreno_dev,
  3095. HFI_DSP_ID_0 + drawobj->context->gmu_dispatch_queue,
  3096. (u32 *)cmd, cmd_sizebytes, cmdobj, &time);
  3097. if (ret)
  3098. return ret;
  3099. /* Send interrupt to GMU to receive the message */
  3100. gmu_core_regwrite(KGSL_DEVICE(adreno_dev), GEN7_GMU_HOST2GMU_INTR_SET,
  3101. DISPQ_IRQ_BIT(get_irq_bit(adreno_dev, drawobj)));
  3102. spin_lock(&drawctxt->lock);
  3103. process_hw_fence_queue(adreno_dev, drawctxt, drawobj->timestamp);
  3104. /*
  3105. * We need to update the internal timestamp while holding the drawctxt lock since we have to
  3106. * check it in the hardware fence creation path, where we are not taking the device mutex.
  3107. */
  3108. drawctxt->internal_timestamp = drawobj->timestamp;
  3109. spin_unlock(&drawctxt->lock);
  3110. return 0;
  3111. }
  3112. int gen7_hwsched_send_recurring_cmdobj(struct adreno_device *adreno_dev,
  3113. struct kgsl_drawobj_cmd *cmdobj)
  3114. {
  3115. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  3116. struct kgsl_drawobj *drawobj = DRAWOBJ(cmdobj);
  3117. struct hfi_submit_cmd *cmd;
  3118. struct kgsl_memobj_node *ib;
  3119. u32 cmd_sizebytes;
  3120. int ret;
  3121. static bool active;
  3122. if (adreno_gpu_halt(adreno_dev) || adreno_hwsched_gpu_fault(adreno_dev))
  3123. return -EBUSY;
  3124. if (test_bit(CMDOBJ_RECURRING_STOP, &cmdobj->priv)) {
  3125. cmdobj->numibs = 0;
  3126. } else {
  3127. list_for_each_entry(ib, &cmdobj->cmdlist, node)
  3128. cmdobj->numibs++;
  3129. }
  3130. if (cmdobj->numibs > HWSCHED_MAX_IBS)
  3131. return -EINVAL;
  3132. if (cmdobj->numibs > HWSCHED_MAX_DISPATCH_NUMIBS)
  3133. cmd_sizebytes = sizeof(*cmd);
  3134. else
  3135. cmd_sizebytes = sizeof(*cmd) +
  3136. (sizeof(struct hfi_issue_ib) * cmdobj->numibs);
  3137. if (WARN_ON(cmd_sizebytes > HFI_MAX_MSG_SIZE))
  3138. return -EMSGSIZE;
  3139. cmd = kzalloc(cmd_sizebytes, GFP_KERNEL);
  3140. if (cmd == NULL)
  3141. return -ENOMEM;
  3142. if (test_bit(CMDOBJ_RECURRING_START, &cmdobj->priv)) {
  3143. if (!active) {
  3144. ret = adreno_active_count_get(adreno_dev);
  3145. if (ret) {
  3146. kfree(cmd);
  3147. return ret;
  3148. }
  3149. active = true;
  3150. }
  3151. cmd->flags |= CMDBATCH_RECURRING_START;
  3152. populate_ibs(adreno_dev, cmd, cmdobj);
  3153. } else
  3154. cmd->flags |= CMDBATCH_RECURRING_STOP;
  3155. cmd->ctxt_id = drawobj->context->id;
  3156. ret = hfi_context_register(adreno_dev, drawobj->context);
  3157. if (ret) {
  3158. adreno_active_count_put(adreno_dev);
  3159. active = false;
  3160. kfree(cmd);
  3161. return ret;
  3162. }
  3163. cmd->hdr = CREATE_MSG_HDR(H2F_MSG_ISSUE_RECURRING_CMD, HFI_MSG_CMD);
  3164. ret = gen7_hfi_send_cmd_async(adreno_dev, cmd, sizeof(*cmd));
  3165. kfree(cmd);
  3166. if (ret) {
  3167. adreno_active_count_put(adreno_dev);
  3168. active = false;
  3169. return ret;
  3170. }
  3171. if (test_bit(CMDOBJ_RECURRING_STOP, &cmdobj->priv)) {
  3172. adreno_hwsched_retire_cmdobj(hwsched, hwsched->recurring_cmdobj);
  3173. del_timer_sync(&hwsched->lsr_timer);
  3174. hwsched->recurring_cmdobj = NULL;
  3175. if (active)
  3176. adreno_active_count_put(adreno_dev);
  3177. active = false;
  3178. return ret;
  3179. }
  3180. hwsched->recurring_cmdobj = cmdobj;
  3181. /* Star LSR timer for power stats collection */
  3182. mod_timer(&hwsched->lsr_timer, jiffies + msecs_to_jiffies(10));
  3183. return ret;
  3184. }
  3185. void gen7_trigger_hw_fence_cpu(struct adreno_device *adreno_dev,
  3186. struct adreno_hw_fence_entry *entry)
  3187. {
  3188. int ret = msm_hw_fence_update_txq(adreno_dev->hwsched.hw_fence.handle,
  3189. entry->cmd.hash_index, 0, 0);
  3190. if (ret) {
  3191. dev_err_ratelimited(adreno_dev->dev.dev,
  3192. "Failed to trigger hw fence via cpu: ctx:%d ts:%d ret:%d\n",
  3193. entry->drawctxt->base.id, (u32)entry->cmd.ts, ret);
  3194. return;
  3195. }
  3196. msm_hw_fence_trigger_signal(adreno_dev->hwsched.hw_fence.handle, IPCC_CLIENT_GPU,
  3197. IPCC_CLIENT_APSS, 0);
  3198. }
  3199. /* We don't want to unnecessarily wake the GMU to trigger hardware fences */
  3200. static void drain_context_hw_fence_cpu(struct adreno_device *adreno_dev,
  3201. struct adreno_context *drawctxt)
  3202. {
  3203. struct adreno_hw_fence_entry *entry, *tmp;
  3204. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_list, node) {
  3205. gen7_trigger_hw_fence_cpu(adreno_dev, entry);
  3206. gen7_remove_hw_fence_entry(adreno_dev, entry);
  3207. }
  3208. }
  3209. int gen7_hwsched_drain_context_hw_fences(struct adreno_device *adreno_dev,
  3210. struct adreno_context *drawctxt)
  3211. {
  3212. struct adreno_hw_fence_entry *entry, *tmp;
  3213. int ret = 0;
  3214. /* We don't need the drawctxt lock here as this context has already been invalidated */
  3215. list_for_each_entry_safe(entry, tmp, &drawctxt->hw_fence_list, node) {
  3216. /* Any error here is fatal */
  3217. ret = gen7_send_hw_fence_hfi_wait_ack(adreno_dev, entry,
  3218. HW_FENCE_FLAG_SKIP_MEMSTORE);
  3219. if (ret)
  3220. break;
  3221. gen7_remove_hw_fence_entry(adreno_dev, entry);
  3222. }
  3223. return ret;
  3224. }
  3225. static void trigger_context_unregister_fault(struct adreno_device *adreno_dev,
  3226. struct adreno_context *drawctxt)
  3227. {
  3228. gmu_core_fault_snapshot(KGSL_DEVICE(adreno_dev));
  3229. /* Make sure we send all fences from this context to the TxQueue after recovery */
  3230. move_detached_context_hardware_fences(adreno_dev, drawctxt);
  3231. gen7_hwsched_fault(adreno_dev, ADRENO_GMU_FAULT);
  3232. }
  3233. static int send_context_unregister_hfi(struct adreno_device *adreno_dev,
  3234. struct kgsl_context *context, u32 ts)
  3235. {
  3236. struct gen7_gmu_device *gmu = to_gen7_gmu(adreno_dev);
  3237. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  3238. struct adreno_context *drawctxt = ADRENO_CONTEXT(context);
  3239. struct pending_cmd pending_ack;
  3240. struct hfi_unregister_ctxt_cmd cmd;
  3241. u32 seqnum;
  3242. int ret;
  3243. /* Only send HFI if device is not in SLUMBER */
  3244. if (!context->gmu_registered ||
  3245. !test_bit(GMU_PRIV_GPU_STARTED, &gmu->flags)) {
  3246. drain_context_hw_fence_cpu(adreno_dev, drawctxt);
  3247. return 0;
  3248. }
  3249. ret = CMD_MSG_HDR(cmd, H2F_MSG_UNREGISTER_CONTEXT);
  3250. if (ret)
  3251. return ret;
  3252. cmd.ctxt_id = context->id,
  3253. cmd.ts = ts,
  3254. /*
  3255. * Although we know device is powered on, we can still enter SLUMBER
  3256. * because the wait for ack below is done without holding the mutex. So
  3257. * take an active count before releasing the mutex so as to avoid a
  3258. * concurrent SLUMBER sequence while GMU is un-registering this context.
  3259. */
  3260. ret = gen7_hwsched_active_count_get(adreno_dev);
  3261. if (ret) {
  3262. trigger_context_unregister_fault(adreno_dev, drawctxt);
  3263. return ret;
  3264. }
  3265. seqnum = atomic_inc_return(&gmu->hfi.seqnum);
  3266. cmd.hdr = MSG_HDR_SET_SEQNUM_SIZE(cmd.hdr, seqnum, sizeof(cmd) >> 2);
  3267. add_waiter(hfi, cmd.hdr, &pending_ack);
  3268. ret = gen7_hfi_cmdq_write(adreno_dev, (u32 *)&cmd, sizeof(cmd));
  3269. if (ret) {
  3270. trigger_context_unregister_fault(adreno_dev, drawctxt);
  3271. goto done;
  3272. }
  3273. ret = adreno_hwsched_ctxt_unregister_wait_completion(adreno_dev,
  3274. &gmu->pdev->dev, &pending_ack, gen7_hwsched_process_msgq, &cmd);
  3275. if (ret) {
  3276. trigger_context_unregister_fault(adreno_dev, drawctxt);
  3277. goto done;
  3278. }
  3279. ret = check_detached_context_hardware_fences(adreno_dev, drawctxt);
  3280. if (!ret)
  3281. ret = check_ack_failure(adreno_dev, &pending_ack);
  3282. done:
  3283. gen7_hwsched_active_count_put(adreno_dev);
  3284. del_waiter(hfi, &pending_ack);
  3285. return ret;
  3286. }
  3287. void gen7_hwsched_context_detach(struct adreno_context *drawctxt)
  3288. {
  3289. struct kgsl_context *context = &drawctxt->base;
  3290. struct kgsl_device *device = context->device;
  3291. struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
  3292. int ret = 0;
  3293. mutex_lock(&device->mutex);
  3294. ret = send_context_unregister_hfi(adreno_dev, context,
  3295. drawctxt->internal_timestamp);
  3296. if (!ret) {
  3297. kgsl_sharedmem_writel(device->memstore,
  3298. KGSL_MEMSTORE_OFFSET(context->id, soptimestamp),
  3299. drawctxt->timestamp);
  3300. kgsl_sharedmem_writel(device->memstore,
  3301. KGSL_MEMSTORE_OFFSET(context->id, eoptimestamp),
  3302. drawctxt->timestamp);
  3303. adreno_profile_process_results(adreno_dev);
  3304. }
  3305. context->gmu_registered = false;
  3306. mutex_unlock(&device->mutex);
  3307. }
  3308. u32 gen7_hwsched_preempt_count_get(struct adreno_device *adreno_dev)
  3309. {
  3310. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  3311. if (device->state != KGSL_STATE_ACTIVE)
  3312. return 0;
  3313. return gen7_hwsched_hfi_get_value(adreno_dev, HFI_VALUE_PREEMPT_COUNT);
  3314. }
  3315. void gen7_hwsched_context_destroy(struct adreno_device *adreno_dev,
  3316. struct adreno_context *drawctxt)
  3317. {
  3318. if (!adreno_hwsched_context_queue_enabled(adreno_dev))
  3319. return;
  3320. if (drawctxt->gmu_context_queue.gmuaddr)
  3321. gen7_free_gmu_block(to_gen7_gmu(adreno_dev), &drawctxt->gmu_context_queue);
  3322. if (drawctxt->gmu_hw_fence_queue.gmuaddr)
  3323. gen7_free_gmu_block(to_gen7_gmu(adreno_dev), &drawctxt->gmu_hw_fence_queue);
  3324. }
  3325. static int register_global_ctxt(struct adreno_device *adreno_dev)
  3326. {
  3327. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  3328. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  3329. struct hfi_register_ctxt_cmd rcmd = {0};
  3330. struct hfi_context_pointers_cmd pcmd = {0};
  3331. int ret;
  3332. if (hwsched->global_ctxt_gmu_registered)
  3333. return 0;
  3334. if (adreno_hwsched_context_queue_enabled(adreno_dev) && !hwsched->global_ctxtq.hostptr) {
  3335. struct gmu_context_queue_header *hdr;
  3336. ret = gen7_alloc_gmu_kernel_block(to_gen7_gmu(adreno_dev), &hwsched->global_ctxtq,
  3337. SZ_4K, GMU_NONCACHED_KERNEL, IOMMU_READ | IOMMU_WRITE | IOMMU_PRIV);
  3338. if (ret) {
  3339. memset(&hwsched->global_ctxtq, 0x0, sizeof(hwsched->global_ctxtq));
  3340. return ret;
  3341. }
  3342. hdr = hwsched->global_ctxtq.hostptr;
  3343. hdr->start_addr = hwsched->global_ctxtq.gmuaddr + sizeof(*hdr);
  3344. hdr->queue_size = (hwsched->global_ctxtq.size - sizeof(*hdr)) >> 2;
  3345. }
  3346. ret = CMD_MSG_HDR(rcmd, H2F_MSG_REGISTER_CONTEXT);
  3347. if (ret)
  3348. return ret;
  3349. rcmd.ctxt_id = KGSL_GLOBAL_CTXT_ID;
  3350. rcmd.flags = (KGSL_CONTEXT_PRIORITY_HIGH << KGSL_CONTEXT_PRIORITY_SHIFT);
  3351. ret = gen7_hfi_send_cmd_async(adreno_dev, &rcmd, sizeof(rcmd));
  3352. if (ret)
  3353. return ret;
  3354. ret = CMD_MSG_HDR(pcmd, H2F_MSG_CONTEXT_POINTERS);
  3355. if (ret)
  3356. return ret;
  3357. pcmd.ctxt_id = KGSL_GLOBAL_CTXT_ID;
  3358. pcmd.sop_addr = MEMSTORE_ID_GPU_ADDR(device, KGSL_GLOBAL_CTXT_ID, soptimestamp);
  3359. pcmd.eop_addr = MEMSTORE_ID_GPU_ADDR(device, KGSL_GLOBAL_CTXT_ID, eoptimestamp);
  3360. if (adreno_hwsched_context_queue_enabled(adreno_dev))
  3361. pcmd.gmu_context_queue_addr = hwsched->global_ctxtq.gmuaddr;
  3362. ret = gen7_hfi_send_cmd_async(adreno_dev, &pcmd, sizeof(pcmd));
  3363. if (!ret)
  3364. hwsched->global_ctxt_gmu_registered = true;
  3365. return ret;
  3366. }
  3367. static int submit_global_ctxt_cmd(struct adreno_device *adreno_dev, u64 gpuaddr, u32 size)
  3368. {
  3369. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  3370. struct adreno_hwsched *hwsched = &adreno_dev->hwsched;
  3371. struct {
  3372. struct hfi_submit_cmd submit_cmd;
  3373. struct hfi_issue_ib issue_ib;
  3374. } cmd = {0};
  3375. u32 seqnum, cmd_size = sizeof(cmd);
  3376. static u32 ts;
  3377. int ret;
  3378. cmd.submit_cmd.ctxt_id = KGSL_GLOBAL_CTXT_ID;
  3379. cmd.submit_cmd.ts = ++ts;
  3380. cmd.submit_cmd.numibs = 1;
  3381. cmd.issue_ib.addr = gpuaddr;
  3382. cmd.issue_ib.size = size;
  3383. seqnum = atomic_inc_return(&hwsched->submission_seqnum);
  3384. cmd.submit_cmd.hdr = CREATE_MSG_HDR(H2F_MSG_ISSUE_CMD, HFI_MSG_CMD);
  3385. cmd.submit_cmd.hdr = MSG_HDR_SET_SEQNUM_SIZE(cmd.submit_cmd.hdr, seqnum, cmd_size >> 2);
  3386. if (adreno_hwsched_context_queue_enabled(adreno_dev))
  3387. ret = gen7_gmu_context_queue_write(adreno_dev,
  3388. &hwsched->global_ctxtq, (u32 *)&cmd, cmd_size, NULL, NULL);
  3389. else
  3390. ret = gen7_hfi_dispatch_queue_write(adreno_dev, HFI_DSP_ID_0,
  3391. (u32 *)&cmd, cmd_size, NULL, NULL);
  3392. /* Send interrupt to GMU to receive the message */
  3393. if (!ret)
  3394. gmu_core_regwrite(device, GEN7_GMU_HOST2GMU_INTR_SET, DISPQ_IRQ_BIT(0));
  3395. return ret;
  3396. }
  3397. int gen7_hwsched_counter_inline_enable(struct adreno_device *adreno_dev,
  3398. const struct adreno_perfcount_group *group,
  3399. u32 counter, u32 countable)
  3400. {
  3401. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  3402. struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
  3403. struct adreno_perfcount_register *reg = &group->regs[counter];
  3404. u32 val, *cmds, count = 0;
  3405. int ret;
  3406. ret = register_global_ctxt(adreno_dev);
  3407. if (ret)
  3408. goto err;
  3409. ret = adreno_allocate_global(device, &hfi->perfctr_scratch,
  3410. PAGE_SIZE, 0, KGSL_MEMFLAGS_GPUREADONLY, 0, "perfctr_scratch");
  3411. if (ret)
  3412. goto err;
  3413. if (group->flags & ADRENO_PERFCOUNTER_GROUP_RESTORE)
  3414. gen7_perfcounter_update(adreno_dev, reg, false,
  3415. FIELD_PREP(GENMASK(13, 12), PIPE_NONE), group->flags);
  3416. cmds = hfi->perfctr_scratch->hostptr;
  3417. cmds[count++] = cp_type7_packet(CP_WAIT_FOR_IDLE, 0);
  3418. cmds[count++] = cp_type4_packet(reg->select, 1);
  3419. cmds[count++] = countable;
  3420. ret = submit_global_ctxt_cmd(adreno_dev, hfi->perfctr_scratch->gpuaddr, count << 2);
  3421. if (ret)
  3422. goto err;
  3423. /* Wait till the register is programmed with the countable */
  3424. ret = kgsl_regmap_read_poll_timeout(&device->regmap, reg->select, val,
  3425. val == countable, 100, ADRENO_IDLE_TIMEOUT);
  3426. if (!ret) {
  3427. reg->value = 0;
  3428. return ret;
  3429. }
  3430. err:
  3431. dev_err(device->dev, "Perfcounter %s/%u/%u start via commands failed\n",
  3432. group->name, counter, countable);
  3433. return ret;
  3434. }
  3435. int gen7_hwsched_disable_hw_fence_throttle(struct adreno_device *adreno_dev)
  3436. {
  3437. struct gen7_hwsched_hfi *hfi = to_gen7_hwsched_hfi(adreno_dev);
  3438. struct adreno_context *drawctxt = NULL;
  3439. u32 ts = 0;
  3440. int ret = 0;
  3441. if (!test_bit(ADRENO_HWSCHED_HW_FENCE, &adreno_dev->hwsched.flags))
  3442. return 0;
  3443. spin_lock(&hfi->hw_fence.lock);
  3444. drawctxt = hfi->hw_fence.defer_drawctxt;
  3445. ts = hfi->hw_fence.defer_ts;
  3446. spin_unlock(&hfi->hw_fence.lock);
  3447. if (!drawctxt)
  3448. goto done;
  3449. ret = process_hw_fence_deferred_ctxt(adreno_dev, drawctxt, ts);
  3450. kgsl_context_put(&drawctxt->base);
  3451. gen7_hwsched_active_count_put(adreno_dev);
  3452. done:
  3453. _disable_hw_fence_throttle(adreno_dev, true);
  3454. return ret;
  3455. }