dp_power.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/pm_runtime.h>
  8. #include "dp_power.h"
  9. #include "dp_catalog.h"
  10. #include "dp_debug.h"
  11. #include "dp_pll.h"
  12. #define DP_CLIENT_NAME_SIZE 20
  13. #define XO_CLK_KHZ 19200
  14. struct dp_power_private {
  15. struct dp_parser *parser;
  16. struct dp_pll *pll;
  17. struct platform_device *pdev;
  18. struct clk *pixel_clk_rcg;
  19. struct clk *pixel_parent;
  20. struct clk *pixel1_clk_rcg;
  21. struct clk *xo_clk;
  22. struct clk *link_clk_rcg;
  23. struct clk *link_parent;
  24. struct dp_power dp_power;
  25. bool core_clks_on;
  26. bool link_clks_on;
  27. bool strm0_clks_on;
  28. bool strm1_clks_on;
  29. bool strm0_clks_parked;
  30. bool strm1_clks_parked;
  31. bool link_clks_parked;
  32. };
  33. static int dp_power_regulator_init(struct dp_power_private *power)
  34. {
  35. int rc = 0, i = 0, j = 0;
  36. struct platform_device *pdev;
  37. struct dp_parser *parser;
  38. parser = power->parser;
  39. pdev = power->pdev;
  40. for (i = DP_CORE_PM; !rc && (i < DP_MAX_PM); i++) {
  41. rc = msm_dss_get_vreg(&pdev->dev,
  42. parser->mp[i].vreg_config,
  43. parser->mp[i].num_vreg, 1);
  44. if (rc) {
  45. DP_ERR("failed to init vregs for %s\n",
  46. dp_parser_pm_name(i));
  47. for (j = i - 1; j >= DP_CORE_PM; j--) {
  48. msm_dss_get_vreg(&pdev->dev,
  49. parser->mp[j].vreg_config,
  50. parser->mp[j].num_vreg, 0);
  51. }
  52. goto error;
  53. }
  54. }
  55. error:
  56. return rc;
  57. }
  58. static void dp_power_regulator_deinit(struct dp_power_private *power)
  59. {
  60. int rc = 0, i = 0;
  61. struct platform_device *pdev;
  62. struct dp_parser *parser;
  63. parser = power->parser;
  64. pdev = power->pdev;
  65. for (i = DP_CORE_PM; (i < DP_MAX_PM); i++) {
  66. rc = msm_dss_get_vreg(&pdev->dev,
  67. parser->mp[i].vreg_config,
  68. parser->mp[i].num_vreg, 0);
  69. if (rc)
  70. DP_ERR("failed to deinit vregs for %s\n",
  71. dp_parser_pm_name(i));
  72. }
  73. }
  74. static void dp_power_phy_gdsc(struct dp_power *dp_power, bool on)
  75. {
  76. int rc = 0;
  77. if (IS_ERR_OR_NULL(dp_power->dp_phy_gdsc))
  78. return;
  79. if (on)
  80. rc = regulator_enable(dp_power->dp_phy_gdsc);
  81. else
  82. rc = regulator_disable(dp_power->dp_phy_gdsc);
  83. if (rc)
  84. DP_ERR("Fail to %s dp_phy_gdsc regulator ret =%d\n",
  85. on ? "enable" : "disable", rc);
  86. }
  87. static int dp_power_regulator_ctrl(struct dp_power_private *power, bool enable)
  88. {
  89. int rc = 0, i = 0, j = 0;
  90. struct dp_parser *parser;
  91. parser = power->parser;
  92. for (i = DP_CORE_PM; i < DP_MAX_PM; i++) {
  93. /*
  94. * The DP_PLL_PM regulator is controlled by dp_display based
  95. * on the link configuration.
  96. */
  97. if (i == DP_PLL_PM) {
  98. /* DP GDSC vote is needed for new chipsets, define gdsc phandle if needed */
  99. dp_power_phy_gdsc(&power->dp_power, enable);
  100. DP_DEBUG("skipping: '%s' vregs for %s\n",
  101. enable ? "enable" : "disable",
  102. dp_parser_pm_name(i));
  103. continue;
  104. }
  105. rc = msm_dss_enable_vreg(
  106. parser->mp[i].vreg_config,
  107. parser->mp[i].num_vreg, enable);
  108. if (rc) {
  109. DP_ERR("failed to '%s' vregs for %s\n",
  110. enable ? "enable" : "disable",
  111. dp_parser_pm_name(i));
  112. if (enable) {
  113. for (j = i-1; j >= DP_CORE_PM; j--) {
  114. msm_dss_enable_vreg(
  115. parser->mp[j].vreg_config,
  116. parser->mp[j].num_vreg, 0);
  117. }
  118. }
  119. goto error;
  120. }
  121. }
  122. error:
  123. return rc;
  124. }
  125. static int dp_power_pinctrl_set(struct dp_power_private *power, bool active)
  126. {
  127. int rc = -EFAULT;
  128. struct pinctrl_state *pin_state;
  129. struct dp_parser *parser;
  130. parser = power->parser;
  131. if (IS_ERR_OR_NULL(parser->pinctrl.pin))
  132. return 0;
  133. pin_state = active ? parser->pinctrl.state_active
  134. : parser->pinctrl.state_suspend;
  135. if (!IS_ERR_OR_NULL(pin_state)) {
  136. rc = pinctrl_select_state(parser->pinctrl.pin,
  137. pin_state);
  138. if (rc)
  139. DP_ERR("can not set %s pins\n",
  140. active ? "dp_active"
  141. : "dp_sleep");
  142. } else {
  143. DP_ERR("invalid '%s' pinstate\n",
  144. active ? "dp_active"
  145. : "dp_sleep");
  146. }
  147. return rc;
  148. }
  149. static void dp_power_clk_put(struct dp_power_private *power)
  150. {
  151. enum dp_pm_type module;
  152. for (module = DP_CORE_PM; module < DP_MAX_PM; module++) {
  153. struct dss_module_power *pm = &power->parser->mp[module];
  154. if (!pm->num_clk)
  155. continue;
  156. msm_dss_mmrm_deregister(&power->pdev->dev, pm);
  157. msm_dss_put_clk(pm->clk_config, pm->num_clk);
  158. }
  159. }
  160. static int dp_power_clk_init(struct dp_power_private *power, bool enable)
  161. {
  162. int rc = 0;
  163. struct device *dev;
  164. enum dp_pm_type module;
  165. dev = &power->pdev->dev;
  166. if (enable) {
  167. for (module = DP_CORE_PM; module < DP_MAX_PM; module++) {
  168. struct dss_module_power *pm =
  169. &power->parser->mp[module];
  170. if (!pm->num_clk)
  171. continue;
  172. rc = msm_dss_get_clk(dev, pm->clk_config, pm->num_clk);
  173. if (rc) {
  174. DP_ERR("failed to get %s clk. err=%d\n",
  175. dp_parser_pm_name(module), rc);
  176. goto exit;
  177. }
  178. }
  179. power->pixel_clk_rcg = clk_get(dev, "pixel_clk_rcg");
  180. if (IS_ERR(power->pixel_clk_rcg)) {
  181. DP_ERR("Unable to get DP pixel clk RCG: %ld\n",
  182. PTR_ERR(power->pixel_clk_rcg));
  183. rc = PTR_ERR(power->pixel_clk_rcg);
  184. power->pixel_clk_rcg = NULL;
  185. goto err_pixel_clk_rcg;
  186. }
  187. power->pixel_parent = clk_get(dev, "pixel_parent");
  188. if (IS_ERR(power->pixel_parent)) {
  189. DP_ERR("Unable to get DP pixel RCG parent: %d\n",
  190. PTR_ERR(power->pixel_parent));
  191. rc = PTR_ERR(power->pixel_parent);
  192. power->pixel_parent = NULL;
  193. goto err_pixel_parent;
  194. }
  195. power->xo_clk = clk_get(dev, "rpmh_cxo_clk");
  196. if (IS_ERR(power->xo_clk)) {
  197. DP_ERR("Unable to get XO clk: %d\n", PTR_ERR(power->xo_clk));
  198. rc = PTR_ERR(power->xo_clk);
  199. power->xo_clk = NULL;
  200. goto err_xo_clk;
  201. }
  202. if (power->parser->has_mst) {
  203. power->pixel1_clk_rcg = clk_get(dev, "pixel1_clk_rcg");
  204. if (IS_ERR(power->pixel1_clk_rcg)) {
  205. DP_ERR("Unable to get DP pixel1 clk RCG: %d\n",
  206. PTR_ERR(power->pixel1_clk_rcg));
  207. rc = PTR_ERR(power->pixel1_clk_rcg);
  208. power->pixel1_clk_rcg = NULL;
  209. goto err_pixel1_clk_rcg;
  210. }
  211. }
  212. power->link_clk_rcg = clk_get(dev, "link_clk_src");
  213. if (IS_ERR(power->link_clk_rcg)) {
  214. DP_ERR("Unable to get DP link clk RCG: %ld\n",
  215. PTR_ERR(power->link_clk_rcg));
  216. rc = PTR_ERR(power->link_clk_rcg);
  217. power->link_clk_rcg = NULL;
  218. goto err_link_clk_rcg;
  219. }
  220. /* If link_parent node is available, convert clk rates to HZ for byte2 ops */
  221. power->pll->clk_factor = 1000;
  222. power->link_parent = clk_get(dev, "link_parent");
  223. if (IS_ERR(power->link_parent)) {
  224. DP_WARN("Unable to get DP link parent: %ld\n",
  225. PTR_ERR(power->link_parent));
  226. power->link_parent = NULL;
  227. power->pll->clk_factor = 1;
  228. }
  229. } else {
  230. if (power->pixel1_clk_rcg)
  231. clk_put(power->pixel1_clk_rcg);
  232. if (power->pixel_parent)
  233. clk_put(power->pixel_parent);
  234. if (power->pixel_clk_rcg)
  235. clk_put(power->pixel_clk_rcg);
  236. if (power->link_parent)
  237. clk_put(power->link_parent);
  238. if (power->link_clk_rcg)
  239. clk_put(power->link_clk_rcg);
  240. dp_power_clk_put(power);
  241. }
  242. return rc;
  243. err_link_clk_rcg:
  244. if (power->pixel1_clk_rcg)
  245. clk_put(power->pixel1_clk_rcg);
  246. err_pixel1_clk_rcg:
  247. clk_put(power->xo_clk);
  248. err_xo_clk:
  249. clk_put(power->pixel_parent);
  250. err_pixel_parent:
  251. clk_put(power->pixel_clk_rcg);
  252. err_pixel_clk_rcg:
  253. dp_power_clk_put(power);
  254. exit:
  255. return rc;
  256. }
  257. static int dp_power_park_module(struct dp_power_private *power, enum dp_pm_type module)
  258. {
  259. struct dss_module_power *mp;
  260. struct clk *clk = NULL;
  261. int rc = 0;
  262. bool *parked;
  263. mp = &power->parser->mp[module];
  264. if (module == DP_STREAM0_PM) {
  265. clk = power->pixel_clk_rcg;
  266. parked = &power->strm0_clks_parked;
  267. } else if (module == DP_STREAM1_PM) {
  268. clk = power->pixel1_clk_rcg;
  269. parked = &power->strm1_clks_parked;
  270. } else if (module == DP_LINK_PM) {
  271. clk = power->link_clk_rcg;
  272. parked = &power->link_clks_parked;
  273. } else {
  274. goto exit;
  275. }
  276. if (!clk) {
  277. DP_WARN("clk type %d not supported\n", module);
  278. rc = -EINVAL;
  279. goto exit;
  280. }
  281. if (!power->xo_clk) {
  282. rc = -EINVAL;
  283. goto exit;
  284. }
  285. if (*parked)
  286. goto exit;
  287. rc = clk_set_parent(clk, power->xo_clk);
  288. if (rc) {
  289. DP_ERR("unable to set xo parent on clk %d\n", module);
  290. goto exit;
  291. }
  292. mp->clk_config->rate = XO_CLK_KHZ * 1000;
  293. rc = msm_dss_clk_set_rate(mp->clk_config, mp->num_clk);
  294. if (rc) {
  295. DP_ERR("failed to set clk rate.\n");
  296. goto exit;
  297. }
  298. *parked = true;
  299. exit:
  300. return rc;
  301. }
  302. static int dp_power_clk_set_rate(struct dp_power_private *power,
  303. enum dp_pm_type module, bool enable)
  304. {
  305. int rc = 0;
  306. struct dss_module_power *mp;
  307. if (!power) {
  308. DP_ERR("invalid power data\n");
  309. rc = -EINVAL;
  310. goto exit;
  311. }
  312. mp = &power->parser->mp[module];
  313. if (enable) {
  314. rc = msm_dss_clk_set_rate(mp->clk_config, mp->num_clk);
  315. if (rc) {
  316. DP_ERR("failed to set clks rate.\n");
  317. goto exit;
  318. }
  319. rc = msm_dss_enable_clk(mp->clk_config, mp->num_clk, 1);
  320. if (rc) {
  321. DP_ERR("failed to enable clks\n");
  322. goto exit;
  323. }
  324. } else {
  325. rc = msm_dss_enable_clk(mp->clk_config, mp->num_clk, 0);
  326. if (rc) {
  327. DP_ERR("failed to disable clks\n");
  328. goto exit;
  329. }
  330. dp_power_park_module(power, module);
  331. }
  332. exit:
  333. return rc;
  334. }
  335. static bool dp_power_clk_status(struct dp_power *dp_power, enum dp_pm_type pm_type)
  336. {
  337. struct dp_power_private *power;
  338. if (!dp_power) {
  339. DP_ERR("invalid power data\n");
  340. return false;
  341. }
  342. power = container_of(dp_power, struct dp_power_private, dp_power);
  343. if (pm_type == DP_LINK_PM)
  344. return power->link_clks_on;
  345. else if (pm_type == DP_CORE_PM)
  346. return power->core_clks_on;
  347. else if (pm_type == DP_STREAM0_PM)
  348. return power->strm0_clks_on;
  349. else if (pm_type == DP_STREAM1_PM)
  350. return power->strm1_clks_on;
  351. else
  352. return false;
  353. }
  354. static int dp_power_clk_enable(struct dp_power *dp_power,
  355. enum dp_pm_type pm_type, bool enable)
  356. {
  357. int rc = 0;
  358. struct dss_module_power *mp;
  359. struct dp_power_private *power;
  360. if (!dp_power) {
  361. DP_ERR("invalid power data\n");
  362. rc = -EINVAL;
  363. goto error;
  364. }
  365. power = container_of(dp_power, struct dp_power_private, dp_power);
  366. mp = &power->parser->mp[pm_type];
  367. if (pm_type >= DP_MAX_PM) {
  368. DP_ERR("unsupported power module: %s\n",
  369. dp_parser_pm_name(pm_type));
  370. return -EINVAL;
  371. }
  372. if (enable) {
  373. if (dp_power_clk_status(dp_power, pm_type)) {
  374. DP_DEBUG("%s clks already enabled\n", dp_parser_pm_name(pm_type));
  375. return 0;
  376. }
  377. if ((pm_type == DP_CTRL_PM) && (!power->core_clks_on)) {
  378. DP_DEBUG("Need to enable core clks before link clks\n");
  379. rc = dp_power_clk_set_rate(power, pm_type, enable);
  380. if (rc) {
  381. DP_ERR("failed to enable clks: %s. err=%d\n",
  382. dp_parser_pm_name(DP_CORE_PM), rc);
  383. goto error;
  384. } else {
  385. power->core_clks_on = true;
  386. }
  387. }
  388. if (pm_type == DP_LINK_PM && power->link_parent) {
  389. rc = clk_set_parent(power->link_clk_rcg, power->link_parent);
  390. if (rc) {
  391. DP_ERR("failed to set link parent\n");
  392. goto error;
  393. }
  394. }
  395. if (((pm_type == DP_STREAM0_PM) || (pm_type == DP_STREAM1_PM))
  396. && (!power->link_clks_on)) {
  397. DP_ERR("Need to enable link clk before stream clks\n");
  398. goto error;
  399. }
  400. }
  401. rc = dp_power_clk_set_rate(power, pm_type, enable);
  402. if (rc) {
  403. DP_ERR("failed to '%s' clks for: %s. err=%d\n",
  404. enable ? "enable" : "disable",
  405. dp_parser_pm_name(pm_type), rc);
  406. goto error;
  407. }
  408. if (pm_type == DP_CORE_PM)
  409. power->core_clks_on = enable;
  410. else if (pm_type == DP_STREAM0_PM)
  411. power->strm0_clks_on = enable;
  412. else if (pm_type == DP_STREAM1_PM)
  413. power->strm1_clks_on = enable;
  414. else if (pm_type == DP_LINK_PM)
  415. power->link_clks_on = enable;
  416. if (pm_type == DP_STREAM0_PM)
  417. power->strm0_clks_parked = false;
  418. if (pm_type == DP_STREAM1_PM)
  419. power->strm1_clks_parked = false;
  420. if (pm_type == DP_LINK_PM)
  421. power->link_clks_parked = false;
  422. /*
  423. * This log is printed only when user connects or disconnects
  424. * a DP cable. As this is a user-action and not a frequent
  425. * usecase, it is not going to flood the kernel logs. Also,
  426. * helpful in debugging the NOC issues.
  427. */
  428. DP_INFO("core:%s link:%s strm0:%s strm1:%s\n",
  429. power->core_clks_on ? "on" : "off",
  430. power->link_clks_on ? "on" : "off",
  431. power->strm0_clks_on ? "on" : "off",
  432. power->strm1_clks_on ? "on" : "off");
  433. error:
  434. return rc;
  435. }
  436. static int dp_power_request_gpios(struct dp_power_private *power)
  437. {
  438. int rc = 0, i;
  439. struct device *dev;
  440. struct dss_module_power *mp;
  441. static const char * const gpio_names[] = {
  442. "aux_enable", "aux_sel", "usbplug_cc",
  443. };
  444. if (!power) {
  445. DP_ERR("invalid power data\n");
  446. return -EINVAL;
  447. }
  448. dev = &power->pdev->dev;
  449. mp = &power->parser->mp[DP_CORE_PM];
  450. for (i = 0; i < ARRAY_SIZE(gpio_names); i++) {
  451. unsigned int gpio = mp->gpio_config[i].gpio;
  452. if (gpio_is_valid(gpio)) {
  453. rc = gpio_request(gpio, gpio_names[i]);
  454. if (rc) {
  455. DP_ERR("request %s gpio failed, rc=%d\n",
  456. gpio_names[i], rc);
  457. goto error;
  458. }
  459. }
  460. }
  461. return 0;
  462. error:
  463. for (i = 0; i < ARRAY_SIZE(gpio_names); i++) {
  464. unsigned int gpio = mp->gpio_config[i].gpio;
  465. if (gpio_is_valid(gpio))
  466. gpio_free(gpio);
  467. }
  468. return rc;
  469. }
  470. static bool dp_power_find_gpio(const char *gpio1, const char *gpio2)
  471. {
  472. return !!strnstr(gpio1, gpio2, strlen(gpio1));
  473. }
  474. static void dp_power_set_gpio(struct dp_power_private *power, bool flip)
  475. {
  476. int i;
  477. struct dss_module_power *mp = &power->parser->mp[DP_CORE_PM];
  478. struct dss_gpio *config = mp->gpio_config;
  479. for (i = 0; i < mp->num_gpio; i++) {
  480. if (dp_power_find_gpio(config->gpio_name, "aux-sel"))
  481. config->value = flip;
  482. if (gpio_is_valid(config->gpio)) {
  483. DP_DEBUG("gpio %s, value %d\n", config->gpio_name,
  484. config->value);
  485. if (dp_power_find_gpio(config->gpio_name, "aux-en") ||
  486. dp_power_find_gpio(config->gpio_name, "aux-sel"))
  487. gpio_direction_output(config->gpio,
  488. config->value);
  489. else
  490. gpio_set_value(config->gpio, config->value);
  491. }
  492. config++;
  493. }
  494. }
  495. static int dp_power_config_gpios(struct dp_power_private *power, bool flip,
  496. bool enable)
  497. {
  498. int rc = 0, i;
  499. struct dss_module_power *mp;
  500. struct dss_gpio *config;
  501. mp = &power->parser->mp[DP_CORE_PM];
  502. config = mp->gpio_config;
  503. if (enable) {
  504. rc = dp_power_request_gpios(power);
  505. if (rc) {
  506. DP_ERR("gpio request failed\n");
  507. return rc;
  508. }
  509. dp_power_set_gpio(power, flip);
  510. } else {
  511. for (i = 0; i < mp->num_gpio; i++) {
  512. if (gpio_is_valid(config[i].gpio)) {
  513. gpio_set_value(config[i].gpio, 0);
  514. gpio_free(config[i].gpio);
  515. }
  516. }
  517. }
  518. return 0;
  519. }
  520. static int dp_power_mmrm_init(struct dp_power *dp_power, struct sde_power_handle *phandle, void *dp,
  521. int (*dp_display_mmrm_callback)(struct mmrm_client_notifier_data *notifier_data))
  522. {
  523. int rc = 0;
  524. enum dp_pm_type module;
  525. struct dp_power_private *power = container_of(dp_power, struct dp_power_private, dp_power);
  526. struct device *dev = &power->pdev->dev;
  527. for (module = DP_CORE_PM; module < DP_MAX_PM; module++) {
  528. struct dss_module_power *pm = &power->parser->mp[module];
  529. if (!pm->num_clk)
  530. continue;
  531. rc = msm_dss_mmrm_register(dev, pm, dp_display_mmrm_callback,
  532. dp, &phandle->mmrm_enable);
  533. if (rc)
  534. DP_ERR("mmrm register failed rc=%d\n", rc);
  535. }
  536. return rc;
  537. }
  538. static int dp_power_client_init(struct dp_power *dp_power,
  539. struct sde_power_handle *phandle, struct drm_device *drm_dev)
  540. {
  541. int rc = 0;
  542. struct dp_power_private *power;
  543. if (!drm_dev) {
  544. DP_ERR("invalid drm_dev\n");
  545. return -EINVAL;
  546. }
  547. power = container_of(dp_power, struct dp_power_private, dp_power);
  548. rc = dp_power_regulator_init(power);
  549. if (rc) {
  550. DP_ERR("failed to init regulators\n");
  551. goto error_power;
  552. }
  553. rc = dp_power_clk_init(power, true);
  554. if (rc) {
  555. DP_ERR("failed to init clocks\n");
  556. goto error_clk;
  557. }
  558. dp_power->phandle = phandle;
  559. dp_power->drm_dev = drm_dev;
  560. return 0;
  561. error_clk:
  562. dp_power_regulator_deinit(power);
  563. error_power:
  564. return rc;
  565. }
  566. static void dp_power_client_deinit(struct dp_power *dp_power)
  567. {
  568. struct dp_power_private *power;
  569. if (!dp_power) {
  570. DP_ERR("invalid power data\n");
  571. return;
  572. }
  573. power = container_of(dp_power, struct dp_power_private, dp_power);
  574. dp_power_clk_init(power, false);
  575. dp_power_regulator_deinit(power);
  576. }
  577. static int dp_power_park_clocks(struct dp_power *dp_power)
  578. {
  579. int rc = 0;
  580. struct dp_power_private *power;
  581. if (!dp_power) {
  582. DP_ERR("invalid power data\n");
  583. return -EINVAL;
  584. }
  585. power = container_of(dp_power, struct dp_power_private, dp_power);
  586. rc = dp_power_park_module(power, DP_STREAM0_PM);
  587. if (rc) {
  588. DP_ERR("failed to park stream 0. err=%d\n", rc);
  589. goto error;
  590. }
  591. rc = dp_power_park_module(power, DP_STREAM1_PM);
  592. if (rc) {
  593. DP_ERR("failed to park stream 1. err=%d\n", rc);
  594. goto error;
  595. }
  596. rc = dp_power_park_module(power, DP_LINK_PM);
  597. if (rc) {
  598. DP_ERR("failed to park link clock. err=%d\n", rc);
  599. goto error;
  600. }
  601. error:
  602. return rc;
  603. }
  604. static int dp_power_set_pixel_clk_parent(struct dp_power *dp_power, u32 strm_id)
  605. {
  606. int rc = 0;
  607. struct dp_power_private *power;
  608. if (!dp_power || strm_id >= DP_STREAM_MAX) {
  609. DP_ERR("invalid power data. stream %d\n", strm_id);
  610. rc = -EINVAL;
  611. goto exit;
  612. }
  613. power = container_of(dp_power, struct dp_power_private, dp_power);
  614. if (strm_id == DP_STREAM_0) {
  615. if (power->pixel_clk_rcg && power->pixel_parent)
  616. rc = clk_set_parent(power->pixel_clk_rcg,
  617. power->pixel_parent);
  618. else
  619. DP_WARN("skipped for strm_id=%d\n", strm_id);
  620. } else if (strm_id == DP_STREAM_1) {
  621. if (power->pixel1_clk_rcg && power->pixel_parent)
  622. rc = clk_set_parent(power->pixel1_clk_rcg,
  623. power->pixel_parent);
  624. else
  625. DP_WARN("skipped for strm_id=%d\n", strm_id);
  626. }
  627. if (rc)
  628. DP_ERR("failed. strm_id=%d, rc=%d\n", strm_id, rc);
  629. exit:
  630. return rc;
  631. }
  632. static u64 dp_power_clk_get_rate(struct dp_power *dp_power, char *clk_name)
  633. {
  634. size_t i;
  635. enum dp_pm_type j;
  636. struct dss_module_power *mp;
  637. struct dp_power_private *power;
  638. bool clk_found = false;
  639. u64 rate = 0;
  640. if (!clk_name) {
  641. DP_ERR("invalid pointer for clk_name\n");
  642. return 0;
  643. }
  644. power = container_of(dp_power, struct dp_power_private, dp_power);
  645. mp = &dp_power->phandle->mp;
  646. for (i = 0; i < mp->num_clk; i++) {
  647. if (!strcmp(mp->clk_config[i].clk_name, clk_name)) {
  648. rate = clk_get_rate(mp->clk_config[i].clk);
  649. clk_found = true;
  650. break;
  651. }
  652. }
  653. for (j = DP_CORE_PM; j < DP_MAX_PM && !clk_found; j++) {
  654. mp = &power->parser->mp[j];
  655. for (i = 0; i < mp->num_clk; i++) {
  656. if (!strcmp(mp->clk_config[i].clk_name, clk_name)) {
  657. rate = clk_get_rate(mp->clk_config[i].clk);
  658. clk_found = true;
  659. break;
  660. }
  661. }
  662. }
  663. return rate;
  664. }
  665. static int dp_power_init(struct dp_power *dp_power, bool flip)
  666. {
  667. int rc = 0;
  668. struct dp_power_private *power;
  669. if (!dp_power) {
  670. DP_ERR("invalid power data\n");
  671. rc = -EINVAL;
  672. goto exit;
  673. }
  674. power = container_of(dp_power, struct dp_power_private, dp_power);
  675. rc = dp_power_regulator_ctrl(power, true);
  676. if (rc) {
  677. DP_ERR("failed to enable regulators\n");
  678. goto exit;
  679. }
  680. rc = dp_power_pinctrl_set(power, true);
  681. if (rc) {
  682. DP_ERR("failed to set pinctrl state\n");
  683. goto err_pinctrl;
  684. }
  685. rc = dp_power_config_gpios(power, flip, true);
  686. if (rc) {
  687. DP_ERR("failed to enable gpios\n");
  688. goto err_gpio;
  689. }
  690. rc = pm_runtime_resume_and_get(dp_power->drm_dev->dev);
  691. if (rc < 0) {
  692. DP_ERR("failed to enable power resource %d\n", rc);
  693. goto err_sde_power;
  694. }
  695. rc = dp_power_clk_enable(dp_power, DP_CORE_PM, true);
  696. if (rc) {
  697. DP_ERR("failed to enable DP core clocks\n");
  698. goto err_clk;
  699. }
  700. return 0;
  701. err_clk:
  702. pm_runtime_put_sync(dp_power->drm_dev->dev);
  703. err_sde_power:
  704. dp_power_config_gpios(power, flip, false);
  705. err_gpio:
  706. dp_power_pinctrl_set(power, false);
  707. err_pinctrl:
  708. dp_power_regulator_ctrl(power, false);
  709. exit:
  710. return rc;
  711. }
  712. static int dp_power_deinit(struct dp_power *dp_power)
  713. {
  714. int rc = 0;
  715. struct dp_power_private *power;
  716. if (!dp_power) {
  717. DP_ERR("invalid power data\n");
  718. rc = -EINVAL;
  719. goto exit;
  720. }
  721. power = container_of(dp_power, struct dp_power_private, dp_power);
  722. if (power->link_clks_on)
  723. dp_power_clk_enable(dp_power, DP_LINK_PM, false);
  724. dp_power_clk_enable(dp_power, DP_CORE_PM, false);
  725. pm_runtime_put_sync(dp_power->drm_dev->dev);
  726. dp_power_config_gpios(power, false, false);
  727. dp_power_pinctrl_set(power, false);
  728. dp_power_regulator_ctrl(power, false);
  729. exit:
  730. return rc;
  731. }
  732. struct dp_power *dp_power_get(struct dp_parser *parser, struct dp_pll *pll)
  733. {
  734. int rc = 0;
  735. struct dp_power_private *power;
  736. struct dp_power *dp_power;
  737. struct device *dev;
  738. if (!parser || !pll) {
  739. DP_ERR("invalid input\n");
  740. rc = -EINVAL;
  741. goto error;
  742. }
  743. power = kzalloc(sizeof(*power), GFP_KERNEL);
  744. if (!power) {
  745. rc = -ENOMEM;
  746. goto error;
  747. }
  748. power->parser = parser;
  749. power->pll = pll;
  750. power->pdev = parser->pdev;
  751. dp_power = &power->dp_power;
  752. dev = &power->pdev->dev;
  753. dp_power->init = dp_power_init;
  754. dp_power->deinit = dp_power_deinit;
  755. dp_power->clk_enable = dp_power_clk_enable;
  756. dp_power->clk_status = dp_power_clk_status;
  757. dp_power->set_pixel_clk_parent = dp_power_set_pixel_clk_parent;
  758. dp_power->park_clocks = dp_power_park_clocks;
  759. dp_power->clk_get_rate = dp_power_clk_get_rate;
  760. dp_power->power_client_init = dp_power_client_init;
  761. dp_power->power_client_deinit = dp_power_client_deinit;
  762. dp_power->power_mmrm_init = dp_power_mmrm_init;
  763. dp_power->dp_phy_gdsc = devm_regulator_get(dev, "dp_phy_gdsc");
  764. if (IS_ERR(dp_power->dp_phy_gdsc)) {
  765. dp_power->dp_phy_gdsc = NULL;
  766. DP_DEBUG("Optional GDSC regulator is missing\n");
  767. }
  768. return dp_power;
  769. error:
  770. return ERR_PTR(rc);
  771. }
  772. void dp_power_put(struct dp_power *dp_power)
  773. {
  774. struct dp_power_private *power = NULL;
  775. if (!dp_power)
  776. return;
  777. power = container_of(dp_power, struct dp_power_private, dp_power);
  778. kfree(power);
  779. }