lpass-cdc-tx-macro.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <asoc/msm-cdc-pinctrl.h>
  15. #include "lpass-cdc.h"
  16. #include "lpass-cdc-registers.h"
  17. #include "lpass-cdc-clk-rsc.h"
  18. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  19. #define LPASS_CDC_TX_MACRO_MAX_OFFSET 0x1000
  20. #define NUM_DECIMATORS 8
  21. #define LPASS_CDC_TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  22. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  23. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  24. #define LPASS_CDC_TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  25. SNDRV_PCM_FMTBIT_S24_LE |\
  26. SNDRV_PCM_FMTBIT_S24_3LE)
  27. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  28. #define CF_MIN_3DB_4HZ 0x0
  29. #define CF_MIN_3DB_75HZ 0x1
  30. #define CF_MIN_3DB_150HZ 0x2
  31. #define LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  32. #define LPASS_CDC_TX_MACRO_MCLK_FREQ 9600000
  33. #define LPASS_CDC_TX_MACRO_TX_PATH_OFFSET \
  34. (LPASS_CDC_TX1_TX_PATH_CTL - LPASS_CDC_TX0_TX_PATH_CTL)
  35. #define LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  36. #define LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET 0x8
  37. #define LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT 1
  38. #define LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS 40
  39. #define LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS 100
  40. #define LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS 300
  41. #define LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS 300
  42. static int tx_unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  43. module_param(tx_unmute_delay, int, 0664);
  44. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  45. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  46. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  47. struct snd_pcm_hw_params *params,
  48. struct snd_soc_dai *dai);
  49. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  50. unsigned int *tx_num, unsigned int *tx_slot,
  51. unsigned int *rx_num, unsigned int *rx_slot);
  52. #define LPASS_CDC_TX_MACRO_SWR_STRING_LEN 80
  53. #define LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX 3
  54. enum {
  55. LPASS_CDC_TX_MACRO_AIF_INVALID = 0,
  56. LPASS_CDC_TX_MACRO_AIF1_CAP,
  57. LPASS_CDC_TX_MACRO_AIF2_CAP,
  58. LPASS_CDC_TX_MACRO_AIF3_CAP,
  59. LPASS_CDC_TX_MACRO_MAX_DAIS
  60. };
  61. enum {
  62. LPASS_CDC_TX_MACRO_DEC0,
  63. LPASS_CDC_TX_MACRO_DEC1,
  64. LPASS_CDC_TX_MACRO_DEC2,
  65. LPASS_CDC_TX_MACRO_DEC3,
  66. LPASS_CDC_TX_MACRO_DEC4,
  67. LPASS_CDC_TX_MACRO_DEC5,
  68. LPASS_CDC_TX_MACRO_DEC6,
  69. LPASS_CDC_TX_MACRO_DEC7,
  70. LPASS_CDC_TX_MACRO_DEC_MAX,
  71. };
  72. enum {
  73. LPASS_CDC_TX_MACRO_CLK_DIV_2,
  74. LPASS_CDC_TX_MACRO_CLK_DIV_3,
  75. LPASS_CDC_TX_MACRO_CLK_DIV_4,
  76. LPASS_CDC_TX_MACRO_CLK_DIV_6,
  77. LPASS_CDC_TX_MACRO_CLK_DIV_8,
  78. LPASS_CDC_TX_MACRO_CLK_DIV_16,
  79. };
  80. enum {
  81. MSM_DMIC,
  82. SWR_MIC,
  83. ANC_FB_TUNE1
  84. };
  85. enum {
  86. TX_MCLK,
  87. VA_MCLK,
  88. };
  89. struct lpass_cdc_tx_macro_reg_mask_val {
  90. u16 reg;
  91. u8 mask;
  92. u8 val;
  93. };
  94. struct tx_mute_work {
  95. struct lpass_cdc_tx_macro_priv *tx_priv;
  96. u32 decimator;
  97. struct delayed_work dwork;
  98. };
  99. struct hpf_work {
  100. struct lpass_cdc_tx_macro_priv *tx_priv;
  101. u8 decimator;
  102. u8 hpf_cut_off_freq;
  103. struct delayed_work dwork;
  104. };
  105. struct lpass_cdc_tx_macro_priv {
  106. struct device *dev;
  107. bool dec_active[NUM_DECIMATORS];
  108. int tx_mclk_users;
  109. bool dapm_mclk_enable;
  110. struct mutex mclk_lock;
  111. struct snd_soc_component *component;
  112. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  113. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  114. u16 dmic_clk_div;
  115. u32 version;
  116. unsigned long active_ch_mask[LPASS_CDC_TX_MACRO_MAX_DAIS];
  117. unsigned long active_ch_cnt[LPASS_CDC_TX_MACRO_MAX_DAIS];
  118. char __iomem *tx_io_base;
  119. struct platform_device *pdev_child_devices
  120. [LPASS_CDC_TX_MACRO_CHILD_DEVICES_MAX];
  121. int child_count;
  122. bool bcs_enable;
  123. int dec_mode[NUM_DECIMATORS];
  124. int bcs_ch;
  125. bool bcs_clk_en;
  126. bool hs_slow_insert_complete;
  127. int pcm_rate[NUM_DECIMATORS];
  128. bool wcd_dmic_enabled;
  129. };
  130. static bool lpass_cdc_tx_macro_get_data(struct snd_soc_component *component,
  131. struct device **tx_dev,
  132. struct lpass_cdc_tx_macro_priv **tx_priv,
  133. const char *func_name)
  134. {
  135. *tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  136. if (!(*tx_dev)) {
  137. dev_err(component->dev,
  138. "%s: null device for macro!\n", func_name);
  139. return false;
  140. }
  141. *tx_priv = dev_get_drvdata((*tx_dev));
  142. if (!(*tx_priv)) {
  143. dev_err(component->dev,
  144. "%s: priv is null for macro!\n", func_name);
  145. return false;
  146. }
  147. if (!(*tx_priv)->component) {
  148. dev_err(component->dev,
  149. "%s: tx_priv->component not initialized!\n", func_name);
  150. return false;
  151. }
  152. return true;
  153. }
  154. static int lpass_cdc_tx_macro_mclk_enable(
  155. struct lpass_cdc_tx_macro_priv *tx_priv,
  156. bool mclk_enable)
  157. {
  158. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  159. int ret = 0;
  160. if (regmap == NULL) {
  161. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  162. return -EINVAL;
  163. }
  164. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  165. __func__, mclk_enable, tx_priv->tx_mclk_users);
  166. mutex_lock(&tx_priv->mclk_lock);
  167. if (mclk_enable) {
  168. ret = lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  169. TX_CORE_CLK,
  170. TX_CORE_CLK,
  171. true);
  172. if (ret < 0) {
  173. dev_err_ratelimited(tx_priv->dev,
  174. "%s: request clock enable failed\n",
  175. __func__);
  176. goto exit;
  177. }
  178. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  179. true);
  180. regcache_mark_dirty(regmap);
  181. regcache_sync_region(regmap,
  182. TX_START_OFFSET,
  183. TX_MAX_OFFSET);
  184. if (tx_priv->tx_mclk_users == 0) {
  185. regmap_update_bits(regmap,
  186. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  187. 0x01, 0x01);
  188. regmap_update_bits(regmap,
  189. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  190. 0x01, 0x01);
  191. }
  192. tx_priv->tx_mclk_users++;
  193. } else {
  194. if (tx_priv->tx_mclk_users <= 0) {
  195. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  196. __func__);
  197. tx_priv->tx_mclk_users = 0;
  198. goto exit;
  199. }
  200. tx_priv->tx_mclk_users--;
  201. if (tx_priv->tx_mclk_users == 0) {
  202. regmap_update_bits(regmap,
  203. LPASS_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  204. 0x01, 0x00);
  205. regmap_update_bits(regmap,
  206. LPASS_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  207. 0x01, 0x00);
  208. }
  209. lpass_cdc_clk_rsc_fs_gen_request(tx_priv->dev,
  210. false);
  211. lpass_cdc_clk_rsc_request_clock(tx_priv->dev,
  212. TX_CORE_CLK,
  213. TX_CORE_CLK,
  214. false);
  215. }
  216. exit:
  217. mutex_unlock(&tx_priv->mclk_lock);
  218. return ret;
  219. }
  220. static int __lpass_cdc_tx_macro_mclk_enable(struct snd_soc_component *component,
  221. bool enable)
  222. {
  223. struct device *tx_dev = NULL;
  224. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  225. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  226. return -EINVAL;
  227. return lpass_cdc_tx_macro_mclk_enable(tx_priv, enable);
  228. }
  229. static int lpass_cdc_tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  230. struct snd_kcontrol *kcontrol, int event)
  231. {
  232. struct snd_soc_component *component =
  233. snd_soc_dapm_to_component(w->dapm);
  234. int ret = 0;
  235. struct device *tx_dev = NULL;
  236. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  237. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  238. return -EINVAL;
  239. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  240. switch (event) {
  241. case SND_SOC_DAPM_PRE_PMU:
  242. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 1);
  243. if (ret)
  244. tx_priv->dapm_mclk_enable = false;
  245. else
  246. tx_priv->dapm_mclk_enable = true;
  247. break;
  248. case SND_SOC_DAPM_POST_PMD:
  249. if (tx_priv->dapm_mclk_enable)
  250. ret = lpass_cdc_tx_macro_mclk_enable(tx_priv, 0);
  251. break;
  252. default:
  253. dev_err(tx_priv->dev,
  254. "%s: invalid DAPM event %d\n", __func__, event);
  255. ret = -EINVAL;
  256. }
  257. return ret;
  258. }
  259. static int lpass_cdc_tx_macro_event_handler(struct snd_soc_component *component,
  260. u16 event, u32 data)
  261. {
  262. struct device *tx_dev = NULL;
  263. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  264. int ret = 0;
  265. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  266. return -EINVAL;
  267. switch (event) {
  268. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  269. trace_printk("%s, enter SSR down\n", __func__);
  270. if ((!pm_runtime_enabled(tx_dev) ||
  271. !pm_runtime_suspended(tx_dev))) {
  272. ret = lpass_cdc_runtime_suspend(tx_dev);
  273. if (!ret) {
  274. pm_runtime_disable(tx_dev);
  275. pm_runtime_set_suspended(tx_dev);
  276. pm_runtime_enable(tx_dev);
  277. }
  278. }
  279. break;
  280. case LPASS_CDC_MACRO_EVT_SSR_UP:
  281. trace_printk("%s, enter SSR up\n", __func__);
  282. break;
  283. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  284. lpass_cdc_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  285. break;
  286. case LPASS_CDC_MACRO_EVT_BCS_CLK_OFF:
  287. if (tx_priv->bcs_clk_en)
  288. snd_soc_component_update_bits(component,
  289. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, data << 6);
  290. if (data)
  291. tx_priv->hs_slow_insert_complete = true;
  292. else
  293. tx_priv->hs_slow_insert_complete = false;
  294. break;
  295. default:
  296. pr_debug("%s Invalid Event\n", __func__);
  297. break;
  298. }
  299. return 0;
  300. }
  301. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  302. {
  303. u16 adc_mux_reg = 0, adc_reg = 0;
  304. u16 adc_n = LPASS_CDC_ADC_MAX;
  305. bool ret = false;
  306. struct device *tx_dev = NULL;
  307. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  308. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  309. return ret;
  310. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  311. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  312. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  313. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  314. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  315. adc_n = snd_soc_component_read(component, adc_reg) &
  316. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  317. if (adc_n < LPASS_CDC_ADC_MAX)
  318. return true;
  319. }
  320. return ret;
  321. }
  322. static void lpass_cdc_tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  323. {
  324. struct delayed_work *hpf_delayed_work = NULL;
  325. struct hpf_work *hpf_work = NULL;
  326. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  327. struct snd_soc_component *component = NULL;
  328. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  329. u8 hpf_cut_off_freq = 0;
  330. u16 adc_reg = 0, adc_n = 0;
  331. hpf_delayed_work = to_delayed_work(work);
  332. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  333. tx_priv = hpf_work->tx_priv;
  334. component = tx_priv->component;
  335. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  336. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  337. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  338. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  339. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  340. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  341. __func__, hpf_work->decimator, hpf_cut_off_freq);
  342. if (is_amic_enabled(component, hpf_work->decimator)) {
  343. adc_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  344. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  345. adc_n = snd_soc_component_read(component, adc_reg) &
  346. LPASS_CDC_TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  347. /* analog mic clear TX hold */
  348. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  349. snd_soc_component_update_bits(component,
  350. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  351. hpf_cut_off_freq << 5);
  352. snd_soc_component_update_bits(component, hpf_gate_reg,
  353. 0x03, 0x02);
  354. /* Add delay between toggle hpf gate based on sample rate */
  355. switch (tx_priv->pcm_rate[hpf_work->decimator]) {
  356. case 0:
  357. usleep_range(125, 130);
  358. break;
  359. case 1:
  360. usleep_range(62, 65);
  361. break;
  362. case 3:
  363. usleep_range(31, 32);
  364. break;
  365. case 4:
  366. usleep_range(20, 21);
  367. break;
  368. case 5:
  369. usleep_range(10, 11);
  370. break;
  371. case 6:
  372. usleep_range(5, 6);
  373. break;
  374. default:
  375. usleep_range(125, 130);
  376. }
  377. snd_soc_component_update_bits(component, hpf_gate_reg,
  378. 0x03, 0x01);
  379. } else {
  380. snd_soc_component_update_bits(component,
  381. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  382. hpf_cut_off_freq << 5);
  383. snd_soc_component_update_bits(component, hpf_gate_reg,
  384. 0x02, 0x02);
  385. /* Minimum 1 clk cycle delay is required as per HW spec */
  386. usleep_range(1000, 1010);
  387. snd_soc_component_update_bits(component, hpf_gate_reg,
  388. 0x02, 0x00);
  389. }
  390. }
  391. static void lpass_cdc_tx_macro_mute_update_callback(struct work_struct *work)
  392. {
  393. struct tx_mute_work *tx_mute_dwork = NULL;
  394. struct snd_soc_component *component = NULL;
  395. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  396. struct delayed_work *delayed_work = NULL;
  397. u16 tx_vol_ctl_reg = 0;
  398. u8 decimator = 0;
  399. delayed_work = to_delayed_work(work);
  400. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  401. tx_priv = tx_mute_dwork->tx_priv;
  402. component = tx_priv->component;
  403. decimator = tx_mute_dwork->decimator;
  404. tx_vol_ctl_reg =
  405. LPASS_CDC_TX0_TX_PATH_CTL +
  406. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  407. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  408. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  409. __func__, decimator);
  410. }
  411. static int lpass_cdc_tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  412. struct snd_ctl_elem_value *ucontrol)
  413. {
  414. struct snd_soc_dapm_widget *widget =
  415. snd_soc_dapm_kcontrol_widget(kcontrol);
  416. struct snd_soc_component *component =
  417. snd_soc_dapm_to_component(widget->dapm);
  418. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  419. unsigned int val = 0;
  420. u16 mic_sel_reg = 0;
  421. u16 dmic_clk_reg = 0;
  422. struct device *tx_dev = NULL;
  423. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  424. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  425. return -EINVAL;
  426. val = ucontrol->value.enumerated.item[0];
  427. if (val > e->items - 1)
  428. return -EINVAL;
  429. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  430. widget->name, val);
  431. switch (e->reg) {
  432. case LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  433. mic_sel_reg = LPASS_CDC_TX0_TX_PATH_CFG0;
  434. break;
  435. case LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  436. mic_sel_reg = LPASS_CDC_TX1_TX_PATH_CFG0;
  437. break;
  438. case LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  439. mic_sel_reg = LPASS_CDC_TX2_TX_PATH_CFG0;
  440. break;
  441. case LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  442. mic_sel_reg = LPASS_CDC_TX3_TX_PATH_CFG0;
  443. break;
  444. case LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  445. mic_sel_reg = LPASS_CDC_TX4_TX_PATH_CFG0;
  446. break;
  447. case LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  448. mic_sel_reg = LPASS_CDC_TX5_TX_PATH_CFG0;
  449. break;
  450. case LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  451. mic_sel_reg = LPASS_CDC_TX6_TX_PATH_CFG0;
  452. break;
  453. case LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  454. mic_sel_reg = LPASS_CDC_TX7_TX_PATH_CFG0;
  455. break;
  456. default:
  457. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  458. __func__, e->reg);
  459. return -EINVAL;
  460. }
  461. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  462. if (val != 0) {
  463. if (!tx_priv->wcd_dmic_enabled) {
  464. snd_soc_component_update_bits(component,
  465. mic_sel_reg,
  466. 1 << 7, 0x0 << 7);
  467. } else {
  468. snd_soc_component_update_bits(component,
  469. mic_sel_reg,
  470. 1 << 7, 0x1 << 7);
  471. snd_soc_component_update_bits(component,
  472. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  473. 0x80, 0x00);
  474. dmic_clk_reg =
  475. LPASS_CDC_TX_TOP_CSR_SWR_MIC0_CTL +
  476. ((val - 5)/2) * 4;
  477. snd_soc_component_update_bits(component,
  478. dmic_clk_reg,
  479. 0x0E, tx_priv->dmic_clk_div << 0x1);
  480. }
  481. }
  482. } else {
  483. /* DMIC selected */
  484. if (val != 0)
  485. snd_soc_component_update_bits(component, mic_sel_reg,
  486. 1 << 7, 1 << 7);
  487. }
  488. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  489. }
  490. static int lpass_cdc_tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  491. struct snd_ctl_elem_value *ucontrol)
  492. {
  493. struct snd_soc_dapm_widget *widget =
  494. snd_soc_dapm_kcontrol_widget(kcontrol);
  495. struct snd_soc_component *component =
  496. snd_soc_dapm_to_component(widget->dapm);
  497. struct soc_multi_mixer_control *mixer =
  498. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  499. u32 dai_id = widget->shift;
  500. u32 dec_id = mixer->shift;
  501. struct device *tx_dev = NULL;
  502. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  503. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  504. return -EINVAL;
  505. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  506. ucontrol->value.integer.value[0] = 1;
  507. else
  508. ucontrol->value.integer.value[0] = 0;
  509. return 0;
  510. }
  511. static int lpass_cdc_tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  512. struct snd_ctl_elem_value *ucontrol)
  513. {
  514. struct snd_soc_dapm_widget *widget =
  515. snd_soc_dapm_kcontrol_widget(kcontrol);
  516. struct snd_soc_component *component =
  517. snd_soc_dapm_to_component(widget->dapm);
  518. struct snd_soc_dapm_update *update = NULL;
  519. struct soc_multi_mixer_control *mixer =
  520. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  521. u32 dai_id = widget->shift;
  522. u32 dec_id = mixer->shift;
  523. u32 enable = ucontrol->value.integer.value[0];
  524. struct device *tx_dev = NULL;
  525. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  526. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  527. return -EINVAL;
  528. if (enable) {
  529. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  530. tx_priv->active_ch_cnt[dai_id]++;
  531. } else {
  532. tx_priv->active_ch_cnt[dai_id]--;
  533. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  534. }
  535. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  536. return 0;
  537. }
  538. static inline int lpass_cdc_tx_macro_path_get(const char *wname,
  539. unsigned int *path_num)
  540. {
  541. int ret = 0;
  542. char *widget_name = NULL;
  543. char *w_name = NULL;
  544. char *path_num_char = NULL;
  545. char *path_name = NULL;
  546. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  547. if (!widget_name)
  548. return -EINVAL;
  549. w_name = widget_name;
  550. path_name = strsep(&widget_name, " ");
  551. if (!path_name) {
  552. pr_err("%s: Invalid widget name = %s\n",
  553. __func__, widget_name);
  554. ret = -EINVAL;
  555. goto err;
  556. }
  557. path_num_char = strpbrk(path_name, "01234567");
  558. if (!path_num_char) {
  559. pr_err("%s: tx path index not found\n",
  560. __func__);
  561. ret = -EINVAL;
  562. goto err;
  563. }
  564. ret = kstrtouint(path_num_char, 10, path_num);
  565. if (ret < 0)
  566. pr_err("%s: Invalid tx path = %s\n",
  567. __func__, w_name);
  568. err:
  569. kfree(w_name);
  570. return ret;
  571. }
  572. static int lpass_cdc_tx_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  573. struct snd_ctl_elem_value *ucontrol)
  574. {
  575. struct snd_soc_component *component =
  576. snd_soc_kcontrol_component(kcontrol);
  577. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  578. struct device *tx_dev = NULL;
  579. int ret = 0;
  580. int path = 0;
  581. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  582. return -EINVAL;
  583. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  584. if (ret)
  585. return ret;
  586. ucontrol->value.integer.value[0] = tx_priv->dec_mode[path];
  587. return 0;
  588. }
  589. static int lpass_cdc_tx_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  590. struct snd_ctl_elem_value *ucontrol)
  591. {
  592. struct snd_soc_component *component =
  593. snd_soc_kcontrol_component(kcontrol);
  594. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  595. struct device *tx_dev = NULL;
  596. int value = ucontrol->value.integer.value[0];
  597. int ret = 0;
  598. int path = 0;
  599. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  600. return -EINVAL;
  601. ret = lpass_cdc_tx_macro_path_get(kcontrol->id.name, &path);
  602. if (ret)
  603. return ret;
  604. tx_priv->dec_mode[path] = value;
  605. return 0;
  606. }
  607. static int lpass_cdc_tx_macro_bcs_ch_get(struct snd_kcontrol *kcontrol,
  608. struct snd_ctl_elem_value *ucontrol)
  609. {
  610. struct snd_soc_component *component =
  611. snd_soc_kcontrol_component(kcontrol);
  612. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  613. struct device *tx_dev = NULL;
  614. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  615. return -EINVAL;
  616. ucontrol->value.enumerated.item[0] = tx_priv->bcs_ch;
  617. return 0;
  618. }
  619. static int lpass_cdc_tx_macro_bcs_ch_put(struct snd_kcontrol *kcontrol,
  620. struct snd_ctl_elem_value *ucontrol)
  621. {
  622. struct snd_soc_component *component =
  623. snd_soc_kcontrol_component(kcontrol);
  624. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  625. struct device *tx_dev = NULL;
  626. int value = ucontrol->value.enumerated.item[0];
  627. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  628. return -EINVAL;
  629. tx_priv->bcs_ch = value;
  630. return 0;
  631. }
  632. static int lpass_cdc_tx_macro_get_bcs(struct snd_kcontrol *kcontrol,
  633. struct snd_ctl_elem_value *ucontrol)
  634. {
  635. struct snd_soc_component *component =
  636. snd_soc_kcontrol_component(kcontrol);
  637. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  638. struct device *tx_dev = NULL;
  639. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  640. return -EINVAL;
  641. ucontrol->value.integer.value[0] = tx_priv->bcs_enable;
  642. return 0;
  643. }
  644. static int lpass_cdc_tx_macro_set_bcs(struct snd_kcontrol *kcontrol,
  645. struct snd_ctl_elem_value *ucontrol)
  646. {
  647. struct snd_soc_component *component =
  648. snd_soc_kcontrol_component(kcontrol);
  649. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  650. struct device *tx_dev = NULL;
  651. int value = ucontrol->value.integer.value[0];
  652. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  653. return -EINVAL;
  654. tx_priv->bcs_enable = value;
  655. return 0;
  656. }
  657. static const char * const bcs_ch_sel_mux_text[] = {
  658. "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  659. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  660. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11",
  661. };
  662. static const struct soc_enum bcs_ch_sel_mux_enum =
  663. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_sel_mux_text),
  664. bcs_ch_sel_mux_text);
  665. static int lpass_cdc_tx_macro_get_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  666. struct snd_ctl_elem_value *ucontrol)
  667. {
  668. struct snd_soc_component *component =
  669. snd_soc_kcontrol_component(kcontrol);
  670. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  671. struct device *tx_dev = NULL;
  672. int value = 0;
  673. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  674. return -EINVAL;
  675. value = (snd_soc_component_read(component,
  676. LPASS_CDC_VA_TOP_CSR_SWR_CTRL)) & 0x0F;
  677. ucontrol->value.integer.value[0] = value;
  678. return 0;
  679. }
  680. static int lpass_cdc_tx_macro_put_bcs_ch_sel(struct snd_kcontrol *kcontrol,
  681. struct snd_ctl_elem_value *ucontrol)
  682. {
  683. struct snd_soc_component *component =
  684. snd_soc_kcontrol_component(kcontrol);
  685. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  686. struct device *tx_dev = NULL;
  687. int value;
  688. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  689. return -EINVAL;
  690. if (ucontrol->value.integer.value[0] < 0 ||
  691. ucontrol->value.integer.value[0] > ARRAY_SIZE(bcs_ch_sel_mux_text))
  692. return -EINVAL;
  693. value = ucontrol->value.integer.value[0];
  694. snd_soc_component_update_bits(component,
  695. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F, value);
  696. return 0;
  697. }
  698. static int lpass_cdc_tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  699. struct snd_kcontrol *kcontrol, int event)
  700. {
  701. struct snd_soc_component *component =
  702. snd_soc_dapm_to_component(w->dapm);
  703. unsigned int dmic = 0;
  704. int ret = 0;
  705. char *wname = NULL;
  706. wname = strpbrk(w->name, "01234567");
  707. if (!wname) {
  708. dev_err(component->dev, "%s: widget not found\n", __func__);
  709. return -EINVAL;
  710. }
  711. ret = kstrtouint(wname, 10, &dmic);
  712. if (ret < 0) {
  713. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  714. __func__);
  715. return -EINVAL;
  716. }
  717. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  718. __func__, event, dmic);
  719. switch (event) {
  720. case SND_SOC_DAPM_PRE_PMU:
  721. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, true);
  722. break;
  723. case SND_SOC_DAPM_POST_PMD:
  724. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_TX, false);
  725. break;
  726. }
  727. return 0;
  728. }
  729. static int lpass_cdc_tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  730. struct snd_kcontrol *kcontrol, int event)
  731. {
  732. struct snd_soc_component *component =
  733. snd_soc_dapm_to_component(w->dapm);
  734. unsigned int decimator = 0;
  735. u16 tx_vol_ctl_reg = 0;
  736. u16 dec_cfg_reg = 0;
  737. u16 hpf_gate_reg = 0;
  738. u16 tx_gain_ctl_reg = 0;
  739. u16 tx_fs_reg = 0;
  740. u8 hpf_cut_off_freq = 0;
  741. u16 adc_mux_reg = 0;
  742. int hpf_delay = LPASS_CDC_TX_MACRO_DMIC_HPF_DELAY_MS;
  743. int unmute_delay = LPASS_CDC_TX_MACRO_DMIC_UNMUTE_DELAY_MS;
  744. struct device *tx_dev = NULL;
  745. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  746. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  747. return -EINVAL;
  748. decimator = w->shift;
  749. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  750. w->name, decimator);
  751. tx_vol_ctl_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  752. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  753. hpf_gate_reg = LPASS_CDC_TX0_TX_PATH_SEC2 +
  754. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  755. dec_cfg_reg = LPASS_CDC_TX0_TX_PATH_CFG0 +
  756. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  757. tx_gain_ctl_reg = LPASS_CDC_TX0_TX_VOL_CTL +
  758. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  759. adc_mux_reg = LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  760. LPASS_CDC_TX_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  761. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  762. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  763. tx_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  764. tx_fs_reg) & 0x0F);
  765. switch (event) {
  766. case SND_SOC_DAPM_PRE_PMU:
  767. snd_soc_component_update_bits(component,
  768. dec_cfg_reg, 0x06, tx_priv->dec_mode[decimator] <<
  769. LPASS_CDC_TX_MACRO_ADC_MODE_CFG0_SHIFT);
  770. /* Enable TX PGA Mute */
  771. snd_soc_component_update_bits(component,
  772. tx_vol_ctl_reg, 0x10, 0x10);
  773. break;
  774. case SND_SOC_DAPM_POST_PMU:
  775. snd_soc_component_update_bits(component,
  776. tx_vol_ctl_reg, 0x20, 0x20);
  777. if (!is_amic_enabled(component, decimator)) {
  778. snd_soc_component_update_bits(component,
  779. hpf_gate_reg, 0x01, 0x00);
  780. /*
  781. * Minimum 1 clk cycle delay is required as per HW spec
  782. */
  783. usleep_range(1000, 1010);
  784. }
  785. hpf_cut_off_freq = (
  786. snd_soc_component_read(component, dec_cfg_reg) &
  787. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  788. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  789. hpf_cut_off_freq;
  790. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  791. snd_soc_component_update_bits(component, dec_cfg_reg,
  792. TX_HPF_CUT_OFF_FREQ_MASK,
  793. CF_MIN_3DB_150HZ << 5);
  794. if (is_amic_enabled(component, decimator)) {
  795. hpf_delay = LPASS_CDC_TX_MACRO_AMIC_HPF_DELAY_MS;
  796. unmute_delay = LPASS_CDC_TX_MACRO_AMIC_UNMUTE_DELAY_MS;
  797. }
  798. if (tx_unmute_delay < unmute_delay)
  799. tx_unmute_delay = unmute_delay;
  800. /* schedule work queue to Remove Mute */
  801. queue_delayed_work(system_freezable_wq,
  802. &tx_priv->tx_mute_dwork[decimator].dwork,
  803. msecs_to_jiffies(tx_unmute_delay));
  804. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  805. CF_MIN_3DB_150HZ) {
  806. queue_delayed_work(system_freezable_wq,
  807. &tx_priv->tx_hpf_work[decimator].dwork,
  808. msecs_to_jiffies(hpf_delay));
  809. snd_soc_component_update_bits(component,
  810. hpf_gate_reg, 0x03, 0x02);
  811. if (!is_amic_enabled(component, decimator))
  812. snd_soc_component_update_bits(component,
  813. hpf_gate_reg, 0x03, 0x00);
  814. snd_soc_component_update_bits(component,
  815. hpf_gate_reg, 0x03, 0x01);
  816. /*
  817. * 6ms delay is required as per HW spec
  818. */
  819. usleep_range(6000, 6010);
  820. }
  821. /* apply gain after decimator is enabled */
  822. snd_soc_component_write(component, tx_gain_ctl_reg,
  823. snd_soc_component_read(component,
  824. tx_gain_ctl_reg));
  825. if (tx_priv->bcs_enable) {
  826. snd_soc_component_update_bits(component,
  827. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  828. tx_priv->bcs_ch);
  829. snd_soc_component_update_bits(component, dec_cfg_reg,
  830. 0x01, 0x01);
  831. tx_priv->bcs_clk_en = true;
  832. if (tx_priv->hs_slow_insert_complete)
  833. snd_soc_component_update_bits(component,
  834. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40,
  835. 0x40);
  836. }
  837. break;
  838. case SND_SOC_DAPM_PRE_PMD:
  839. hpf_cut_off_freq =
  840. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  841. snd_soc_component_update_bits(component,
  842. tx_vol_ctl_reg, 0x10, 0x10);
  843. if (cancel_delayed_work_sync(
  844. &tx_priv->tx_hpf_work[decimator].dwork)) {
  845. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  846. snd_soc_component_update_bits(
  847. component, dec_cfg_reg,
  848. TX_HPF_CUT_OFF_FREQ_MASK,
  849. hpf_cut_off_freq << 5);
  850. if (is_amic_enabled(component, decimator))
  851. snd_soc_component_update_bits(component,
  852. hpf_gate_reg,
  853. 0x03, 0x02);
  854. else
  855. snd_soc_component_update_bits(component,
  856. hpf_gate_reg,
  857. 0x03, 0x03);
  858. /*
  859. * Minimum 1 clk cycle delay is required
  860. * as per HW spec
  861. */
  862. usleep_range(1000, 1010);
  863. snd_soc_component_update_bits(component,
  864. hpf_gate_reg,
  865. 0x03, 0x01);
  866. }
  867. }
  868. cancel_delayed_work_sync(
  869. &tx_priv->tx_mute_dwork[decimator].dwork);
  870. if (snd_soc_component_read(component, adc_mux_reg)
  871. & SWR_MIC)
  872. snd_soc_component_update_bits(component,
  873. LPASS_CDC_TX_TOP_CSR_SWR_CTRL,
  874. 0x01, 0x00);
  875. break;
  876. case SND_SOC_DAPM_POST_PMD:
  877. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  878. 0x20, 0x00);
  879. snd_soc_component_update_bits(component,
  880. dec_cfg_reg, 0x06, 0x00);
  881. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  882. 0x10, 0x00);
  883. if (tx_priv->bcs_enable) {
  884. snd_soc_component_update_bits(component, dec_cfg_reg,
  885. 0x01, 0x00);
  886. snd_soc_component_update_bits(component,
  887. LPASS_CDC_TX0_TX_PATH_SEC7, 0x40, 0x00);
  888. tx_priv->bcs_clk_en = false;
  889. snd_soc_component_update_bits(component,
  890. LPASS_CDC_VA_TOP_CSR_SWR_CTRL, 0x0F,
  891. 0x00);
  892. }
  893. break;
  894. }
  895. return 0;
  896. }
  897. static int lpass_cdc_tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  898. struct snd_kcontrol *kcontrol, int event)
  899. {
  900. return 0;
  901. }
  902. /* Cutoff frequency for high pass filter */
  903. static const char * const cf_text[] = {
  904. "CF_NEG_3DB_4HZ", "CF_NEG_3DB_75HZ", "CF_NEG_3DB_150HZ"
  905. };
  906. static SOC_ENUM_SINGLE_DECL(cf_dec0_enum, LPASS_CDC_TX0_TX_PATH_CFG0, 5,
  907. cf_text);
  908. static SOC_ENUM_SINGLE_DECL(cf_dec1_enum, LPASS_CDC_TX1_TX_PATH_CFG0, 5,
  909. cf_text);
  910. static SOC_ENUM_SINGLE_DECL(cf_dec2_enum, LPASS_CDC_TX2_TX_PATH_CFG0, 5,
  911. cf_text);
  912. static SOC_ENUM_SINGLE_DECL(cf_dec3_enum, LPASS_CDC_TX3_TX_PATH_CFG0, 5,
  913. cf_text);
  914. static SOC_ENUM_SINGLE_DECL(cf_dec4_enum, LPASS_CDC_TX4_TX_PATH_CFG0, 5,
  915. cf_text);
  916. static SOC_ENUM_SINGLE_DECL(cf_dec5_enum, LPASS_CDC_TX5_TX_PATH_CFG0, 5,
  917. cf_text);
  918. static SOC_ENUM_SINGLE_DECL(cf_dec6_enum, LPASS_CDC_TX6_TX_PATH_CFG0, 5,
  919. cf_text);
  920. static SOC_ENUM_SINGLE_DECL(cf_dec7_enum, LPASS_CDC_TX7_TX_PATH_CFG0, 5,
  921. cf_text);
  922. static int lpass_cdc_tx_macro_hw_params(struct snd_pcm_substream *substream,
  923. struct snd_pcm_hw_params *params,
  924. struct snd_soc_dai *dai)
  925. {
  926. int tx_fs_rate = -EINVAL;
  927. struct snd_soc_component *component = dai->component;
  928. u32 decimator = 0;
  929. u32 sample_rate = 0;
  930. u16 tx_fs_reg = 0;
  931. struct device *tx_dev = NULL;
  932. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  933. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  934. return -EINVAL;
  935. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  936. dai->name, dai->id, params_rate(params),
  937. params_channels(params));
  938. sample_rate = params_rate(params);
  939. switch (sample_rate) {
  940. case 8000:
  941. tx_fs_rate = 0;
  942. break;
  943. case 16000:
  944. tx_fs_rate = 1;
  945. break;
  946. case 32000:
  947. tx_fs_rate = 3;
  948. break;
  949. case 48000:
  950. tx_fs_rate = 4;
  951. break;
  952. case 96000:
  953. tx_fs_rate = 5;
  954. break;
  955. case 192000:
  956. tx_fs_rate = 6;
  957. break;
  958. case 384000:
  959. tx_fs_rate = 7;
  960. break;
  961. default:
  962. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  963. __func__, params_rate(params));
  964. return -EINVAL;
  965. }
  966. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  967. LPASS_CDC_TX_MACRO_DEC_MAX) {
  968. if (decimator >= 0) {
  969. tx_fs_reg = LPASS_CDC_TX0_TX_PATH_CTL +
  970. LPASS_CDC_TX_MACRO_TX_PATH_OFFSET * decimator;
  971. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  972. __func__, decimator, sample_rate);
  973. snd_soc_component_update_bits(component, tx_fs_reg,
  974. 0x0F, tx_fs_rate);
  975. } else {
  976. dev_err(component->dev,
  977. "%s: ERROR: Invalid decimator: %d\n",
  978. __func__, decimator);
  979. return -EINVAL;
  980. }
  981. }
  982. return 0;
  983. }
  984. static int lpass_cdc_tx_macro_get_channel_map(struct snd_soc_dai *dai,
  985. unsigned int *tx_num, unsigned int *tx_slot,
  986. unsigned int *rx_num, unsigned int *rx_slot)
  987. {
  988. struct snd_soc_component *component = dai->component;
  989. struct device *tx_dev = NULL;
  990. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  991. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  992. return -EINVAL;
  993. switch (dai->id) {
  994. case LPASS_CDC_TX_MACRO_AIF1_CAP:
  995. case LPASS_CDC_TX_MACRO_AIF2_CAP:
  996. case LPASS_CDC_TX_MACRO_AIF3_CAP:
  997. *tx_slot = tx_priv->active_ch_mask[dai->id];
  998. *tx_num = tx_priv->active_ch_cnt[dai->id];
  999. break;
  1000. default:
  1001. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  1002. break;
  1003. }
  1004. return 0;
  1005. }
  1006. static struct snd_soc_dai_ops lpass_cdc_tx_macro_dai_ops = {
  1007. .hw_params = lpass_cdc_tx_macro_hw_params,
  1008. .get_channel_map = lpass_cdc_tx_macro_get_channel_map,
  1009. };
  1010. static struct snd_soc_dai_driver lpass_cdc_tx_macro_dai[] = {
  1011. {
  1012. .name = "tx_macro_tx1",
  1013. .id = LPASS_CDC_TX_MACRO_AIF1_CAP,
  1014. .capture = {
  1015. .stream_name = "TX_AIF1 Capture",
  1016. .rates = LPASS_CDC_TX_MACRO_RATES,
  1017. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1018. .rate_max = 192000,
  1019. .rate_min = 8000,
  1020. .channels_min = 1,
  1021. .channels_max = 8,
  1022. },
  1023. .ops = &lpass_cdc_tx_macro_dai_ops,
  1024. },
  1025. {
  1026. .name = "tx_macro_tx2",
  1027. .id = LPASS_CDC_TX_MACRO_AIF2_CAP,
  1028. .capture = {
  1029. .stream_name = "TX_AIF2 Capture",
  1030. .rates = LPASS_CDC_TX_MACRO_RATES,
  1031. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1032. .rate_max = 192000,
  1033. .rate_min = 8000,
  1034. .channels_min = 1,
  1035. .channels_max = 8,
  1036. },
  1037. .ops = &lpass_cdc_tx_macro_dai_ops,
  1038. },
  1039. {
  1040. .name = "tx_macro_tx3",
  1041. .id = LPASS_CDC_TX_MACRO_AIF3_CAP,
  1042. .capture = {
  1043. .stream_name = "TX_AIF3 Capture",
  1044. .rates = LPASS_CDC_TX_MACRO_RATES,
  1045. .formats = LPASS_CDC_TX_MACRO_FORMATS,
  1046. .rate_max = 192000,
  1047. .rate_min = 8000,
  1048. .channels_min = 1,
  1049. .channels_max = 8,
  1050. },
  1051. .ops = &lpass_cdc_tx_macro_dai_ops,
  1052. },
  1053. };
  1054. #define STRING(name) #name
  1055. #define LPASS_CDC_TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1056. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1057. static const struct snd_kcontrol_new name##_mux = \
  1058. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1059. #define LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1060. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1061. static const struct snd_kcontrol_new name##_mux = \
  1062. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1063. #define LPASS_CDC_TX_MACRO_DAPM_MUX(name, shift, kctl) \
  1064. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1065. static const char * const adc_mux_text[] = {
  1066. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  1067. };
  1068. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  1069. 0, adc_mux_text);
  1070. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  1071. 0, adc_mux_text);
  1072. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  1073. 0, adc_mux_text);
  1074. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  1075. 0, adc_mux_text);
  1076. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  1077. 0, adc_mux_text);
  1078. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  1079. 0, adc_mux_text);
  1080. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  1081. 0, adc_mux_text);
  1082. LPASS_CDC_TX_MACRO_DAPM_ENUM(tx_dec7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  1083. 0, adc_mux_text);
  1084. static const char * const dmic_mux_text[] = {
  1085. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1086. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1087. };
  1088. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1089. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1090. lpass_cdc_tx_macro_put_dec_enum);
  1091. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1092. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1093. lpass_cdc_tx_macro_put_dec_enum);
  1094. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1095. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1096. lpass_cdc_tx_macro_put_dec_enum);
  1097. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1098. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1099. lpass_cdc_tx_macro_put_dec_enum);
  1100. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1101. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1102. lpass_cdc_tx_macro_put_dec_enum);
  1103. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1104. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1105. lpass_cdc_tx_macro_put_dec_enum);
  1106. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1107. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1108. lpass_cdc_tx_macro_put_dec_enum);
  1109. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1110. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1111. lpass_cdc_tx_macro_put_dec_enum);
  1112. static const char * const smic_mux_text[] = {
  1113. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1114. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1115. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1116. };
  1117. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic0, LPASS_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  1118. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1119. lpass_cdc_tx_macro_put_dec_enum);
  1120. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic1, LPASS_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  1121. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1122. lpass_cdc_tx_macro_put_dec_enum);
  1123. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic2, LPASS_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  1124. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1125. lpass_cdc_tx_macro_put_dec_enum);
  1126. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic3, LPASS_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  1127. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1128. lpass_cdc_tx_macro_put_dec_enum);
  1129. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic4, LPASS_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  1130. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1131. lpass_cdc_tx_macro_put_dec_enum);
  1132. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic5, LPASS_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  1133. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1134. lpass_cdc_tx_macro_put_dec_enum);
  1135. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic6, LPASS_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  1136. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1137. lpass_cdc_tx_macro_put_dec_enum);
  1138. LPASS_CDC_TX_MACRO_DAPM_ENUM_EXT(tx_smic7, LPASS_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  1139. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1140. lpass_cdc_tx_macro_put_dec_enum);
  1141. static const char * const dec_mode_mux_text[] = {
  1142. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1143. };
  1144. static const struct soc_enum dec_mode_mux_enum =
  1145. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1146. dec_mode_mux_text);
  1147. static const char * const bcs_ch_enum_text[] = {
  1148. "CH0", "CH1", "CH2", "CH3", "CH4", "CH5", "CH6", "CH7", "CH8", "CH9",
  1149. "CH10", "CH11",
  1150. };
  1151. static const struct soc_enum bcs_ch_enum =
  1152. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(bcs_ch_enum_text),
  1153. bcs_ch_enum_text);
  1154. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  1155. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1156. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1157. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1158. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1159. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1160. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1161. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1162. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1163. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1164. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1165. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1166. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1167. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1168. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1169. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1170. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1171. };
  1172. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  1173. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1174. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1175. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1176. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1177. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1178. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1179. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1180. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1181. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1182. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1183. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1184. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1185. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1186. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1187. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1188. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1189. };
  1190. static const struct snd_kcontrol_new tx_aif3_cap_mixer[] = {
  1191. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC0, 1, 0,
  1192. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1193. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC1, 1, 0,
  1194. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1195. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC2, 1, 0,
  1196. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1197. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC3, 1, 0,
  1198. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1199. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC4, 1, 0,
  1200. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1201. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC5, 1, 0,
  1202. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1203. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC6, 1, 0,
  1204. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1205. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, LPASS_CDC_TX_MACRO_DEC7, 1, 0,
  1206. lpass_cdc_tx_macro_tx_mixer_get, lpass_cdc_tx_macro_tx_mixer_put),
  1207. };
  1208. static const struct snd_soc_dapm_widget lpass_cdc_tx_macro_dapm_widgets[] = {
  1209. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  1210. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF1_CAP, 0),
  1211. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  1212. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF2_CAP, 0),
  1213. SND_SOC_DAPM_AIF_OUT("TX_AIF3 CAP", "TX_AIF3 Capture", 0,
  1214. SND_SOC_NOPM, LPASS_CDC_TX_MACRO_AIF3_CAP, 0),
  1215. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM,
  1216. LPASS_CDC_TX_MACRO_AIF1_CAP, 0,
  1217. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  1218. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM,
  1219. LPASS_CDC_TX_MACRO_AIF2_CAP, 0,
  1220. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  1221. SND_SOC_DAPM_MIXER("TX_AIF3_CAP Mixer", SND_SOC_NOPM,
  1222. LPASS_CDC_TX_MACRO_AIF3_CAP, 0,
  1223. tx_aif3_cap_mixer, ARRAY_SIZE(tx_aif3_cap_mixer)),
  1224. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  1225. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  1226. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  1227. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  1228. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  1229. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  1230. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  1231. LPASS_CDC_TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  1232. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  1233. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  1234. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  1235. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  1236. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  1237. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  1238. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  1239. LPASS_CDC_TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  1240. SND_SOC_DAPM_SUPPLY("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1241. lpass_cdc_tx_macro_enable_micbias,
  1242. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1243. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1244. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1245. SND_SOC_DAPM_POST_PMD),
  1246. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1247. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1248. SND_SOC_DAPM_POST_PMD),
  1249. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1250. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1251. SND_SOC_DAPM_POST_PMD),
  1252. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1253. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1254. SND_SOC_DAPM_POST_PMD),
  1255. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1256. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1257. SND_SOC_DAPM_POST_PMD),
  1258. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1259. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1260. SND_SOC_DAPM_POST_PMD),
  1261. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1262. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1263. SND_SOC_DAPM_POST_PMD),
  1264. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1265. lpass_cdc_tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1266. SND_SOC_DAPM_POST_PMD),
  1267. SND_SOC_DAPM_INPUT("TX SWR_INPUT"),
  1268. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1269. LPASS_CDC_TX_MACRO_DEC0, 0,
  1270. &tx_dec0_mux, lpass_cdc_tx_macro_enable_dec,
  1271. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1272. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1273. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1274. LPASS_CDC_TX_MACRO_DEC1, 0,
  1275. &tx_dec1_mux, lpass_cdc_tx_macro_enable_dec,
  1276. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1277. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1278. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1279. LPASS_CDC_TX_MACRO_DEC2, 0,
  1280. &tx_dec2_mux, lpass_cdc_tx_macro_enable_dec,
  1281. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1282. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1283. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1284. LPASS_CDC_TX_MACRO_DEC3, 0,
  1285. &tx_dec3_mux, lpass_cdc_tx_macro_enable_dec,
  1286. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1287. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1288. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1289. LPASS_CDC_TX_MACRO_DEC4, 0,
  1290. &tx_dec4_mux, lpass_cdc_tx_macro_enable_dec,
  1291. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1292. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1293. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1294. LPASS_CDC_TX_MACRO_DEC5, 0,
  1295. &tx_dec5_mux, lpass_cdc_tx_macro_enable_dec,
  1296. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1297. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1298. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1299. LPASS_CDC_TX_MACRO_DEC6, 0,
  1300. &tx_dec6_mux, lpass_cdc_tx_macro_enable_dec,
  1301. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1302. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1303. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1304. LPASS_CDC_TX_MACRO_DEC7, 0,
  1305. &tx_dec7_mux, lpass_cdc_tx_macro_enable_dec,
  1306. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1307. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1308. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1309. lpass_cdc_tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1310. };
  1311. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1312. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1313. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1314. {"TX_AIF3 CAP", NULL, "TX_MCLK"},
  1315. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1316. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1317. {"TX_AIF3 CAP", NULL, "TX_AIF3_CAP Mixer"},
  1318. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1319. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1320. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1321. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1322. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1323. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1324. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1325. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1326. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1327. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1328. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1329. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1330. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1331. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1332. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1333. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1334. {"TX_AIF3_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1335. {"TX_AIF3_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1336. {"TX_AIF3_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1337. {"TX_AIF3_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1338. {"TX_AIF3_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1339. {"TX_AIF3_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1340. {"TX_AIF3_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1341. {"TX_AIF3_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1342. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1343. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1344. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1345. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1346. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1347. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1348. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1349. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1350. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1351. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1352. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1353. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1354. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1355. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1356. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1357. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1358. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1359. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1360. {"TX SMIC MUX0", "SWR_MIC0", "TX SWR_INPUT"},
  1361. {"TX SMIC MUX0", "SWR_MIC1", "TX SWR_INPUT"},
  1362. {"TX SMIC MUX0", "SWR_MIC2", "TX SWR_INPUT"},
  1363. {"TX SMIC MUX0", "SWR_MIC3", "TX SWR_INPUT"},
  1364. {"TX SMIC MUX0", "SWR_MIC4", "TX SWR_INPUT"},
  1365. {"TX SMIC MUX0", "SWR_MIC5", "TX SWR_INPUT"},
  1366. {"TX SMIC MUX0", "SWR_MIC6", "TX SWR_INPUT"},
  1367. {"TX SMIC MUX0", "SWR_MIC7", "TX SWR_INPUT"},
  1368. {"TX SMIC MUX0", "SWR_MIC8", "TX SWR_INPUT"},
  1369. {"TX SMIC MUX0", "SWR_MIC9", "TX SWR_INPUT"},
  1370. {"TX SMIC MUX0", "SWR_MIC10", "TX SWR_INPUT"},
  1371. {"TX SMIC MUX0", "SWR_MIC11", "TX SWR_INPUT"},
  1372. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1373. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1374. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1375. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1376. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1377. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1378. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1379. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1380. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1381. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1382. {"TX SMIC MUX1", "SWR_MIC0", "TX SWR_INPUT"},
  1383. {"TX SMIC MUX1", "SWR_MIC1", "TX SWR_INPUT"},
  1384. {"TX SMIC MUX1", "SWR_MIC2", "TX SWR_INPUT"},
  1385. {"TX SMIC MUX1", "SWR_MIC3", "TX SWR_INPUT"},
  1386. {"TX SMIC MUX1", "SWR_MIC4", "TX SWR_INPUT"},
  1387. {"TX SMIC MUX1", "SWR_MIC5", "TX SWR_INPUT"},
  1388. {"TX SMIC MUX1", "SWR_MIC6", "TX SWR_INPUT"},
  1389. {"TX SMIC MUX1", "SWR_MIC7", "TX SWR_INPUT"},
  1390. {"TX SMIC MUX1", "SWR_MIC8", "TX SWR_INPUT"},
  1391. {"TX SMIC MUX1", "SWR_MIC9", "TX SWR_INPUT"},
  1392. {"TX SMIC MUX1", "SWR_MIC10", "TX SWR_INPUT"},
  1393. {"TX SMIC MUX1", "SWR_MIC11", "TX SWR_INPUT"},
  1394. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1395. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1396. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1397. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1398. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1399. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1400. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1401. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1402. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1403. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1404. {"TX SMIC MUX2", "SWR_MIC0", "TX SWR_INPUT"},
  1405. {"TX SMIC MUX2", "SWR_MIC1", "TX SWR_INPUT"},
  1406. {"TX SMIC MUX2", "SWR_MIC2", "TX SWR_INPUT"},
  1407. {"TX SMIC MUX2", "SWR_MIC3", "TX SWR_INPUT"},
  1408. {"TX SMIC MUX2", "SWR_MIC4", "TX SWR_INPUT"},
  1409. {"TX SMIC MUX2", "SWR_MIC5", "TX SWR_INPUT"},
  1410. {"TX SMIC MUX2", "SWR_MIC6", "TX SWR_INPUT"},
  1411. {"TX SMIC MUX2", "SWR_MIC7", "TX SWR_INPUT"},
  1412. {"TX SMIC MUX2", "SWR_MIC8", "TX SWR_INPUT"},
  1413. {"TX SMIC MUX2", "SWR_MIC9", "TX SWR_INPUT"},
  1414. {"TX SMIC MUX2", "SWR_MIC10", "TX SWR_INPUT"},
  1415. {"TX SMIC MUX2", "SWR_MIC11", "TX SWR_INPUT"},
  1416. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1417. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1418. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1419. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1420. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1421. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1422. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1423. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1424. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1425. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1426. {"TX SMIC MUX3", "SWR_MIC0", "TX SWR_INPUT"},
  1427. {"TX SMIC MUX3", "SWR_MIC1", "TX SWR_INPUT"},
  1428. {"TX SMIC MUX3", "SWR_MIC2", "TX SWR_INPUT"},
  1429. {"TX SMIC MUX3", "SWR_MIC3", "TX SWR_INPUT"},
  1430. {"TX SMIC MUX3", "SWR_MIC4", "TX SWR_INPUT"},
  1431. {"TX SMIC MUX3", "SWR_MIC5", "TX SWR_INPUT"},
  1432. {"TX SMIC MUX3", "SWR_MIC6", "TX SWR_INPUT"},
  1433. {"TX SMIC MUX3", "SWR_MIC7", "TX SWR_INPUT"},
  1434. {"TX SMIC MUX3", "SWR_MIC8", "TX SWR_INPUT"},
  1435. {"TX SMIC MUX3", "SWR_MIC9", "TX SWR_INPUT"},
  1436. {"TX SMIC MUX3", "SWR_MIC10", "TX SWR_INPUT"},
  1437. {"TX SMIC MUX3", "SWR_MIC11", "TX SWR_INPUT"},
  1438. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1439. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1440. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1441. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1442. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1443. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1444. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1445. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1446. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1447. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1448. {"TX SMIC MUX4", "SWR_MIC0", "TX SWR_INPUT"},
  1449. {"TX SMIC MUX4", "SWR_MIC1", "TX SWR_INPUT"},
  1450. {"TX SMIC MUX4", "SWR_MIC2", "TX SWR_INPUT"},
  1451. {"TX SMIC MUX4", "SWR_MIC3", "TX SWR_INPUT"},
  1452. {"TX SMIC MUX4", "SWR_MIC4", "TX SWR_INPUT"},
  1453. {"TX SMIC MUX4", "SWR_MIC5", "TX SWR_INPUT"},
  1454. {"TX SMIC MUX4", "SWR_MIC6", "TX SWR_INPUT"},
  1455. {"TX SMIC MUX4", "SWR_MIC7", "TX SWR_INPUT"},
  1456. {"TX SMIC MUX4", "SWR_MIC8", "TX SWR_INPUT"},
  1457. {"TX SMIC MUX4", "SWR_MIC9", "TX SWR_INPUT"},
  1458. {"TX SMIC MUX4", "SWR_MIC10", "TX SWR_INPUT"},
  1459. {"TX SMIC MUX4", "SWR_MIC11", "TX SWR_INPUT"},
  1460. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1461. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1462. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1463. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1464. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1465. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1466. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1467. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1468. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1469. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1470. {"TX SMIC MUX5", "SWR_MIC0", "TX SWR_INPUT"},
  1471. {"TX SMIC MUX5", "SWR_MIC1", "TX SWR_INPUT"},
  1472. {"TX SMIC MUX5", "SWR_MIC2", "TX SWR_INPUT"},
  1473. {"TX SMIC MUX5", "SWR_MIC3", "TX SWR_INPUT"},
  1474. {"TX SMIC MUX5", "SWR_MIC4", "TX SWR_INPUT"},
  1475. {"TX SMIC MUX5", "SWR_MIC5", "TX SWR_INPUT"},
  1476. {"TX SMIC MUX5", "SWR_MIC6", "TX SWR_INPUT"},
  1477. {"TX SMIC MUX5", "SWR_MIC7", "TX SWR_INPUT"},
  1478. {"TX SMIC MUX5", "SWR_MIC8", "TX SWR_INPUT"},
  1479. {"TX SMIC MUX5", "SWR_MIC9", "TX SWR_INPUT"},
  1480. {"TX SMIC MUX5", "SWR_MIC10", "TX SWR_INPUT"},
  1481. {"TX SMIC MUX5", "SWR_MIC11", "TX SWR_INPUT"},
  1482. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1483. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1484. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1485. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1486. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1487. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1488. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1489. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1490. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1491. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1492. {"TX SMIC MUX6", "SWR_MIC0", "TX SWR_INPUT"},
  1493. {"TX SMIC MUX6", "SWR_MIC1", "TX SWR_INPUT"},
  1494. {"TX SMIC MUX6", "SWR_MIC2", "TX SWR_INPUT"},
  1495. {"TX SMIC MUX6", "SWR_MIC3", "TX SWR_INPUT"},
  1496. {"TX SMIC MUX6", "SWR_MIC4", "TX SWR_INPUT"},
  1497. {"TX SMIC MUX6", "SWR_MIC5", "TX SWR_INPUT"},
  1498. {"TX SMIC MUX6", "SWR_MIC6", "TX SWR_INPUT"},
  1499. {"TX SMIC MUX6", "SWR_MIC7", "TX SWR_INPUT"},
  1500. {"TX SMIC MUX6", "SWR_MIC8", "TX SWR_INPUT"},
  1501. {"TX SMIC MUX6", "SWR_MIC9", "TX SWR_INPUT"},
  1502. {"TX SMIC MUX6", "SWR_MIC10", "TX SWR_INPUT"},
  1503. {"TX SMIC MUX6", "SWR_MIC11", "TX SWR_INPUT"},
  1504. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1505. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1506. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1507. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1508. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1509. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1510. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1511. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1512. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1513. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1514. {"TX SMIC MUX7", "SWR_MIC0", "TX SWR_INPUT"},
  1515. {"TX SMIC MUX7", "SWR_MIC1", "TX SWR_INPUT"},
  1516. {"TX SMIC MUX7", "SWR_MIC2", "TX SWR_INPUT"},
  1517. {"TX SMIC MUX7", "SWR_MIC3", "TX SWR_INPUT"},
  1518. {"TX SMIC MUX7", "SWR_MIC4", "TX SWR_INPUT"},
  1519. {"TX SMIC MUX7", "SWR_MIC5", "TX SWR_INPUT"},
  1520. {"TX SMIC MUX7", "SWR_MIC6", "TX SWR_INPUT"},
  1521. {"TX SMIC MUX7", "SWR_MIC7", "TX SWR_INPUT"},
  1522. {"TX SMIC MUX7", "SWR_MIC8", "TX SWR_INPUT"},
  1523. {"TX SMIC MUX7", "SWR_MIC9", "TX SWR_INPUT"},
  1524. {"TX SMIC MUX7", "SWR_MIC10", "TX SWR_INPUT"},
  1525. {"TX SMIC MUX7", "SWR_MIC11", "TX SWR_INPUT"},
  1526. };
  1527. static const struct snd_kcontrol_new lpass_cdc_tx_macro_snd_controls[] = {
  1528. SOC_SINGLE_S8_TLV("TX_DEC0 Volume",
  1529. LPASS_CDC_TX0_TX_VOL_CTL,
  1530. -84, 40, digital_gain),
  1531. SOC_SINGLE_S8_TLV("TX_DEC1 Volume",
  1532. LPASS_CDC_TX1_TX_VOL_CTL,
  1533. -84, 40, digital_gain),
  1534. SOC_SINGLE_S8_TLV("TX_DEC2 Volume",
  1535. LPASS_CDC_TX2_TX_VOL_CTL,
  1536. -84, 40, digital_gain),
  1537. SOC_SINGLE_S8_TLV("TX_DEC3 Volume",
  1538. LPASS_CDC_TX3_TX_VOL_CTL,
  1539. -84, 40, digital_gain),
  1540. SOC_SINGLE_S8_TLV("TX_DEC4 Volume",
  1541. LPASS_CDC_TX4_TX_VOL_CTL,
  1542. -84, 40, digital_gain),
  1543. SOC_SINGLE_S8_TLV("TX_DEC5 Volume",
  1544. LPASS_CDC_TX5_TX_VOL_CTL,
  1545. -84, 40, digital_gain),
  1546. SOC_SINGLE_S8_TLV("TX_DEC6 Volume",
  1547. LPASS_CDC_TX6_TX_VOL_CTL,
  1548. -84, 40, digital_gain),
  1549. SOC_SINGLE_S8_TLV("TX_DEC7 Volume",
  1550. LPASS_CDC_TX7_TX_VOL_CTL,
  1551. -84, 40, digital_gain),
  1552. SOC_ENUM_EXT("DEC0 MODE", dec_mode_mux_enum,
  1553. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1554. SOC_ENUM_EXT("DEC1 MODE", dec_mode_mux_enum,
  1555. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1556. SOC_ENUM_EXT("DEC2 MODE", dec_mode_mux_enum,
  1557. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1558. SOC_ENUM_EXT("DEC3 MODE", dec_mode_mux_enum,
  1559. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1560. SOC_ENUM_EXT("DEC4 MODE", dec_mode_mux_enum,
  1561. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1562. SOC_ENUM_EXT("DEC5 MODE", dec_mode_mux_enum,
  1563. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1564. SOC_ENUM_EXT("DEC6 MODE", dec_mode_mux_enum,
  1565. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1566. SOC_ENUM_EXT("DEC7 MODE", dec_mode_mux_enum,
  1567. lpass_cdc_tx_macro_dec_mode_get, lpass_cdc_tx_macro_dec_mode_put),
  1568. SOC_ENUM("TX0 HPF cut off", cf_dec0_enum),
  1569. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1570. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1571. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1572. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1573. SOC_ENUM("TX5 HPF cut off", cf_dec5_enum),
  1574. SOC_ENUM("TX6 HPF cut off", cf_dec6_enum),
  1575. SOC_ENUM("TX7 HPF cut off", cf_dec7_enum),
  1576. SOC_SINGLE_EXT("DEC0_BCS Switch", SND_SOC_NOPM, 0, 1, 0,
  1577. lpass_cdc_tx_macro_get_bcs, lpass_cdc_tx_macro_set_bcs),
  1578. SOC_ENUM_EXT("BCS Channel", bcs_ch_enum,
  1579. lpass_cdc_tx_macro_bcs_ch_get, lpass_cdc_tx_macro_bcs_ch_put),
  1580. SOC_ENUM_EXT("BCS CH_SEL", bcs_ch_sel_mux_enum,
  1581. lpass_cdc_tx_macro_get_bcs_ch_sel, lpass_cdc_tx_macro_put_bcs_ch_sel),
  1582. };
  1583. static int lpass_cdc_tx_macro_clk_div_get(struct snd_soc_component *component)
  1584. {
  1585. struct device *tx_dev = NULL;
  1586. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1587. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1588. return -EINVAL;
  1589. return tx_priv->dmic_clk_div;
  1590. }
  1591. static int lpass_cdc_tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1592. struct lpass_cdc_tx_macro_priv *tx_priv)
  1593. {
  1594. u32 div_factor = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1595. u32 mclk_rate = LPASS_CDC_TX_MACRO_MCLK_FREQ;
  1596. if (dmic_sample_rate == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1597. mclk_rate % dmic_sample_rate != 0)
  1598. goto undefined_rate;
  1599. div_factor = mclk_rate / dmic_sample_rate;
  1600. switch (div_factor) {
  1601. case 2:
  1602. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1603. break;
  1604. case 3:
  1605. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_3;
  1606. break;
  1607. case 4:
  1608. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_4;
  1609. break;
  1610. case 6:
  1611. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_6;
  1612. break;
  1613. case 8:
  1614. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_8;
  1615. break;
  1616. case 16:
  1617. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_16;
  1618. break;
  1619. default:
  1620. /* Any other DIV factor is invalid */
  1621. goto undefined_rate;
  1622. }
  1623. /* Valid dmic DIV factors */
  1624. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1625. __func__, div_factor, mclk_rate);
  1626. return dmic_sample_rate;
  1627. undefined_rate:
  1628. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1629. __func__, dmic_sample_rate, mclk_rate);
  1630. dmic_sample_rate = LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1631. return dmic_sample_rate;
  1632. }
  1633. static const struct lpass_cdc_tx_macro_reg_mask_val
  1634. lpass_cdc_tx_macro_reg_init[] = {
  1635. {LPASS_CDC_TX0_TX_PATH_SEC7, 0x3F, 0x0A},
  1636. };
  1637. static int lpass_cdc_tx_macro_init(struct snd_soc_component *component)
  1638. {
  1639. struct snd_soc_dapm_context *dapm =
  1640. snd_soc_component_get_dapm(component);
  1641. int ret = 0, i = 0;
  1642. struct device *tx_dev = NULL;
  1643. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1644. tx_dev = lpass_cdc_get_device_ptr(component->dev, TX_MACRO);
  1645. if (!tx_dev) {
  1646. dev_err(component->dev,
  1647. "%s: null device for macro!\n", __func__);
  1648. return -EINVAL;
  1649. }
  1650. tx_priv = dev_get_drvdata(tx_dev);
  1651. if (!tx_priv) {
  1652. dev_err(component->dev,
  1653. "%s: priv is null for macro!\n", __func__);
  1654. return -EINVAL;
  1655. }
  1656. tx_priv->version = lpass_cdc_get_version(tx_dev);
  1657. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_tx_macro_dapm_widgets,
  1658. ARRAY_SIZE(lpass_cdc_tx_macro_dapm_widgets));
  1659. if (ret < 0) {
  1660. dev_err(tx_dev, "%s: Failed to add controls\n",
  1661. __func__);
  1662. return ret;
  1663. }
  1664. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1665. ARRAY_SIZE(tx_audio_map));
  1666. if (ret < 0) {
  1667. dev_err(tx_dev, "%s: Failed to add routes\n",
  1668. __func__);
  1669. return ret;
  1670. }
  1671. ret = snd_soc_dapm_new_widgets(dapm->card);
  1672. if (ret < 0) {
  1673. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1674. return ret;
  1675. }
  1676. ret = snd_soc_add_component_controls(component,
  1677. lpass_cdc_tx_macro_snd_controls,
  1678. ARRAY_SIZE(lpass_cdc_tx_macro_snd_controls));
  1679. if (ret < 0) {
  1680. dev_err(tx_dev, "%s: Failed to add snd_ctls\n",
  1681. __func__);
  1682. return ret;
  1683. }
  1684. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1685. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1686. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF3 Capture");
  1687. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_INPUT");
  1688. snd_soc_dapm_sync(dapm);
  1689. for (i = 0; i < NUM_DECIMATORS; i++) {
  1690. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1691. tx_priv->tx_hpf_work[i].decimator = i;
  1692. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1693. lpass_cdc_tx_macro_tx_hpf_corner_freq_callback);
  1694. }
  1695. for (i = 0; i < NUM_DECIMATORS; i++) {
  1696. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1697. tx_priv->tx_mute_dwork[i].decimator = i;
  1698. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1699. lpass_cdc_tx_macro_mute_update_callback);
  1700. }
  1701. tx_priv->component = component;
  1702. for (i = 0; i < ARRAY_SIZE(lpass_cdc_tx_macro_reg_init); i++)
  1703. snd_soc_component_update_bits(component,
  1704. lpass_cdc_tx_macro_reg_init[i].reg,
  1705. lpass_cdc_tx_macro_reg_init[i].mask,
  1706. lpass_cdc_tx_macro_reg_init[i].val);
  1707. return 0;
  1708. }
  1709. static int lpass_cdc_tx_macro_deinit(struct snd_soc_component *component)
  1710. {
  1711. struct device *tx_dev = NULL;
  1712. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1713. if (!lpass_cdc_tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1714. return -EINVAL;
  1715. tx_priv->component = NULL;
  1716. return 0;
  1717. }
  1718. static void lpass_cdc_tx_macro_init_ops(struct macro_ops *ops,
  1719. char __iomem *tx_io_base)
  1720. {
  1721. memset(ops, 0, sizeof(struct macro_ops));
  1722. ops->init = lpass_cdc_tx_macro_init;
  1723. ops->exit = lpass_cdc_tx_macro_deinit;
  1724. ops->io_base = tx_io_base;
  1725. ops->dai_ptr = lpass_cdc_tx_macro_dai;
  1726. ops->num_dais = ARRAY_SIZE(lpass_cdc_tx_macro_dai);
  1727. ops->event_handler = lpass_cdc_tx_macro_event_handler;
  1728. ops->clk_div_get = lpass_cdc_tx_macro_clk_div_get;
  1729. ops->clk_enable = __lpass_cdc_tx_macro_mclk_enable;
  1730. }
  1731. static int lpass_cdc_tx_macro_probe(struct platform_device *pdev)
  1732. {
  1733. struct macro_ops ops = {0};
  1734. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1735. u32 tx_base_addr = 0, sample_rate = 0;
  1736. char __iomem *tx_io_base = NULL;
  1737. int ret = 0;
  1738. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1739. const char *wcd_dmic_enabled = "qcom,wcd-dmic-enabled";
  1740. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  1741. dev_err(&pdev->dev,
  1742. "%s: va-macro not registered yet, defer\n", __func__);
  1743. return -EPROBE_DEFER;
  1744. }
  1745. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_tx_macro_priv),
  1746. GFP_KERNEL);
  1747. if (!tx_priv)
  1748. return -ENOMEM;
  1749. platform_set_drvdata(pdev, tx_priv);
  1750. tx_priv->dev = &pdev->dev;
  1751. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1752. &tx_base_addr);
  1753. if (ret) {
  1754. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1755. __func__, "reg");
  1756. return ret;
  1757. }
  1758. dev_set_drvdata(&pdev->dev, tx_priv);
  1759. tx_io_base = devm_ioremap(&pdev->dev,
  1760. tx_base_addr, LPASS_CDC_TX_MACRO_MAX_OFFSET);
  1761. if (!tx_io_base) {
  1762. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1763. return -ENOMEM;
  1764. }
  1765. tx_priv->tx_io_base = tx_io_base;
  1766. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1767. &sample_rate);
  1768. if (ret) {
  1769. dev_err(&pdev->dev,
  1770. "%s: could not find sample_rate entry in dt\n",
  1771. __func__);
  1772. tx_priv->dmic_clk_div = LPASS_CDC_TX_MACRO_CLK_DIV_2;
  1773. } else {
  1774. if (lpass_cdc_tx_macro_validate_dmic_sample_rate(
  1775. sample_rate, tx_priv) == LPASS_CDC_TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1776. return -EINVAL;
  1777. }
  1778. if (of_find_property(pdev->dev.of_node, wcd_dmic_enabled, NULL))
  1779. tx_priv->wcd_dmic_enabled = true;
  1780. else
  1781. tx_priv->wcd_dmic_enabled = false;
  1782. mutex_init(&tx_priv->mclk_lock);
  1783. lpass_cdc_tx_macro_init_ops(&ops, tx_io_base);
  1784. ops.clk_id_req = TX_CORE_CLK;
  1785. ops.default_clk_id = TX_CORE_CLK;
  1786. ret = lpass_cdc_register_macro(&pdev->dev, TX_MACRO, &ops);
  1787. if (ret) {
  1788. dev_err(&pdev->dev,
  1789. "%s: register macro failed\n", __func__);
  1790. goto err_reg_macro;
  1791. }
  1792. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1793. pm_runtime_use_autosuspend(&pdev->dev);
  1794. pm_runtime_set_suspended(&pdev->dev);
  1795. pm_suspend_ignore_children(&pdev->dev, true);
  1796. pm_runtime_enable(&pdev->dev);
  1797. return 0;
  1798. err_reg_macro:
  1799. mutex_destroy(&tx_priv->mclk_lock);
  1800. return ret;
  1801. }
  1802. static int lpass_cdc_tx_macro_remove(struct platform_device *pdev)
  1803. {
  1804. struct lpass_cdc_tx_macro_priv *tx_priv = NULL;
  1805. tx_priv = platform_get_drvdata(pdev);
  1806. if (!tx_priv)
  1807. return -EINVAL;
  1808. pm_runtime_disable(&pdev->dev);
  1809. pm_runtime_set_suspended(&pdev->dev);
  1810. mutex_destroy(&tx_priv->mclk_lock);
  1811. lpass_cdc_unregister_macro(&pdev->dev, TX_MACRO);
  1812. return 0;
  1813. }
  1814. static const struct of_device_id lpass_cdc_tx_macro_dt_match[] = {
  1815. {.compatible = "qcom,lpass-cdc-tx-macro"},
  1816. {}
  1817. };
  1818. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  1819. SET_SYSTEM_SLEEP_PM_OPS(
  1820. pm_runtime_force_suspend,
  1821. pm_runtime_force_resume
  1822. )
  1823. SET_RUNTIME_PM_OPS(
  1824. lpass_cdc_runtime_suspend,
  1825. lpass_cdc_runtime_resume,
  1826. NULL
  1827. )
  1828. };
  1829. static struct platform_driver lpass_cdc_tx_macro_driver = {
  1830. .driver = {
  1831. .name = "lpass_cdc_tx_macro",
  1832. .owner = THIS_MODULE,
  1833. .pm = &lpass_cdc_dev_pm_ops,
  1834. .of_match_table = lpass_cdc_tx_macro_dt_match,
  1835. .suppress_bind_attrs = true,
  1836. },
  1837. .probe = lpass_cdc_tx_macro_probe,
  1838. .remove = lpass_cdc_tx_macro_remove,
  1839. };
  1840. module_platform_driver(lpass_cdc_tx_macro_driver);
  1841. MODULE_DESCRIPTION("TX macro driver");
  1842. MODULE_LICENSE("GPL v2");