dsi_ctrl.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const struct of_device_id msm_dsi_of_match[] = {
  47. {
  48. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  49. .data = &dsi_ctrl_v1_4,
  50. },
  51. {
  52. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  53. .data = &dsi_ctrl_v2_0,
  54. },
  55. {
  56. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  57. .data = &dsi_ctrl_v2_2,
  58. },
  59. {
  60. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  61. .data = &dsi_ctrl_v2_3,
  62. },
  63. {
  64. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  65. .data = &dsi_ctrl_v2_4,
  66. },
  67. {
  68. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  69. .data = &dsi_ctrl_v2_5,
  70. },
  71. {}
  72. };
  73. #ifdef CONFIG_DEBUG_FS
  74. static ssize_t debugfs_state_info_read(struct file *file,
  75. char __user *buff,
  76. size_t count,
  77. loff_t *ppos)
  78. {
  79. struct dsi_ctrl *dsi_ctrl = file->private_data;
  80. char *buf;
  81. u32 len = 0;
  82. if (!dsi_ctrl)
  83. return -ENODEV;
  84. if (*ppos)
  85. return 0;
  86. buf = kzalloc(SZ_4K, GFP_KERNEL);
  87. if (!buf)
  88. return -ENOMEM;
  89. /* Dump current state */
  90. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  91. len += snprintf((buf + len), (SZ_4K - len),
  92. "\tCTRL_ENGINE = %s\n",
  93. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  94. len += snprintf((buf + len), (SZ_4K - len),
  95. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  96. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  97. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  98. /* Dump clock information */
  99. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  100. len += snprintf((buf + len), (SZ_4K - len),
  101. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  102. dsi_ctrl->clk_freq.byte_clk_rate,
  103. dsi_ctrl->clk_freq.pix_clk_rate,
  104. dsi_ctrl->clk_freq.esc_clk_rate);
  105. if (len > count)
  106. len = count;
  107. len = min_t(size_t, len, SZ_4K);
  108. if (copy_to_user(buff, buf, len)) {
  109. kfree(buf);
  110. return -EFAULT;
  111. }
  112. *ppos += len;
  113. kfree(buf);
  114. return len;
  115. }
  116. static ssize_t debugfs_reg_dump_read(struct file *file,
  117. char __user *buff,
  118. size_t count,
  119. loff_t *ppos)
  120. {
  121. struct dsi_ctrl *dsi_ctrl = file->private_data;
  122. char *buf;
  123. u32 len = 0;
  124. struct dsi_clk_ctrl_info clk_info;
  125. int rc = 0;
  126. if (!dsi_ctrl)
  127. return -ENODEV;
  128. if (*ppos)
  129. return 0;
  130. buf = kzalloc(SZ_4K, GFP_KERNEL);
  131. if (!buf)
  132. return -ENOMEM;
  133. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  134. clk_info.clk_type = DSI_CORE_CLK;
  135. clk_info.clk_state = DSI_CLK_ON;
  136. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  137. if (rc) {
  138. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  139. kfree(buf);
  140. return rc;
  141. }
  142. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  143. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  144. buf, SZ_4K);
  145. clk_info.clk_state = DSI_CLK_OFF;
  146. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  147. if (rc) {
  148. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  149. kfree(buf);
  150. return rc;
  151. }
  152. if (len > count)
  153. len = count;
  154. len = min_t(size_t, len, SZ_4K);
  155. if (copy_to_user(buff, buf, len)) {
  156. kfree(buf);
  157. return -EFAULT;
  158. }
  159. *ppos += len;
  160. kfree(buf);
  161. return len;
  162. }
  163. static ssize_t debugfs_line_count_read(struct file *file,
  164. char __user *user_buf,
  165. size_t user_len,
  166. loff_t *ppos)
  167. {
  168. struct dsi_ctrl *dsi_ctrl = file->private_data;
  169. char *buf;
  170. int rc = 0;
  171. u32 len = 0;
  172. size_t max_len = min_t(size_t, user_len, SZ_4K);
  173. if (!dsi_ctrl)
  174. return -ENODEV;
  175. if (*ppos)
  176. return 0;
  177. buf = kzalloc(max_len, GFP_KERNEL);
  178. if (ZERO_OR_NULL_PTR(buf))
  179. return -ENOMEM;
  180. mutex_lock(&dsi_ctrl->ctrl_lock);
  181. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  182. dsi_ctrl->cmd_trigger_line);
  183. len += scnprintf((buf + len), max_len - len,
  184. "Command triggered at frame: %04x\n",
  185. dsi_ctrl->cmd_trigger_frame);
  186. len += scnprintf((buf + len), max_len - len,
  187. "Command successful at line: %04x\n",
  188. dsi_ctrl->cmd_success_line);
  189. len += scnprintf((buf + len), max_len - len,
  190. "Command successful at frame: %04x\n",
  191. dsi_ctrl->cmd_success_frame);
  192. mutex_unlock(&dsi_ctrl->ctrl_lock);
  193. if (len > max_len)
  194. len = max_len;
  195. if (copy_to_user(user_buf, buf, len)) {
  196. rc = -EFAULT;
  197. goto error;
  198. }
  199. *ppos += len;
  200. error:
  201. kfree(buf);
  202. return len;
  203. }
  204. static const struct file_operations state_info_fops = {
  205. .open = simple_open,
  206. .read = debugfs_state_info_read,
  207. };
  208. static const struct file_operations reg_dump_fops = {
  209. .open = simple_open,
  210. .read = debugfs_reg_dump_read,
  211. };
  212. static const struct file_operations cmd_dma_stats_fops = {
  213. .open = simple_open,
  214. .read = debugfs_line_count_read,
  215. };
  216. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  217. struct dentry *parent)
  218. {
  219. int rc = 0;
  220. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  221. char dbg_name[DSI_DEBUG_NAME_LEN];
  222. if (!dsi_ctrl || !parent) {
  223. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  224. return -EINVAL;
  225. }
  226. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  227. if (IS_ERR_OR_NULL(dir)) {
  228. rc = PTR_ERR(dir);
  229. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  230. rc);
  231. goto error;
  232. }
  233. state_file = debugfs_create_file("state_info",
  234. 0444,
  235. dir,
  236. dsi_ctrl,
  237. &state_info_fops);
  238. if (IS_ERR_OR_NULL(state_file)) {
  239. rc = PTR_ERR(state_file);
  240. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  241. goto error_remove_dir;
  242. }
  243. reg_dump = debugfs_create_file("reg_dump",
  244. 0444,
  245. dir,
  246. dsi_ctrl,
  247. &reg_dump_fops);
  248. if (IS_ERR_OR_NULL(reg_dump)) {
  249. rc = PTR_ERR(reg_dump);
  250. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  251. goto error_remove_dir;
  252. }
  253. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  254. 0600,
  255. dir,
  256. &dsi_ctrl->enable_cmd_dma_stats);
  257. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  258. rc = PTR_ERR(cmd_dma_logs);
  259. DSI_CTRL_ERR(dsi_ctrl,
  260. "enable cmd dma stats failed, rc=%d\n",
  261. rc);
  262. goto error_remove_dir;
  263. }
  264. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  265. 0444,
  266. dir,
  267. dsi_ctrl,
  268. &cmd_dma_stats_fops);
  269. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  270. rc = PTR_ERR(cmd_dma_logs);
  271. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  272. rc);
  273. goto error_remove_dir;
  274. }
  275. dsi_ctrl->debugfs_root = dir;
  276. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  277. dsi_ctrl->cell_index);
  278. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  279. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  280. error_remove_dir:
  281. debugfs_remove(dir);
  282. error:
  283. return rc;
  284. }
  285. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  286. {
  287. debugfs_remove(dsi_ctrl->debugfs_root);
  288. return 0;
  289. }
  290. #else
  291. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  292. struct dentry *parent)
  293. {
  294. return 0;
  295. }
  296. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  297. {
  298. return 0;
  299. }
  300. #endif /* CONFIG_DEBUG_FS */
  301. static inline struct msm_gem_address_space*
  302. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  303. int domain)
  304. {
  305. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  306. return NULL;
  307. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  308. }
  309. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  310. {
  311. /*
  312. * If a command is triggered right after another command,
  313. * check if the previous command transfer is completed. If
  314. * transfer is done, cancel any work that has been
  315. * queued. Otherwise wait till the work is scheduled and
  316. * completed before triggering the next command by
  317. * flushing the workqueue.
  318. */
  319. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  320. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  321. } else {
  322. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  323. }
  324. }
  325. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  326. {
  327. int ret = 0;
  328. struct dsi_ctrl *dsi_ctrl = NULL;
  329. u32 status;
  330. u32 mask = DSI_CMD_MODE_DMA_DONE;
  331. struct dsi_ctrl_hw_ops dsi_hw_ops;
  332. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  333. dsi_hw_ops = dsi_ctrl->hw.ops;
  334. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  335. /*
  336. * This atomic state will be set if ISR has been triggered,
  337. * so the wait is not needed.
  338. */
  339. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  340. goto done;
  341. ret = wait_for_completion_timeout(
  342. &dsi_ctrl->irq_info.cmd_dma_done,
  343. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  344. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  345. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  346. if (status & mask) {
  347. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  348. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  349. status);
  350. DSI_CTRL_WARN(dsi_ctrl,
  351. "dma_tx done but irq not triggered\n");
  352. } else {
  353. DSI_CTRL_ERR(dsi_ctrl,
  354. "Command transfer failed\n");
  355. }
  356. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  357. DSI_SINT_CMD_MODE_DMA_DONE);
  358. }
  359. done:
  360. dsi_ctrl->dma_wait_queued = false;
  361. }
  362. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  363. enum dsi_ctrl_driver_ops op,
  364. u32 op_state)
  365. {
  366. int rc = 0;
  367. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  368. SDE_EVT32(dsi_ctrl->cell_index, op);
  369. switch (op) {
  370. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  371. if (state->power_state == op_state) {
  372. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  373. op_state);
  374. rc = -EINVAL;
  375. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  376. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  377. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  378. op_state,
  379. state->vid_engine_state);
  380. rc = -EINVAL;
  381. }
  382. }
  383. break;
  384. case DSI_CTRL_OP_CMD_ENGINE:
  385. if (state->cmd_engine_state == op_state) {
  386. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  387. op_state);
  388. rc = -EINVAL;
  389. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  390. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  391. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  392. op,
  393. state->power_state,
  394. state->controller_state);
  395. rc = -EINVAL;
  396. }
  397. break;
  398. case DSI_CTRL_OP_VID_ENGINE:
  399. if (state->vid_engine_state == op_state) {
  400. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  401. op_state);
  402. rc = -EINVAL;
  403. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  404. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  405. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  406. op,
  407. state->power_state,
  408. state->controller_state);
  409. rc = -EINVAL;
  410. }
  411. break;
  412. case DSI_CTRL_OP_HOST_ENGINE:
  413. if (state->controller_state == op_state) {
  414. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  415. op_state);
  416. rc = -EINVAL;
  417. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  418. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  419. op_state,
  420. state->power_state);
  421. rc = -EINVAL;
  422. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  423. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  424. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  425. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  426. op_state,
  427. state->cmd_engine_state,
  428. state->vid_engine_state);
  429. rc = -EINVAL;
  430. }
  431. break;
  432. case DSI_CTRL_OP_CMD_TX:
  433. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  434. (!state->host_initialized) ||
  435. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  436. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  437. op,
  438. state->power_state,
  439. state->host_initialized,
  440. state->cmd_engine_state);
  441. rc = -EINVAL;
  442. }
  443. break;
  444. case DSI_CTRL_OP_HOST_INIT:
  445. if (state->host_initialized == op_state) {
  446. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  447. op_state);
  448. rc = -EINVAL;
  449. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  450. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  451. op, state->power_state);
  452. rc = -EINVAL;
  453. }
  454. break;
  455. case DSI_CTRL_OP_TPG:
  456. if (state->tpg_enabled == op_state) {
  457. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  458. op_state);
  459. rc = -EINVAL;
  460. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  461. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  462. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  463. op,
  464. state->power_state,
  465. state->controller_state);
  466. rc = -EINVAL;
  467. }
  468. break;
  469. case DSI_CTRL_OP_PHY_SW_RESET:
  470. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  471. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  472. op, state->power_state);
  473. rc = -EINVAL;
  474. }
  475. break;
  476. case DSI_CTRL_OP_ASYNC_TIMING:
  477. if (state->vid_engine_state != op_state) {
  478. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  479. op_state);
  480. rc = -EINVAL;
  481. }
  482. break;
  483. default:
  484. rc = -ENOTSUPP;
  485. break;
  486. }
  487. return rc;
  488. }
  489. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  490. {
  491. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  492. if (!state) {
  493. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  494. return -EINVAL;
  495. }
  496. if (!state->host_initialized)
  497. return false;
  498. return true;
  499. }
  500. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  501. enum dsi_ctrl_driver_ops op,
  502. u32 op_state)
  503. {
  504. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  505. switch (op) {
  506. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  507. state->power_state = op_state;
  508. break;
  509. case DSI_CTRL_OP_CMD_ENGINE:
  510. state->cmd_engine_state = op_state;
  511. break;
  512. case DSI_CTRL_OP_VID_ENGINE:
  513. state->vid_engine_state = op_state;
  514. break;
  515. case DSI_CTRL_OP_HOST_ENGINE:
  516. state->controller_state = op_state;
  517. break;
  518. case DSI_CTRL_OP_HOST_INIT:
  519. state->host_initialized = (op_state == 1) ? true : false;
  520. break;
  521. case DSI_CTRL_OP_TPG:
  522. state->tpg_enabled = (op_state == 1) ? true : false;
  523. break;
  524. case DSI_CTRL_OP_CMD_TX:
  525. case DSI_CTRL_OP_PHY_SW_RESET:
  526. default:
  527. break;
  528. }
  529. }
  530. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  531. struct dsi_ctrl *ctrl)
  532. {
  533. int rc = 0;
  534. void __iomem *ptr;
  535. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  536. if (IS_ERR(ptr)) {
  537. rc = PTR_ERR(ptr);
  538. return rc;
  539. }
  540. ctrl->hw.base = ptr;
  541. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  542. switch (ctrl->version) {
  543. case DSI_CTRL_VERSION_1_4:
  544. case DSI_CTRL_VERSION_2_0:
  545. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  546. if (IS_ERR(ptr)) {
  547. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  548. rc = PTR_ERR(ptr);
  549. return rc;
  550. }
  551. ctrl->hw.mmss_misc_base = ptr;
  552. ctrl->hw.disp_cc_base = NULL;
  553. break;
  554. case DSI_CTRL_VERSION_2_2:
  555. case DSI_CTRL_VERSION_2_3:
  556. case DSI_CTRL_VERSION_2_4:
  557. case DSI_CTRL_VERSION_2_5:
  558. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  559. if (IS_ERR(ptr)) {
  560. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  561. rc = PTR_ERR(ptr);
  562. return rc;
  563. }
  564. ctrl->hw.disp_cc_base = ptr;
  565. ctrl->hw.mmss_misc_base = NULL;
  566. break;
  567. default:
  568. break;
  569. }
  570. return rc;
  571. }
  572. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  573. {
  574. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  575. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  576. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  577. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  578. if (core->mdp_core_clk)
  579. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  580. if (core->iface_clk)
  581. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  582. if (core->core_mmss_clk)
  583. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  584. if (core->bus_clk)
  585. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  586. if (core->mnoc_clk)
  587. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  588. memset(core, 0x0, sizeof(*core));
  589. if (hs_link->byte_clk)
  590. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  591. if (hs_link->pixel_clk)
  592. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  593. if (lp_link->esc_clk)
  594. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  595. if (hs_link->byte_intf_clk)
  596. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  597. memset(hs_link, 0x0, sizeof(*hs_link));
  598. memset(lp_link, 0x0, sizeof(*lp_link));
  599. if (rcg->byte_clk)
  600. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  601. if (rcg->pixel_clk)
  602. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  603. memset(rcg, 0x0, sizeof(*rcg));
  604. return 0;
  605. }
  606. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  607. struct dsi_ctrl *ctrl)
  608. {
  609. int rc = 0;
  610. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  611. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  612. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  613. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  614. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  615. if (IS_ERR(core->mdp_core_clk)) {
  616. core->mdp_core_clk = NULL;
  617. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  618. }
  619. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  620. if (IS_ERR(core->iface_clk)) {
  621. core->iface_clk = NULL;
  622. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  623. }
  624. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  625. if (IS_ERR(core->core_mmss_clk)) {
  626. core->core_mmss_clk = NULL;
  627. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  628. rc);
  629. }
  630. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  631. if (IS_ERR(core->bus_clk)) {
  632. core->bus_clk = NULL;
  633. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  634. }
  635. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  636. if (IS_ERR(core->mnoc_clk)) {
  637. core->mnoc_clk = NULL;
  638. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  639. }
  640. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  641. if (IS_ERR(hs_link->byte_clk)) {
  642. rc = PTR_ERR(hs_link->byte_clk);
  643. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  644. goto fail;
  645. }
  646. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  647. if (IS_ERR(hs_link->pixel_clk)) {
  648. rc = PTR_ERR(hs_link->pixel_clk);
  649. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  650. goto fail;
  651. }
  652. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  653. if (IS_ERR(lp_link->esc_clk)) {
  654. rc = PTR_ERR(lp_link->esc_clk);
  655. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  656. goto fail;
  657. }
  658. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  659. if (IS_ERR(hs_link->byte_intf_clk)) {
  660. hs_link->byte_intf_clk = NULL;
  661. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  662. }
  663. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  664. if (IS_ERR(rcg->byte_clk)) {
  665. rc = PTR_ERR(rcg->byte_clk);
  666. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  667. goto fail;
  668. }
  669. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  670. if (IS_ERR(rcg->pixel_clk)) {
  671. rc = PTR_ERR(rcg->pixel_clk);
  672. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  673. goto fail;
  674. }
  675. return 0;
  676. fail:
  677. dsi_ctrl_clocks_deinit(ctrl);
  678. return rc;
  679. }
  680. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  681. {
  682. int i = 0;
  683. int rc = 0;
  684. struct dsi_regulator_info *regs;
  685. regs = &ctrl->pwr_info.digital;
  686. for (i = 0; i < regs->count; i++) {
  687. if (!regs->vregs[i].vreg)
  688. DSI_CTRL_ERR(ctrl,
  689. "vreg is NULL, should not reach here\n");
  690. else
  691. devm_regulator_put(regs->vregs[i].vreg);
  692. }
  693. regs = &ctrl->pwr_info.host_pwr;
  694. for (i = 0; i < regs->count; i++) {
  695. if (!regs->vregs[i].vreg)
  696. DSI_CTRL_ERR(ctrl,
  697. "vreg is NULL, should not reach here\n");
  698. else
  699. devm_regulator_put(regs->vregs[i].vreg);
  700. }
  701. if (!ctrl->pwr_info.host_pwr.vregs) {
  702. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  703. ctrl->pwr_info.host_pwr.vregs = NULL;
  704. ctrl->pwr_info.host_pwr.count = 0;
  705. }
  706. if (!ctrl->pwr_info.digital.vregs) {
  707. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  708. ctrl->pwr_info.digital.vregs = NULL;
  709. ctrl->pwr_info.digital.count = 0;
  710. }
  711. return rc;
  712. }
  713. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  714. struct dsi_ctrl *ctrl)
  715. {
  716. int rc = 0;
  717. int i = 0;
  718. struct dsi_regulator_info *regs;
  719. struct regulator *vreg = NULL;
  720. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  721. &ctrl->pwr_info.digital,
  722. "qcom,core-supply-entries");
  723. if (rc)
  724. DSI_CTRL_DEBUG(ctrl,
  725. "failed to get digital supply, rc = %d\n", rc);
  726. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  727. &ctrl->pwr_info.host_pwr,
  728. "qcom,ctrl-supply-entries");
  729. if (rc) {
  730. DSI_CTRL_ERR(ctrl,
  731. "failed to get host power supplies, rc = %d\n", rc);
  732. goto error_digital;
  733. }
  734. regs = &ctrl->pwr_info.digital;
  735. for (i = 0; i < regs->count; i++) {
  736. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  737. if (IS_ERR(vreg)) {
  738. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  739. regs->vregs[i].vreg_name);
  740. rc = PTR_ERR(vreg);
  741. goto error_host_pwr;
  742. }
  743. regs->vregs[i].vreg = vreg;
  744. }
  745. regs = &ctrl->pwr_info.host_pwr;
  746. for (i = 0; i < regs->count; i++) {
  747. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  748. if (IS_ERR(vreg)) {
  749. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  750. regs->vregs[i].vreg_name);
  751. for (--i; i >= 0; i--)
  752. devm_regulator_put(regs->vregs[i].vreg);
  753. rc = PTR_ERR(vreg);
  754. goto error_digital_put;
  755. }
  756. regs->vregs[i].vreg = vreg;
  757. }
  758. return rc;
  759. error_digital_put:
  760. regs = &ctrl->pwr_info.digital;
  761. for (i = 0; i < regs->count; i++)
  762. devm_regulator_put(regs->vregs[i].vreg);
  763. error_host_pwr:
  764. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  765. ctrl->pwr_info.host_pwr.vregs = NULL;
  766. ctrl->pwr_info.host_pwr.count = 0;
  767. error_digital:
  768. if (ctrl->pwr_info.digital.vregs)
  769. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  770. ctrl->pwr_info.digital.vregs = NULL;
  771. ctrl->pwr_info.digital.count = 0;
  772. return rc;
  773. }
  774. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  775. struct dsi_host_config *config)
  776. {
  777. int rc = 0;
  778. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  779. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  780. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  781. config->panel_mode);
  782. rc = -EINVAL;
  783. goto err;
  784. }
  785. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  786. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  787. rc = -EINVAL;
  788. goto err;
  789. }
  790. err:
  791. return rc;
  792. }
  793. /* Function returns number of bits per pxl */
  794. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  795. {
  796. u32 bpp = 0;
  797. switch (dst_format) {
  798. case DSI_PIXEL_FORMAT_RGB111:
  799. bpp = 3;
  800. break;
  801. case DSI_PIXEL_FORMAT_RGB332:
  802. bpp = 8;
  803. break;
  804. case DSI_PIXEL_FORMAT_RGB444:
  805. bpp = 12;
  806. break;
  807. case DSI_PIXEL_FORMAT_RGB565:
  808. bpp = 16;
  809. break;
  810. case DSI_PIXEL_FORMAT_RGB666:
  811. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  812. bpp = 18;
  813. break;
  814. case DSI_PIXEL_FORMAT_RGB888:
  815. bpp = 24;
  816. break;
  817. default:
  818. bpp = 24;
  819. break;
  820. }
  821. return bpp;
  822. }
  823. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  824. struct dsi_host_config *config, void *clk_handle,
  825. struct dsi_display_mode *mode)
  826. {
  827. int rc = 0;
  828. u32 num_of_lanes = 0;
  829. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  830. u32 bpp, frame_time_us, byte_intf_clk_div;
  831. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  832. byte_clk_rate, byte_intf_clk_rate;
  833. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  834. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  835. struct dsi_mode_info *timing = &config->video_timing;
  836. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  837. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  838. /* Get bits per pxl in destination format */
  839. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  840. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  841. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  842. num_of_lanes++;
  843. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  844. num_of_lanes++;
  845. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  846. num_of_lanes++;
  847. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  848. num_of_lanes++;
  849. if (split_link->split_link_enabled)
  850. num_of_lanes = split_link->lanes_per_sublink;
  851. config->common_config.num_data_lanes = num_of_lanes;
  852. config->common_config.bpp = bpp;
  853. if (config->bit_clk_rate_hz_override != 0) {
  854. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  855. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  856. bit_rate *= bits_per_symbol;
  857. do_div(bit_rate, num_of_symbols);
  858. }
  859. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  860. /* Calculate the bit rate needed to match dsi transfer time */
  861. bit_rate = min_dsi_clk_hz * frame_time_us;
  862. do_div(bit_rate, dsi_transfer_time_us);
  863. bit_rate = bit_rate * num_of_lanes;
  864. } else {
  865. h_period = dsi_h_total_dce(timing);
  866. v_period = DSI_V_TOTAL(timing);
  867. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  868. }
  869. pclk_rate = bit_rate;
  870. do_div(pclk_rate, bpp);
  871. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  872. bit_rate_per_lane = bit_rate;
  873. do_div(bit_rate_per_lane, num_of_lanes);
  874. byte_clk_rate = bit_rate_per_lane;
  875. do_div(byte_clk_rate, 8);
  876. byte_intf_clk_rate = byte_clk_rate;
  877. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  878. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  879. config->bit_clk_rate_hz = byte_clk_rate * 8;
  880. } else {
  881. do_div(bit_rate, bits_per_symbol);
  882. bit_rate *= num_of_symbols;
  883. bit_rate_per_lane = bit_rate;
  884. do_div(bit_rate_per_lane, num_of_lanes);
  885. byte_clk_rate = bit_rate_per_lane;
  886. do_div(byte_clk_rate, 7);
  887. /* For CPHY, byte_intf_clk is same as byte_clk */
  888. byte_intf_clk_rate = byte_clk_rate;
  889. config->bit_clk_rate_hz = byte_clk_rate * 7;
  890. }
  891. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  892. bit_rate, bit_rate_per_lane);
  893. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  894. byte_clk_rate, byte_intf_clk_rate);
  895. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  896. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  897. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  898. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  899. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  900. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  901. dsi_ctrl->cell_index);
  902. if (rc)
  903. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  904. return rc;
  905. }
  906. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  907. {
  908. int rc = 0;
  909. if (enable) {
  910. if (!dsi_ctrl->current_state.host_initialized) {
  911. rc = dsi_pwr_enable_regulator(
  912. &dsi_ctrl->pwr_info.host_pwr, true);
  913. if (rc) {
  914. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  915. goto error;
  916. }
  917. }
  918. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  919. true);
  920. if (rc) {
  921. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  922. rc);
  923. (void)dsi_pwr_enable_regulator(
  924. &dsi_ctrl->pwr_info.host_pwr,
  925. false
  926. );
  927. goto error;
  928. }
  929. } else {
  930. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  931. false);
  932. if (rc) {
  933. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  934. rc);
  935. goto error;
  936. }
  937. if (!dsi_ctrl->current_state.host_initialized) {
  938. rc = dsi_pwr_enable_regulator(
  939. &dsi_ctrl->pwr_info.host_pwr, false);
  940. if (rc) {
  941. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  942. goto error;
  943. }
  944. }
  945. }
  946. error:
  947. return rc;
  948. }
  949. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  950. const struct mipi_dsi_packet *packet,
  951. u8 **buffer,
  952. u32 *size)
  953. {
  954. int rc = 0;
  955. u8 *buf = NULL;
  956. u32 len, i;
  957. u8 cmd_type = 0;
  958. len = packet->size;
  959. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  960. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  961. if (!buf)
  962. return -ENOMEM;
  963. for (i = 0; i < len; i++) {
  964. if (i >= packet->size)
  965. buf[i] = 0xFF;
  966. else if (i < sizeof(packet->header))
  967. buf[i] = packet->header[i];
  968. else
  969. buf[i] = packet->payload[i - sizeof(packet->header)];
  970. }
  971. if (packet->payload_length > 0)
  972. buf[3] |= BIT(6);
  973. /* Swap BYTE order in the command buffer for MSM */
  974. buf[0] = packet->header[1];
  975. buf[1] = packet->header[2];
  976. buf[2] = packet->header[0];
  977. /* send embedded BTA for read commands */
  978. cmd_type = buf[2] & 0x3f;
  979. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  980. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  981. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  982. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  983. buf[3] |= BIT(5);
  984. *buffer = buf;
  985. *size = len;
  986. return rc;
  987. }
  988. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  989. {
  990. int rc = 0;
  991. if (!dsi_ctrl) {
  992. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  993. return -EINVAL;
  994. }
  995. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  996. return -EINVAL;
  997. mutex_lock(&dsi_ctrl->ctrl_lock);
  998. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  999. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1000. return rc;
  1001. }
  1002. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1003. {
  1004. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1005. struct dsi_mode_info *timing;
  1006. /**
  1007. * No need to wait if the panel is not video mode or
  1008. * if DSI controller supports command DMA scheduling or
  1009. * if we are sending init commands.
  1010. */
  1011. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1012. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1013. (dsi_ctrl->current_state.vid_engine_state !=
  1014. DSI_CTRL_ENGINE_ON))
  1015. return;
  1016. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1017. DSI_VIDEO_MODE_FRAME_DONE);
  1018. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1019. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1020. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1021. ret = wait_for_completion_timeout(
  1022. &dsi_ctrl->irq_info.vid_frame_done,
  1023. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1024. if (ret <= 0)
  1025. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1026. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1027. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1028. timing = &(dsi_ctrl->host_config.video_timing);
  1029. v_total = timing->v_sync_width + timing->v_back_porch +
  1030. timing->v_front_porch + timing->v_active;
  1031. v_blank = timing->v_sync_width + timing->v_back_porch;
  1032. fps = timing->refresh_rate;
  1033. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1034. udelay(sleep_ms * 1000);
  1035. }
  1036. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1037. u32 cmd_len,
  1038. u32 *flags)
  1039. {
  1040. /**
  1041. * Setup the mode of transmission
  1042. * override cmd fetch mode during secure session
  1043. */
  1044. if (dsi_ctrl->secure_mode) {
  1045. *flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  1046. *flags |= DSI_CTRL_CMD_FIFO_STORE;
  1047. DSI_CTRL_DEBUG(dsi_ctrl,
  1048. "override to TPG during secure session\n");
  1049. return;
  1050. }
  1051. /* Check to see if cmd len plus header is greater than fifo size */
  1052. if ((cmd_len + 4) > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  1053. *flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  1054. DSI_CTRL_DEBUG(dsi_ctrl, "override to non-embedded mode,cmd len =%d\n",
  1055. cmd_len);
  1056. return;
  1057. }
  1058. }
  1059. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1060. u32 cmd_len,
  1061. u32 *flags)
  1062. {
  1063. int rc = 0;
  1064. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1065. /* if command size plus header is greater than fifo size */
  1066. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1067. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1068. return -ENOTSUPP;
  1069. }
  1070. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1071. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1072. return -ENOTSUPP;
  1073. }
  1074. }
  1075. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1076. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1077. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1078. return -ENOTSUPP;
  1079. }
  1080. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1081. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1082. return -ENOTSUPP;
  1083. }
  1084. if ((cmd_len + 4) > SZ_4K) {
  1085. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1086. return -ENOTSUPP;
  1087. }
  1088. }
  1089. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1090. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1091. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1092. return -ENOTSUPP;
  1093. }
  1094. }
  1095. return rc;
  1096. }
  1097. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1098. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1099. {
  1100. u32 line_no = 0, window = 0, sched_line_no = 0;
  1101. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1102. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1103. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1104. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1105. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1106. /*
  1107. * In case of command scheduling in video mode, the line at which
  1108. * the command is scheduled can revert to the default value i.e. 1
  1109. * for the following cases:
  1110. * 1) No schedule line defined by the panel.
  1111. * 2) schedule line defined is greater than VFP.
  1112. */
  1113. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1114. dsi_hw_ops.schedule_dma_cmd &&
  1115. (dsi_ctrl->current_state.vid_engine_state ==
  1116. DSI_CTRL_ENGINE_ON)) {
  1117. sched_line_no = (line_no == 0) ? 1 : line_no;
  1118. if (timing) {
  1119. if (sched_line_no >= timing->v_front_porch)
  1120. sched_line_no = 1;
  1121. sched_line_no += timing->v_back_porch +
  1122. timing->v_sync_width + timing->v_active;
  1123. }
  1124. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1125. }
  1126. /*
  1127. * In case of command scheduling in command mode, the window size
  1128. * is reset to zero, if the total scheduling window is greater
  1129. * than the panel height.
  1130. */
  1131. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1132. dsi_hw_ops.configure_cmddma_window) {
  1133. sched_line_no = line_no;
  1134. if ((sched_line_no + window) > timing->v_active)
  1135. window = 0;
  1136. sched_line_no += timing->v_active;
  1137. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1138. sched_line_no, window);
  1139. }
  1140. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1141. sched_line_no, window);
  1142. }
  1143. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1144. const struct mipi_dsi_msg *msg,
  1145. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1146. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1147. u32 flags)
  1148. {
  1149. u32 hw_flags = 0;
  1150. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1151. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1152. if (dsi_ctrl->hw.reset_trig_ctrl)
  1153. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1154. &dsi_ctrl->host_config.common_config);
  1155. /* check if custom dma scheduling line needed */
  1156. if (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED)
  1157. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1158. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1159. DSI_OP_CMD_MODE);
  1160. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1161. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1162. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1163. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1164. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1165. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1166. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1167. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1168. &dsi_ctrl->hw,
  1169. cmd_mem,
  1170. hw_flags);
  1171. } else {
  1172. dsi_hw_ops.kickoff_command(
  1173. &dsi_ctrl->hw,
  1174. cmd_mem,
  1175. hw_flags);
  1176. }
  1177. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1178. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1179. cmd,
  1180. hw_flags);
  1181. }
  1182. }
  1183. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1184. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1185. if (dsi_hw_ops.mask_error_intr)
  1186. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1187. BIT(DSI_FIFO_OVERFLOW), true);
  1188. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1189. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1190. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1191. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1192. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1193. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1194. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1195. &dsi_ctrl->hw,
  1196. cmd_mem,
  1197. hw_flags);
  1198. } else {
  1199. dsi_hw_ops.kickoff_command(
  1200. &dsi_ctrl->hw,
  1201. cmd_mem,
  1202. hw_flags);
  1203. }
  1204. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1205. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1206. cmd,
  1207. hw_flags);
  1208. }
  1209. if (dsi_ctrl->enable_cmd_dma_stats) {
  1210. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1211. dsi_ctrl->cmd_mode);
  1212. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1213. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1214. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1215. dsi_ctrl->cmd_trigger_line,
  1216. dsi_ctrl->cmd_trigger_frame);
  1217. }
  1218. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1219. dsi_ctrl->dma_wait_queued = true;
  1220. queue_work(dsi_ctrl->dma_cmd_workq,
  1221. &dsi_ctrl->dma_cmd_wait);
  1222. } else {
  1223. dsi_ctrl->dma_wait_queued = false;
  1224. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1225. }
  1226. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  1227. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1228. BIT(DSI_FIFO_OVERFLOW), false);
  1229. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1230. /*
  1231. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1232. * mode command followed by embedded mode. Otherwise it will
  1233. * result in smmu write faults with DSI as client.
  1234. */
  1235. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1236. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1237. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1238. dsi_ctrl->cmd_len = 0;
  1239. }
  1240. }
  1241. }
  1242. static void dsi_ctrl_validate_msg_flags(struct dsi_ctrl *dsi_ctrl,
  1243. const struct mipi_dsi_msg *msg,
  1244. u32 *flags)
  1245. {
  1246. /*
  1247. * ASYNC command wait mode is not supported for
  1248. * - commands sent using DSI FIFO memory
  1249. * - DSI read commands
  1250. * - DCS commands sent in non-embedded mode
  1251. * - whenever an explicit wait time is specificed for the command
  1252. * since the wait time cannot be guaranteed in async mode
  1253. * - video mode panels
  1254. * If async override is set, skip async flag reset
  1255. */
  1256. if (((*flags & DSI_CTRL_CMD_FIFO_STORE) ||
  1257. *flags & DSI_CTRL_CMD_READ ||
  1258. *flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE ||
  1259. msg->wait_ms ||
  1260. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) &&
  1261. !(msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE))
  1262. *flags &= ~DSI_CTRL_CMD_ASYNC_WAIT;
  1263. }
  1264. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl,
  1265. const struct mipi_dsi_msg *msg,
  1266. u32 *flags)
  1267. {
  1268. int rc = 0;
  1269. struct mipi_dsi_packet packet;
  1270. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1271. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1272. u32 length = 0;
  1273. u8 *buffer = NULL;
  1274. u32 cnt = 0;
  1275. u8 *cmdbuf;
  1276. /* Select the tx mode to transfer the command */
  1277. dsi_message_setup_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1278. /* Validate the mode before sending the command */
  1279. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1280. if (rc) {
  1281. DSI_CTRL_ERR(dsi_ctrl,
  1282. "Cmd tx validation failed, cannot transfer cmd\n");
  1283. rc = -ENOTSUPP;
  1284. goto error;
  1285. }
  1286. dsi_ctrl_validate_msg_flags(dsi_ctrl, msg, flags);
  1287. if (dsi_ctrl->dma_wait_queued)
  1288. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1289. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1290. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1291. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1292. true : false;
  1293. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1294. true : false;
  1295. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1296. true : false;
  1297. cmd_mem.datatype = msg->type;
  1298. cmd_mem.length = msg->tx_len;
  1299. dsi_ctrl->cmd_len = msg->tx_len;
  1300. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1301. DSI_CTRL_DEBUG(dsi_ctrl,
  1302. "non-embedded mode , size of command =%zd\n",
  1303. msg->tx_len);
  1304. goto kickoff;
  1305. }
  1306. rc = mipi_dsi_create_packet(&packet, msg);
  1307. if (rc) {
  1308. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1309. rc);
  1310. goto error;
  1311. }
  1312. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1313. &packet,
  1314. &buffer,
  1315. &length);
  1316. if (rc) {
  1317. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1318. goto error;
  1319. }
  1320. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1321. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1322. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1323. /* Embedded mode config is selected */
  1324. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1325. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1326. true : false;
  1327. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1328. true : false;
  1329. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1330. true : false;
  1331. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1332. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1333. for (cnt = 0; cnt < length; cnt++)
  1334. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1335. dsi_ctrl->cmd_len += length;
  1336. if (!(msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  1337. goto error;
  1338. } else {
  1339. cmd_mem.length = dsi_ctrl->cmd_len;
  1340. dsi_ctrl->cmd_len = 0;
  1341. }
  1342. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1343. cmd.command = (u32 *)buffer;
  1344. cmd.size = length;
  1345. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1346. true : false;
  1347. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1348. true : false;
  1349. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1350. true : false;
  1351. }
  1352. kickoff:
  1353. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1354. error:
  1355. if (buffer)
  1356. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1357. return rc;
  1358. }
  1359. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl,
  1360. const struct mipi_dsi_msg *rx_msg,
  1361. u32 size)
  1362. {
  1363. int rc = 0;
  1364. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1365. u32 flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1366. u16 dflags = rx_msg->flags;
  1367. struct mipi_dsi_msg msg = {
  1368. .channel = rx_msg->channel,
  1369. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1370. .tx_len = 2,
  1371. .tx_buf = tx,
  1372. .flags = rx_msg->flags,
  1373. };
  1374. /* remove last message flag to batch max packet cmd to read command */
  1375. dflags &= ~BIT(3);
  1376. msg.flags = dflags;
  1377. rc = dsi_message_tx(dsi_ctrl, &msg, &flags);
  1378. if (rc)
  1379. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1380. rc);
  1381. return rc;
  1382. }
  1383. /* Helper functions to support DCS read operation */
  1384. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1385. unsigned char *buff)
  1386. {
  1387. u8 *data = msg->rx_buf;
  1388. int read_len = 1;
  1389. if (!data)
  1390. return 0;
  1391. /* remove dcs type */
  1392. if (msg->rx_len >= 1)
  1393. data[0] = buff[1];
  1394. else
  1395. read_len = 0;
  1396. return read_len;
  1397. }
  1398. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1399. unsigned char *buff)
  1400. {
  1401. u8 *data = msg->rx_buf;
  1402. int read_len = 2;
  1403. if (!data)
  1404. return 0;
  1405. /* remove dcs type */
  1406. if (msg->rx_len >= 2) {
  1407. data[0] = buff[1];
  1408. data[1] = buff[2];
  1409. } else {
  1410. read_len = 0;
  1411. }
  1412. return read_len;
  1413. }
  1414. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1415. unsigned char *buff)
  1416. {
  1417. if (!msg->rx_buf)
  1418. return 0;
  1419. /* remove dcs type */
  1420. if (msg->rx_buf && msg->rx_len)
  1421. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1422. return msg->rx_len;
  1423. }
  1424. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl,
  1425. const struct mipi_dsi_msg *msg,
  1426. u32 *flags)
  1427. {
  1428. int rc = 0;
  1429. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1430. u32 current_read_len = 0, total_bytes_read = 0;
  1431. bool short_resp = false;
  1432. bool read_done = false;
  1433. u32 dlen, diff, rlen;
  1434. unsigned char *buff;
  1435. char cmd;
  1436. if (!msg) {
  1437. DSI_CTRL_ERR(dsi_ctrl, "Invalid msg\n");
  1438. rc = -EINVAL;
  1439. goto error;
  1440. }
  1441. rlen = msg->rx_len;
  1442. if (msg->rx_len <= 2) {
  1443. short_resp = true;
  1444. rd_pkt_size = msg->rx_len;
  1445. total_read_len = 4;
  1446. } else {
  1447. short_resp = false;
  1448. current_read_len = 10;
  1449. if (msg->rx_len < current_read_len)
  1450. rd_pkt_size = msg->rx_len;
  1451. else
  1452. rd_pkt_size = current_read_len;
  1453. total_read_len = current_read_len + 6;
  1454. }
  1455. buff = msg->rx_buf;
  1456. while (!read_done) {
  1457. rc = dsi_set_max_return_size(dsi_ctrl, msg, rd_pkt_size);
  1458. if (rc) {
  1459. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1460. rc);
  1461. goto error;
  1462. }
  1463. /* clear RDBK_DATA registers before proceeding */
  1464. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1465. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  1466. if (rc) {
  1467. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1468. rc);
  1469. goto error;
  1470. }
  1471. /*
  1472. * wait before reading rdbk_data register, if any delay is
  1473. * required after sending the read command.
  1474. */
  1475. if (msg->wait_ms)
  1476. usleep_range(msg->wait_ms * 1000,
  1477. ((msg->wait_ms * 1000) + 10));
  1478. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1479. buff, total_bytes_read,
  1480. total_read_len, rd_pkt_size,
  1481. &hw_read_cnt);
  1482. if (!dlen)
  1483. goto error;
  1484. if (short_resp)
  1485. break;
  1486. if (rlen <= current_read_len) {
  1487. diff = current_read_len - rlen;
  1488. read_done = true;
  1489. } else {
  1490. diff = 0;
  1491. rlen -= current_read_len;
  1492. }
  1493. dlen -= 2; /* 2 bytes of CRC */
  1494. dlen -= diff;
  1495. buff += dlen;
  1496. total_bytes_read += dlen;
  1497. if (!read_done) {
  1498. current_read_len = 14; /* Not first read */
  1499. if (rlen < current_read_len)
  1500. rd_pkt_size += rlen;
  1501. else
  1502. rd_pkt_size += current_read_len;
  1503. }
  1504. }
  1505. if (hw_read_cnt < 16 && !short_resp)
  1506. buff = msg->rx_buf + (16 - hw_read_cnt);
  1507. else
  1508. buff = msg->rx_buf;
  1509. /* parse the data read from panel */
  1510. cmd = buff[0];
  1511. switch (cmd) {
  1512. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1513. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1514. rc = 0;
  1515. break;
  1516. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1517. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1518. rc = dsi_parse_short_read1_resp(msg, buff);
  1519. break;
  1520. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1521. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1522. rc = dsi_parse_short_read2_resp(msg, buff);
  1523. break;
  1524. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1525. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1526. rc = dsi_parse_long_read_resp(msg, buff);
  1527. break;
  1528. default:
  1529. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1530. rc = 0;
  1531. }
  1532. error:
  1533. return rc;
  1534. }
  1535. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1536. {
  1537. int rc = 0;
  1538. u32 lanes = 0;
  1539. u32 ulps_lanes;
  1540. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1541. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1542. if (rc) {
  1543. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1544. return rc;
  1545. }
  1546. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1547. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1548. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1549. return 0;
  1550. }
  1551. lanes |= DSI_CLOCK_LANE;
  1552. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1553. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1554. if ((lanes & ulps_lanes) != lanes) {
  1555. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1556. lanes, ulps_lanes);
  1557. rc = -EIO;
  1558. }
  1559. return rc;
  1560. }
  1561. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1562. {
  1563. int rc = 0;
  1564. u32 ulps_lanes, lanes = 0;
  1565. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1566. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1567. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1568. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1569. return 0;
  1570. }
  1571. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1572. lanes |= DSI_CLOCK_LANE;
  1573. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1574. if ((lanes & ulps_lanes) != lanes)
  1575. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1576. lanes &= ulps_lanes;
  1577. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1578. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1579. if (ulps_lanes & lanes) {
  1580. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1581. ulps_lanes);
  1582. rc = -EIO;
  1583. }
  1584. return rc;
  1585. }
  1586. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1587. {
  1588. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1589. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1590. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1591. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1592. 0xFF00A0);
  1593. else
  1594. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1595. 0xFF00E0);
  1596. }
  1597. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1598. {
  1599. int rc = 0;
  1600. bool splash_enabled = false;
  1601. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1602. if (!splash_enabled) {
  1603. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1604. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1605. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1606. }
  1607. return rc;
  1608. }
  1609. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1610. {
  1611. struct msm_gem_address_space *aspace = NULL;
  1612. if (dsi_ctrl->tx_cmd_buf) {
  1613. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1614. MSM_SMMU_DOMAIN_UNSECURE);
  1615. if (!aspace) {
  1616. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1617. return -ENOMEM;
  1618. }
  1619. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1620. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1621. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1622. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1623. dsi_ctrl->tx_cmd_buf = NULL;
  1624. }
  1625. return 0;
  1626. }
  1627. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1628. {
  1629. int rc = 0;
  1630. u64 iova = 0;
  1631. struct msm_gem_address_space *aspace = NULL;
  1632. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1633. if (!aspace) {
  1634. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1635. return -ENOMEM;
  1636. }
  1637. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1638. SZ_4K,
  1639. MSM_BO_UNCACHED);
  1640. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1641. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1642. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1643. dsi_ctrl->tx_cmd_buf = NULL;
  1644. goto error;
  1645. }
  1646. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1647. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1648. if (rc) {
  1649. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1650. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1651. goto error;
  1652. }
  1653. if (iova & 0x07) {
  1654. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1655. rc = -ENOTSUPP;
  1656. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1657. goto error;
  1658. }
  1659. error:
  1660. return rc;
  1661. }
  1662. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1663. bool enable, bool ulps_enabled)
  1664. {
  1665. u32 lanes = 0;
  1666. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1667. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1668. lanes |= DSI_CLOCK_LANE;
  1669. if (enable)
  1670. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1671. lanes, ulps_enabled);
  1672. else
  1673. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1674. lanes, ulps_enabled);
  1675. return 0;
  1676. }
  1677. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1678. struct device_node *of_node)
  1679. {
  1680. u32 index = 0, frame_threshold_time_us = 0;
  1681. int rc = 0;
  1682. if (!dsi_ctrl || !of_node) {
  1683. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1684. dsi_ctrl != NULL, of_node != NULL);
  1685. return -EINVAL;
  1686. }
  1687. rc = of_property_read_u32(of_node, "cell-index", &index);
  1688. if (rc) {
  1689. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1690. index = 0;
  1691. }
  1692. dsi_ctrl->cell_index = index;
  1693. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1694. if (!dsi_ctrl->name)
  1695. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1696. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1697. "qcom,dsi-phy-isolation-enabled");
  1698. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1699. "qcom,null-insertion-enabled");
  1700. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1701. "qcom,split-link-supported");
  1702. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1703. &frame_threshold_time_us);
  1704. if (rc) {
  1705. DSI_CTRL_DEBUG(dsi_ctrl,
  1706. "frame-threshold-time not specified, defaulting\n");
  1707. frame_threshold_time_us = 2666;
  1708. }
  1709. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1710. return 0;
  1711. }
  1712. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1713. {
  1714. struct dsi_ctrl *dsi_ctrl;
  1715. struct dsi_ctrl_list_item *item;
  1716. const struct of_device_id *id;
  1717. enum dsi_ctrl_version version;
  1718. int rc = 0;
  1719. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1720. if (!id)
  1721. return -ENODEV;
  1722. version = *(enum dsi_ctrl_version *)id->data;
  1723. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1724. if (!item)
  1725. return -ENOMEM;
  1726. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1727. if (!dsi_ctrl)
  1728. return -ENOMEM;
  1729. dsi_ctrl->version = version;
  1730. dsi_ctrl->irq_info.irq_num = -1;
  1731. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1732. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1733. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1734. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1735. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1736. if (rc) {
  1737. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1738. goto fail;
  1739. }
  1740. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1741. if (rc) {
  1742. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1743. rc);
  1744. goto fail;
  1745. }
  1746. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1747. if (rc) {
  1748. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1749. rc);
  1750. goto fail;
  1751. }
  1752. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1753. if (rc) {
  1754. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1755. rc);
  1756. goto fail_supplies;
  1757. }
  1758. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1759. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1760. dsi_ctrl->null_insertion_enabled);
  1761. if (rc) {
  1762. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1763. dsi_ctrl->version);
  1764. goto fail_clks;
  1765. }
  1766. if (dsi_ctrl->hw.ops.map_mdp_regs)
  1767. dsi_ctrl->hw.ops.map_mdp_regs(pdev, &dsi_ctrl->hw);
  1768. item->ctrl = dsi_ctrl;
  1769. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1770. mutex_lock(&dsi_ctrl_list_lock);
  1771. list_add(&item->list, &dsi_ctrl_list);
  1772. mutex_unlock(&dsi_ctrl_list_lock);
  1773. mutex_init(&dsi_ctrl->ctrl_lock);
  1774. dsi_ctrl->secure_mode = false;
  1775. dsi_ctrl->pdev = pdev;
  1776. platform_set_drvdata(pdev, dsi_ctrl);
  1777. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1778. return 0;
  1779. fail_clks:
  1780. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1781. fail_supplies:
  1782. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1783. fail:
  1784. return rc;
  1785. }
  1786. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1787. {
  1788. int rc = 0;
  1789. struct dsi_ctrl *dsi_ctrl;
  1790. struct list_head *pos, *tmp;
  1791. dsi_ctrl = platform_get_drvdata(pdev);
  1792. mutex_lock(&dsi_ctrl_list_lock);
  1793. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1794. struct dsi_ctrl_list_item *n = list_entry(pos,
  1795. struct dsi_ctrl_list_item,
  1796. list);
  1797. if (n->ctrl == dsi_ctrl) {
  1798. list_del(&n->list);
  1799. break;
  1800. }
  1801. }
  1802. mutex_unlock(&dsi_ctrl_list_lock);
  1803. mutex_lock(&dsi_ctrl->ctrl_lock);
  1804. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1805. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1806. if (rc)
  1807. DSI_CTRL_ERR(dsi_ctrl,
  1808. "failed to deinitialize voltage supplies, rc=%d\n",
  1809. rc);
  1810. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1811. if (rc)
  1812. DSI_CTRL_ERR(dsi_ctrl,
  1813. "failed to deinitialize clocks, rc=%d\n", rc);
  1814. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1815. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1816. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1817. devm_kfree(&pdev->dev, dsi_ctrl);
  1818. platform_set_drvdata(pdev, NULL);
  1819. return 0;
  1820. }
  1821. static struct platform_driver dsi_ctrl_driver = {
  1822. .probe = dsi_ctrl_dev_probe,
  1823. .remove = dsi_ctrl_dev_remove,
  1824. .driver = {
  1825. .name = "drm_dsi_ctrl",
  1826. .of_match_table = msm_dsi_of_match,
  1827. .suppress_bind_attrs = true,
  1828. },
  1829. };
  1830. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1831. {
  1832. int rc = 0;
  1833. struct dsi_ctrl_list_item *dsi_ctrl;
  1834. mutex_lock(&dsi_ctrl_list_lock);
  1835. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1836. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1837. if (rc) {
  1838. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1839. "failed to get io mem, rc = %d\n", rc);
  1840. return rc;
  1841. }
  1842. }
  1843. mutex_unlock(&dsi_ctrl_list_lock);
  1844. return rc;
  1845. }
  1846. /**
  1847. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1848. * @of_node: of_node of the DSI controller.
  1849. *
  1850. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1851. * is incremented to one and all subsequent gets will fail until the original
  1852. * clients calls a put.
  1853. *
  1854. * Return: DSI Controller handle.
  1855. */
  1856. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1857. {
  1858. struct list_head *pos, *tmp;
  1859. struct dsi_ctrl *ctrl = NULL;
  1860. mutex_lock(&dsi_ctrl_list_lock);
  1861. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1862. struct dsi_ctrl_list_item *n;
  1863. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1864. if (n->ctrl->pdev->dev.of_node == of_node) {
  1865. ctrl = n->ctrl;
  1866. break;
  1867. }
  1868. }
  1869. mutex_unlock(&dsi_ctrl_list_lock);
  1870. if (!ctrl) {
  1871. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1872. -EPROBE_DEFER);
  1873. ctrl = ERR_PTR(-EPROBE_DEFER);
  1874. return ctrl;
  1875. }
  1876. mutex_lock(&ctrl->ctrl_lock);
  1877. if (ctrl->refcount == 1) {
  1878. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1879. mutex_unlock(&ctrl->ctrl_lock);
  1880. ctrl = ERR_PTR(-EBUSY);
  1881. return ctrl;
  1882. }
  1883. ctrl->refcount++;
  1884. mutex_unlock(&ctrl->ctrl_lock);
  1885. return ctrl;
  1886. }
  1887. /**
  1888. * dsi_ctrl_put() - releases a dsi controller handle.
  1889. * @dsi_ctrl: DSI controller handle.
  1890. *
  1891. * Releases the DSI controller. Driver will clean up all resources and puts back
  1892. * the DSI controller into reset state.
  1893. */
  1894. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1895. {
  1896. mutex_lock(&dsi_ctrl->ctrl_lock);
  1897. if (dsi_ctrl->refcount == 0)
  1898. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1899. else
  1900. dsi_ctrl->refcount--;
  1901. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1902. }
  1903. /**
  1904. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1905. * @dsi_ctrl: DSI controller handle.
  1906. * @parent: Parent directory for debug fs.
  1907. *
  1908. * Initializes DSI controller driver. Driver should be initialized after
  1909. * dsi_ctrl_get() succeeds.
  1910. *
  1911. * Return: error code.
  1912. */
  1913. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1914. {
  1915. int rc = 0;
  1916. if (!dsi_ctrl) {
  1917. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1918. return -EINVAL;
  1919. }
  1920. mutex_lock(&dsi_ctrl->ctrl_lock);
  1921. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1922. if (rc) {
  1923. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1924. rc);
  1925. goto error;
  1926. }
  1927. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1928. if (rc) {
  1929. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1930. goto error;
  1931. }
  1932. error:
  1933. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1934. return rc;
  1935. }
  1936. /**
  1937. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1938. * @dsi_ctrl: DSI controller handle.
  1939. *
  1940. * Releases all resources acquired by dsi_ctrl_drv_init().
  1941. *
  1942. * Return: error code.
  1943. */
  1944. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1945. {
  1946. int rc = 0;
  1947. if (!dsi_ctrl) {
  1948. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1949. return -EINVAL;
  1950. }
  1951. mutex_lock(&dsi_ctrl->ctrl_lock);
  1952. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1953. if (rc)
  1954. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1955. rc);
  1956. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1957. if (rc)
  1958. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1959. rc);
  1960. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1961. return rc;
  1962. }
  1963. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1964. struct clk_ctrl_cb *clk_cb)
  1965. {
  1966. if (!dsi_ctrl || !clk_cb) {
  1967. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1968. return -EINVAL;
  1969. }
  1970. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  1971. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  1972. return 0;
  1973. }
  1974. /**
  1975. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  1976. * @dsi_ctrl: DSI controller handle.
  1977. *
  1978. * Performs a PHY software reset on the DSI controller. Reset should be done
  1979. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  1980. * not enabled.
  1981. *
  1982. * This function will fail if driver is in any other state.
  1983. *
  1984. * Return: error code.
  1985. */
  1986. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  1987. {
  1988. int rc = 0;
  1989. if (!dsi_ctrl) {
  1990. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1991. return -EINVAL;
  1992. }
  1993. mutex_lock(&dsi_ctrl->ctrl_lock);
  1994. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  1995. if (rc) {
  1996. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1997. rc);
  1998. goto error;
  1999. }
  2000. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2001. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2002. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2003. error:
  2004. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2005. return rc;
  2006. }
  2007. /**
  2008. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2009. * @dsi_ctrl: DSI controller handle.
  2010. * @timing: New DSI timing info
  2011. *
  2012. * Updates host timing values to conduct a seamless transition to new timing
  2013. * For example, to update the porch values in a dynamic fps switch.
  2014. *
  2015. * Return: error code.
  2016. */
  2017. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2018. struct dsi_mode_info *timing)
  2019. {
  2020. struct dsi_mode_info *host_mode;
  2021. int rc = 0;
  2022. if (!dsi_ctrl || !timing) {
  2023. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2024. return -EINVAL;
  2025. }
  2026. mutex_lock(&dsi_ctrl->ctrl_lock);
  2027. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2028. DSI_CTRL_ENGINE_ON);
  2029. if (rc) {
  2030. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2031. rc);
  2032. goto exit;
  2033. }
  2034. host_mode = &dsi_ctrl->host_config.video_timing;
  2035. memcpy(host_mode, timing, sizeof(*host_mode));
  2036. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2037. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2038. exit:
  2039. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2040. return rc;
  2041. }
  2042. /**
  2043. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2044. * @dsi_ctrl: DSI controller handle.
  2045. * @enable: Enable/disable Timing DB register
  2046. *
  2047. * Update timing db register value during dfps usecases
  2048. *
  2049. * Return: error code.
  2050. */
  2051. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2052. bool enable)
  2053. {
  2054. int rc = 0;
  2055. if (!dsi_ctrl) {
  2056. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2057. return -EINVAL;
  2058. }
  2059. mutex_lock(&dsi_ctrl->ctrl_lock);
  2060. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2061. DSI_CTRL_ENGINE_ON);
  2062. if (rc) {
  2063. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2064. rc);
  2065. goto exit;
  2066. }
  2067. /*
  2068. * Add HW recommended delay for dfps feature.
  2069. * When prefetch is enabled, MDSS HW works on 2 vsync
  2070. * boundaries i.e. mdp_vsync and panel_vsync.
  2071. * In the current implementation we are only waiting
  2072. * for mdp_vsync. We need to make sure that interface
  2073. * flush is after panel_vsync. So, added the recommended
  2074. * delays after dfps update.
  2075. */
  2076. usleep_range(2000, 2010);
  2077. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2078. exit:
  2079. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2080. return rc;
  2081. }
  2082. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2083. {
  2084. int rc = 0;
  2085. if (!dsi_ctrl) {
  2086. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2087. return -EINVAL;
  2088. }
  2089. mutex_lock(&dsi_ctrl->ctrl_lock);
  2090. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2091. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2092. &dsi_ctrl->host_config.common_config,
  2093. &dsi_ctrl->host_config.u.cmd_engine);
  2094. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2095. &dsi_ctrl->host_config.video_timing,
  2096. &dsi_ctrl->host_config.common_config,
  2097. 0x0,
  2098. &dsi_ctrl->roi);
  2099. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2100. } else {
  2101. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2102. &dsi_ctrl->host_config.common_config,
  2103. &dsi_ctrl->host_config.u.video_engine);
  2104. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2105. &dsi_ctrl->host_config.video_timing);
  2106. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2107. }
  2108. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2109. return rc;
  2110. }
  2111. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2112. {
  2113. int rc = 0;
  2114. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2115. if (rc)
  2116. return -EINVAL;
  2117. mutex_lock(&dsi_ctrl->ctrl_lock);
  2118. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2119. &dsi_ctrl->host_config.lane_map);
  2120. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2121. &dsi_ctrl->host_config.common_config);
  2122. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2123. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2124. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2125. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2126. return rc;
  2127. }
  2128. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2129. bool *changed)
  2130. {
  2131. int rc = 0;
  2132. if (!dsi_ctrl || !roi || !changed) {
  2133. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2134. return -EINVAL;
  2135. }
  2136. mutex_lock(&dsi_ctrl->ctrl_lock);
  2137. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2138. dsi_ctrl->modeupdated) {
  2139. *changed = true;
  2140. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2141. dsi_ctrl->modeupdated = false;
  2142. } else
  2143. *changed = false;
  2144. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2145. return rc;
  2146. }
  2147. /**
  2148. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2149. * @dsi_ctrl: DSI controller handle.
  2150. * @enable: Enable/disable DSI PHY clk gating
  2151. * @clk_selection: clock to enable/disable clock gating
  2152. *
  2153. * Return: error code.
  2154. */
  2155. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2156. enum dsi_clk_gate_type clk_selection)
  2157. {
  2158. if (!dsi_ctrl) {
  2159. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2160. return -EINVAL;
  2161. }
  2162. if (dsi_ctrl->hw.ops.config_clk_gating)
  2163. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2164. clk_selection);
  2165. return 0;
  2166. }
  2167. /**
  2168. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2169. * to DSI PHY hardware.
  2170. * @dsi_ctrl: DSI controller handle.
  2171. * @enable: Mask/unmask the PHY reset signal.
  2172. *
  2173. * Return: error code.
  2174. */
  2175. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2176. {
  2177. if (!dsi_ctrl) {
  2178. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2179. return -EINVAL;
  2180. }
  2181. if (dsi_ctrl->hw.ops.phy_reset_config)
  2182. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2183. return 0;
  2184. }
  2185. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2186. struct dsi_ctrl *dsi_ctrl)
  2187. {
  2188. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2189. const unsigned int interrupt_threshold = 15;
  2190. unsigned long jiffies_now = jiffies;
  2191. if (!dsi_ctrl) {
  2192. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2193. return false;
  2194. }
  2195. if (dsi_ctrl->jiffies_start == 0)
  2196. dsi_ctrl->jiffies_start = jiffies;
  2197. dsi_ctrl->error_interrupt_count++;
  2198. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2199. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2200. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2201. dsi_ctrl->error_interrupt_count,
  2202. interrupt_threshold);
  2203. return true;
  2204. }
  2205. } else {
  2206. dsi_ctrl->jiffies_start = jiffies;
  2207. dsi_ctrl->error_interrupt_count = 1;
  2208. }
  2209. return false;
  2210. }
  2211. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2212. unsigned long error)
  2213. {
  2214. struct dsi_event_cb_info cb_info;
  2215. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2216. /* disable error interrupts */
  2217. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2218. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2219. /* clear error interrupts first */
  2220. if (dsi_ctrl->hw.ops.clear_error_status)
  2221. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2222. error);
  2223. /* DTLN PHY error */
  2224. if (error & 0x3000E00)
  2225. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2226. error);
  2227. /* ignore TX timeout if blpp_lp11 is disabled */
  2228. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2229. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2230. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2231. error &= ~DSI_HS_TX_TIMEOUT;
  2232. /* TX timeout error */
  2233. if (error & 0xE0) {
  2234. if (error & 0xA0) {
  2235. if (cb_info.event_cb) {
  2236. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2237. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2238. cb_info.event_idx,
  2239. dsi_ctrl->cell_index,
  2240. 0, 0, 0, 0);
  2241. }
  2242. }
  2243. }
  2244. /* DSI FIFO OVERFLOW error */
  2245. if (error & 0xF0000) {
  2246. u32 mask = 0;
  2247. if (dsi_ctrl->hw.ops.get_error_mask)
  2248. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2249. /* no need to report FIFO overflow if already masked */
  2250. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2251. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2252. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2253. cb_info.event_idx,
  2254. dsi_ctrl->cell_index,
  2255. 0, 0, 0, 0);
  2256. }
  2257. }
  2258. /* DSI FIFO UNDERFLOW error */
  2259. if (error & 0xF00000) {
  2260. if (cb_info.event_cb) {
  2261. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2262. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2263. cb_info.event_idx,
  2264. dsi_ctrl->cell_index,
  2265. 0, 0, 0, 0);
  2266. }
  2267. }
  2268. /* DSI PLL UNLOCK error */
  2269. if (error & BIT(8))
  2270. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2271. /* ACK error */
  2272. if (error & 0xF)
  2273. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2274. /*
  2275. * DSI Phy can go into bad state during ESD influence. This can
  2276. * manifest as various types of spurious error interrupts on
  2277. * DSI controller. This check will allow us to handle afore mentioned
  2278. * case and prevent us from re enabling interrupts until a full ESD
  2279. * recovery is completed.
  2280. */
  2281. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2282. dsi_ctrl->esd_check_underway) {
  2283. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2284. return;
  2285. }
  2286. /* enable back DSI interrupts */
  2287. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2288. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2289. }
  2290. /**
  2291. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2292. * @irq: Incoming IRQ number
  2293. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2294. * Returns: IRQ_HANDLED if no further action required
  2295. */
  2296. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2297. {
  2298. struct dsi_ctrl *dsi_ctrl;
  2299. struct dsi_event_cb_info cb_info;
  2300. unsigned long flags;
  2301. uint32_t status = 0x0, i;
  2302. uint64_t errors = 0x0;
  2303. if (!ptr)
  2304. return IRQ_NONE;
  2305. dsi_ctrl = ptr;
  2306. /* check status interrupts */
  2307. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2308. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2309. /* check error interrupts */
  2310. if (dsi_ctrl->hw.ops.get_error_status)
  2311. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2312. /* clear interrupts */
  2313. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2314. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2315. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2316. /* handle DSI error recovery */
  2317. if (status & DSI_ERROR)
  2318. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2319. if (status & DSI_CMD_MODE_DMA_DONE) {
  2320. if (dsi_ctrl->enable_cmd_dma_stats) {
  2321. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2322. dsi_ctrl->cmd_mode);
  2323. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2324. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2325. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2326. dsi_ctrl->cmd_success_line,
  2327. dsi_ctrl->cmd_success_frame);
  2328. }
  2329. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2330. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2331. DSI_SINT_CMD_MODE_DMA_DONE);
  2332. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2333. }
  2334. if (status & DSI_CMD_FRAME_DONE) {
  2335. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2336. DSI_SINT_CMD_FRAME_DONE);
  2337. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2338. }
  2339. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2340. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2341. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2342. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2343. }
  2344. if (status & DSI_BTA_DONE) {
  2345. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2346. DSI_DLN1_HS_FIFO_OVERFLOW |
  2347. DSI_DLN2_HS_FIFO_OVERFLOW |
  2348. DSI_DLN3_HS_FIFO_OVERFLOW);
  2349. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2350. DSI_SINT_BTA_DONE);
  2351. complete_all(&dsi_ctrl->irq_info.bta_done);
  2352. if (dsi_ctrl->hw.ops.clear_error_status)
  2353. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2354. fifo_overflow_mask);
  2355. }
  2356. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2357. if (status & 0x1) {
  2358. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2359. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2360. spin_unlock_irqrestore(
  2361. &dsi_ctrl->irq_info.irq_lock, flags);
  2362. if (cb_info.event_cb)
  2363. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2364. cb_info.event_idx,
  2365. dsi_ctrl->cell_index,
  2366. irq, 0, 0, 0);
  2367. }
  2368. status >>= 1;
  2369. }
  2370. return IRQ_HANDLED;
  2371. }
  2372. /**
  2373. * _dsi_ctrl_setup_isr - register ISR handler
  2374. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2375. * Returns: Zero on success
  2376. */
  2377. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2378. {
  2379. int irq_num, rc;
  2380. if (!dsi_ctrl)
  2381. return -EINVAL;
  2382. if (dsi_ctrl->irq_info.irq_num != -1)
  2383. return 0;
  2384. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2385. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2386. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2387. init_completion(&dsi_ctrl->irq_info.bta_done);
  2388. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2389. if (irq_num < 0) {
  2390. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2391. irq_num);
  2392. rc = irq_num;
  2393. } else {
  2394. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2395. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2396. if (rc) {
  2397. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2398. rc);
  2399. } else {
  2400. dsi_ctrl->irq_info.irq_num = irq_num;
  2401. disable_irq_nosync(irq_num);
  2402. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2403. }
  2404. }
  2405. return rc;
  2406. }
  2407. /**
  2408. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2409. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2410. */
  2411. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2412. {
  2413. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2414. return;
  2415. if (dsi_ctrl->irq_info.irq_num != -1) {
  2416. devm_free_irq(&dsi_ctrl->pdev->dev,
  2417. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2418. dsi_ctrl->irq_info.irq_num = -1;
  2419. }
  2420. }
  2421. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2422. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2423. {
  2424. unsigned long flags;
  2425. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2426. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2427. return;
  2428. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2429. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2430. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2431. /* enable irq on first request */
  2432. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2433. enable_irq(dsi_ctrl->irq_info.irq_num);
  2434. /* update hardware mask */
  2435. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2436. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2437. dsi_ctrl->irq_info.irq_stat_mask);
  2438. }
  2439. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2440. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2441. dsi_ctrl->irq_info.irq_stat_mask);
  2442. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2443. if (event_info)
  2444. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2445. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2446. }
  2447. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2448. uint32_t intr_idx)
  2449. {
  2450. unsigned long flags;
  2451. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2452. return;
  2453. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2454. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2455. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2456. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2457. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2458. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2459. dsi_ctrl->irq_info.irq_stat_mask);
  2460. /* don't need irq if no lines are enabled */
  2461. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2462. dsi_ctrl->irq_info.irq_num != -1)
  2463. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2464. }
  2465. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2466. }
  2467. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2468. {
  2469. if (!dsi_ctrl) {
  2470. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2471. return -EINVAL;
  2472. }
  2473. if (dsi_ctrl->hw.ops.host_setup)
  2474. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2475. &dsi_ctrl->host_config.common_config);
  2476. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2477. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2478. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2479. &dsi_ctrl->host_config.common_config,
  2480. &dsi_ctrl->host_config.u.cmd_engine);
  2481. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2482. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2483. &dsi_ctrl->host_config.video_timing,
  2484. &dsi_ctrl->host_config.common_config,
  2485. 0x0, NULL);
  2486. } else {
  2487. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2488. return -EINVAL;
  2489. }
  2490. return 0;
  2491. }
  2492. /**
  2493. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2494. * @dsi_ctrl: DSI controller handle.
  2495. * @op: ctrl driver ops
  2496. * @enable: boolean signifying host state.
  2497. *
  2498. * Update the host status only while exiting from ulps during suspend state.
  2499. *
  2500. * Return: error code.
  2501. */
  2502. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2503. enum dsi_ctrl_driver_ops op, bool enable)
  2504. {
  2505. int rc = 0;
  2506. u32 state = enable ? 0x1 : 0x0;
  2507. if (!dsi_ctrl)
  2508. return rc;
  2509. mutex_lock(&dsi_ctrl->ctrl_lock);
  2510. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2511. if (rc) {
  2512. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2513. rc);
  2514. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2515. return rc;
  2516. }
  2517. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2518. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2519. return rc;
  2520. }
  2521. /**
  2522. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2523. * @dsi_ctrl: DSI controller handle.
  2524. * @skip_op: Boolean to indicate few operations can be skipped.
  2525. * Set during the cont-splash or trusted-vm enable case.
  2526. *
  2527. * Initializes DSI controller hardware with host configuration provided by
  2528. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2529. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2530. * performed.
  2531. *
  2532. * Return: error code.
  2533. */
  2534. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2535. {
  2536. int rc = 0;
  2537. if (!dsi_ctrl) {
  2538. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2539. return -EINVAL;
  2540. }
  2541. mutex_lock(&dsi_ctrl->ctrl_lock);
  2542. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2543. if (rc) {
  2544. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2545. rc);
  2546. goto error;
  2547. }
  2548. /*
  2549. * For continuous splash/trusted vm usecases we omit hw operations
  2550. * as bootloader/primary vm takes care of them respectively
  2551. */
  2552. if (!skip_op) {
  2553. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2554. &dsi_ctrl->host_config.lane_map);
  2555. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2556. &dsi_ctrl->host_config.common_config);
  2557. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2558. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2559. &dsi_ctrl->host_config.common_config,
  2560. &dsi_ctrl->host_config.u.cmd_engine);
  2561. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2562. &dsi_ctrl->host_config.video_timing,
  2563. &dsi_ctrl->host_config.common_config,
  2564. 0x0,
  2565. NULL);
  2566. } else {
  2567. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2568. &dsi_ctrl->host_config.common_config,
  2569. &dsi_ctrl->host_config.u.video_engine);
  2570. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2571. &dsi_ctrl->host_config.video_timing);
  2572. }
  2573. }
  2574. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2575. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2576. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2577. skip_op);
  2578. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2579. error:
  2580. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2581. return rc;
  2582. }
  2583. /**
  2584. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2585. * @dsi_ctrl: DSI controller handle.
  2586. * @enable: variable to control register/deregister isr
  2587. */
  2588. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2589. {
  2590. if (!dsi_ctrl)
  2591. return;
  2592. mutex_lock(&dsi_ctrl->ctrl_lock);
  2593. if (enable)
  2594. _dsi_ctrl_setup_isr(dsi_ctrl);
  2595. else
  2596. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2597. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2598. }
  2599. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2600. {
  2601. if (!dsi_ctrl)
  2602. return;
  2603. mutex_lock(&dsi_ctrl->ctrl_lock);
  2604. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2605. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2606. }
  2607. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2608. {
  2609. if (!dsi_ctrl)
  2610. return;
  2611. mutex_lock(&dsi_ctrl->ctrl_lock);
  2612. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2613. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2614. }
  2615. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2616. {
  2617. if (!dsi_ctrl)
  2618. return -EINVAL;
  2619. mutex_lock(&dsi_ctrl->ctrl_lock);
  2620. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2621. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2622. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2623. return 0;
  2624. }
  2625. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2626. {
  2627. int rc = 0;
  2628. if (!dsi_ctrl)
  2629. return -EINVAL;
  2630. mutex_lock(&dsi_ctrl->ctrl_lock);
  2631. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2632. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2633. return rc;
  2634. }
  2635. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2636. {
  2637. int rc = 0;
  2638. if (!dsi_ctrl)
  2639. return -EINVAL;
  2640. mutex_lock(&dsi_ctrl->ctrl_lock);
  2641. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2642. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2643. return rc;
  2644. }
  2645. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2646. {
  2647. int rc = 0;
  2648. if (!dsi_ctrl)
  2649. return -EINVAL;
  2650. mutex_lock(&dsi_ctrl->ctrl_lock);
  2651. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2652. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2653. return rc;
  2654. }
  2655. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2656. {
  2657. if (!dsi_ctrl)
  2658. return -EINVAL;
  2659. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2660. mutex_lock(&dsi_ctrl->ctrl_lock);
  2661. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2662. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2663. }
  2664. return 0;
  2665. }
  2666. /**
  2667. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2668. * @dsi_ctrl: DSI controller handle.
  2669. *
  2670. * De-initializes DSI controller hardware. It can be performed only during
  2671. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2672. *
  2673. * Return: error code.
  2674. */
  2675. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2676. {
  2677. int rc = 0;
  2678. if (!dsi_ctrl) {
  2679. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2680. return -EINVAL;
  2681. }
  2682. mutex_lock(&dsi_ctrl->ctrl_lock);
  2683. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2684. if (rc) {
  2685. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2686. rc);
  2687. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2688. rc);
  2689. goto error;
  2690. }
  2691. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2692. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2693. error:
  2694. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2695. return rc;
  2696. }
  2697. /**
  2698. * dsi_ctrl_update_host_config() - update dsi host configuration
  2699. * @dsi_ctrl: DSI controller handle.
  2700. * @config: DSI host configuration.
  2701. * @flags: dsi_mode_flags modifying the behavior
  2702. *
  2703. * Updates driver with new Host configuration to use for host initialization.
  2704. * This function call will only update the software context. The stored
  2705. * configuration information will be used when the host is initialized.
  2706. *
  2707. * Return: error code.
  2708. */
  2709. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2710. struct dsi_host_config *config,
  2711. struct dsi_display_mode *mode, int flags,
  2712. void *clk_handle)
  2713. {
  2714. int rc = 0;
  2715. if (!ctrl || !config) {
  2716. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2717. return -EINVAL;
  2718. }
  2719. mutex_lock(&ctrl->ctrl_lock);
  2720. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2721. if (rc) {
  2722. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2723. goto error;
  2724. }
  2725. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2726. DSI_MODE_FLAG_DYN_CLK))) {
  2727. /*
  2728. * for dynamic clk switch case link frequence would
  2729. * be updated dsi_display_dynamic_clk_switch().
  2730. */
  2731. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2732. mode);
  2733. if (rc) {
  2734. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2735. rc);
  2736. goto error;
  2737. }
  2738. }
  2739. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2740. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2741. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2742. ctrl->horiz_index;
  2743. ctrl->mode_bounds.y = 0;
  2744. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2745. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2746. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2747. ctrl->modeupdated = true;
  2748. ctrl->roi.x = 0;
  2749. error:
  2750. mutex_unlock(&ctrl->ctrl_lock);
  2751. return rc;
  2752. }
  2753. /**
  2754. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2755. * @dsi_ctrl: DSI controller handle.
  2756. * @timing: Pointer to timing data.
  2757. *
  2758. * Driver will validate if the timing configuration is supported on the
  2759. * controller hardware.
  2760. *
  2761. * Return: error code if timing is not supported.
  2762. */
  2763. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2764. struct dsi_mode_info *mode)
  2765. {
  2766. int rc = 0;
  2767. if (!dsi_ctrl || !mode) {
  2768. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2769. return -EINVAL;
  2770. }
  2771. return rc;
  2772. }
  2773. /**
  2774. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2775. * @dsi_ctrl: DSI controller handle.
  2776. * @msg: Message to transfer on DSI link.
  2777. * @flags: Modifiers for message transfer.
  2778. *
  2779. * Command transfer can be done only when command engine is enabled. The
  2780. * transfer API will block until either the command transfer finishes or
  2781. * the timeout value is reached. If the trigger is deferred, it will return
  2782. * without triggering the transfer. Command parameters are programmed to
  2783. * hardware.
  2784. *
  2785. * Return: error code.
  2786. */
  2787. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  2788. const struct mipi_dsi_msg *msg,
  2789. u32 *flags)
  2790. {
  2791. int rc = 0;
  2792. if (!dsi_ctrl || !msg) {
  2793. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2794. return -EINVAL;
  2795. }
  2796. mutex_lock(&dsi_ctrl->ctrl_lock);
  2797. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2798. if (rc) {
  2799. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2800. rc);
  2801. goto error;
  2802. }
  2803. if (*flags & DSI_CTRL_CMD_READ) {
  2804. rc = dsi_message_rx(dsi_ctrl, msg, flags);
  2805. if (rc <= 0)
  2806. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2807. rc);
  2808. } else {
  2809. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  2810. if (rc)
  2811. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2812. rc);
  2813. }
  2814. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2815. error:
  2816. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2817. return rc;
  2818. }
  2819. /**
  2820. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2821. * @dsi_ctrl: DSI controller handle.
  2822. * @flags: Modifiers.
  2823. *
  2824. * Return: error code.
  2825. */
  2826. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2827. {
  2828. int rc = 0;
  2829. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2830. if (!dsi_ctrl) {
  2831. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2832. return -EINVAL;
  2833. }
  2834. dsi_hw_ops = dsi_ctrl->hw.ops;
  2835. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2836. /* Dont trigger the command if this is not the last ocmmand */
  2837. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2838. return rc;
  2839. mutex_lock(&dsi_ctrl->ctrl_lock);
  2840. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2841. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2842. if (dsi_ctrl->enable_cmd_dma_stats) {
  2843. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2844. dsi_ctrl->cmd_mode);
  2845. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2846. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2847. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2848. dsi_ctrl->cmd_trigger_line,
  2849. dsi_ctrl->cmd_trigger_frame);
  2850. }
  2851. }
  2852. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2853. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2854. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2855. if (dsi_hw_ops.mask_error_intr)
  2856. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2857. BIT(DSI_FIFO_OVERFLOW), true);
  2858. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2859. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2860. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2861. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2862. /* trigger command */
  2863. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2864. if (dsi_ctrl->enable_cmd_dma_stats) {
  2865. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2866. dsi_ctrl->cmd_mode);
  2867. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2868. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2869. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2870. dsi_ctrl->cmd_trigger_line,
  2871. dsi_ctrl->cmd_trigger_frame);
  2872. }
  2873. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2874. dsi_ctrl->dma_wait_queued = true;
  2875. queue_work(dsi_ctrl->dma_cmd_workq,
  2876. &dsi_ctrl->dma_cmd_wait);
  2877. } else {
  2878. dsi_ctrl->dma_wait_queued = false;
  2879. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2880. }
  2881. if (dsi_hw_ops.mask_error_intr &&
  2882. !dsi_ctrl->esd_check_underway)
  2883. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2884. BIT(DSI_FIFO_OVERFLOW), false);
  2885. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2886. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2887. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2888. dsi_ctrl->cmd_len = 0;
  2889. }
  2890. }
  2891. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2892. return rc;
  2893. }
  2894. /**
  2895. * dsi_ctrl_cache_misr - Cache frame MISR value
  2896. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2897. */
  2898. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2899. {
  2900. u32 misr;
  2901. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2902. return;
  2903. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2904. dsi_ctrl->host_config.panel_mode);
  2905. if (misr)
  2906. dsi_ctrl->misr_cache = misr;
  2907. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2908. }
  2909. /**
  2910. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2911. * @dsi_ctrl: DSI controller handle.
  2912. * @state: Controller initialization state
  2913. *
  2914. * Return: error code.
  2915. */
  2916. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2917. bool *state)
  2918. {
  2919. if (!dsi_ctrl || !state) {
  2920. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2921. return -EINVAL;
  2922. }
  2923. mutex_lock(&dsi_ctrl->ctrl_lock);
  2924. *state = dsi_ctrl->current_state.host_initialized;
  2925. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2926. return 0;
  2927. }
  2928. /**
  2929. * dsi_ctrl_set_power_state() - set power state for dsi controller
  2930. * @dsi_ctrl: DSI controller handle.
  2931. * @state: Power state.
  2932. *
  2933. * Set power state for DSI controller. Power state can be changed only when
  2934. * Controller, Video and Command engines are turned off.
  2935. *
  2936. * Return: error code.
  2937. */
  2938. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  2939. enum dsi_power_state state)
  2940. {
  2941. int rc = 0;
  2942. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  2943. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2944. return -EINVAL;
  2945. }
  2946. mutex_lock(&dsi_ctrl->ctrl_lock);
  2947. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  2948. state);
  2949. if (rc) {
  2950. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2951. rc);
  2952. goto error;
  2953. }
  2954. if (state == DSI_CTRL_POWER_VREG_ON) {
  2955. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  2956. if (rc) {
  2957. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  2958. rc);
  2959. goto error;
  2960. }
  2961. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  2962. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  2963. if (rc) {
  2964. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  2965. rc);
  2966. goto error;
  2967. }
  2968. }
  2969. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  2970. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  2971. error:
  2972. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2973. return rc;
  2974. }
  2975. /**
  2976. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  2977. * @dsi_ctrl: DSI controller handle.
  2978. * @on: enable/disable test pattern.
  2979. *
  2980. * Test pattern can be enabled only after Video engine (for video mode panels)
  2981. * or command engine (for cmd mode panels) is enabled.
  2982. *
  2983. * Return: error code.
  2984. */
  2985. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  2986. {
  2987. int rc = 0;
  2988. if (!dsi_ctrl) {
  2989. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2990. return -EINVAL;
  2991. }
  2992. mutex_lock(&dsi_ctrl->ctrl_lock);
  2993. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  2994. if (rc) {
  2995. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2996. rc);
  2997. goto error;
  2998. }
  2999. if (on) {
  3000. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3001. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3002. DSI_TEST_PATTERN_INC,
  3003. 0xFFFF);
  3004. } else {
  3005. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3006. &dsi_ctrl->hw,
  3007. DSI_TEST_PATTERN_INC,
  3008. 0xFFFF,
  3009. 0x0);
  3010. }
  3011. }
  3012. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3013. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3014. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3015. error:
  3016. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3017. return rc;
  3018. }
  3019. /**
  3020. * dsi_ctrl_set_host_engine_state() - set host engine state
  3021. * @dsi_ctrl: DSI Controller handle.
  3022. * @state: Engine state.
  3023. * @skip_op: Boolean to indicate few operations can be skipped.
  3024. * Set during the cont-splash or trusted-vm enable case.
  3025. *
  3026. * Host engine state can be modified only when DSI controller power state is
  3027. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3028. *
  3029. * Return: error code.
  3030. */
  3031. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3032. enum dsi_engine_state state, bool skip_op)
  3033. {
  3034. int rc = 0;
  3035. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3036. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3037. return -EINVAL;
  3038. }
  3039. mutex_lock(&dsi_ctrl->ctrl_lock);
  3040. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3041. if (rc) {
  3042. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3043. rc);
  3044. goto error;
  3045. }
  3046. if (!skip_op) {
  3047. if (state == DSI_CTRL_ENGINE_ON)
  3048. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3049. else
  3050. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3051. }
  3052. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3053. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3054. error:
  3055. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3056. return rc;
  3057. }
  3058. /**
  3059. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3060. * @dsi_ctrl: DSI Controller handle.
  3061. * @state: Engine state.
  3062. * @skip_op: Boolean to indicate few operations can be skipped.
  3063. * Set during the cont-splash or trusted-vm enable case.
  3064. *
  3065. * Command engine state can be modified only when DSI controller power state is
  3066. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3067. *
  3068. * Return: error code.
  3069. */
  3070. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3071. enum dsi_engine_state state, bool skip_op)
  3072. {
  3073. int rc = 0;
  3074. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3075. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3076. return -EINVAL;
  3077. }
  3078. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3079. if (rc) {
  3080. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3081. rc);
  3082. goto error;
  3083. }
  3084. if (!skip_op) {
  3085. if (state == DSI_CTRL_ENGINE_ON)
  3086. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3087. else
  3088. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3089. }
  3090. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3091. state, skip_op);
  3092. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3093. error:
  3094. return rc;
  3095. }
  3096. /**
  3097. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3098. * @dsi_ctrl: DSI Controller handle.
  3099. * @state: Engine state.
  3100. * @skip_op: Boolean to indicate few operations can be skipped.
  3101. * Set during the cont-splash or trusted-vm enable case.
  3102. *
  3103. * Video engine state can be modified only when DSI controller power state is
  3104. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3105. *
  3106. * Return: error code.
  3107. */
  3108. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3109. enum dsi_engine_state state, bool skip_op)
  3110. {
  3111. int rc = 0;
  3112. bool on;
  3113. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3114. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3115. return -EINVAL;
  3116. }
  3117. mutex_lock(&dsi_ctrl->ctrl_lock);
  3118. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3119. if (rc) {
  3120. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3121. rc);
  3122. goto error;
  3123. }
  3124. if (!skip_op) {
  3125. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3126. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3127. /* perform a reset when turning off video engine */
  3128. if (!on && dsi_ctrl->version < DSI_CTRL_VERSION_1_3)
  3129. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3130. }
  3131. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3132. state, skip_op);
  3133. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3134. error:
  3135. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3136. return rc;
  3137. }
  3138. /**
  3139. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3140. * @dsi_ctrl: DSI controller handle.
  3141. * @enable: enable/disable ULPS.
  3142. *
  3143. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3144. *
  3145. * Return: error code.
  3146. */
  3147. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3148. {
  3149. int rc = 0;
  3150. if (!dsi_ctrl) {
  3151. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3152. return -EINVAL;
  3153. }
  3154. mutex_lock(&dsi_ctrl->ctrl_lock);
  3155. if (enable)
  3156. rc = dsi_enable_ulps(dsi_ctrl);
  3157. else
  3158. rc = dsi_disable_ulps(dsi_ctrl);
  3159. if (rc) {
  3160. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3161. enable, rc);
  3162. goto error;
  3163. }
  3164. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3165. error:
  3166. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3167. return rc;
  3168. }
  3169. /**
  3170. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3171. * @dsi_ctrl: DSI controller handle.
  3172. * @enable: enable/disable clamping.
  3173. *
  3174. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3175. *
  3176. * Return: error code.
  3177. */
  3178. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3179. bool enable, bool ulps_enabled)
  3180. {
  3181. int rc = 0;
  3182. if (!dsi_ctrl) {
  3183. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3184. return -EINVAL;
  3185. }
  3186. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3187. !dsi_ctrl->hw.ops.clamp_disable) {
  3188. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3189. return 0;
  3190. }
  3191. mutex_lock(&dsi_ctrl->ctrl_lock);
  3192. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3193. if (rc) {
  3194. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3195. goto error;
  3196. }
  3197. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3198. error:
  3199. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3200. return rc;
  3201. }
  3202. /**
  3203. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3204. * @dsi_ctrl: DSI controller handle.
  3205. * @source_clks: Source clocks for DSI link clocks.
  3206. *
  3207. * Clock source should be changed while link clocks are disabled.
  3208. *
  3209. * Return: error code.
  3210. */
  3211. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3212. struct dsi_clk_link_set *source_clks)
  3213. {
  3214. int rc = 0;
  3215. if (!dsi_ctrl || !source_clks) {
  3216. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3217. return -EINVAL;
  3218. }
  3219. mutex_lock(&dsi_ctrl->ctrl_lock);
  3220. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3221. if (rc) {
  3222. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3223. rc);
  3224. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3225. &dsi_ctrl->clk_info.rcg_clks);
  3226. goto error;
  3227. }
  3228. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3229. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3230. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3231. error:
  3232. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3233. return rc;
  3234. }
  3235. /**
  3236. * dsi_ctrl_setup_misr() - Setup frame MISR
  3237. * @dsi_ctrl: DSI controller handle.
  3238. * @enable: enable/disable MISR.
  3239. * @frame_count: Number of frames to accumulate MISR.
  3240. *
  3241. * Return: error code.
  3242. */
  3243. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3244. bool enable,
  3245. u32 frame_count)
  3246. {
  3247. if (!dsi_ctrl) {
  3248. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3249. return -EINVAL;
  3250. }
  3251. if (!dsi_ctrl->hw.ops.setup_misr)
  3252. return 0;
  3253. mutex_lock(&dsi_ctrl->ctrl_lock);
  3254. dsi_ctrl->misr_enable = enable;
  3255. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3256. dsi_ctrl->host_config.panel_mode,
  3257. enable, frame_count);
  3258. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3259. return 0;
  3260. }
  3261. /**
  3262. * dsi_ctrl_collect_misr() - Read frame MISR
  3263. * @dsi_ctrl: DSI controller handle.
  3264. *
  3265. * Return: MISR value.
  3266. */
  3267. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3268. {
  3269. u32 misr;
  3270. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3271. return 0;
  3272. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3273. dsi_ctrl->host_config.panel_mode);
  3274. if (!misr)
  3275. misr = dsi_ctrl->misr_cache;
  3276. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3277. dsi_ctrl->misr_cache, misr);
  3278. return misr;
  3279. }
  3280. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3281. bool mask_enable)
  3282. {
  3283. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3284. || !dsi_ctrl->hw.ops.clear_error_status) {
  3285. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3286. return;
  3287. }
  3288. /*
  3289. * Mask DSI error status interrupts and clear error status
  3290. * register
  3291. */
  3292. mutex_lock(&dsi_ctrl->ctrl_lock);
  3293. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3294. /*
  3295. * The behavior of mask_enable is different in ctrl register
  3296. * and mask register and hence mask_enable is manipulated for
  3297. * selective error interrupt masking vs total error interrupt
  3298. * masking.
  3299. */
  3300. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3301. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3302. DSI_ERROR_INTERRUPT_COUNT);
  3303. } else {
  3304. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3305. mask_enable);
  3306. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3307. DSI_ERROR_INTERRUPT_COUNT);
  3308. }
  3309. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3310. }
  3311. /**
  3312. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3313. * interrupts at any time.
  3314. * @dsi_ctrl: DSI controller handle.
  3315. * @enable: variable to enable/disable irq
  3316. */
  3317. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3318. {
  3319. if (!dsi_ctrl)
  3320. return;
  3321. mutex_lock(&dsi_ctrl->ctrl_lock);
  3322. if (enable)
  3323. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3324. DSI_SINT_ERROR, NULL);
  3325. else
  3326. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3327. DSI_SINT_ERROR);
  3328. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3329. }
  3330. /**
  3331. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3332. * done interrupt.
  3333. * @dsi_ctrl: DSI controller handle.
  3334. */
  3335. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3336. {
  3337. int rc = 0;
  3338. if (!ctrl)
  3339. return 0;
  3340. mutex_lock(&ctrl->ctrl_lock);
  3341. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3342. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3343. mutex_unlock(&ctrl->ctrl_lock);
  3344. return rc;
  3345. }
  3346. /**
  3347. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3348. */
  3349. void dsi_ctrl_drv_register(void)
  3350. {
  3351. platform_driver_register(&dsi_ctrl_driver);
  3352. }
  3353. /**
  3354. * dsi_ctrl_drv_unregister() - unregister platform driver
  3355. */
  3356. void dsi_ctrl_drv_unregister(void)
  3357. {
  3358. platform_driver_unregister(&dsi_ctrl_driver);
  3359. }