dp_tx.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_tx.h"
  20. #include "dp_tx_desc.h"
  21. #include "dp_peer.h"
  22. #include "dp_types.h"
  23. #include "hal_tx.h"
  24. #include "qdf_mem.h"
  25. #include "qdf_nbuf.h"
  26. #include <wlan_cfg.h>
  27. #ifdef MESH_MODE_SUPPORT
  28. #include "if_meta_hdr.h"
  29. #endif
  30. #ifdef TX_PER_PDEV_DESC_POOL
  31. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->pdev->pdev_id)
  32. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  33. #else
  34. #ifdef TX_PER_VDEV_DESC_POOL
  35. #define DP_TX_GET_DESC_POOL_ID(vdev) (vdev->vdev_id)
  36. #define DP_TX_GET_RING_ID(vdev) (vdev->pdev->pdev_id)
  37. #else
  38. #define DP_TX_GET_DESC_POOL_ID(vdev) qdf_get_cpu()
  39. #define DP_TX_GET_RING_ID(vdev) qdf_get_cpu()
  40. #endif /* TX_PER_VDEV_DESC_POOL */
  41. #endif /* TX_PER_PDEV_DESC_POOL */
  42. /* TODO Add support in TSO */
  43. #define DP_DESC_NUM_FRAG(x) 0
  44. /* disable TQM_BYPASS */
  45. #define TQM_BYPASS_WAR 0
  46. /**
  47. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  48. * @vdev: DP Virtual device handle
  49. * @nbuf: Buffer pointer
  50. * @queue: queue ids container for nbuf
  51. *
  52. * TX packet queue has 2 instances, software descriptors id and dma ring id
  53. * Based on tx feature and hardware configuration queue id combination could be
  54. * different.
  55. * For example -
  56. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  57. * With no XPS,lock based resource protection, Descriptor pool ids are different
  58. * for each vdev, dma ring id will be same as single pdev id
  59. *
  60. * Return: None
  61. */
  62. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  63. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  64. {
  65. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  66. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  67. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  68. "%s, pool_id:%d ring_id: %d\n",
  69. __func__, queue->desc_pool_id, queue->ring_id);
  70. return;
  71. }
  72. /**
  73. * dp_tx_desc_release() - Release Tx Descriptor
  74. * @tx_desc : Tx Descriptor
  75. * @desc_pool_id: Descriptor Pool ID
  76. *
  77. * Deallocate all resources attached to Tx descriptor and free the Tx
  78. * descriptor.
  79. *
  80. * Return:
  81. */
  82. static void
  83. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  84. {
  85. struct dp_pdev *pdev = tx_desc->pdev;
  86. struct dp_soc *soc;
  87. uint8_t comp_status = 0;
  88. qdf_assert(pdev);
  89. soc = pdev->soc;
  90. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  91. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  92. qdf_atomic_dec(&pdev->num_tx_outstanding);
  93. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  94. qdf_atomic_dec(&pdev->num_tx_exception);
  95. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  96. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  97. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  98. else
  99. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  100. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  101. "Tx Completion Release desc %d status %d outstanding %d\n",
  102. tx_desc->id, comp_status,
  103. qdf_atomic_read(&pdev->num_tx_outstanding));
  104. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  105. return;
  106. }
  107. /**
  108. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  109. * @vdev: DP vdev Handle
  110. * @nbuf: skb
  111. *
  112. * Prepares and fills HTT metadata in the frame pre-header for special frames
  113. * that should be transmitted using varying transmit parameters.
  114. * There are 2 VDEV modes that currently needs this special metadata -
  115. * 1) Mesh Mode
  116. * 2) DSRC Mode
  117. *
  118. * Return: HTT metadata size
  119. *
  120. */
  121. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  122. uint32_t *meta_data)
  123. {
  124. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  125. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  126. uint8_t htt_desc_size;
  127. /* Size rounded of multiple of 8 bytes */
  128. uint8_t htt_desc_size_aligned;
  129. uint8_t *hdr = NULL;
  130. qdf_nbuf_unshare(nbuf);
  131. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  132. /*
  133. * Metadata - HTT MSDU Extension header
  134. */
  135. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  136. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  137. if (vdev->mesh_vdev) {
  138. /* Fill and add HTT metaheader */
  139. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  140. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  141. } else if (vdev->opmode == wlan_op_mode_ocb) {
  142. /* Todo - Add support for DSRC */
  143. }
  144. return htt_desc_size_aligned;
  145. }
  146. /**
  147. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  148. * @tso_seg: TSO segment to process
  149. * @ext_desc: Pointer to MSDU extension descriptor
  150. *
  151. * Return: void
  152. */
  153. #if defined(FEATURE_TSO)
  154. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  155. void *ext_desc)
  156. {
  157. uint8_t num_frag;
  158. uint32_t tso_flags;
  159. /*
  160. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  161. * tcp_flag_mask
  162. *
  163. * Checksum enable flags are set in TCL descriptor and not in Extension
  164. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  165. */
  166. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  167. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  168. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  169. tso_seg->tso_flags.ip_len);
  170. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  171. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  172. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  173. uint32_t lo = 0;
  174. uint32_t hi = 0;
  175. qdf_dmaaddr_to_32s(
  176. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  177. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  178. tso_seg->tso_frags[num_frag].length);
  179. }
  180. return;
  181. }
  182. #else
  183. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  184. void *ext_desc)
  185. {
  186. return;
  187. }
  188. #endif
  189. /**
  190. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  191. * @vdev: virtual device handle
  192. * @msdu: network buffer
  193. * @msdu_info: meta data associated with the msdu
  194. *
  195. * Return: QDF_STATUS_SUCCESS success
  196. */
  197. #if defined(FEATURE_TSO)
  198. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  199. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  200. {
  201. struct qdf_tso_seg_elem_t *tso_seg;
  202. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  203. struct dp_soc *soc = vdev->pdev->soc;
  204. struct qdf_tso_info_t *tso_info;
  205. tso_info = &msdu_info->u.tso_info;
  206. tso_info->curr_seg = NULL;
  207. tso_info->tso_seg_list = NULL;
  208. tso_info->num_segs = num_seg;
  209. msdu_info->frm_type = dp_tx_frm_tso;
  210. while (num_seg) {
  211. tso_seg = dp_tx_tso_desc_alloc(
  212. soc, msdu_info->tx_queue.desc_pool_id);
  213. if (tso_seg) {
  214. tso_seg->next = tso_info->tso_seg_list;
  215. tso_info->tso_seg_list = tso_seg;
  216. num_seg--;
  217. } else {
  218. struct qdf_tso_seg_elem_t *next_seg;
  219. struct qdf_tso_seg_elem_t *free_seg =
  220. tso_info->tso_seg_list;
  221. while (free_seg) {
  222. next_seg = free_seg->next;
  223. dp_tx_tso_desc_free(soc,
  224. msdu_info->tx_queue.desc_pool_id,
  225. free_seg);
  226. free_seg = next_seg;
  227. }
  228. return QDF_STATUS_E_NOMEM;
  229. }
  230. }
  231. msdu_info->num_seg =
  232. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  233. tso_info->curr_seg = tso_info->tso_seg_list;
  234. return QDF_STATUS_SUCCESS;
  235. }
  236. #else
  237. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  238. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  239. {
  240. return QDF_STATUS_E_NOMEM;
  241. }
  242. #endif
  243. /**
  244. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  245. * @vdev: DP Vdev handle
  246. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  247. * @desc_pool_id: Descriptor Pool ID
  248. *
  249. * Return:
  250. */
  251. static
  252. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  253. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  254. {
  255. uint8_t i;
  256. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  257. struct dp_tx_seg_info_s *seg_info;
  258. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  259. struct dp_soc *soc = vdev->pdev->soc;
  260. /* Allocate an extension descriptor */
  261. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  262. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  263. if (!msdu_ext_desc) {
  264. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  265. return NULL;
  266. }
  267. if (qdf_unlikely(vdev->mesh_vdev)) {
  268. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  269. &msdu_info->meta_data[0],
  270. sizeof(struct htt_tx_msdu_desc_ext2_t));
  271. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  272. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 1);
  273. }
  274. switch (msdu_info->frm_type) {
  275. case dp_tx_frm_sg:
  276. case dp_tx_frm_me:
  277. case dp_tx_frm_raw:
  278. seg_info = msdu_info->u.sg_info.curr_seg;
  279. /* Update the buffer pointers in MSDU Extension Descriptor */
  280. for (i = 0; i < seg_info->frag_cnt; i++) {
  281. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  282. seg_info->frags[i].paddr_lo,
  283. seg_info->frags[i].paddr_hi,
  284. seg_info->frags[i].len);
  285. }
  286. break;
  287. case dp_tx_frm_tso:
  288. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  289. &cached_ext_desc[0]);
  290. break;
  291. default:
  292. break;
  293. }
  294. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  295. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  296. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  297. msdu_ext_desc->vaddr);
  298. return msdu_ext_desc;
  299. }
  300. /**
  301. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  302. * @vdev: DP vdev handle
  303. * @nbuf: skb
  304. * @desc_pool_id: Descriptor pool ID
  305. * Allocate and prepare Tx descriptor with msdu information.
  306. *
  307. * Return: Pointer to Tx Descriptor on success,
  308. * NULL on failure
  309. */
  310. static
  311. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  312. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  313. uint32_t *meta_data)
  314. {
  315. QDF_STATUS status;
  316. uint8_t align_pad;
  317. uint8_t is_exception = 0;
  318. uint8_t htt_hdr_size;
  319. struct ether_header *eh;
  320. struct dp_tx_desc_s *tx_desc;
  321. struct dp_pdev *pdev = vdev->pdev;
  322. struct dp_soc *soc = pdev->soc;
  323. /* Flow control/Congestion Control processing */
  324. status = dp_tx_flow_control(vdev);
  325. if (QDF_STATUS_E_RESOURCES == status) {
  326. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  327. "%s Tx Resource Full\n", __func__);
  328. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  329. /* TODO Stop Tx Queues */
  330. }
  331. /* Allocate software Tx descriptor */
  332. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  333. if (qdf_unlikely(!tx_desc)) {
  334. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  335. "%s Tx Desc Alloc Failed\n", __func__);
  336. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  337. return NULL;
  338. }
  339. /* Flow control/Congestion Control counters */
  340. qdf_atomic_inc(&pdev->num_tx_outstanding);
  341. /* Initialize the SW tx descriptor */
  342. tx_desc->nbuf = nbuf;
  343. tx_desc->frm_type = dp_tx_frm_std;
  344. tx_desc->tx_encap_type = vdev->tx_encap_type;
  345. tx_desc->vdev = vdev;
  346. tx_desc->pdev = pdev;
  347. tx_desc->msdu_ext_desc = NULL;
  348. /**
  349. * For non-scatter regular frames, buffer pointer is directly
  350. * programmed in TCL input descriptor instead of using an MSDU
  351. * extension descriptor.For this cass, HW requirement is that
  352. * descriptor should always point to a 8-byte aligned address.
  353. *
  354. * So we add alignment pad to start of buffer, and specify the actual
  355. * start of data through pkt_offset
  356. */
  357. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  358. qdf_nbuf_push_head(nbuf, align_pad);
  359. tx_desc->pkt_offset = align_pad;
  360. /*
  361. * For special modes (vdev_type == ocb or mesh), data frames should be
  362. * transmitted using varying transmit parameters (tx spec) which include
  363. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  364. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  365. * These frames are sent as exception packets to firmware.
  366. *
  367. * HTT Metadata should be ensured to be multiple of 8-bytes,
  368. * to get 8-byte aligned start address along with align_pad added above
  369. *
  370. * |-----------------------------|
  371. * | |
  372. * |-----------------------------| <-----Buffer Pointer Address given
  373. * | | ^ in HW descriptor (aligned)
  374. * | HTT Metadata | |
  375. * | | |
  376. * | | | Packet Offset given in descriptor
  377. * | | |
  378. * |-----------------------------| |
  379. * | Alignment Pad | v
  380. * |-----------------------------| <----- Actual buffer start address
  381. * | SKB Data | (Unaligned)
  382. * | |
  383. * | |
  384. * | |
  385. * | |
  386. * | |
  387. * |-----------------------------|
  388. */
  389. if (qdf_unlikely(vdev->mesh_vdev ||
  390. (vdev->opmode == wlan_op_mode_ocb))) {
  391. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  392. meta_data);
  393. tx_desc->pkt_offset += htt_hdr_size;
  394. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  395. is_exception = 1;
  396. }
  397. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  398. qdf_nbuf_map(soc->osdev, nbuf,
  399. QDF_DMA_TO_DEVICE))) {
  400. /* Handle failure */
  401. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  402. "qdf_nbuf_map failed\n");
  403. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  404. goto failure;
  405. }
  406. if (qdf_unlikely(vdev->nawds_enabled)) {
  407. eh = (struct ether_header *) qdf_nbuf_data(nbuf);
  408. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  409. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  410. is_exception = 1;
  411. }
  412. }
  413. #if !TQM_BYPASS_WAR
  414. if (is_exception)
  415. #endif
  416. {
  417. /* Temporary WAR due to TQM VP issues */
  418. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  419. qdf_atomic_inc(&pdev->num_tx_exception);
  420. }
  421. return tx_desc;
  422. failure:
  423. dp_tx_desc_release(tx_desc, desc_pool_id);
  424. return NULL;
  425. }
  426. /**
  427. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  428. * @vdev: DP vdev handle
  429. * @nbuf: skb
  430. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  431. * @desc_pool_id : Descriptor Pool ID
  432. *
  433. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  434. * information. For frames wth fragments, allocate and prepare
  435. * an MSDU extension descriptor
  436. *
  437. * Return: Pointer to Tx Descriptor on success,
  438. * NULL on failure
  439. */
  440. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  441. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  442. uint8_t desc_pool_id)
  443. {
  444. struct dp_tx_desc_s *tx_desc;
  445. QDF_STATUS status;
  446. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  447. struct dp_pdev *pdev = vdev->pdev;
  448. struct dp_soc *soc = pdev->soc;
  449. /* Flow control/Congestion Control processing */
  450. status = dp_tx_flow_control(vdev);
  451. if (QDF_STATUS_E_RESOURCES == status) {
  452. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  453. "%s Tx Resource Full\n", __func__);
  454. DP_STATS_INC(vdev, tx_i.dropped.res_full, 1);
  455. /* TODO Stop Tx Queues */
  456. }
  457. /* Allocate software Tx descriptor */
  458. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  459. if (!tx_desc) {
  460. DP_STATS_INC(vdev, tx_i.dropped.desc_na, 1);
  461. return NULL;
  462. }
  463. /* Flow control/Congestion Control counters */
  464. qdf_atomic_inc(&pdev->num_tx_outstanding);
  465. /* Initialize the SW tx descriptor */
  466. tx_desc->nbuf = nbuf;
  467. tx_desc->frm_type = msdu_info->frm_type;
  468. tx_desc->tx_encap_type = vdev->tx_encap_type;
  469. tx_desc->vdev = vdev;
  470. tx_desc->pdev = pdev;
  471. tx_desc->pkt_offset = 0;
  472. /* Handle scattered frames - TSO/SG/ME */
  473. /* Allocate and prepare an extension descriptor for scattered frames */
  474. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  475. if (!msdu_ext_desc) {
  476. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  477. "%s Tx Extension Descriptor Alloc Fail\n",
  478. __func__);
  479. goto failure;
  480. }
  481. #if TQM_BYPASS_WAR
  482. /* Temporary WAR due to TQM VP issues */
  483. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  484. qdf_atomic_inc(&pdev->num_tx_exception);
  485. #endif
  486. if (qdf_unlikely(vdev->mesh_vdev))
  487. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  488. tx_desc->msdu_ext_desc = msdu_ext_desc;
  489. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  490. return tx_desc;
  491. failure:
  492. if (qdf_unlikely(tx_desc->flags & DP_TX_DESC_FLAG_ME))
  493. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  494. dp_tx_desc_release(tx_desc, desc_pool_id);
  495. return NULL;
  496. }
  497. /**
  498. * dp_tx_prepare_raw() - Prepare RAW packet TX
  499. * @vdev: DP vdev handle
  500. * @nbuf: buffer pointer
  501. * @seg_info: Pointer to Segment info Descriptor to be prepared
  502. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  503. * descriptor
  504. *
  505. * Return:
  506. */
  507. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  508. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  509. {
  510. qdf_nbuf_t curr_nbuf = NULL;
  511. uint16_t total_len = 0;
  512. int32_t i;
  513. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  514. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  515. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  516. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  517. if ((qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS)
  518. && (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU)) {
  519. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  520. }
  521. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  522. QDF_DMA_TO_DEVICE)) {
  523. qdf_print("dma map error\n");
  524. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  525. qdf_nbuf_free(nbuf);
  526. return NULL;
  527. }
  528. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  529. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  530. seg_info->frags[i].paddr_lo =
  531. qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  532. seg_info->frags[i].paddr_hi = 0x0;
  533. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  534. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  535. total_len += qdf_nbuf_len(curr_nbuf);
  536. }
  537. seg_info->frag_cnt = i;
  538. seg_info->total_len = total_len;
  539. seg_info->next = NULL;
  540. sg_info->curr_seg = seg_info;
  541. msdu_info->frm_type = dp_tx_frm_raw;
  542. msdu_info->num_seg = 1;
  543. return nbuf;
  544. }
  545. /**
  546. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  547. * @soc: DP Soc Handle
  548. * @vdev: DP vdev handle
  549. * @tx_desc: Tx Descriptor Handle
  550. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  551. * @fw_metadata: Metadata to send to Target Firmware along with frame
  552. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  553. *
  554. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  555. * from software Tx descriptor
  556. *
  557. * Return:
  558. */
  559. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  560. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  561. uint16_t fw_metadata, uint8_t ring_id)
  562. {
  563. uint8_t type;
  564. uint16_t length;
  565. void *hal_tx_desc, *hal_tx_desc_cached;
  566. qdf_dma_addr_t dma_addr;
  567. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  568. /* Return Buffer Manager ID */
  569. uint8_t bm_id = ring_id;
  570. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  571. hal_tx_desc_cached = (void *) cached_desc;
  572. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  573. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  574. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  575. type = HAL_TX_BUF_TYPE_EXT_DESC;
  576. dma_addr = tx_desc->msdu_ext_desc->paddr;
  577. } else {
  578. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  579. type = HAL_TX_BUF_TYPE_BUFFER;
  580. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  581. }
  582. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  583. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  584. dma_addr , bm_id, tx_desc->id, type);
  585. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  586. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  587. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  588. hal_tx_desc_set_dscp_tid_table_id(hal_tx_desc_cached,
  589. vdev->dscp_tid_map_id);
  590. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  591. "%s length:%d , type = %d, dma_addr %llx, offset %d\n",
  592. __func__, length, type, (uint64_t)dma_addr,
  593. tx_desc->pkt_offset);
  594. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  595. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  596. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  597. vdev->hal_desc_addr_search_flags);
  598. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  599. || qdf_nbuf_is_tso(tx_desc->nbuf)) {
  600. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  601. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  602. }
  603. if (tid != HTT_TX_EXT_TID_INVALID)
  604. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  605. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  606. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  607. /* Sync cached descriptor with HW */
  608. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  609. if (!hal_tx_desc) {
  610. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  611. "%s TCL ring full ring_id:%d\n", __func__, ring_id);
  612. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  613. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  614. hal_srng_access_end(soc->hal_soc,
  615. soc->tcl_data_ring[ring_id].hal_srng);
  616. return QDF_STATUS_E_RESOURCES;
  617. }
  618. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  619. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  620. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  621. return QDF_STATUS_SUCCESS;
  622. }
  623. /**
  624. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  625. * @vdev: DP vdev handle
  626. * @nbuf: skb
  627. *
  628. * Extract the DSCP or PCP information from frame and map into TID value.
  629. * Software based TID classification is required when more than 2 DSCP-TID
  630. * mapping tables are needed.
  631. * Hardware supports 2 DSCP-TID mapping tables
  632. *
  633. * Return: void
  634. */
  635. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  636. struct dp_tx_msdu_info_s *msdu_info)
  637. {
  638. uint8_t tos = 0, dscp_tid_override = 0;
  639. uint8_t *hdr_ptr, *L3datap;
  640. uint8_t is_mcast = 0;
  641. struct ether_header *eh = NULL;
  642. qdf_ethervlan_header_t *evh = NULL;
  643. uint16_t ether_type;
  644. qdf_llc_t *llcHdr;
  645. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  646. /* for mesh packets don't do any classification */
  647. if (qdf_unlikely(vdev->mesh_vdev))
  648. return;
  649. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  650. eh = (struct ether_header *) nbuf->data;
  651. hdr_ptr = eh->ether_dhost;
  652. L3datap = hdr_ptr + sizeof(struct ether_header);
  653. } else {
  654. qdf_dot3_qosframe_t *qos_wh =
  655. (qdf_dot3_qosframe_t *) nbuf->data;
  656. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  657. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  658. return;
  659. }
  660. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  661. ether_type = eh->ether_type;
  662. /*
  663. * Check if packet is dot3 or eth2 type.
  664. */
  665. if (IS_LLC_PRESENT(ether_type)) {
  666. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  667. sizeof(*llcHdr));
  668. if (ether_type == htons(ETHERTYPE_8021Q)) {
  669. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  670. sizeof(*llcHdr);
  671. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  672. + sizeof(*llcHdr) +
  673. sizeof(qdf_net_vlanhdr_t));
  674. } else {
  675. L3datap = hdr_ptr + sizeof(struct ether_header) +
  676. sizeof(*llcHdr);
  677. }
  678. } else {
  679. if (ether_type == htons(ETHERTYPE_8021Q)) {
  680. evh = (qdf_ethervlan_header_t *) eh;
  681. ether_type = evh->ether_type;
  682. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  683. }
  684. }
  685. /*
  686. * Find priority from IP TOS DSCP field
  687. */
  688. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  689. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  690. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  691. /* Only for unicast frames */
  692. if (!is_mcast) {
  693. /* send it on VO queue */
  694. msdu_info->tid = DP_VO_TID;
  695. }
  696. } else {
  697. /*
  698. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  699. * from TOS byte.
  700. */
  701. tos = ip->ip_tos;
  702. dscp_tid_override = 1;
  703. }
  704. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  705. /* TODO
  706. * use flowlabel
  707. *igmpmld cases to be handled in phase 2
  708. */
  709. unsigned long ver_pri_flowlabel;
  710. unsigned long pri;
  711. ver_pri_flowlabel = *(unsigned long *) L3datap;
  712. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  713. DP_IPV6_PRIORITY_SHIFT;
  714. tos = pri;
  715. dscp_tid_override = 1;
  716. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  717. msdu_info->tid = DP_VO_TID;
  718. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  719. /* Only for unicast frames */
  720. if (!is_mcast) {
  721. /* send ucast arp on VO queue */
  722. msdu_info->tid = DP_VO_TID;
  723. }
  724. }
  725. /*
  726. * Assign all MCAST packets to BE
  727. */
  728. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  729. if (is_mcast) {
  730. tos = 0;
  731. dscp_tid_override = 1;
  732. }
  733. }
  734. if (dscp_tid_override == 1) {
  735. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  736. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  737. }
  738. return;
  739. }
  740. /**
  741. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  742. * @vdev: DP vdev handle
  743. * @nbuf: skb
  744. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  745. * @tx_q: Tx queue to be used for this Tx frame
  746. * @peer_id: peer_id of the peer in case of NAWDS frames
  747. *
  748. * Return: NULL on success,
  749. * nbuf when it fails to send
  750. */
  751. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  752. uint8_t tid, struct dp_tx_queue *tx_q,
  753. uint32_t *meta_data, uint16_t peer_id)
  754. {
  755. struct dp_pdev *pdev = vdev->pdev;
  756. struct dp_soc *soc = pdev->soc;
  757. struct dp_tx_desc_s *tx_desc;
  758. QDF_STATUS status;
  759. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  760. uint16_t htt_tcl_metadata = 0;
  761. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 0);
  762. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  763. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id, meta_data);
  764. if (!tx_desc) {
  765. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  766. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  767. __func__, vdev, tx_q->desc_pool_id);
  768. goto fail_return;
  769. }
  770. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  771. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  772. "%s %d : HAL RING Access Failed -- %p\n",
  773. __func__, __LINE__, hal_srng);
  774. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  775. goto fail_return;
  776. }
  777. if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  778. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  779. HTT_TCL_METADATA_TYPE_PEER_BASED);
  780. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  781. peer_id);
  782. } else
  783. htt_tcl_metadata = vdev->htt_tcl_metadata;
  784. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  785. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  786. htt_tcl_metadata, tx_q->ring_id);
  787. if (status != QDF_STATUS_SUCCESS) {
  788. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  789. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  790. __func__, tx_desc, tx_q->ring_id);
  791. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  792. goto fail_return;
  793. }
  794. hal_srng_access_end(soc->hal_soc, hal_srng);
  795. return NULL;
  796. fail_return:
  797. return nbuf;
  798. }
  799. /**
  800. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  801. * @vdev: DP vdev handle
  802. * @nbuf: skb
  803. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  804. *
  805. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  806. *
  807. * Return: NULL on success,
  808. * nbuf when it fails to send
  809. */
  810. #if QDF_LOCK_STATS
  811. static noinline
  812. #else
  813. static
  814. #endif
  815. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  816. struct dp_tx_msdu_info_s *msdu_info)
  817. {
  818. uint8_t i;
  819. struct dp_pdev *pdev = vdev->pdev;
  820. struct dp_soc *soc = pdev->soc;
  821. struct dp_tx_desc_s *tx_desc;
  822. QDF_STATUS status;
  823. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  824. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  825. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  826. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  827. "%s %d : HAL RING Access Failed -- %p\n",
  828. __func__, __LINE__, hal_srng);
  829. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  830. return nbuf;
  831. }
  832. if (msdu_info->frm_type == dp_tx_frm_me)
  833. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  834. i = 0;
  835. /*
  836. * For each segment (maps to 1 MSDU) , prepare software and hardware
  837. * descriptors using information in msdu_info
  838. */
  839. while (i < msdu_info->num_seg) {
  840. /*
  841. * Setup Tx descriptor for an MSDU, and MSDU extension
  842. * descriptor
  843. */
  844. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  845. tx_q->desc_pool_id);
  846. if (msdu_info->frm_type == dp_tx_frm_me) {
  847. tx_desc->me_buffer =
  848. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  849. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  850. }
  851. if (!tx_desc) {
  852. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  853. "%s Tx_desc prepare Fail vdev %p queue %d\n",
  854. __func__, vdev, tx_q->desc_pool_id);
  855. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  856. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  857. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  858. goto done;
  859. }
  860. /*
  861. * Enqueue the Tx MSDU descriptor to HW for transmit
  862. */
  863. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  864. vdev->htt_tcl_metadata, tx_q->ring_id);
  865. if (status != QDF_STATUS_SUCCESS) {
  866. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  867. "%s Tx_hw_enqueue Fail tx_desc %p queue %d\n",
  868. __func__, tx_desc, tx_q->ring_id);
  869. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  870. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  871. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  872. goto done;
  873. }
  874. /*
  875. * TODO
  876. * if tso_info structure can be modified to have curr_seg
  877. * as first element, following 2 blocks of code (for TSO and SG)
  878. * can be combined into 1
  879. */
  880. /*
  881. * For frames with multiple segments (TSO, ME), jump to next
  882. * segment.
  883. */
  884. if (msdu_info->frm_type == dp_tx_frm_tso) {
  885. if (msdu_info->u.tso_info.curr_seg->next) {
  886. msdu_info->u.tso_info.curr_seg =
  887. msdu_info->u.tso_info.curr_seg->next;
  888. /*
  889. * If this is a jumbo nbuf, then increment the number of
  890. * nbuf users for each additional segment of the msdu.
  891. * This will ensure that the skb is freed only after
  892. * receiving tx completion for all segments of an nbuf
  893. */
  894. qdf_nbuf_inc_users(nbuf);
  895. /* Check with MCL if this is needed */
  896. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  897. }
  898. }
  899. /*
  900. * For Multicast-Unicast converted packets,
  901. * each converted frame (for a client) is represented as
  902. * 1 segment
  903. */
  904. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  905. (msdu_info->frm_type == dp_tx_frm_me)) {
  906. if (msdu_info->u.sg_info.curr_seg->next) {
  907. msdu_info->u.sg_info.curr_seg =
  908. msdu_info->u.sg_info.curr_seg->next;
  909. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  910. }
  911. }
  912. i++;
  913. }
  914. nbuf = NULL;
  915. done:
  916. hal_srng_access_end(soc->hal_soc, hal_srng);
  917. return nbuf;
  918. }
  919. /**
  920. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  921. * for SG frames
  922. * @vdev: DP vdev handle
  923. * @nbuf: skb
  924. * @seg_info: Pointer to Segment info Descriptor to be prepared
  925. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  926. *
  927. * Return: NULL on success,
  928. * nbuf when it fails to send
  929. */
  930. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  931. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  932. {
  933. uint32_t cur_frag, nr_frags;
  934. qdf_dma_addr_t paddr;
  935. struct dp_tx_sg_info_s *sg_info;
  936. sg_info = &msdu_info->u.sg_info;
  937. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  938. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  939. QDF_DMA_TO_DEVICE)) {
  940. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  941. "dma map error\n");
  942. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  943. qdf_nbuf_free(nbuf);
  944. return NULL;
  945. }
  946. seg_info->frags[0].paddr_lo = qdf_nbuf_get_frag_paddr(nbuf, 0);
  947. seg_info->frags[0].paddr_hi = 0;
  948. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  949. seg_info->frags[0].vaddr = (void *) nbuf;
  950. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  951. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  952. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  953. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  954. "frag dma map error\n");
  955. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  956. qdf_nbuf_free(nbuf);
  957. return NULL;
  958. }
  959. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  960. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  961. seg_info->frags[cur_frag + 1].paddr_hi =
  962. ((uint64_t) paddr) >> 32;
  963. seg_info->frags[cur_frag + 1].len =
  964. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  965. }
  966. seg_info->frag_cnt = (cur_frag + 1);
  967. seg_info->total_len = qdf_nbuf_len(nbuf);
  968. seg_info->next = NULL;
  969. sg_info->curr_seg = seg_info;
  970. msdu_info->frm_type = dp_tx_frm_sg;
  971. msdu_info->num_seg = 1;
  972. return nbuf;
  973. }
  974. #ifdef MESH_MODE_SUPPORT
  975. /**
  976. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  977. and prepare msdu_info for mesh frames.
  978. * @vdev: DP vdev handle
  979. * @nbuf: skb
  980. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  981. *
  982. * Return: void
  983. */
  984. static
  985. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  986. struct dp_tx_msdu_info_s *msdu_info)
  987. {
  988. struct meta_hdr_s *mhdr;
  989. struct htt_tx_msdu_desc_ext2_t *meta_data =
  990. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  991. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  992. qdf_mem_set(meta_data, 0, sizeof(struct htt_tx_msdu_desc_ext2_t));
  993. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  994. meta_data->power = mhdr->power;
  995. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  996. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  997. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  998. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  999. meta_data->dyn_bw = 1;
  1000. meta_data->valid_pwr = 1;
  1001. meta_data->valid_mcs_mask = 1;
  1002. meta_data->valid_nss_mask = 1;
  1003. meta_data->valid_preamble_type = 1;
  1004. meta_data->valid_retries = 1;
  1005. meta_data->valid_bw_info = 1;
  1006. }
  1007. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1008. meta_data->encrypt_type = 0;
  1009. meta_data->valid_encrypt_type = 1;
  1010. }
  1011. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1012. msdu_info->tid = HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST;
  1013. else
  1014. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1015. meta_data->valid_key_flags = 1;
  1016. meta_data->key_flags = (mhdr->keyix & 0x3);
  1017. qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s));
  1018. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1019. "%s , Meta hdr %0x %0x %0x %0x %0x\n",
  1020. __func__, msdu_info->meta_data[0],
  1021. msdu_info->meta_data[1],
  1022. msdu_info->meta_data[2],
  1023. msdu_info->meta_data[3],
  1024. msdu_info->meta_data[4]);
  1025. return;
  1026. }
  1027. #else
  1028. static
  1029. void dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1030. struct dp_tx_msdu_info_s *msdu_info)
  1031. {
  1032. }
  1033. #endif
  1034. /**
  1035. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1036. * @vdev: dp_vdev handle
  1037. * @nbuf: skb
  1038. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1039. * @tx_q: Tx queue to be used for this Tx frame
  1040. * @meta_data: Meta date for mesh
  1041. * @peer_id: peer_id of the peer in case of NAWDS frames
  1042. *
  1043. * return: NULL on success nbuf on failure
  1044. */
  1045. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1046. uint8_t tid, struct dp_tx_queue *tx_q, uint32_t *meta_data,
  1047. uint32_t peer_id)
  1048. {
  1049. struct dp_peer *peer = NULL;
  1050. qdf_nbuf_t nbuf_copy;
  1051. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1052. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1053. (peer->nawds_enabled || peer->bss_peer)) {
  1054. nbuf_copy = qdf_nbuf_copy(nbuf);
  1055. if (!nbuf_copy) {
  1056. QDF_TRACE(QDF_MODULE_ID_DP,
  1057. QDF_TRACE_LEVEL_ERROR,
  1058. "nbuf copy failed");
  1059. }
  1060. peer_id = peer->peer_ids[0];
  1061. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy, tid,
  1062. tx_q, meta_data, peer_id);
  1063. if (nbuf_copy != NULL) {
  1064. qdf_nbuf_free(nbuf);
  1065. return nbuf_copy;
  1066. }
  1067. }
  1068. }
  1069. if (peer_id == HTT_INVALID_PEER)
  1070. return nbuf;
  1071. qdf_nbuf_free(nbuf);
  1072. return NULL;
  1073. }
  1074. /**
  1075. * dp_tx_send() - Transmit a frame on a given VAP
  1076. * @vap_dev: DP vdev handle
  1077. * @nbuf: skb
  1078. *
  1079. * Entry point for Core Tx layer (DP_TX) invoked from
  1080. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1081. * cases
  1082. *
  1083. * Return: NULL on success,
  1084. * nbuf when it fails to send
  1085. */
  1086. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1087. {
  1088. struct ether_header *eh = NULL;
  1089. struct dp_tx_msdu_info_s msdu_info;
  1090. struct dp_tx_seg_info_s seg_info;
  1091. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1092. uint16_t peer_id = HTT_INVALID_PEER;
  1093. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1094. qdf_mem_set(&seg_info, sizeof(seg_info), 0x0);
  1095. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1096. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1097. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1098. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1099. /*
  1100. * Set Default Host TID value to invalid TID
  1101. * (TID override disabled)
  1102. */
  1103. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1104. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1105. if (qdf_unlikely(vdev->mesh_vdev))
  1106. dp_tx_extract_mesh_meta_data(vdev, nbuf, &msdu_info);
  1107. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1108. "%s , skb %0x:%0x:%0x:%0x:%0x:%0x\n",
  1109. __func__, nbuf->data[0], nbuf->data[1], nbuf->data[2],
  1110. nbuf->data[3], nbuf->data[4], nbuf->data[5]);
  1111. /*
  1112. * Get HW Queue to use for this frame.
  1113. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1114. * dedicated for data and 1 for command.
  1115. * "queue_id" maps to one hardware ring.
  1116. * With each ring, we also associate a unique Tx descriptor pool
  1117. * to minimize lock contention for these resources.
  1118. */
  1119. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1120. /*
  1121. * TCL H/W supports 2 DSCP-TID mapping tables.
  1122. * Table 1 - Default DSCP-TID mapping table
  1123. * Table 2 - 1 DSCP-TID override table
  1124. *
  1125. * If we need a different DSCP-TID mapping for this vap,
  1126. * call tid_classify to extract DSCP/ToS from frame and
  1127. * map to a TID and store in msdu_info. This is later used
  1128. * to fill in TCL Input descriptor (per-packet TID override).
  1129. */
  1130. if (vdev->dscp_tid_map_id > 1)
  1131. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1132. /* Reset the control block */
  1133. qdf_nbuf_reset_ctxt(nbuf);
  1134. /*
  1135. * Classify the frame and call corresponding
  1136. * "prepare" function which extracts the segment (TSO)
  1137. * and fragmentation information (for TSO , SG, ME, or Raw)
  1138. * into MSDU_INFO structure which is later used to fill
  1139. * SW and HW descriptors.
  1140. */
  1141. if (qdf_nbuf_is_tso(nbuf)) {
  1142. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1143. "%s TSO frame %p\n", __func__, vdev);
  1144. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1145. qdf_nbuf_len(nbuf));
  1146. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1147. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1148. "%s tso_prepare fail vdev_id:%d\n",
  1149. __func__, vdev->vdev_id);
  1150. DP_STATS_INC(vdev, tx_i.tso.dropped_host, 1);
  1151. return nbuf;
  1152. }
  1153. goto send_multiple;
  1154. }
  1155. /* SG */
  1156. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1157. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1158. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1159. "%s non-TSO SG frame %p\n", __func__, vdev);
  1160. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1161. qdf_nbuf_len(nbuf));
  1162. goto send_multiple;
  1163. }
  1164. #ifdef ATH_SUPPORT_IQUE
  1165. /* Mcast to Ucast Conversion*/
  1166. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1167. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1168. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1169. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1170. "%s Mcast frm for ME %p\n", __func__, vdev);
  1171. DP_STATS_INC_PKT(vdev,
  1172. tx_i.mcast_en.mcast_pkt, 1,
  1173. qdf_nbuf_len(nbuf));
  1174. if (dp_tx_prepare_send_me(vdev, nbuf)) {
  1175. qdf_nbuf_free(nbuf);
  1176. return NULL;
  1177. }
  1178. return nbuf;
  1179. }
  1180. }
  1181. #endif
  1182. /* RAW */
  1183. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1184. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1185. if (nbuf == NULL)
  1186. return NULL;
  1187. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1188. "%s Raw frame %p\n", __func__, vdev);
  1189. goto send_multiple;
  1190. }
  1191. if (vdev->nawds_enabled) {
  1192. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  1193. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  1194. nbuf = dp_tx_prepare_nawds(vdev, nbuf, msdu_info.tid,
  1195. &msdu_info.tx_queue,
  1196. msdu_info.meta_data, peer_id);
  1197. return nbuf;
  1198. }
  1199. }
  1200. /* Single linear frame */
  1201. /*
  1202. * If nbuf is a simple linear frame, use send_single function to
  1203. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1204. * SRNG. There is no need to setup a MSDU extension descriptor.
  1205. */
  1206. nbuf = dp_tx_send_msdu_single(vdev, nbuf, msdu_info.tid,
  1207. &msdu_info.tx_queue, msdu_info.meta_data, peer_id);
  1208. return nbuf;
  1209. send_multiple:
  1210. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1211. return nbuf;
  1212. }
  1213. /**
  1214. * dp_tx_reinject_handler() - Tx Reinject Handler
  1215. * @tx_desc: software descriptor head pointer
  1216. * @status : Tx completion status from HTT descriptor
  1217. *
  1218. * This function reinjects frames back to Target.
  1219. * Todo - Host queue needs to be added
  1220. *
  1221. * Return: none
  1222. */
  1223. static
  1224. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1225. {
  1226. struct dp_vdev *vdev;
  1227. struct dp_peer *peer = NULL;
  1228. uint32_t peer_id = HTT_INVALID_PEER;
  1229. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1230. qdf_nbuf_t nbuf_copy = NULL;
  1231. struct dp_tx_msdu_info_s msdu_info;
  1232. vdev = tx_desc->vdev;
  1233. qdf_assert(vdev);
  1234. qdf_mem_set(&msdu_info, sizeof(msdu_info), 0x0);
  1235. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1236. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1237. "%s Tx reinject path\n", __func__);
  1238. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1239. qdf_nbuf_len(tx_desc->nbuf));
  1240. if (!vdev->osif_proxy_arp) {
  1241. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1242. "function pointer to proxy arp not present\n");
  1243. return;
  1244. }
  1245. if (qdf_unlikely(vdev->mesh_vdev)) {
  1246. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1247. } else {
  1248. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1249. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1250. (peer->bss_peer || peer->nawds_enabled)
  1251. && !(vdev->osif_proxy_arp(
  1252. vdev->osif_vdev,
  1253. nbuf))) {
  1254. nbuf_copy = qdf_nbuf_copy(nbuf);
  1255. if (!nbuf_copy) {
  1256. QDF_TRACE(QDF_MODULE_ID_DP,
  1257. QDF_TRACE_LEVEL_ERROR,
  1258. FL("nbuf copy failed"));
  1259. break;
  1260. }
  1261. if (peer->nawds_enabled)
  1262. peer_id = peer->peer_ids[0];
  1263. else
  1264. peer_id = HTT_INVALID_PEER;
  1265. nbuf_copy = dp_tx_send_msdu_single(vdev,
  1266. nbuf_copy, msdu_info.tid,
  1267. &msdu_info.tx_queue,
  1268. msdu_info.meta_data, peer_id);
  1269. if (nbuf_copy) {
  1270. QDF_TRACE(QDF_MODULE_ID_DP,
  1271. QDF_TRACE_LEVEL_ERROR,
  1272. FL("pkt send failed"));
  1273. qdf_nbuf_free(nbuf_copy);
  1274. }
  1275. }
  1276. }
  1277. }
  1278. qdf_nbuf_free(nbuf);
  1279. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  1280. }
  1281. /**
  1282. * dp_tx_inspect_handler() - Tx Inspect Handler
  1283. * @tx_desc: software descriptor head pointer
  1284. * @status : Tx completion status from HTT descriptor
  1285. *
  1286. * Handles Tx frames sent back to Host for inspection
  1287. * (ProxyARP)
  1288. *
  1289. * Return: none
  1290. */
  1291. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1292. {
  1293. struct dp_soc *soc;
  1294. struct dp_pdev *pdev = tx_desc->pdev;
  1295. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1296. "%s Tx inspect path\n",
  1297. __func__);
  1298. qdf_assert(pdev);
  1299. soc = pdev->soc;
  1300. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  1301. qdf_nbuf_len(tx_desc->nbuf));
  1302. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1303. }
  1304. /**
  1305. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  1306. * @tx_desc: software descriptor head pointer
  1307. * @status : Tx completion status from HTT descriptor
  1308. *
  1309. * This function will process HTT Tx indication messages from Target
  1310. *
  1311. * Return: none
  1312. */
  1313. static
  1314. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1315. {
  1316. uint8_t tx_status;
  1317. struct dp_pdev *pdev;
  1318. struct dp_soc *soc;
  1319. uint32_t *htt_status_word = (uint32_t *) status;
  1320. qdf_assert(tx_desc->pdev);
  1321. pdev = tx_desc->pdev;
  1322. soc = pdev->soc;
  1323. tx_status = HTT_TX_WBM_COMPLETION_TX_STATUS_GET(htt_status_word[0]);
  1324. switch (tx_status) {
  1325. case HTT_TX_FW2WBM_TX_STATUS_OK:
  1326. {
  1327. qdf_atomic_dec(&pdev->num_tx_exception);
  1328. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1329. break;
  1330. }
  1331. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  1332. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  1333. {
  1334. qdf_atomic_dec(&pdev->num_tx_exception);
  1335. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  1336. break;
  1337. }
  1338. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  1339. {
  1340. dp_tx_reinject_handler(tx_desc, status);
  1341. break;
  1342. }
  1343. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  1344. {
  1345. dp_tx_inspect_handler(tx_desc, status);
  1346. break;
  1347. }
  1348. default:
  1349. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1350. "%s Invalid HTT tx_status %d\n",
  1351. __func__, tx_status);
  1352. break;
  1353. }
  1354. }
  1355. #ifdef MESH_MODE_SUPPORT
  1356. /**
  1357. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  1358. * in mesh meta header
  1359. * @tx_desc: software descriptor head pointer
  1360. * @ts: pointer to tx completion stats
  1361. * Return: none
  1362. */
  1363. static
  1364. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1365. struct hal_tx_completion_status *ts)
  1366. {
  1367. struct meta_hdr_s *mhdr;
  1368. qdf_nbuf_t netbuf = tx_desc->nbuf;
  1369. if (!tx_desc->msdu_ext_desc) {
  1370. qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset);
  1371. }
  1372. qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s));
  1373. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  1374. mhdr->rssi = ts->ack_frame_rssi;
  1375. }
  1376. #else
  1377. static
  1378. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  1379. struct hal_tx_completion_status *ts)
  1380. {
  1381. }
  1382. #endif
  1383. /**
  1384. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  1385. * @tx_desc: software descriptor head pointer
  1386. * @length: packet length
  1387. *
  1388. * Return: none
  1389. */
  1390. static inline void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  1391. uint32_t length)
  1392. {
  1393. struct hal_tx_completion_status ts;
  1394. struct dp_soc *soc = NULL;
  1395. struct dp_vdev *vdev = tx_desc->vdev;
  1396. struct dp_peer *peer = NULL;
  1397. uint8_t comp_status = 0;
  1398. qdf_mem_zero(&ts, sizeof(struct hal_tx_completion_status));
  1399. hal_tx_comp_get_status(&tx_desc->comp, &ts);
  1400. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1401. "-------------------- \n"
  1402. "Tx Completion Stats: \n"
  1403. "-------------------- \n"
  1404. "ack_frame_rssi = %d \n"
  1405. "first_msdu = %d \n"
  1406. "last_msdu = %d \n"
  1407. "msdu_part_of_amsdu = %d \n"
  1408. "rate_stats valid = %d \n"
  1409. "bw = %d \n"
  1410. "pkt_type = %d \n"
  1411. "stbc = %d \n"
  1412. "ldpc = %d \n"
  1413. "sgi = %d \n"
  1414. "mcs = %d \n"
  1415. "ofdma = %d \n"
  1416. "tones_in_ru = %d \n"
  1417. "tsf = %d \n"
  1418. "ppdu_id = %d \n"
  1419. "transmit_cnt = %d \n"
  1420. "tid = %d \n"
  1421. "peer_id = %d \n",
  1422. ts.ack_frame_rssi, ts.first_msdu, ts.last_msdu,
  1423. ts.msdu_part_of_amsdu, ts.valid, ts.bw,
  1424. ts.pkt_type, ts.stbc, ts.ldpc, ts.sgi,
  1425. ts.mcs, ts.ofdma, ts.tones_in_ru, ts.tsf,
  1426. ts.ppdu_id, ts.transmit_cnt, ts.tid,
  1427. ts.peer_id);
  1428. if (qdf_unlikely(tx_desc->vdev->mesh_vdev))
  1429. dp_tx_comp_fill_tx_completion_stats(tx_desc, &ts);
  1430. if (!vdev) {
  1431. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1432. "invalid peer");
  1433. goto fail;
  1434. }
  1435. soc = tx_desc->vdev->pdev->soc;
  1436. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1437. if (!peer) {
  1438. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1439. "invalid peer");
  1440. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  1441. goto out;
  1442. }
  1443. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  1444. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  1445. hal_tx_comp_get_buffer_source(&tx_desc->comp)) {
  1446. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp);
  1447. DP_STATS_INCC(peer, tx.dropped.mpdu_age_out, 1,
  1448. (comp_status == HAL_TX_TQM_RR_REM_CMD_AGED));
  1449. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason1, 1,
  1450. (comp_status == HAL_TX_TQM_RR_FW_REASON1));
  1451. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason2, 1,
  1452. (comp_status == HAL_TX_TQM_RR_FW_REASON2));
  1453. DP_STATS_INCC(peer, tx.dropped.fw_discard_reason3, 1,
  1454. (comp_status == HAL_TX_TQM_RR_FW_REASON3));
  1455. DP_STATS_INCC(peer, tx.tx_failed, 1,
  1456. comp_status != HAL_TX_TQM_RR_FRAME_ACKED);
  1457. if (comp_status == HAL_TX_TQM_RR_FRAME_ACKED) {
  1458. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1459. mcs_count[MAX_MCS], 1,
  1460. ((ts.mcs >= MAX_MCS_11A) && (ts.pkt_type
  1461. == DOT11_A)));
  1462. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1463. mcs_count[ts.mcs], 1,
  1464. ((ts.mcs <= MAX_MCS_11A) && (ts.pkt_type
  1465. == DOT11_A)));
  1466. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1467. mcs_count[MAX_MCS], 1,
  1468. ((ts.mcs >= MAX_MCS_11B)
  1469. && (ts.pkt_type == DOT11_B)));
  1470. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1471. mcs_count[ts.mcs], 1,
  1472. ((ts.mcs <= MAX_MCS_11B)
  1473. && (ts.pkt_type == DOT11_B)));
  1474. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1475. mcs_count[MAX_MCS], 1,
  1476. ((ts.mcs >= MAX_MCS_11A)
  1477. && (ts.pkt_type == DOT11_N)));
  1478. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1479. mcs_count[ts.mcs], 1,
  1480. ((ts.mcs <= MAX_MCS_11A)
  1481. && (ts.pkt_type == DOT11_N)));
  1482. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1483. mcs_count[MAX_MCS], 1,
  1484. ((ts.mcs >= MAX_MCS_11AC)
  1485. && (ts.pkt_type == DOT11_AC)));
  1486. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1487. mcs_count[ts.mcs], 1,
  1488. ((ts.mcs <= MAX_MCS_11AC)
  1489. && (ts.pkt_type == DOT11_AC)));
  1490. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1491. mcs_count[MAX_MCS], 1,
  1492. ((ts.mcs >= MAX_MCS)
  1493. && (ts.pkt_type == DOT11_AX)));
  1494. DP_STATS_INCC(peer, tx.pkt_type[ts.pkt_type].
  1495. mcs_count[ts.mcs], 1,
  1496. ((ts.mcs <= MAX_MCS)
  1497. && (ts.pkt_type == DOT11_AX)));
  1498. DP_STATS_INC(peer, tx.sgi_count[ts.sgi], 1);
  1499. DP_STATS_INC(peer, tx.bw[ts.bw], 1);
  1500. DP_STATS_UPD(peer, tx.last_ack_rssi, ts.ack_frame_rssi);
  1501. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts.tid)]
  1502. , 1);
  1503. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  1504. DP_STATS_INCC(peer, tx.stbc, 1, ts.stbc);
  1505. DP_STATS_INCC(peer, tx.ofdma, 1, ts.ofdma);
  1506. DP_STATS_INCC(peer, tx.ldpc, 1, ts.ldpc);
  1507. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1,
  1508. (ts.first_msdu && ts.last_msdu));
  1509. DP_STATS_INCC(peer, tx.amsdu_cnt, 1,
  1510. !(ts.first_msdu && ts.last_msdu));
  1511. DP_STATS_INCC(peer, tx.retries, 1, ts.transmit_cnt > 1);
  1512. }
  1513. }
  1514. /* TODO: This call is temporary.
  1515. * Stats update has to be attached to the HTT PPDU message
  1516. */
  1517. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1518. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1519. &peer->stats, ts.peer_id, UPDATE_PEER_STATS);
  1520. out:
  1521. dp_aggregate_vdev_stats(tx_desc->vdev);
  1522. if (soc->cdp_soc.ol_ops->update_dp_stats)
  1523. soc->cdp_soc.ol_ops->update_dp_stats(vdev->pdev->osif_pdev,
  1524. &vdev->stats, vdev->vdev_id, UPDATE_VDEV_STATS);
  1525. fail:
  1526. return;
  1527. }
  1528. /**
  1529. * dp_tx_comp_process_desc() - Tx complete software descriptor handler
  1530. * @soc: core txrx main context
  1531. * @comp_head: software descriptor head pointer
  1532. *
  1533. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  1534. * and release the software descriptors after processing is complete
  1535. *
  1536. * Return: none
  1537. */
  1538. static void dp_tx_comp_process_desc(struct dp_soc *soc,
  1539. struct dp_tx_desc_s *comp_head)
  1540. {
  1541. struct dp_tx_desc_s *desc;
  1542. struct dp_tx_desc_s *next;
  1543. struct hal_tx_completion_status ts = {0};
  1544. uint32_t length;
  1545. struct dp_peer *peer;
  1546. DP_HIST_INIT();
  1547. desc = comp_head;
  1548. while (desc) {
  1549. hal_tx_comp_get_status(&desc->comp, &ts);
  1550. peer = dp_peer_find_by_id(soc, ts.peer_id);
  1551. length = qdf_nbuf_len(desc->nbuf);
  1552. /* Error Handling */
  1553. if (hal_tx_comp_get_buffer_source(&desc->comp) ==
  1554. HAL_TX_COMP_RELEASE_SOURCE_FW) {
  1555. dp_tx_comp_process_exception(desc);
  1556. desc = desc->next;
  1557. continue;
  1558. }
  1559. /* Process Tx status in descriptor */
  1560. if (soc->process_tx_status ||
  1561. (desc->vdev && desc->vdev->mesh_vdev))
  1562. dp_tx_comp_process_tx_status(desc, length);
  1563. /* 0 : MSDU buffer, 1 : MLE */
  1564. if (desc->msdu_ext_desc) {
  1565. /* TSO free */
  1566. if (hal_tx_ext_desc_get_tso_enable(
  1567. desc->msdu_ext_desc->vaddr)) {
  1568. /* If remaining number of segment is 0
  1569. * actual TSO may unmap and free */
  1570. if (!DP_DESC_NUM_FRAG(desc)) {
  1571. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  1572. QDF_DMA_TO_DEVICE);
  1573. qdf_nbuf_free(desc->nbuf);
  1574. }
  1575. } else {
  1576. /* SG free */
  1577. /* Free buffer */
  1578. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev,
  1579. desc->nbuf);
  1580. }
  1581. } else {
  1582. /* Free buffer */
  1583. DP_TX_FREE_DMA_TO_DEVICE(soc, desc->vdev, desc->nbuf);
  1584. }
  1585. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  1586. next = desc->next;
  1587. if (desc->flags & DP_TX_DESC_FLAG_ME)
  1588. dp_tx_me_free_buf(desc->pdev, desc->me_buffer);
  1589. dp_tx_desc_release(desc, desc->pool_id);
  1590. desc = next;
  1591. }
  1592. DP_TX_HIST_STATS_PER_PDEV();
  1593. }
  1594. /**
  1595. * dp_tx_comp_handler() - Tx completion handler
  1596. * @soc: core txrx main context
  1597. * @ring_id: completion ring id
  1598. * @budget: No. of packets/descriptors that can be serviced in one loop
  1599. *
  1600. * This function will collect hardware release ring element contents and
  1601. * handle descriptor contents. Based on contents, free packet or handle error
  1602. * conditions
  1603. *
  1604. * Return: none
  1605. */
  1606. uint32_t dp_tx_comp_handler(struct dp_soc *soc, uint32_t ring_id,
  1607. uint32_t budget)
  1608. {
  1609. void *tx_comp_hal_desc;
  1610. uint8_t buffer_src;
  1611. uint8_t pool_id;
  1612. uint32_t tx_desc_id;
  1613. struct dp_tx_desc_s *tx_desc = NULL;
  1614. struct dp_tx_desc_s *head_desc = NULL;
  1615. struct dp_tx_desc_s *tail_desc = NULL;
  1616. uint32_t num_processed;
  1617. void *hal_srng = soc->tx_comp_ring[ring_id].hal_srng;
  1618. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1619. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1620. "%s %d : HAL RING Access Failed -- %p\n",
  1621. __func__, __LINE__, hal_srng);
  1622. return 0;
  1623. }
  1624. num_processed = 0;
  1625. /* Find head descriptor from completion ring */
  1626. while (qdf_likely(tx_comp_hal_desc =
  1627. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  1628. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  1629. /* If this buffer was not released by TQM or FW, then it is not
  1630. * Tx completion indication, skip to next descriptor */
  1631. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  1632. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1633. QDF_TRACE(QDF_MODULE_ID_DP,
  1634. QDF_TRACE_LEVEL_ERROR,
  1635. "Tx comp release_src != TQM | FW");
  1636. /* TODO Handle Freeing of the buffer in descriptor */
  1637. continue;
  1638. }
  1639. /* Get descriptor id */
  1640. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  1641. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  1642. DP_TX_DESC_ID_POOL_OS;
  1643. /* Pool ID is out of limit. Error */
  1644. if (pool_id > wlan_cfg_get_num_tx_desc_pool(
  1645. soc->wlan_cfg_ctx)) {
  1646. QDF_TRACE(QDF_MODULE_ID_DP,
  1647. QDF_TRACE_LEVEL_FATAL,
  1648. "TX COMP pool id %d not valid",
  1649. pool_id);
  1650. /* Check if assert aborts execution, if not handle
  1651. * return here */
  1652. QDF_ASSERT(0);
  1653. }
  1654. /* Find Tx descriptor */
  1655. tx_desc = dp_tx_desc_find(soc, pool_id,
  1656. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  1657. DP_TX_DESC_ID_PAGE_OS,
  1658. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  1659. DP_TX_DESC_ID_OFFSET_OS);
  1660. /* Pool id is not matching. Error */
  1661. if (tx_desc && (tx_desc->pool_id != pool_id)) {
  1662. QDF_TRACE(QDF_MODULE_ID_DP,
  1663. QDF_TRACE_LEVEL_FATAL,
  1664. "Tx Comp pool id %d not matched %d",
  1665. pool_id, tx_desc->pool_id);
  1666. /* Check if assert aborts execution, if not handle
  1667. * return here */
  1668. QDF_ASSERT(0);
  1669. }
  1670. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  1671. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  1672. QDF_TRACE(QDF_MODULE_ID_DP,
  1673. QDF_TRACE_LEVEL_FATAL,
  1674. "Txdesc invalid, flgs = %x,id = %d",
  1675. tx_desc->flags, tx_desc_id);
  1676. /* TODO Handle Freeing of the buffer in this invalid
  1677. * descriptor */
  1678. continue;
  1679. }
  1680. /*
  1681. * If the release source is FW, process the HTT
  1682. * status
  1683. */
  1684. if (qdf_unlikely(buffer_src ==
  1685. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  1686. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  1687. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  1688. htt_tx_status);
  1689. dp_tx_process_htt_completion(tx_desc,
  1690. htt_tx_status);
  1691. } else {
  1692. tx_desc->next = NULL;
  1693. /* First ring descriptor on the cycle */
  1694. if (!head_desc) {
  1695. head_desc = tx_desc;
  1696. } else {
  1697. tail_desc->next = tx_desc;
  1698. }
  1699. tail_desc = tx_desc;
  1700. /* Collect hw completion contents */
  1701. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  1702. &tx_desc->comp, soc->process_tx_status);
  1703. }
  1704. num_processed++;
  1705. /*
  1706. * Processed packet count is more than given quota
  1707. * stop to processing
  1708. */
  1709. if (num_processed >= budget)
  1710. break;
  1711. }
  1712. hal_srng_access_end(soc->hal_soc, hal_srng);
  1713. /* Process the reaped descriptors */
  1714. if (head_desc)
  1715. dp_tx_comp_process_desc(soc, head_desc);
  1716. return num_processed;
  1717. }
  1718. /**
  1719. * dp_tx_vdev_attach() - attach vdev to dp tx
  1720. * @vdev: virtual device instance
  1721. *
  1722. * Return: QDF_STATUS_SUCCESS: success
  1723. * QDF_STATUS_E_RESOURCES: Error return
  1724. */
  1725. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  1726. {
  1727. /*
  1728. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  1729. */
  1730. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  1731. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  1732. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  1733. vdev->vdev_id);
  1734. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  1735. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  1736. /*
  1737. * Set HTT Extension Valid bit to 0 by default
  1738. */
  1739. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  1740. dp_tx_vdev_update_search_flags(vdev);
  1741. return QDF_STATUS_SUCCESS;
  1742. }
  1743. /**
  1744. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  1745. * @vdev: virtual device instance
  1746. *
  1747. * Return: void
  1748. *
  1749. */
  1750. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  1751. {
  1752. /*
  1753. * Enable both AddrY (SA based search) and AddrX (Da based search)
  1754. * for TDLS link
  1755. *
  1756. * Enable AddrY (SA based search) only for non-WDS STA and
  1757. * ProxySTA VAP modes.
  1758. *
  1759. * In all other VAP modes, only DA based search should be
  1760. * enabled
  1761. */
  1762. if (vdev->opmode == wlan_op_mode_sta &&
  1763. vdev->tdls_link_connected)
  1764. vdev->hal_desc_addr_search_flags =
  1765. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  1766. else if ((vdev->opmode == wlan_op_mode_sta &&
  1767. (!vdev->wds_enabled || vdev->proxysta_vdev)))
  1768. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  1769. else
  1770. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  1771. }
  1772. /**
  1773. * dp_tx_vdev_detach() - detach vdev from dp tx
  1774. * @vdev: virtual device instance
  1775. *
  1776. * Return: QDF_STATUS_SUCCESS: success
  1777. * QDF_STATUS_E_RESOURCES: Error return
  1778. */
  1779. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  1780. {
  1781. return QDF_STATUS_SUCCESS;
  1782. }
  1783. /**
  1784. * dp_tx_pdev_attach() - attach pdev to dp tx
  1785. * @pdev: physical device instance
  1786. *
  1787. * Return: QDF_STATUS_SUCCESS: success
  1788. * QDF_STATUS_E_RESOURCES: Error return
  1789. */
  1790. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  1791. {
  1792. struct dp_soc *soc = pdev->soc;
  1793. /* Initialize Flow control counters */
  1794. qdf_atomic_init(&pdev->num_tx_exception);
  1795. qdf_atomic_init(&pdev->num_tx_outstanding);
  1796. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1797. /* Initialize descriptors in TCL Ring */
  1798. hal_tx_init_data_ring(soc->hal_soc,
  1799. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  1800. }
  1801. return QDF_STATUS_SUCCESS;
  1802. }
  1803. /**
  1804. * dp_tx_pdev_detach() - detach pdev from dp tx
  1805. * @pdev: physical device instance
  1806. *
  1807. * Return: QDF_STATUS_SUCCESS: success
  1808. * QDF_STATUS_E_RESOURCES: Error return
  1809. */
  1810. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  1811. {
  1812. /* What should do here? */
  1813. return QDF_STATUS_SUCCESS;
  1814. }
  1815. /**
  1816. * dp_tx_soc_detach() - detach soc from dp tx
  1817. * @soc: core txrx main context
  1818. *
  1819. * This function will detach dp tx into main device context
  1820. * will free dp tx resource and initialize resources
  1821. *
  1822. * Return: QDF_STATUS_SUCCESS: success
  1823. * QDF_STATUS_E_RESOURCES: Error return
  1824. */
  1825. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  1826. {
  1827. uint8_t num_pool;
  1828. uint16_t num_desc;
  1829. uint16_t num_ext_desc;
  1830. uint8_t i;
  1831. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1832. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1833. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1834. for (i = 0; i < num_pool; i++) {
  1835. if (dp_tx_desc_pool_free(soc, i)) {
  1836. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1837. "%s Tx Desc Pool Free failed\n",
  1838. __func__);
  1839. return QDF_STATUS_E_RESOURCES;
  1840. }
  1841. }
  1842. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1843. "%s Tx Desc Pool Free num_pool = %d, descs = %d\n",
  1844. __func__, num_pool, num_desc);
  1845. for (i = 0; i < num_pool; i++) {
  1846. if (dp_tx_ext_desc_pool_free(soc, i)) {
  1847. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1848. "%s Tx Ext Desc Pool Free failed\n",
  1849. __func__);
  1850. return QDF_STATUS_E_RESOURCES;
  1851. }
  1852. }
  1853. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1854. "%s MSDU Ext Desc Pool %d Free descs = %d\n",
  1855. __func__, num_pool, num_ext_desc);
  1856. for (i = 0; i < num_pool; i++) {
  1857. dp_tx_tso_desc_pool_free(soc, i);
  1858. }
  1859. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1860. "%s TSO Desc Pool %d Free descs = %d\n",
  1861. __func__, num_pool, num_desc);
  1862. return QDF_STATUS_SUCCESS;
  1863. }
  1864. /**
  1865. * dp_tx_soc_attach() - attach soc to dp tx
  1866. * @soc: core txrx main context
  1867. *
  1868. * This function will attach dp tx into main device context
  1869. * will allocate dp tx resource and initialize resources
  1870. *
  1871. * Return: QDF_STATUS_SUCCESS: success
  1872. * QDF_STATUS_E_RESOURCES: Error return
  1873. */
  1874. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  1875. {
  1876. uint8_t num_pool;
  1877. uint32_t num_desc;
  1878. uint32_t num_ext_desc;
  1879. uint8_t i;
  1880. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  1881. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  1882. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  1883. /* Allocate software Tx descriptor pools */
  1884. for (i = 0; i < num_pool; i++) {
  1885. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  1886. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1887. "%s Tx Desc Pool alloc %d failed %p\n",
  1888. __func__, i, soc);
  1889. goto fail;
  1890. }
  1891. }
  1892. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1893. "%s Tx Desc Alloc num_pool = %d, descs = %d\n",
  1894. __func__, num_pool, num_desc);
  1895. /* Allocate extension tx descriptor pools */
  1896. for (i = 0; i < num_pool; i++) {
  1897. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  1898. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1899. "MSDU Ext Desc Pool alloc %d failed %p\n",
  1900. i, soc);
  1901. goto fail;
  1902. }
  1903. }
  1904. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1905. "%s MSDU Ext Desc Alloc %d, descs = %d\n",
  1906. __func__, num_pool, num_ext_desc);
  1907. for (i = 0; i < num_pool; i++) {
  1908. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  1909. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1910. "TSO Desc Pool alloc %d failed %p\n",
  1911. i, soc);
  1912. goto fail;
  1913. }
  1914. }
  1915. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1916. "%s TSO Desc Alloc %d, descs = %d\n",
  1917. __func__, num_pool, num_desc);
  1918. /* Initialize descriptors in TCL Rings */
  1919. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  1920. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  1921. hal_tx_init_data_ring(soc->hal_soc,
  1922. soc->tcl_data_ring[i].hal_srng);
  1923. }
  1924. }
  1925. /*
  1926. * todo - Add a runtime config option to enable this.
  1927. */
  1928. /*
  1929. * Due to multiple issues on NPR EMU, enable it selectively
  1930. * only for NPR EMU, should be removed, once NPR platforms
  1931. * are stable.
  1932. */
  1933. soc->process_tx_status = 1;
  1934. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1935. "%s HAL Tx init Success\n", __func__);
  1936. return QDF_STATUS_SUCCESS;
  1937. fail:
  1938. /* Detach will take care of freeing only allocated resources */
  1939. dp_tx_soc_detach(soc);
  1940. return QDF_STATUS_E_RESOURCES;
  1941. }
  1942. /*
  1943. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  1944. * pdev: pointer to DP PDEV structure
  1945. * seg_info_head: Pointer to the head of list
  1946. *
  1947. * return: void
  1948. */
  1949. static inline void dp_tx_me_mem_free(struct dp_pdev *pdev,
  1950. struct dp_tx_seg_info_s *seg_info_head)
  1951. {
  1952. struct dp_tx_me_buf_t *mc_uc_buf;
  1953. struct dp_tx_seg_info_s *seg_info_new = NULL;
  1954. qdf_nbuf_t nbuf = NULL;
  1955. uint64_t phy_addr;
  1956. while (seg_info_head) {
  1957. nbuf = seg_info_head->nbuf;
  1958. mc_uc_buf = (struct dp_tx_me_buf_t *)
  1959. seg_info_new->frags[0].vaddr;
  1960. phy_addr = seg_info_head->frags[0].paddr_hi;
  1961. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  1962. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  1963. phy_addr,
  1964. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  1965. dp_tx_me_free_buf(pdev, mc_uc_buf);
  1966. qdf_nbuf_free(nbuf);
  1967. seg_info_new = seg_info_head;
  1968. seg_info_head = seg_info_head->next;
  1969. qdf_mem_free(seg_info_new);
  1970. }
  1971. }
  1972. /**
  1973. * dp_tx_me_send_convert_ucast(): fuction to convert multicast to unicast
  1974. * @vdev: DP VDEV handle
  1975. * @nbuf: Multicast nbuf
  1976. * @newmac: Table of the clients to which packets have to be sent
  1977. * @new_mac_cnt: No of clients
  1978. *
  1979. * return: no of converted packets
  1980. */
  1981. uint16_t
  1982. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  1983. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  1984. {
  1985. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  1986. struct dp_pdev *pdev = vdev->pdev;
  1987. struct ether_header *eh;
  1988. uint8_t *data;
  1989. uint16_t len;
  1990. /* reference to frame dst addr */
  1991. uint8_t *dstmac;
  1992. /* copy of original frame src addr */
  1993. uint8_t srcmac[DP_MAC_ADDR_LEN];
  1994. /* local index into newmac */
  1995. uint8_t new_mac_idx = 0;
  1996. struct dp_tx_me_buf_t *mc_uc_buf;
  1997. qdf_nbuf_t nbuf_clone;
  1998. struct dp_tx_msdu_info_s msdu_info;
  1999. struct dp_tx_seg_info_s *seg_info_head = NULL;
  2000. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  2001. struct dp_tx_seg_info_s *seg_info_new;
  2002. struct dp_tx_frag_info_s data_frag;
  2003. qdf_dma_addr_t paddr_data;
  2004. qdf_dma_addr_t paddr_mcbuf = 0;
  2005. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  2006. QDF_STATUS status;
  2007. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2008. eh = (struct ether_header *) nbuf;
  2009. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  2010. len = qdf_nbuf_len(nbuf);
  2011. data = qdf_nbuf_data(nbuf);
  2012. status = qdf_nbuf_map(vdev->osdev, nbuf,
  2013. QDF_DMA_TO_DEVICE);
  2014. if (status) {
  2015. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2016. "Mapping failure Error:%d", status);
  2017. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2018. return 0;
  2019. }
  2020. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  2021. /*preparing data fragment*/
  2022. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  2023. data_frag.paddr_lo = (uint32_t)paddr_data;
  2024. data_frag.paddr_hi = ((uint64_t)paddr_data & 0xffffffff00000000) >> 32;
  2025. data_frag.len = len - DP_MAC_ADDR_LEN;
  2026. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  2027. dstmac = newmac[new_mac_idx];
  2028. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2029. "added mac addr (%pM)", dstmac);
  2030. /* Check for NULL Mac Address */
  2031. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  2032. continue;
  2033. /* frame to self mac. skip */
  2034. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  2035. continue;
  2036. /*
  2037. * TODO: optimize to avoid malloc in per-packet path
  2038. * For eg. seg_pool can be made part of vdev structure
  2039. */
  2040. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  2041. if (!seg_info_new) {
  2042. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2043. "alloc failed");
  2044. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  2045. goto fail_seg_alloc;
  2046. }
  2047. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  2048. if (mc_uc_buf == NULL)
  2049. goto fail_buf_alloc;
  2050. /*
  2051. * TODO: Check if we need to clone the nbuf
  2052. * Or can we just use the reference for all cases
  2053. */
  2054. if (new_mac_idx < (new_mac_cnt - 1)) {
  2055. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  2056. if (nbuf_clone == NULL) {
  2057. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  2058. goto fail_clone;
  2059. }
  2060. } else {
  2061. /*
  2062. * Update the ref
  2063. * to account for frame sent without cloning
  2064. */
  2065. qdf_nbuf_ref(nbuf);
  2066. nbuf_clone = nbuf;
  2067. }
  2068. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  2069. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  2070. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  2071. &paddr_mcbuf);
  2072. if (status) {
  2073. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2074. "Mapping failure Error:%d", status);
  2075. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  2076. goto fail_map;
  2077. }
  2078. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  2079. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  2080. seg_info_new->frags[0].paddr_hi =
  2081. ((u64)paddr_mcbuf & 0xffffffff00000000) >> 32;
  2082. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  2083. seg_info_new->frags[1] = data_frag;
  2084. seg_info_new->nbuf = nbuf_clone;
  2085. seg_info_new->frag_cnt = 2;
  2086. seg_info_new->total_len = len;
  2087. seg_info_new->next = NULL;
  2088. if (seg_info_head == NULL)
  2089. seg_info_head = seg_info_new;
  2090. else
  2091. seg_info_tail->next = seg_info_new;
  2092. seg_info_tail = seg_info_new;
  2093. }
  2094. if (!seg_info_head)
  2095. return 0;
  2096. msdu_info.u.sg_info.curr_seg = seg_info_head;
  2097. msdu_info.num_seg = new_mac_cnt;
  2098. msdu_info.frm_type = dp_tx_frm_me;
  2099. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  2100. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2101. while (seg_info_head->next) {
  2102. seg_info_new = seg_info_head;
  2103. seg_info_head = seg_info_head->next;
  2104. qdf_mem_free(seg_info_new);
  2105. }
  2106. qdf_mem_free(seg_info_head);
  2107. return new_mac_cnt;
  2108. fail_map:
  2109. qdf_nbuf_free(nbuf_clone);
  2110. fail_clone:
  2111. dp_tx_me_free_buf(pdev, mc_uc_buf);
  2112. fail_buf_alloc:
  2113. qdf_mem_free(seg_info_new);
  2114. fail_seg_alloc:
  2115. dp_tx_me_mem_free(pdev, seg_info_head);
  2116. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2117. return 0;
  2118. }