dp_ctrl.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #include "sde_dbg.h"
  12. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  13. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  14. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  15. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  16. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  17. /* dp state ctrl */
  18. #define ST_TRAIN_PATTERN_1 BIT(0)
  19. #define ST_TRAIN_PATTERN_2 BIT(1)
  20. #define ST_TRAIN_PATTERN_3 BIT(2)
  21. #define ST_TRAIN_PATTERN_4 BIT(3)
  22. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  23. #define ST_PRBS7 BIT(5)
  24. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  25. #define ST_SEND_VIDEO BIT(7)
  26. #define ST_PUSH_IDLE BIT(8)
  27. #define MST_DP0_PUSH_VCPF BIT(12)
  28. #define MST_DP0_FORCE_VCPF BIT(13)
  29. #define MST_DP1_PUSH_VCPF BIT(14)
  30. #define MST_DP1_FORCE_VCPF BIT(15)
  31. #define MR_LINK_TRAINING1 0x8
  32. #define MR_LINK_SYMBOL_ERM 0x80
  33. #define MR_LINK_PRBS7 0x100
  34. #define MR_LINK_CUSTOM80 0x200
  35. #define MR_LINK_TRAINING4 0x40
  36. #define DP_MAX_LANES 4
  37. struct dp_mst_ch_slot_info {
  38. u32 start_slot;
  39. u32 tot_slots;
  40. };
  41. struct dp_mst_channel_info {
  42. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  43. };
  44. struct dp_ctrl_private {
  45. struct dp_ctrl dp_ctrl;
  46. struct device *dev;
  47. struct dp_aux *aux;
  48. struct dp_panel *panel;
  49. struct dp_link *link;
  50. struct dp_power *power;
  51. struct dp_parser *parser;
  52. struct dp_catalog_ctrl *catalog;
  53. struct dp_pll *pll;
  54. struct completion idle_comp;
  55. struct completion video_comp;
  56. bool orientation;
  57. bool power_on;
  58. bool mst_mode;
  59. bool fec_mode;
  60. bool dsc_mode;
  61. bool sim_mode;
  62. atomic_t aborted;
  63. u8 initial_lane_count;
  64. u8 initial_bw_code;
  65. u32 vic;
  66. u32 stream_count;
  67. u32 training_2_pattern;
  68. struct dp_mst_channel_info mst_ch_info;
  69. };
  70. enum notification_status {
  71. NOTIFY_UNKNOWN,
  72. NOTIFY_CONNECT,
  73. NOTIFY_DISCONNECT,
  74. NOTIFY_CONNECT_IRQ_HPD,
  75. NOTIFY_DISCONNECT_IRQ_HPD,
  76. };
  77. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  78. {
  79. complete(&ctrl->idle_comp);
  80. }
  81. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  82. {
  83. complete(&ctrl->video_comp);
  84. }
  85. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  86. {
  87. struct dp_ctrl_private *ctrl;
  88. if (!dp_ctrl) {
  89. DP_ERR("Invalid input data\n");
  90. return;
  91. }
  92. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  93. atomic_set(&ctrl->aborted, abort);
  94. }
  95. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  96. {
  97. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  98. }
  99. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  100. enum dp_stream_id strm)
  101. {
  102. int const idle_pattern_completion_timeout_ms = HZ / 10;
  103. u32 state = 0x0;
  104. if (!ctrl->power_on)
  105. return;
  106. if (!ctrl->mst_mode) {
  107. state = ST_PUSH_IDLE;
  108. goto trigger_idle;
  109. }
  110. if (strm >= DP_STREAM_MAX) {
  111. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  112. return;
  113. }
  114. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  115. trigger_idle:
  116. reinit_completion(&ctrl->idle_comp);
  117. dp_ctrl_state_ctrl(ctrl, state);
  118. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  119. idle_pattern_completion_timeout_ms))
  120. DP_WARN("time out\n");
  121. else
  122. DP_DEBUG("mainlink off done\n");
  123. }
  124. /**
  125. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  126. * @ctrl: Display Port Driver data
  127. * @enable: enable or disable DP transmitter
  128. *
  129. * Configures the DP transmitter source params including details such as lane
  130. * configuration, output format and sink/panel timing information.
  131. */
  132. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  133. bool enable)
  134. {
  135. if (!ctrl->power->clk_status(ctrl->power, DP_LINK_PM)) {
  136. DP_WARN("DP link clocks are off\n");
  137. return;
  138. }
  139. if (!ctrl->power->clk_status(ctrl->power, DP_CORE_PM)) {
  140. DP_WARN("DP core clocks are off\n");
  141. return;
  142. }
  143. if (enable) {
  144. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  145. ctrl->parser->l_map);
  146. ctrl->catalog->lane_pnswap(ctrl->catalog,
  147. ctrl->parser->l_pnswap);
  148. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  149. ctrl->catalog->config_ctrl(ctrl->catalog,
  150. ctrl->link->link_params.lane_count);
  151. ctrl->catalog->mainlink_levels(ctrl->catalog,
  152. ctrl->link->link_params.lane_count);
  153. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  154. } else {
  155. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  156. }
  157. }
  158. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  159. {
  160. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  161. DP_WARN("SEND_VIDEO time out\n");
  162. else
  163. DP_DEBUG("SEND_VIDEO triggered\n");
  164. }
  165. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  166. {
  167. int i, ret;
  168. u8 buf[DP_MAX_LANES];
  169. u8 v_level = ctrl->link->phy_params.v_level;
  170. u8 p_level = ctrl->link->phy_params.p_level;
  171. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  172. u32 max_level_reached = 0;
  173. if (v_level == ctrl->link->phy_params.max_v_level) {
  174. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  175. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  176. }
  177. if (p_level == ctrl->link->phy_params.max_p_level) {
  178. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  179. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  180. }
  181. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  182. for (i = 0; i < size; i++)
  183. buf[i] = v_level | p_level | max_level_reached;
  184. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  185. size, v_level, p_level);
  186. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  187. DP_TRAINING_LANE0_SET, buf, size);
  188. return ret <= 0 ? -EINVAL : 0;
  189. }
  190. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  191. {
  192. struct dp_link *link = ctrl->link;
  193. bool high = false;
  194. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  195. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  196. high = true;
  197. ctrl->catalog->update_vx_px(ctrl->catalog,
  198. link->phy_params.v_level, link->phy_params.p_level, high);
  199. }
  200. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  201. {
  202. u8 buf = pattern;
  203. int ret;
  204. DP_DEBUG("sink: pattern=%x\n", pattern);
  205. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  206. buf |= DP_LINK_SCRAMBLING_DISABLE;
  207. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  208. DP_TRAINING_PATTERN_SET, buf);
  209. return ret <= 0 ? -EINVAL : 0;
  210. }
  211. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  212. u8 *link_status)
  213. {
  214. int ret = 0, len;
  215. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  216. u32 link_status_read_max_retries = 100;
  217. while (--link_status_read_max_retries) {
  218. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  219. link_status);
  220. if (len != DP_LINK_STATUS_SIZE) {
  221. DP_ERR("DP link status read failed, err: %d\n", len);
  222. ret = len;
  223. break;
  224. }
  225. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  226. break;
  227. }
  228. return ret;
  229. }
  230. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  231. {
  232. int ret = -EAGAIN;
  233. u8 lanes = ctrl->link->link_params.lane_count;
  234. if (ctrl->panel->link_info.revision != 0x14)
  235. return -EINVAL;
  236. switch (lanes) {
  237. case 4:
  238. ctrl->link->link_params.lane_count = 2;
  239. break;
  240. case 2:
  241. ctrl->link->link_params.lane_count = 1;
  242. break;
  243. default:
  244. if (lanes != ctrl->initial_lane_count)
  245. ret = -EINVAL;
  246. break;
  247. }
  248. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  249. return ret;
  250. }
  251. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  252. {
  253. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  254. }
  255. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  256. u8 *link_status)
  257. {
  258. u8 lane, count = 0;
  259. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  260. if (link_status[lane / 2] & (1 << (lane * 4)))
  261. count++;
  262. else
  263. break;
  264. }
  265. return count;
  266. }
  267. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  268. {
  269. int tries, old_v_level, ret = -EINVAL;
  270. u8 link_status[DP_LINK_STATUS_SIZE];
  271. u8 pattern = 0;
  272. int const maximum_retries = 5;
  273. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  274. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  275. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  276. if (ctrl->sim_mode) {
  277. DP_DEBUG("simulation enabled, skip clock recovery\n");
  278. ret = 0;
  279. goto skip_training;
  280. }
  281. dp_ctrl_state_ctrl(ctrl, 0);
  282. /* Make sure to clear the current pattern before starting a new one */
  283. wmb();
  284. tries = 0;
  285. old_v_level = ctrl->link->phy_params.v_level;
  286. while (!atomic_read(&ctrl->aborted)) {
  287. /* update hardware with current swing/pre-emp values */
  288. dp_ctrl_update_hw_vx_px(ctrl);
  289. if (!pattern) {
  290. pattern = DP_TRAINING_PATTERN_1;
  291. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  292. /* update sink with current settings */
  293. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  294. if (ret)
  295. break;
  296. }
  297. ret = dp_ctrl_update_sink_vx_px(ctrl);
  298. if (ret)
  299. break;
  300. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  301. ret = dp_ctrl_read_link_status(ctrl, link_status);
  302. if (ret)
  303. break;
  304. if (!drm_dp_clock_recovery_ok(link_status,
  305. ctrl->link->link_params.lane_count))
  306. ret = -EINVAL;
  307. else
  308. break;
  309. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  310. pr_err_ratelimited("max v_level reached\n");
  311. break;
  312. }
  313. if (old_v_level == ctrl->link->phy_params.v_level) {
  314. if (++tries >= maximum_retries) {
  315. DP_ERR("max tries reached\n");
  316. ret = -ETIMEDOUT;
  317. break;
  318. }
  319. } else {
  320. tries = 0;
  321. old_v_level = ctrl->link->phy_params.v_level;
  322. }
  323. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  324. ctrl->link->adjust_levels(ctrl->link, link_status);
  325. }
  326. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  327. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  328. if (active_lanes) {
  329. ctrl->link->link_params.lane_count = active_lanes;
  330. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  331. /* retry with new settings */
  332. ret = -EAGAIN;
  333. }
  334. }
  335. skip_training:
  336. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  337. if (ret)
  338. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  339. else
  340. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  341. return ret;
  342. }
  343. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  344. {
  345. int ret = 0;
  346. if (!ctrl)
  347. return -EINVAL;
  348. switch (ctrl->link->link_params.bw_code) {
  349. case DP_LINK_BW_8_1:
  350. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  351. break;
  352. case DP_LINK_BW_5_4:
  353. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  354. break;
  355. case DP_LINK_BW_2_7:
  356. case DP_LINK_BW_1_62:
  357. default:
  358. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  359. break;
  360. }
  361. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  362. return ret;
  363. }
  364. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  365. {
  366. dp_ctrl_update_sink_pattern(ctrl, 0);
  367. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  368. }
  369. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  370. {
  371. int tries = 0, ret = -EINVAL;
  372. u8 dpcd_pattern, pattern = 0;
  373. int const maximum_retries = 5;
  374. u8 link_status[DP_LINK_STATUS_SIZE];
  375. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  376. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  377. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  378. if (ctrl->sim_mode) {
  379. DP_DEBUG("simulation enabled, skip channel equalization\n");
  380. ret = 0;
  381. goto skip_training;
  382. }
  383. dp_ctrl_state_ctrl(ctrl, 0);
  384. /* Make sure to clear the current pattern before starting a new one */
  385. wmb();
  386. dpcd_pattern = ctrl->training_2_pattern;
  387. while (!atomic_read(&ctrl->aborted)) {
  388. /* update hardware with current swing/pre-emp values */
  389. dp_ctrl_update_hw_vx_px(ctrl);
  390. if (!pattern) {
  391. pattern = dpcd_pattern;
  392. /* program hw to send pattern */
  393. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  394. /* update sink with current pattern */
  395. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  396. if (ret)
  397. break;
  398. }
  399. ret = dp_ctrl_update_sink_vx_px(ctrl);
  400. if (ret)
  401. break;
  402. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  403. ret = dp_ctrl_read_link_status(ctrl, link_status);
  404. if (ret)
  405. break;
  406. /* check if CR bits still remain set */
  407. if (!drm_dp_clock_recovery_ok(link_status,
  408. ctrl->link->link_params.lane_count)) {
  409. ret = -EINVAL;
  410. break;
  411. }
  412. if (!drm_dp_channel_eq_ok(link_status,
  413. ctrl->link->link_params.lane_count))
  414. ret = -EINVAL;
  415. else
  416. break;
  417. if (tries >= maximum_retries) {
  418. ret = dp_ctrl_lane_count_down_shift(ctrl);
  419. break;
  420. }
  421. tries++;
  422. ctrl->link->adjust_levels(ctrl->link, link_status);
  423. }
  424. skip_training:
  425. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  426. if (ret)
  427. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  428. else
  429. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  430. return ret;
  431. }
  432. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  433. {
  434. int ret = 0;
  435. u8 const encoding = 0x1, downspread = 0x00;
  436. struct drm_dp_link link_info = {0};
  437. ctrl->link->phy_params.p_level = 0;
  438. ctrl->link->phy_params.v_level = 0;
  439. link_info.num_lanes = ctrl->link->link_params.lane_count;
  440. link_info.rate = drm_dp_bw_code_to_link_rate(
  441. ctrl->link->link_params.bw_code);
  442. link_info.capabilities = ctrl->panel->link_info.capabilities;
  443. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  444. if (ret)
  445. goto end;
  446. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  447. DP_DOWNSPREAD_CTRL, downspread);
  448. if (ret <= 0) {
  449. ret = -EINVAL;
  450. goto end;
  451. }
  452. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  453. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  454. if (ret <= 0) {
  455. ret = -EINVAL;
  456. goto end;
  457. }
  458. /* disable FEC before link training */
  459. ctrl->catalog->fec_config(ctrl->catalog, false);
  460. ret = dp_ctrl_link_training_1(ctrl);
  461. if (ret) {
  462. DP_ERR("link training #1 failed\n");
  463. goto end;
  464. }
  465. /* print success info as this is a result of user initiated action */
  466. DP_INFO("link training #1 successful\n");
  467. ret = dp_ctrl_link_training_2(ctrl);
  468. if (ret) {
  469. DP_ERR("link training #2 failed\n");
  470. goto end;
  471. }
  472. /* print success info as this is a result of user initiated action */
  473. DP_INFO("link training #2 successful\n");
  474. end:
  475. dp_ctrl_state_ctrl(ctrl, 0);
  476. /* Make sure to clear the current pattern before starting a new one */
  477. wmb();
  478. dp_ctrl_clear_training_pattern(ctrl);
  479. return ret;
  480. }
  481. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  482. {
  483. int ret = 0;
  484. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  485. goto end;
  486. /*
  487. * As part of previous calls, DP controller state might have
  488. * transitioned to PUSH_IDLE. In order to start transmitting a link
  489. * training pattern, we have to first to a DP software reset.
  490. */
  491. ctrl->catalog->reset(ctrl->catalog);
  492. if (ctrl->fec_mode)
  493. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  494. 0x01);
  495. ret = dp_ctrl_link_train(ctrl);
  496. end:
  497. return ret;
  498. }
  499. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  500. char *name, enum dp_pm_type clk_type, u32 rate)
  501. {
  502. u32 num = ctrl->parser->mp[clk_type].num_clk;
  503. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  504. while (num && strcmp(cfg->clk_name, name)) {
  505. num--;
  506. cfg++;
  507. }
  508. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  509. if (num)
  510. cfg->rate = rate;
  511. else
  512. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  513. }
  514. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  515. {
  516. int ret = 0;
  517. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  518. enum dp_pm_type type = DP_LINK_PM;
  519. DP_DEBUG("rate=%d\n", rate);
  520. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  521. if (ctrl->pll->pll_cfg) {
  522. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  523. if (ret < 0) {
  524. DP_ERR("DP pll cfg failed\n");
  525. return ret;
  526. }
  527. }
  528. if (ctrl->pll->pll_prepare) {
  529. ret = ctrl->pll->pll_prepare(ctrl->pll);
  530. if (ret < 0) {
  531. DP_ERR("DP pll prepare failed\n");
  532. return ret;
  533. }
  534. }
  535. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  536. if (ret) {
  537. DP_ERR("Unabled to start link clocks\n");
  538. ret = -EINVAL;
  539. }
  540. return ret;
  541. }
  542. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  543. {
  544. int rc = 0;
  545. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  546. if (ctrl->pll->pll_unprepare) {
  547. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  548. if (rc < 0)
  549. DP_ERR("pll unprepare failed\n");
  550. }
  551. }
  552. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  553. bool downgrade)
  554. {
  555. u32 pattern;
  556. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  557. pattern = DP_TRAINING_PATTERN_4;
  558. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  559. pattern = DP_TRAINING_PATTERN_3;
  560. else
  561. pattern = DP_TRAINING_PATTERN_2;
  562. if (!downgrade)
  563. goto end;
  564. switch (pattern) {
  565. case DP_TRAINING_PATTERN_4:
  566. pattern = DP_TRAINING_PATTERN_3;
  567. break;
  568. case DP_TRAINING_PATTERN_3:
  569. pattern = DP_TRAINING_PATTERN_2;
  570. break;
  571. default:
  572. break;
  573. }
  574. end:
  575. ctrl->training_2_pattern = pattern;
  576. }
  577. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  578. {
  579. int rc = -EINVAL;
  580. bool downgrade = false;
  581. u32 link_train_max_retries = 100;
  582. struct dp_catalog_ctrl *catalog;
  583. struct dp_link_params *link_params;
  584. catalog = ctrl->catalog;
  585. link_params = &ctrl->link->link_params;
  586. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  587. link_params->lane_count);
  588. while (1) {
  589. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  590. link_params->bw_code, link_params->lane_count);
  591. rc = dp_ctrl_enable_link_clock(ctrl);
  592. if (rc)
  593. break;
  594. ctrl->catalog->late_phy_init(ctrl->catalog,
  595. ctrl->link->link_params.lane_count,
  596. ctrl->orientation);
  597. dp_ctrl_configure_source_link_params(ctrl, true);
  598. if (!(--link_train_max_retries % 10)) {
  599. struct dp_link_params *link = &ctrl->link->link_params;
  600. link->lane_count = ctrl->initial_lane_count;
  601. link->bw_code = ctrl->initial_bw_code;
  602. downgrade = true;
  603. }
  604. dp_ctrl_select_training_pattern(ctrl, downgrade);
  605. rc = dp_ctrl_setup_main_link(ctrl);
  606. if (!rc)
  607. break;
  608. /*
  609. * Shallow means link training failure is not important.
  610. * If it fails, we still keep the link clocks on.
  611. * In this mode, the system expects DP to be up
  612. * even though the cable is removed. Disconnect interrupt
  613. * will eventually trigger and shutdown DP.
  614. */
  615. if (shallow) {
  616. rc = 0;
  617. break;
  618. }
  619. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  620. dp_ctrl_disable_link_clock(ctrl);
  621. break;
  622. }
  623. if (rc != -EAGAIN)
  624. dp_ctrl_link_rate_down_shift(ctrl);
  625. dp_ctrl_configure_source_link_params(ctrl, false);
  626. dp_ctrl_disable_link_clock(ctrl);
  627. /* hw recommended delays before retrying link training */
  628. msleep(20);
  629. }
  630. return rc;
  631. }
  632. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  633. struct dp_panel *dp_panel)
  634. {
  635. int ret = 0;
  636. u32 pclk;
  637. enum dp_pm_type clk_type;
  638. char clk_name[32] = "";
  639. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  640. dp_panel->stream_id);
  641. if (ret)
  642. return ret;
  643. if (dp_panel->stream_id == DP_STREAM_0) {
  644. clk_type = DP_STREAM0_PM;
  645. strlcpy(clk_name, "strm0_pixel_clk", 32);
  646. } else if (dp_panel->stream_id == DP_STREAM_1) {
  647. clk_type = DP_STREAM1_PM;
  648. strlcpy(clk_name, "strm1_pixel_clk", 32);
  649. } else {
  650. DP_ERR("Invalid stream:%d for clk enable\n",
  651. dp_panel->stream_id);
  652. return -EINVAL;
  653. }
  654. pclk = dp_panel->pinfo.widebus_en ?
  655. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  656. (dp_panel->pinfo.pixel_clk_khz);
  657. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  658. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  659. if (ret) {
  660. DP_ERR("Unabled to start stream:%d clocks\n",
  661. dp_panel->stream_id);
  662. ret = -EINVAL;
  663. }
  664. return ret;
  665. }
  666. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  667. struct dp_panel *dp_panel)
  668. {
  669. int ret = 0;
  670. if (dp_panel->stream_id == DP_STREAM_0) {
  671. return ctrl->power->clk_enable(ctrl->power,
  672. DP_STREAM0_PM, false);
  673. } else if (dp_panel->stream_id == DP_STREAM_1) {
  674. return ctrl->power->clk_enable(ctrl->power,
  675. DP_STREAM1_PM, false);
  676. } else {
  677. DP_ERR("Invalid stream:%d for clk disable\n",
  678. dp_panel->stream_id);
  679. ret = -EINVAL;
  680. }
  681. return ret;
  682. }
  683. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  684. {
  685. struct dp_ctrl_private *ctrl;
  686. struct dp_catalog_ctrl *catalog;
  687. if (!dp_ctrl) {
  688. DP_ERR("Invalid input data\n");
  689. return -EINVAL;
  690. }
  691. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  692. ctrl->orientation = flip;
  693. catalog = ctrl->catalog;
  694. if (reset) {
  695. catalog->usb_reset(ctrl->catalog, flip);
  696. catalog->phy_reset(ctrl->catalog);
  697. }
  698. catalog->enable_irq(ctrl->catalog, true);
  699. atomic_set(&ctrl->aborted, 0);
  700. return 0;
  701. }
  702. /**
  703. * dp_ctrl_host_deinit() - Uninitialize DP controller
  704. * @ctrl: Display Port Driver data
  705. *
  706. * Perform required steps to uninitialize DP controller
  707. * and its resources.
  708. */
  709. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  710. {
  711. struct dp_ctrl_private *ctrl;
  712. if (!dp_ctrl) {
  713. DP_ERR("Invalid input data\n");
  714. return;
  715. }
  716. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  717. ctrl->catalog->enable_irq(ctrl->catalog, false);
  718. DP_DEBUG("Host deinitialized successfully\n");
  719. }
  720. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  721. {
  722. reinit_completion(&ctrl->video_comp);
  723. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  724. }
  725. static void dp_ctrl_fec_setup(struct dp_ctrl_private *ctrl)
  726. {
  727. u8 fec_sts = 0;
  728. int i, max_retries = 3;
  729. bool fec_en_detected = false;
  730. if (!ctrl->fec_mode)
  731. return;
  732. /* FEC should be set only for the first stream */
  733. if (ctrl->stream_count > 1)
  734. return;
  735. /* Need to try to enable multiple times due to BS symbols collisions */
  736. for (i = 0; i < max_retries; i++) {
  737. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  738. /* wait for controller to start fec sequence */
  739. usleep_range(900, 1000);
  740. /* read back FEC status and check if it is enabled */
  741. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  742. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  743. fec_en_detected = true;
  744. break;
  745. }
  746. }
  747. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  748. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  749. if (!fec_en_detected)
  750. DP_WARN("failed to enable sink fec\n");
  751. }
  752. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  753. {
  754. bool act_complete;
  755. if (!ctrl->mst_mode)
  756. return 0;
  757. ctrl->catalog->trigger_act(ctrl->catalog);
  758. msleep(20); /* needs 1 frame time */
  759. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  760. if (!act_complete)
  761. DP_ERR("mst act trigger complete failed\n");
  762. else
  763. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  764. return 0;
  765. }
  766. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  767. {
  768. int ret = 0;
  769. struct dp_ctrl_private *ctrl;
  770. if (!dp_ctrl) {
  771. DP_ERR("Invalid input data\n");
  772. return -EINVAL;
  773. }
  774. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  775. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  776. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  777. if (!ctrl->power_on) {
  778. DP_ERR("ctrl off\n");
  779. ret = -EINVAL;
  780. goto end;
  781. }
  782. if (atomic_read(&ctrl->aborted))
  783. goto end;
  784. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  785. ret = dp_ctrl_setup_main_link(ctrl);
  786. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  787. if (ret) {
  788. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  789. goto end;
  790. }
  791. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  792. if (ctrl->stream_count) {
  793. dp_ctrl_send_video(ctrl);
  794. dp_ctrl_mst_send_act(ctrl);
  795. dp_ctrl_wait4video_ready(ctrl);
  796. dp_ctrl_fec_setup(ctrl);
  797. }
  798. end:
  799. return ret;
  800. }
  801. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  802. {
  803. int ret = 0;
  804. struct dp_ctrl_private *ctrl;
  805. if (!dp_ctrl) {
  806. DP_ERR("Invalid input data\n");
  807. return;
  808. }
  809. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  810. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  811. DP_DEBUG("no test pattern selected by sink\n");
  812. return;
  813. }
  814. DP_DEBUG("start\n");
  815. /*
  816. * The global reset will need DP link ralated clocks to be
  817. * running. Add the global reset just before disabling the
  818. * link clocks and core clocks.
  819. */
  820. ctrl->catalog->reset(ctrl->catalog);
  821. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  822. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  823. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  824. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  825. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  826. ctrl->fec_mode, ctrl->dsc_mode, false);
  827. if (ret)
  828. DP_ERR("failed to enable DP controller\n");
  829. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  830. DP_DEBUG("end\n");
  831. }
  832. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  833. {
  834. bool success = false;
  835. u32 pattern_sent = 0x0;
  836. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  837. dp_ctrl_update_hw_vx_px(ctrl);
  838. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  839. dp_ctrl_update_sink_vx_px(ctrl);
  840. ctrl->link->send_test_response(ctrl->link);
  841. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  842. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  843. dp_link_get_phy_test_pattern(pattern_requested),
  844. pattern_sent);
  845. switch (pattern_sent) {
  846. case MR_LINK_TRAINING1:
  847. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  848. success = true;
  849. break;
  850. case MR_LINK_SYMBOL_ERM:
  851. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  852. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  853. success = true;
  854. break;
  855. case MR_LINK_PRBS7:
  856. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  857. success = true;
  858. break;
  859. case MR_LINK_CUSTOM80:
  860. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  861. success = true;
  862. break;
  863. case MR_LINK_TRAINING4:
  864. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  865. success = true;
  866. break;
  867. default:
  868. success = false;
  869. break;
  870. }
  871. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  872. dp_link_get_phy_test_pattern(pattern_requested));
  873. }
  874. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  875. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  876. {
  877. u64 min_slot_cnt, max_slot_cnt;
  878. u64 raw_target_sc, target_sc_fixp;
  879. u64 ts_denom, ts_enum, ts_int;
  880. u64 pclk = panel->pinfo.pixel_clk_khz;
  881. u64 lclk = 0;
  882. u64 lanes = ctrl->link->link_params.lane_count;
  883. u64 bpp = panel->pinfo.bpp;
  884. u64 pbn = panel->pbn;
  885. u64 numerator, denominator, temp, temp1, temp2;
  886. u32 x_int = 0, y_frac_enum = 0;
  887. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  888. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  889. if (panel->pinfo.comp_info.enabled)
  890. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  891. /* min_slot_cnt */
  892. numerator = pclk * bpp * 64 * 1000;
  893. denominator = lclk * lanes * 8 * 1000;
  894. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  895. /* max_slot_cnt */
  896. numerator = pbn * 54 * 1000;
  897. denominator = lclk * lanes;
  898. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  899. /* raw_target_sc */
  900. numerator = max_slot_cnt + min_slot_cnt;
  901. denominator = drm_fixp_from_fraction(2, 1);
  902. raw_target_sc = drm_fixp_div(numerator, denominator);
  903. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  904. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  905. /* apply fec and dsc overhead factor */
  906. if (panel->pinfo.dsc_overhead_fp)
  907. raw_target_sc = drm_fixp_mul(raw_target_sc,
  908. panel->pinfo.dsc_overhead_fp);
  909. if (panel->fec_overhead_fp)
  910. raw_target_sc = drm_fixp_mul(raw_target_sc,
  911. panel->fec_overhead_fp);
  912. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  913. /* target_sc */
  914. temp = drm_fixp_from_fraction(256 * lanes, 1);
  915. numerator = drm_fixp_mul(raw_target_sc, temp);
  916. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  917. target_sc_fixp = drm_fixp_div(numerator, denominator);
  918. ts_enum = 256 * lanes;
  919. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  920. ts_int = drm_fixp2int(target_sc_fixp);
  921. temp = drm_fixp2int_ceil(raw_target_sc);
  922. if (temp != ts_int) {
  923. temp = drm_fixp_from_fraction(ts_int, 1);
  924. temp1 = raw_target_sc - temp;
  925. temp2 = drm_fixp_mul(temp1, ts_denom);
  926. ts_enum = drm_fixp2int(temp2);
  927. }
  928. /* target_strm_sym */
  929. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  930. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  931. temp = ts_int_fixp + ts_frac_fixp;
  932. temp1 = drm_fixp_from_fraction(lanes, 1);
  933. target_strm_sym = drm_fixp_mul(temp, temp1);
  934. /* x_int */
  935. x_int = drm_fixp2int(target_strm_sym);
  936. /* y_enum_frac */
  937. temp = drm_fixp_from_fraction(x_int, 1);
  938. temp1 = target_strm_sym - temp;
  939. temp2 = drm_fixp_from_fraction(256, 1);
  940. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  941. temp1 = drm_fixp2int(y_frac_enum_fixp);
  942. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  943. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  944. panel->mst_target_sc = raw_target_sc;
  945. *p_x_int = x_int;
  946. *p_y_frac_enum = y_frac_enum;
  947. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  948. }
  949. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  950. struct dp_panel *panel)
  951. {
  952. u32 x_int, y_frac_enum, lanes, bw_code;
  953. int i;
  954. if (!ctrl->mst_mode)
  955. return;
  956. DP_MST_DEBUG("mst stream channel allocation\n");
  957. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  958. ctrl->catalog->channel_alloc(ctrl->catalog,
  959. i,
  960. ctrl->mst_ch_info.slot_info[i].start_slot,
  961. ctrl->mst_ch_info.slot_info[i].tot_slots);
  962. }
  963. lanes = ctrl->link->link_params.lane_count;
  964. bw_code = ctrl->link->link_params.bw_code;
  965. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  966. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  967. x_int, y_frac_enum);
  968. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  969. panel->stream_id,
  970. panel->channel_start_slot, panel->channel_total_slots);
  971. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  972. lanes, bw_code, x_int, y_frac_enum);
  973. }
  974. static void dp_ctrl_dsc_setup(struct dp_ctrl_private *ctrl)
  975. {
  976. int rlen;
  977. u32 dsc_enable;
  978. if (!ctrl->fec_mode)
  979. return;
  980. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  981. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  982. dsc_enable);
  983. if (rlen < 1)
  984. DP_WARN("failed to enable sink dsc\n");
  985. }
  986. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  987. {
  988. int rc = 0;
  989. bool link_ready = false;
  990. struct dp_ctrl_private *ctrl;
  991. if (!dp_ctrl || !panel)
  992. return -EINVAL;
  993. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  994. if (!ctrl->power_on) {
  995. DP_DEBUG("controller powered off\n");
  996. return -EPERM;
  997. }
  998. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  999. if (rc) {
  1000. DP_ERR("failure on stream clock enable\n");
  1001. return rc;
  1002. }
  1003. rc = panel->hw_cfg(panel, true);
  1004. if (rc)
  1005. return rc;
  1006. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1007. dp_ctrl_send_phy_test_pattern(ctrl);
  1008. return 0;
  1009. }
  1010. dp_ctrl_mst_stream_setup(ctrl, panel);
  1011. dp_ctrl_send_video(ctrl);
  1012. dp_ctrl_mst_send_act(ctrl);
  1013. dp_ctrl_wait4video_ready(ctrl);
  1014. ctrl->stream_count++;
  1015. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1016. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1017. /* wait for link training completion before fec config as per spec */
  1018. dp_ctrl_fec_setup(ctrl);
  1019. dp_ctrl_dsc_setup(ctrl);
  1020. return rc;
  1021. }
  1022. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1023. struct dp_panel *panel)
  1024. {
  1025. struct dp_ctrl_private *ctrl;
  1026. bool act_complete;
  1027. int i;
  1028. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1029. if (!ctrl->mst_mode)
  1030. return;
  1031. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1032. ctrl->catalog->channel_alloc(ctrl->catalog,
  1033. i,
  1034. ctrl->mst_ch_info.slot_info[i].start_slot,
  1035. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1036. }
  1037. ctrl->catalog->trigger_act(ctrl->catalog);
  1038. msleep(20); /* needs 1 frame time */
  1039. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1040. if (!act_complete)
  1041. DP_ERR("mst stream_off act trigger complete failed\n");
  1042. else
  1043. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1044. }
  1045. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1046. struct dp_panel *panel)
  1047. {
  1048. struct dp_ctrl_private *ctrl;
  1049. if (!dp_ctrl || !panel) {
  1050. DP_ERR("invalid input\n");
  1051. return;
  1052. }
  1053. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1054. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1055. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1056. }
  1057. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1058. {
  1059. struct dp_ctrl_private *ctrl;
  1060. if (!dp_ctrl || !panel)
  1061. return;
  1062. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1063. if (!ctrl->power_on)
  1064. return;
  1065. panel->hw_cfg(panel, false);
  1066. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1067. ctrl->stream_count--;
  1068. }
  1069. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1070. bool fec_mode, bool dsc_mode, bool shallow)
  1071. {
  1072. int rc = 0;
  1073. struct dp_ctrl_private *ctrl;
  1074. u32 rate = 0;
  1075. if (!dp_ctrl) {
  1076. rc = -EINVAL;
  1077. goto end;
  1078. }
  1079. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1080. if (ctrl->power_on)
  1081. goto end;
  1082. if (atomic_read(&ctrl->aborted)) {
  1083. rc = -EPERM;
  1084. goto end;
  1085. }
  1086. ctrl->mst_mode = mst_mode;
  1087. if (fec_mode) {
  1088. ctrl->fec_mode = fec_mode;
  1089. ctrl->dsc_mode = dsc_mode;
  1090. }
  1091. rate = ctrl->panel->link_info.rate;
  1092. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1093. DP_DEBUG("using phy test link parameters\n");
  1094. } else {
  1095. ctrl->link->link_params.bw_code =
  1096. drm_dp_link_rate_to_bw_code(rate);
  1097. ctrl->link->link_params.lane_count =
  1098. ctrl->panel->link_info.num_lanes;
  1099. }
  1100. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1101. ctrl->link->link_params.bw_code,
  1102. ctrl->link->link_params.lane_count);
  1103. /* backup initial lane count and bw code */
  1104. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1105. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1106. rc = dp_ctrl_link_setup(ctrl, shallow);
  1107. if (!rc)
  1108. ctrl->power_on = true;
  1109. end:
  1110. return rc;
  1111. }
  1112. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1113. {
  1114. struct dp_ctrl_private *ctrl;
  1115. if (!dp_ctrl)
  1116. return;
  1117. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1118. if (!ctrl->power_on)
  1119. return;
  1120. ctrl->catalog->fec_config(ctrl->catalog, false);
  1121. dp_ctrl_configure_source_link_params(ctrl, false);
  1122. ctrl->catalog->reset(ctrl->catalog);
  1123. /* Make sure DP is disabled before clk disable */
  1124. wmb();
  1125. dp_ctrl_disable_link_clock(ctrl);
  1126. ctrl->mst_mode = false;
  1127. ctrl->fec_mode = false;
  1128. ctrl->dsc_mode = false;
  1129. ctrl->power_on = false;
  1130. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1131. DP_DEBUG("DP off done\n");
  1132. }
  1133. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1134. enum dp_stream_id strm,
  1135. u32 start_slot, u32 tot_slots)
  1136. {
  1137. struct dp_ctrl_private *ctrl;
  1138. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1139. DP_ERR("invalid input\n");
  1140. return;
  1141. }
  1142. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1143. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1144. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1145. }
  1146. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1147. {
  1148. struct dp_ctrl_private *ctrl;
  1149. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1150. if (!dp_ctrl)
  1151. return;
  1152. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1153. ctrl->catalog->get_interrupt(ctrl->catalog);
  1154. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1155. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1156. dp_ctrl_video_ready(ctrl);
  1157. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1158. dp_ctrl_idle_patterns_sent(ctrl);
  1159. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1160. dp_ctrl_idle_patterns_sent(ctrl);
  1161. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1162. dp_ctrl_idle_patterns_sent(ctrl);
  1163. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1164. }
  1165. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1166. {
  1167. struct dp_ctrl_private *ctrl;
  1168. if (!dp_ctrl)
  1169. return;
  1170. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1171. ctrl->sim_mode = en;
  1172. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1173. }
  1174. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1175. {
  1176. int rc = 0;
  1177. struct dp_ctrl_private *ctrl;
  1178. struct dp_ctrl *dp_ctrl;
  1179. if (!in->dev || !in->panel || !in->aux ||
  1180. !in->link || !in->catalog) {
  1181. DP_ERR("invalid input\n");
  1182. rc = -EINVAL;
  1183. goto error;
  1184. }
  1185. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1186. if (!ctrl) {
  1187. rc = -ENOMEM;
  1188. goto error;
  1189. }
  1190. init_completion(&ctrl->idle_comp);
  1191. init_completion(&ctrl->video_comp);
  1192. /* in parameters */
  1193. ctrl->parser = in->parser;
  1194. ctrl->panel = in->panel;
  1195. ctrl->power = in->power;
  1196. ctrl->aux = in->aux;
  1197. ctrl->link = in->link;
  1198. ctrl->catalog = in->catalog;
  1199. ctrl->pll = in->pll;
  1200. ctrl->dev = in->dev;
  1201. ctrl->mst_mode = false;
  1202. ctrl->fec_mode = false;
  1203. dp_ctrl = &ctrl->dp_ctrl;
  1204. /* out parameters */
  1205. dp_ctrl->init = dp_ctrl_host_init;
  1206. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1207. dp_ctrl->on = dp_ctrl_on;
  1208. dp_ctrl->off = dp_ctrl_off;
  1209. dp_ctrl->abort = dp_ctrl_abort;
  1210. dp_ctrl->isr = dp_ctrl_isr;
  1211. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1212. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1213. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1214. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1215. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1216. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1217. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1218. return dp_ctrl;
  1219. error:
  1220. return ERR_PTR(rc);
  1221. }
  1222. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1223. {
  1224. struct dp_ctrl_private *ctrl;
  1225. if (!dp_ctrl)
  1226. return;
  1227. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1228. devm_kfree(ctrl->dev, ctrl);
  1229. }