msm_drv.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450
  1. /*
  2. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __MSM_DRV_H__
  19. #define __MSM_DRV_H__
  20. #include <linux/kernel.h>
  21. #include <linux/clk.h>
  22. #include <linux/cpufreq.h>
  23. #include <linux/module.h>
  24. #include <linux/component.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/slab.h>
  29. #include <linux/list.h>
  30. #include <linux/iommu.h>
  31. #include <linux/types.h>
  32. #include <linux/of_graph.h>
  33. #include <linux/of_device.h>
  34. #include <linux/sde_io_util.h>
  35. #include <linux/sde_vm_event.h>
  36. #include <linux/sizes.h>
  37. #include <linux/kthread.h>
  38. #include <drm/drm_atomic.h>
  39. #include <drm/drm_atomic_helper.h>
  40. #include <drm/drm_plane_helper.h>
  41. #include <drm/drm_fb_helper.h>
  42. #include <drm/msm_drm.h>
  43. #include <drm/sde_drm.h>
  44. #include <drm/drm_file.h>
  45. #include <drm/drm_gem.h>
  46. #include <drm/drm_dsc.h>
  47. #include <drm/drm_bridge.h>
  48. #include "sde_power_handle.h"
  49. #define GET_MAJOR_REV(rev) ((rev) >> 28)
  50. #define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
  51. #define GET_STEP_REV(rev) ((rev) & 0xFFFF)
  52. struct msm_kms;
  53. struct msm_gpu;
  54. struct msm_mmu;
  55. struct msm_mdss;
  56. struct msm_rd_state;
  57. struct msm_perf_state;
  58. struct msm_gem_submit;
  59. struct msm_fence_context;
  60. struct msm_fence_cb;
  61. struct msm_gem_address_space;
  62. struct msm_gem_vma;
  63. #define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
  64. #define MAX_CRTCS 16
  65. #define MAX_PLANES 20
  66. #define MAX_ENCODERS 16
  67. #define MAX_BRIDGES 16
  68. #define MAX_CONNECTORS 16
  69. #define MSM_RGB 0x0
  70. #define MSM_YUV 0x1
  71. #define MSM_CHROMA_444 0x0
  72. #define MSM_CHROMA_422 0x1
  73. #define MSM_CHROMA_420 0x2
  74. #define TEARDOWN_DEADLOCK_RETRY_MAX 5
  75. struct msm_file_private {
  76. rwlock_t queuelock;
  77. struct list_head submitqueues;
  78. int queueid;
  79. /* update the refcount when user driver calls power_ctrl IOCTL */
  80. unsigned short enable_refcnt;
  81. /* protects enable_refcnt */
  82. struct mutex power_lock;
  83. };
  84. enum msm_mdp_plane_property {
  85. /* blob properties, always put these first */
  86. PLANE_PROP_CSC_V1,
  87. PLANE_PROP_CSC_DMA_V1,
  88. PLANE_PROP_INFO,
  89. PLANE_PROP_SCALER_LUT_ED,
  90. PLANE_PROP_SCALER_LUT_CIR,
  91. PLANE_PROP_SCALER_LUT_SEP,
  92. PLANE_PROP_SKIN_COLOR,
  93. PLANE_PROP_SKY_COLOR,
  94. PLANE_PROP_FOLIAGE_COLOR,
  95. PLANE_PROP_VIG_GAMUT,
  96. PLANE_PROP_VIG_IGC,
  97. PLANE_PROP_DMA_IGC,
  98. PLANE_PROP_DMA_GC,
  99. PLANE_PROP_FP16_GC,
  100. PLANE_PROP_FP16_CSC,
  101. /* # of blob properties */
  102. PLANE_PROP_BLOBCOUNT,
  103. /* range properties */
  104. PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
  105. PLANE_PROP_ALPHA,
  106. PLANE_PROP_COLOR_FILL,
  107. PLANE_PROP_H_DECIMATE,
  108. PLANE_PROP_V_DECIMATE,
  109. PLANE_PROP_INPUT_FENCE,
  110. PLANE_PROP_HUE_ADJUST,
  111. PLANE_PROP_SATURATION_ADJUST,
  112. PLANE_PROP_VALUE_ADJUST,
  113. PLANE_PROP_CONTRAST_ADJUST,
  114. PLANE_PROP_EXCL_RECT_V1,
  115. PLANE_PROP_PREFILL_SIZE,
  116. PLANE_PROP_PREFILL_TIME,
  117. PLANE_PROP_SCALER_V1,
  118. PLANE_PROP_SCALER_V2,
  119. PLANE_PROP_INVERSE_PMA,
  120. PLANE_PROP_FP16_IGC,
  121. PLANE_PROP_FP16_UNMULT,
  122. PLANE_PROP_UBWC_STATS_ROI,
  123. /* enum/bitmask properties */
  124. PLANE_PROP_BLEND_OP,
  125. PLANE_PROP_SRC_CONFIG,
  126. PLANE_PROP_FB_TRANSLATION_MODE,
  127. PLANE_PROP_MULTIRECT_MODE,
  128. /* total # of properties */
  129. PLANE_PROP_COUNT
  130. };
  131. enum msm_mdp_crtc_property {
  132. CRTC_PROP_INFO,
  133. CRTC_PROP_DEST_SCALER_LUT_ED,
  134. CRTC_PROP_DEST_SCALER_LUT_CIR,
  135. CRTC_PROP_DEST_SCALER_LUT_SEP,
  136. CRTC_PROP_DSPP_INFO,
  137. /* # of blob properties */
  138. CRTC_PROP_BLOBCOUNT,
  139. /* range properties */
  140. CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
  141. CRTC_PROP_OUTPUT_FENCE,
  142. CRTC_PROP_OUTPUT_FENCE_OFFSET,
  143. CRTC_PROP_DIM_LAYER_V1,
  144. CRTC_PROP_CORE_CLK,
  145. CRTC_PROP_CORE_AB,
  146. CRTC_PROP_CORE_IB,
  147. CRTC_PROP_LLCC_AB,
  148. CRTC_PROP_LLCC_IB,
  149. CRTC_PROP_DRAM_AB,
  150. CRTC_PROP_DRAM_IB,
  151. CRTC_PROP_ROT_PREFILL_BW,
  152. CRTC_PROP_ROT_CLK,
  153. CRTC_PROP_ROI_V1,
  154. CRTC_PROP_SECURITY_LEVEL,
  155. CRTC_PROP_IDLE_TIMEOUT,
  156. CRTC_PROP_DEST_SCALER,
  157. CRTC_PROP_CAPTURE_OUTPUT,
  158. CRTC_PROP_IDLE_PC_STATE,
  159. CRTC_PROP_CACHE_STATE,
  160. CRTC_PROP_VM_REQ_STATE,
  161. CRTC_PROP_NOISE_LAYER_V1,
  162. CRTC_PROP_FRAME_DATA_BUF,
  163. /* total # of properties */
  164. CRTC_PROP_COUNT
  165. };
  166. enum msm_mdp_conn_property {
  167. /* blob properties, always put these first */
  168. CONNECTOR_PROP_SDE_INFO,
  169. CONNECTOR_PROP_MODE_INFO,
  170. CONNECTOR_PROP_HDR_INFO,
  171. CONNECTOR_PROP_EXT_HDR_INFO,
  172. CONNECTOR_PROP_PP_DITHER,
  173. CONNECTOR_PROP_PP_CWB_DITHER,
  174. CONNECTOR_PROP_HDR_METADATA,
  175. CONNECTOR_PROP_DEMURA_PANEL_ID,
  176. CONNECTOR_PROP_DIMMING_BL_LUT,
  177. /* # of blob properties */
  178. CONNECTOR_PROP_BLOBCOUNT,
  179. /* range properties */
  180. CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
  181. CONNECTOR_PROP_RETIRE_FENCE,
  182. CONN_PROP_RETIRE_FENCE_OFFSET,
  183. CONNECTOR_PROP_DST_X,
  184. CONNECTOR_PROP_DST_Y,
  185. CONNECTOR_PROP_DST_W,
  186. CONNECTOR_PROP_DST_H,
  187. CONNECTOR_PROP_ROI_V1,
  188. CONNECTOR_PROP_BL_SCALE,
  189. CONNECTOR_PROP_SV_BL_SCALE,
  190. CONNECTOR_PROP_SUPPORTED_COLORSPACES,
  191. CONNECTOR_PROP_DYN_BIT_CLK,
  192. CONNECTOR_PROP_DIMMING_CTRL,
  193. CONNECTOR_PROP_DIMMING_MIN_BL,
  194. CONNECTOR_PROP_EARLY_FENCE_LINE,
  195. /* enum/bitmask properties */
  196. CONNECTOR_PROP_TOPOLOGY_NAME,
  197. CONNECTOR_PROP_TOPOLOGY_CONTROL,
  198. CONNECTOR_PROP_AUTOREFRESH,
  199. CONNECTOR_PROP_LP,
  200. CONNECTOR_PROP_FB_TRANSLATION_MODE,
  201. CONNECTOR_PROP_QSYNC_MODE,
  202. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE,
  203. CONNECTOR_PROP_SET_PANEL_MODE,
  204. CONNECTOR_PROP_AVR_STEP,
  205. CONNECTOR_PROP_CACHE_STATE,
  206. CONNECTOR_PROP_DSC_MODE,
  207. /* total # of properties */
  208. CONNECTOR_PROP_COUNT
  209. };
  210. #define MSM_GPU_MAX_RINGS 4
  211. #define MAX_H_TILES_PER_DISPLAY 2
  212. /**
  213. * enum msm_display_compression_type - compression method used for pixel stream
  214. * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
  215. * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
  216. * @MSM_DISPLAY_COMPRESSION_VDC: VDC compresison is used
  217. */
  218. enum msm_display_compression_type {
  219. MSM_DISPLAY_COMPRESSION_NONE,
  220. MSM_DISPLAY_COMPRESSION_DSC,
  221. MSM_DISPLAY_COMPRESSION_VDC
  222. };
  223. #define MSM_DISPLAY_COMPRESSION_RATIO_NONE 1
  224. #define MSM_DISPLAY_COMPRESSION_RATIO_MAX 5
  225. /**
  226. * enum msm_display_spr_pack_type - sub pixel rendering pack patterns supported
  227. * @MSM_DISPLAY_SPR_TYPE_NONE: Bypass, no special packing
  228. * @MSM_DISPLAY_SPR_TYPE_PENTILE: pentile pack pattern
  229. * @MSM_DISPLAY_SPR_TYPE_RGBW: RGBW pack pattern
  230. * @MSM_DISPLAY_SPR_TYPE_YYGM: YYGM pack pattern
  231. * @MSM_DISPLAY_SPR_TYPE_YYGW: YYGW pack patterm
  232. * @MSM_DISPLAY_SPR_TYPE_MAX: max and invalid
  233. */
  234. enum msm_display_spr_pack_type {
  235. MSM_DISPLAY_SPR_TYPE_NONE,
  236. MSM_DISPLAY_SPR_TYPE_PENTILE,
  237. MSM_DISPLAY_SPR_TYPE_RGBW,
  238. MSM_DISPLAY_SPR_TYPE_YYGM,
  239. MSM_DISPLAY_SPR_TYPE_YYGW,
  240. MSM_DISPLAY_SPR_TYPE_MAX
  241. };
  242. static const char *msm_spr_pack_type_str[MSM_DISPLAY_SPR_TYPE_MAX] = {
  243. [MSM_DISPLAY_SPR_TYPE_NONE] = "",
  244. [MSM_DISPLAY_SPR_TYPE_PENTILE] = "pentile",
  245. [MSM_DISPLAY_SPR_TYPE_RGBW] = "rgbw",
  246. [MSM_DISPLAY_SPR_TYPE_YYGM] = "yygm",
  247. [MSM_DISPLAY_SPR_TYPE_YYGW] = "yygw",
  248. };
  249. /**
  250. * enum msm_display_caps - features/capabilities supported by displays
  251. * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
  252. * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
  253. * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
  254. * @MSM_DISPLAY_CAP_EDID: EDID supported
  255. * @MSM_DISPLAY_ESD_ENABLED: ESD feature enabled
  256. * @MSM_DISPLAY_CAP_MST_MODE: Display with MST support
  257. * @MSM_DISPLAY_SPLIT_LINK: Split Link enabled
  258. */
  259. enum msm_display_caps {
  260. MSM_DISPLAY_CAP_VID_MODE = BIT(0),
  261. MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
  262. MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
  263. MSM_DISPLAY_CAP_EDID = BIT(3),
  264. MSM_DISPLAY_ESD_ENABLED = BIT(4),
  265. MSM_DISPLAY_CAP_MST_MODE = BIT(5),
  266. MSM_DISPLAY_SPLIT_LINK = BIT(6),
  267. };
  268. /**
  269. * enum panel_mode - panel operation mode
  270. * @MSM_DISPLAY_VIDEO_MODE: video mode panel
  271. * @MSM_DISPLAY_CMD_MODE: Command mode panel
  272. * @MODE_MAX:
  273. */
  274. enum panel_op_mode {
  275. MSM_DISPLAY_VIDEO_MODE = BIT(0),
  276. MSM_DISPLAY_CMD_MODE = BIT(1),
  277. MSM_DISPLAY_MODE_MAX = BIT(2)
  278. };
  279. /**
  280. * enum msm_display_dsc_mode - panel dsc mode
  281. * @MSM_DISPLAY_DSC_MODE_NONE: No operation
  282. * @MSM_DISPLAY_DSC_MODE_ENABLED: DSC is enabled
  283. * @MSM_DISPLAY_DSC_MODE_DISABLED: DSC is disabled
  284. */
  285. enum msm_display_dsc_mode {
  286. MSM_DISPLAY_DSC_MODE_NONE,
  287. MSM_DISPLAY_DSC_MODE_ENABLED,
  288. MSM_DISPLAY_DSC_MODE_DISABLED,
  289. };
  290. /**
  291. * struct msm_display_mode - wrapper for drm_display_mode
  292. * @base: drm_display_mode attached to this msm_mode
  293. * @private_flags: integer holding private driver mode flags
  294. * @private: pointer to private driver information
  295. */
  296. struct msm_display_mode {
  297. struct drm_display_mode *base;
  298. u32 private_flags;
  299. u32 *private;
  300. };
  301. /**
  302. * struct msm_sub_mode - msm display sub mode
  303. * @dsc_enabled: boolean used to indicate if dsc should be enabled
  304. */
  305. struct msm_sub_mode {
  306. enum msm_display_dsc_mode dsc_mode;
  307. };
  308. /**
  309. * struct msm_ratio - integer ratio
  310. * @numer: numerator
  311. * @denom: denominator
  312. */
  313. struct msm_ratio {
  314. uint32_t numer;
  315. uint32_t denom;
  316. };
  317. /**
  318. * enum msm_event_wait - type of HW events to wait for
  319. * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
  320. * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
  321. * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
  322. * @MSM_ENC_ACTIVE_REGION - wait for the TG to be in active pixel region
  323. */
  324. enum msm_event_wait {
  325. MSM_ENC_COMMIT_DONE = 0,
  326. MSM_ENC_TX_COMPLETE,
  327. MSM_ENC_VBLANK,
  328. MSM_ENC_ACTIVE_REGION,
  329. };
  330. /**
  331. * struct msm_roi_alignment - region of interest alignment restrictions
  332. * @xstart_pix_align: left x offset alignment restriction
  333. * @width_pix_align: width alignment restriction
  334. * @ystart_pix_align: top y offset alignment restriction
  335. * @height_pix_align: height alignment restriction
  336. * @min_width: minimum width restriction
  337. * @min_height: minimum height restriction
  338. */
  339. struct msm_roi_alignment {
  340. uint32_t xstart_pix_align;
  341. uint32_t width_pix_align;
  342. uint32_t ystart_pix_align;
  343. uint32_t height_pix_align;
  344. uint32_t min_width;
  345. uint32_t min_height;
  346. };
  347. /**
  348. * struct msm_roi_caps - display's region of interest capabilities
  349. * @enabled: true if some region of interest is supported
  350. * @merge_rois: merge rois before sending to display
  351. * @num_roi: maximum number of rois supported
  352. * @align: roi alignment restrictions
  353. */
  354. struct msm_roi_caps {
  355. bool enabled;
  356. bool merge_rois;
  357. uint32_t num_roi;
  358. struct msm_roi_alignment align;
  359. };
  360. /**
  361. * struct msm_display_dsc_info - defines dsc configuration
  362. * @config DSC encoder configuration
  363. * @scr_rev: DSC revision.
  364. * @initial_lines: Number of initial lines stored in encoder.
  365. * @pkt_per_line: Number of packets per line.
  366. * @bytes_in_slice: Number of bytes in slice.
  367. * @eol_byte_num: Valid bytes at the end of line.
  368. * @bytes_per_pkt Number of bytes in DSI packet
  369. * @pclk_per_line: Compressed width.
  370. * @slice_last_group_size: Size of last group in pixels.
  371. * @slice_per_pkt: Number of slices per packet.
  372. * @num_active_ss_per_enc: Number of active soft slices per encoder.
  373. * @source_color_space: Source color space of DSC encoder
  374. * @chroma_format: Chroma_format of DSC encoder.
  375. * @det_thresh_flatness: Flatness threshold.
  376. * @extra_width: Extra width required in timing calculations.
  377. * @pps_delay_ms: Post PPS command delay in milliseconds.
  378. * @dsc_4hsmerge_en: Using DSC 4HS merge topology
  379. * @dsc_4hsmerge_padding 4HS merge DSC pair padding value in bytes
  380. * @dsc_4hsmerge_alignment 4HS merge DSC alignment value in bytes
  381. * @half_panel_pu True for single and dual dsc encoders if partial
  382. * update sets the roi width to half of mode width
  383. * False in all other cases
  384. */
  385. struct msm_display_dsc_info {
  386. struct drm_dsc_config config;
  387. u8 scr_rev;
  388. int initial_lines;
  389. int pkt_per_line;
  390. int bytes_in_slice;
  391. int bytes_per_pkt;
  392. int eol_byte_num;
  393. int pclk_per_line;
  394. int slice_last_group_size;
  395. int slice_per_pkt;
  396. int num_active_ss_per_enc;
  397. int source_color_space;
  398. int chroma_format;
  399. int det_thresh_flatness;
  400. u32 extra_width;
  401. u32 pps_delay_ms;
  402. bool dsc_4hsmerge_en;
  403. u32 dsc_4hsmerge_padding;
  404. u32 dsc_4hsmerge_alignment;
  405. bool half_panel_pu;
  406. };
  407. /**
  408. * struct msm_display_vdc_info - defines vdc configuration
  409. * @version_major: major version number of VDC encoder.
  410. * @version_minor: minor version number of VDC encoder.
  411. * @source_color_space: source color space of VDC encoder
  412. * @chroma_format: chroma_format of VDC encoder.
  413. * @mppf_bpc_r_y: MPPF bpc for R/Y color component
  414. * @mppf_bpc_g_cb: MPPF bpc for G/Cb color component
  415. * @mppf_bpc_b_cr: MPPF bpc for B/Cr color component
  416. * @mppf_bpc_y: MPPF bpc for Y color component
  417. * @mppf_bpc_co: MPPF bpc for Co color component
  418. * @mppf_bpc_cg: MPPF bpc for Cg color component
  419. * @flatqp_vf_fbls: flatness qp very flat FBLs
  420. * @flatqp_vf_nbls: flatness qp very flat NBLs
  421. * @flatqp_sw_fbls: flatness qp somewhat flat FBLs
  422. * @flatqp_sw_nbls: flatness qp somewhat flat NBLs
  423. * @chroma_samples: number of chroma samples
  424. * @split_panel_enable: indicates whether split panel is enabled
  425. * @traffic_mode: indicates burst/non-burst mode
  426. * @flatness_qp_lut: LUT used to determine flatness QP
  427. * @max_qp_lut: LUT used to determine maximum QP
  428. * @tar_del_lut: LUT used to calculate RC target rate
  429. * @lbda_brate_lut: lambda bitrate LUT for encoder
  430. * @lbda_bf_lut: lambda buffer fullness lut for encoder
  431. * @lbda_brate_lut_interp: interpolated lambda bitrate LUT
  432. * @lbda_bf_lut_interp: interpolated lambda buffer fullness lut
  433. * @num_of_active_ss: number of active soft slices
  434. * @bits_per_component: number of bits per component.
  435. * @max_pixels_per_line: maximum pixels per line
  436. * @max_pixels_per_hs_line: maximum pixels per hs line
  437. * @max_lines_per_frame: maximum lines per frame
  438. * @max_lines_per_slice: maximum lines per slice
  439. * @chunk_size: chunk size for encoder
  440. * @chunk_size_bits: number of bits in the chunk
  441. * @avg_block_bits: average block bits
  442. * @per_chunk_pad_bits: number of bits per chunk pad
  443. * @tot_pad_bits: total padding bits
  444. * @rc_stuffing_bits: rate control stuffing bits
  445. * @chunk_adj_bits: number of adjacent bits in the chunk
  446. * @rc_buf_init_size_temp: temporary rate control buffer init size
  447. * @init_tx_delay_temp: initial tx delay
  448. * @rc_buffer_init_size: rate control buffer init size
  449. * @rc_init_tx_delay: rate control buffer init tx delay
  450. * @rc_init_tx_delay_px_times: rate control buffer init tx
  451. * delay times pixels
  452. * @rc_buffer_max_size: max size of rate control buffer
  453. * @rc_tar_rate_scale_temp_a: rate control target rate scale parameter
  454. * @rc_tar_rate_scale_temp_b: rate control target rate scale parameter
  455. * @rc_tar_rate_scale: rate control target rate scale
  456. * @block_max_bits: max bits in the block
  457. * @rc_lambda_bitrate_scale: rate control lambda bitrate scale
  458. * @rc_buffer_fullness_scale: rate control lambda fullness scale
  459. * @rc_fullness_offset_thresh: rate control lambda fullness threshold
  460. * @ramp_blocks: number of ramp blocks
  461. * @bits_per_pixel: number of bits per pixel.
  462. * @num_extra_mux_bits_init: initial value of number of extra mux bits
  463. * @extra_crop_bits: number of extra crop bits
  464. * @num_extra_mux_bits: value of number of extra mux bits
  465. * @mppf_bits_comp_0: mppf bits in color component 0
  466. * @mppf_bits_comp_1: mppf bits in color component 1
  467. * @mppf_bits_comp_2: mppf bits in color component 2
  468. * @min_block_bits: min number of block bits
  469. * @slice_height: slice height configuration of encoder.
  470. * @slice_width: slice width configuration of encoder.
  471. * @frame_width: frame width configuration of encoder
  472. * @frame_height: frame height configuration of encoder
  473. * @bytes_in_slice: Number of bytes in slice.
  474. * @bytes_per_pkt: Number of bytes in packet.
  475. * @eol_byte_num: Valid bytes at the end of line.
  476. * @pclk_per_line: Compressed width.
  477. * @slice_per_pkt: Number of slices per packet.
  478. * @pkt_per_line: Number of packets per line.
  479. * @min_ssm_delay: Min Sub-stream multiplexing delay
  480. * @max_ssm_delay: Max Sub-stream multiplexing delay
  481. * @input_ssm_out_latency: input Sub-stream multiplexing output latency
  482. * @input_ssm_out_latency_min: min input Sub-stream multiplexing output latency
  483. * @obuf_latency: Output buffer latency
  484. * @base_hs_latency: base hard-slice latency
  485. * @base_hs_latency_min: base hard-slice min latency
  486. * @base_hs_latency_pixels: base hard-slice latency pixels
  487. * @base_hs_latency_pixels_min: base hard-slice latency pixels(min)
  488. * @base_initial_lines: base initial lines
  489. * @base_top_up: base top up
  490. * @output_rate: output rate
  491. * @output_rate_ratio_100: output rate times 100
  492. * @burst_accum_pixels: burst accumulated pixels
  493. * @ss_initial_lines: soft-slice initial lines
  494. * @burst_initial_lines: burst mode initial lines
  495. * @initial_lines: initial lines
  496. * @obuf_base: output buffer base
  497. * @obuf_extra_ss0: output buffer extra ss0
  498. * @obuf_extra_ss1: output buffer extra ss1
  499. * @obuf_extra_burst: output buffer extra burst
  500. * @obuf_ss0: output buffer ss0
  501. * @obuf_ss1: output buffer ss1
  502. * @obuf_margin_words: output buffer margin words
  503. * @ob0_max_addr: output buffer 0 max address
  504. * @ob1_max_addr: output buffer 1 max address
  505. * @slice_width_orig: original slice width
  506. * @r2b0_max_addr: r2b0 max addr
  507. * @r2b1_max_addr: r1b1 max addr
  508. * @slice_num_px: number of pixels per slice
  509. * @rc_target_rate_threshold: rate control target rate threshold
  510. * @rc_fullness_offset_slope: rate control fullness offset slop
  511. * @pps_delay_ms: Post PPS command delay in milliseconds.
  512. * @version_release: release version of VDC encoder.
  513. * @slice_num_bits: number of bits per slice
  514. * @ramp_bits: number of ramp bits
  515. */
  516. struct msm_display_vdc_info {
  517. u8 version_major;
  518. u8 version_minor;
  519. u8 source_color_space;
  520. u8 chroma_format;
  521. u8 mppf_bpc_r_y;
  522. u8 mppf_bpc_g_cb;
  523. u8 mppf_bpc_b_cr;
  524. u8 mppf_bpc_y;
  525. u8 mppf_bpc_co;
  526. u8 mppf_bpc_cg;
  527. u8 flatqp_vf_fbls;
  528. u8 flatqp_vf_nbls;
  529. u8 flatqp_sw_fbls;
  530. u8 flatqp_sw_nbls;
  531. u8 chroma_samples;
  532. u8 split_panel_enable;
  533. u8 traffic_mode;
  534. u16 flatness_qp_lut[8];
  535. u16 max_qp_lut[8];
  536. u16 tar_del_lut[16];
  537. u16 lbda_brate_lut[16];
  538. u16 lbda_bf_lut[16];
  539. u16 lbda_brate_lut_interp[64];
  540. u16 lbda_bf_lut_interp[64];
  541. u8 num_of_active_ss;
  542. u8 bits_per_component;
  543. u16 max_pixels_per_line;
  544. u16 max_pixels_per_hs_line;
  545. u16 max_lines_per_frame;
  546. u16 max_lines_per_slice;
  547. u16 chunk_size;
  548. u16 chunk_size_bits;
  549. u16 avg_block_bits;
  550. u16 per_chunk_pad_bits;
  551. u16 tot_pad_bits;
  552. u16 rc_stuffing_bits;
  553. u16 chunk_adj_bits;
  554. u16 rc_buf_init_size_temp;
  555. u16 init_tx_delay_temp;
  556. u16 rc_buffer_init_size;
  557. u16 rc_init_tx_delay;
  558. u16 rc_init_tx_delay_px_times;
  559. u16 rc_buffer_max_size;
  560. u16 rc_tar_rate_scale_temp_a;
  561. u16 rc_tar_rate_scale_temp_b;
  562. u16 rc_tar_rate_scale;
  563. u16 block_max_bits;
  564. u16 rc_lambda_bitrate_scale;
  565. u16 rc_buffer_fullness_scale;
  566. u16 rc_fullness_offset_thresh;
  567. u16 ramp_blocks;
  568. u16 bits_per_pixel;
  569. u16 num_extra_mux_bits_init;
  570. u16 extra_crop_bits;
  571. u16 num_extra_mux_bits;
  572. u16 mppf_bits_comp_0;
  573. u16 mppf_bits_comp_1;
  574. u16 mppf_bits_comp_2;
  575. u16 min_block_bits;
  576. int slice_height;
  577. int slice_width;
  578. int frame_width;
  579. int frame_height;
  580. int bytes_in_slice;
  581. int bytes_per_pkt;
  582. int eol_byte_num;
  583. int pclk_per_line;
  584. int slice_per_pkt;
  585. int pkt_per_line;
  586. int min_ssm_delay;
  587. int max_ssm_delay;
  588. int input_ssm_out_latency;
  589. int input_ssm_out_latency_min;
  590. int obuf_latency;
  591. int base_hs_latency;
  592. int base_hs_latency_min;
  593. int base_hs_latency_pixels;
  594. int base_hs_latency_pixels_min;
  595. int base_initial_lines;
  596. int base_top_up;
  597. int output_rate;
  598. int output_rate_ratio_100;
  599. int burst_accum_pixels;
  600. int ss_initial_lines;
  601. int burst_initial_lines;
  602. int initial_lines;
  603. int obuf_base;
  604. int obuf_extra_ss0;
  605. int obuf_extra_ss1;
  606. int obuf_extra_burst;
  607. int obuf_ss0;
  608. int obuf_ss1;
  609. int obuf_margin_words;
  610. int ob0_max_addr;
  611. int ob1_max_addr;
  612. int slice_width_orig;
  613. int r2b0_max_addr;
  614. int r2b1_max_addr;
  615. u32 slice_num_px;
  616. u32 rc_target_rate_threshold;
  617. u32 rc_fullness_offset_slope;
  618. u32 pps_delay_ms;
  619. u32 version_release;
  620. u64 slice_num_bits;
  621. u64 ramp_bits;
  622. };
  623. /**
  624. * Bits/pixel target >> 4 (removing the fractional bits)
  625. * returns the integer bpp value from the drm_dsc_config struct
  626. */
  627. #define DSC_BPP(config) ((config).bits_per_pixel >> 4)
  628. /**
  629. * struct msm_compression_info - defined panel compression
  630. * @enabled: enabled/disabled
  631. * @comp_type: type of compression supported
  632. * @comp_ratio: compression ratio
  633. * @src_bpp: bits per pixel before compression
  634. * @tgt_bpp: bits per pixel after compression
  635. * @dsc_info: dsc configuration if the compression
  636. * supported is DSC
  637. * @vdc_info: vdc configuration if the compression
  638. * supported is VDC
  639. */
  640. struct msm_compression_info {
  641. bool enabled;
  642. enum msm_display_compression_type comp_type;
  643. u32 comp_ratio;
  644. u32 src_bpp;
  645. u32 tgt_bpp;
  646. union{
  647. struct msm_display_dsc_info dsc_info;
  648. struct msm_display_vdc_info vdc_info;
  649. };
  650. };
  651. /**
  652. * struct msm_display_topology - defines a display topology pipeline
  653. * @num_lm: number of layer mixers used
  654. * @num_enc: number of compression encoder blocks used
  655. * @num_intf: number of interfaces the panel is mounted on
  656. * @comp_type: type of compression supported
  657. */
  658. struct msm_display_topology {
  659. u32 num_lm;
  660. u32 num_enc;
  661. u32 num_intf;
  662. enum msm_display_compression_type comp_type;
  663. };
  664. /**
  665. * struct msm_dyn_clk_list - list of dynamic clock rates.
  666. * @count: number of supported clock rates
  667. * @rates: list of supported clock rates
  668. * @type: dynamic clock feature support type
  669. * @front_porches: list of clock rate matching porch compensation values
  670. * @pixel_clks_khz: list of clock rate matching pixel clock values
  671. */
  672. struct msm_dyn_clk_list {
  673. u32 count;
  674. u32 *rates;
  675. u32 type;
  676. u32 *front_porches;
  677. u32 *pixel_clks_khz;
  678. };
  679. /**
  680. * struct msm_mode_info - defines all msm custom mode info
  681. * @frame_rate: frame_rate of the mode
  682. * @vtotal: vtotal calculated for the mode
  683. * @prefill_lines: prefill lines based on porches.
  684. * @jitter_numer: display panel jitter numerator configuration
  685. * @jitter_denom: display panel jitter denominator configuration
  686. * @clk_rate: DSI bit clock per lane in HZ.
  687. * @dfps_maxfps: max FPS of dynamic FPS
  688. * @topology: supported topology for the mode
  689. * @comp_info: compression info supported
  690. * @roi_caps: panel roi capabilities
  691. * @wide_bus_en: wide-bus mode cfg for interface module
  692. * @panel_mode_caps panel mode capabilities
  693. * @mdp_transfer_time_us Specifies the mdp transfer time for command mode
  694. * panels in microseconds.
  695. * @allowed_mode_switches: bit mask to indicate supported mode switch.
  696. * @disable_rsc_solver: Dynamically disable RSC solver for the timing mode due to lower bitclk rate.
  697. * @dyn_clk_list: List of dynamic clock rates for RFI.
  698. * @qsync_min_fps: qsync min fps rate
  699. */
  700. struct msm_mode_info {
  701. uint32_t frame_rate;
  702. uint32_t vtotal;
  703. uint32_t prefill_lines;
  704. uint32_t jitter_numer;
  705. uint32_t jitter_denom;
  706. uint64_t clk_rate;
  707. uint32_t dfps_maxfps;
  708. struct msm_display_topology topology;
  709. struct msm_compression_info comp_info;
  710. struct msm_roi_caps roi_caps;
  711. bool wide_bus_en;
  712. u32 panel_mode_caps;
  713. u32 mdp_transfer_time_us;
  714. u32 allowed_mode_switches;
  715. bool disable_rsc_solver;
  716. struct msm_dyn_clk_list dyn_clk_list;
  717. u32 qsync_min_fps;
  718. };
  719. /**
  720. * struct msm_resource_caps_info - defines hw resources
  721. * @num_lm number of layer mixers available
  722. * @num_dsc number of dsc available
  723. * @num_vdc number of vdc available
  724. * @num_ctl number of ctl available
  725. * @num_3dmux number of 3d mux available
  726. * @max_mixer_width: max width supported by layer mixer
  727. */
  728. struct msm_resource_caps_info {
  729. uint32_t num_lm;
  730. uint32_t num_dsc;
  731. uint32_t num_vdc;
  732. uint32_t num_ctl;
  733. uint32_t num_3dmux;
  734. uint32_t max_mixer_width;
  735. };
  736. /**
  737. * struct msm_display_info - defines display properties
  738. * @intf_type: DRM_MODE_CONNECTOR_ display type
  739. * @capabilities: Bitmask of display flags
  740. * @num_of_h_tiles: Number of horizontal tiles in case of split interface
  741. * @h_tile_instance: Controller instance used per tile. Number of elements is
  742. * based on num_of_h_tiles
  743. * @is_connected: Set to true if display is connected
  744. * @width_mm: Physical width
  745. * @height_mm: Physical height
  746. * @max_width: Max width of display. In case of hot pluggable display
  747. * this is max width supported by controller
  748. * @max_height: Max height of display. In case of hot pluggable display
  749. * this is max height supported by controller
  750. * @clk_rate: DSI bit clock per lane in HZ.
  751. * @display_type: Enum for type of display
  752. * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
  753. * used instead of panel TE in cmd mode panels
  754. * @poms_align_vsync: poms with vsync aligned
  755. * @roi_caps: Region of interest capability info
  756. * @qsync_min_fps Minimum fps supported by Qsync feature
  757. * @has_qsync_min_fps_list True if dsi-supported-qsync-min-fps-list exits
  758. * @has_avr_step_req Panel has defined requirement for AVR steps
  759. * @te_source vsync source pin information
  760. * @dsc_count: max dsc hw blocks used by display (only available
  761. * for dsi display)
  762. * @lm_count: max layer mixer blocks used by display (only available
  763. * for dsi display)
  764. */
  765. struct msm_display_info {
  766. int intf_type;
  767. uint32_t capabilities;
  768. enum panel_op_mode curr_panel_mode;
  769. uint32_t num_of_h_tiles;
  770. uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
  771. bool is_connected;
  772. unsigned int width_mm;
  773. unsigned int height_mm;
  774. uint32_t max_width;
  775. uint32_t max_height;
  776. uint64_t clk_rate;
  777. uint32_t display_type;
  778. bool is_te_using_watchdog_timer;
  779. bool poms_align_vsync;
  780. struct msm_roi_caps roi_caps;
  781. uint32_t qsync_min_fps;
  782. bool has_qsync_min_fps_list;
  783. bool has_avr_step_req;
  784. uint32_t te_source;
  785. uint32_t dsc_count;
  786. uint32_t lm_count;
  787. };
  788. #define MSM_MAX_ROI 4
  789. /**
  790. * struct msm_roi_list - list of regions of interest for a drm object
  791. * @num_rects: number of valid rectangles in the roi array
  792. * @roi: list of roi rectangles
  793. */
  794. struct msm_roi_list {
  795. uint32_t num_rects;
  796. struct drm_clip_rect roi[MSM_MAX_ROI];
  797. };
  798. /**
  799. * struct - msm_display_kickoff_params - info for display features at kickoff
  800. * @rois: Regions of interest structure for mapping CRTC to Connector output
  801. */
  802. struct msm_display_kickoff_params {
  803. struct msm_roi_list *rois;
  804. struct drm_msm_ext_hdr_metadata *hdr_meta;
  805. };
  806. /**
  807. * struct - msm_display_conn_params - info of dpu display features
  808. * @qsync_mode: Qsync mode, where 0: disabled 1: continuous mode 2: oneshot
  809. * @qsync_update: Qsync settings were changed/updated
  810. */
  811. struct msm_display_conn_params {
  812. uint32_t qsync_mode;
  813. bool qsync_update;
  814. };
  815. /**
  816. * struct msm_drm_event - defines custom event notification struct
  817. * @base: base object required for event notification by DRM framework.
  818. * @event: event object required for event notification by DRM framework.
  819. */
  820. struct msm_drm_event {
  821. struct drm_pending_event base;
  822. struct drm_msm_event_resp event;
  823. };
  824. /* Commit/Event thread specific structure */
  825. struct msm_drm_thread {
  826. struct drm_device *dev;
  827. struct task_struct *thread;
  828. unsigned int crtc_id;
  829. struct kthread_worker worker;
  830. };
  831. struct msm_drm_private {
  832. struct drm_device *dev;
  833. struct msm_kms *kms;
  834. struct sde_power_handle phandle;
  835. /* subordinate devices, if present: */
  836. struct platform_device *gpu_pdev;
  837. /* top level MDSS wrapper device (for MDP5 only) */
  838. struct msm_mdss *mdss;
  839. /* possibly this should be in the kms component, but it is
  840. * shared by both mdp4 and mdp5..
  841. */
  842. struct hdmi *hdmi;
  843. /* eDP is for mdp5 only, but kms has not been created
  844. * when edp_bind() and edp_init() are called. Here is the only
  845. * place to keep the edp instance.
  846. */
  847. struct msm_edp *edp;
  848. /* DSI is shared by mdp4 and mdp5 */
  849. struct msm_dsi *dsi[2];
  850. /* when we have more than one 'msm_gpu' these need to be an array: */
  851. struct msm_gpu *gpu;
  852. struct msm_file_private *lastctx;
  853. struct drm_fb_helper *fbdev;
  854. struct msm_rd_state *rd; /* debugfs to dump all submits */
  855. struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
  856. struct msm_perf_state *perf;
  857. /*
  858. * List of inactive GEM objects. Every bo is either in the inactive_list
  859. * or gpu->active_list (for the gpu it is active on[1])
  860. *
  861. * These lists are protected by mm_lock. If struct_mutex is involved, it
  862. * should be aquired prior to mm_lock. One should *not* hold mm_lock in
  863. * get_pages()/vmap()/etc paths, as they can trigger the shrinker.
  864. *
  865. * [1] if someone ever added support for the old 2d cores, there could be
  866. * more than one gpu object
  867. */
  868. struct list_head inactive_list;
  869. struct mutex mm_lock;
  870. struct workqueue_struct *wq;
  871. /* crtcs pending async atomic updates: */
  872. uint32_t pending_crtcs;
  873. uint32_t pending_planes;
  874. wait_queue_head_t pending_crtcs_event;
  875. unsigned int num_planes;
  876. struct drm_plane *planes[MAX_PLANES];
  877. unsigned int num_crtcs;
  878. struct drm_crtc *crtcs[MAX_CRTCS];
  879. struct msm_drm_thread disp_thread[MAX_CRTCS];
  880. struct msm_drm_thread event_thread[MAX_CRTCS];
  881. struct task_struct *pp_event_thread;
  882. struct kthread_worker pp_event_worker;
  883. unsigned int num_encoders;
  884. struct drm_encoder *encoders[MAX_ENCODERS];
  885. unsigned int num_bridges;
  886. struct drm_bridge *bridges[MAX_BRIDGES];
  887. unsigned int num_connectors;
  888. struct drm_connector *connectors[MAX_CONNECTORS];
  889. /* Properties */
  890. struct drm_property *plane_property[PLANE_PROP_COUNT];
  891. struct drm_property *crtc_property[CRTC_PROP_COUNT];
  892. struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
  893. /* Color processing properties for the crtc */
  894. struct drm_property **cp_property;
  895. /* VRAM carveout, used when no IOMMU: */
  896. struct {
  897. unsigned long size;
  898. dma_addr_t paddr;
  899. /* NOTE: mm managed at the page level, size is in # of pages
  900. * and position mm_node->start is in # of pages:
  901. */
  902. struct drm_mm mm;
  903. spinlock_t lock; /* Protects drm_mm node allocation/removal */
  904. } vram;
  905. struct notifier_block vmap_notifier;
  906. struct shrinker shrinker;
  907. struct drm_atomic_state *pm_state;
  908. /* task holding struct_mutex.. currently only used in submit path
  909. * to detect and reject faults from copy_from_user() for submit
  910. * ioctl.
  911. */
  912. struct task_struct *struct_mutex_task;
  913. /* list of clients waiting for events */
  914. struct list_head client_event_list;
  915. /* whether registered and drm_dev_unregister should be called */
  916. bool registered;
  917. /* msm drv debug root node */
  918. struct dentry *debug_root;
  919. /* update the flag when msm driver receives shutdown notification */
  920. bool shutdown_in_progress;
  921. struct mutex vm_client_lock;
  922. struct list_head vm_client_list;
  923. };
  924. /* get struct msm_kms * from drm_device * */
  925. #define ddev_to_msm_kms(D) ((D) && (D)->dev_private ? \
  926. ((struct msm_drm_private *)((D)->dev_private))->kms : NULL)
  927. struct msm_format {
  928. uint32_t pixel_format;
  929. };
  930. int msm_atomic_prepare_fb(struct drm_plane *plane,
  931. struct drm_plane_state *new_state);
  932. void msm_atomic_commit_tail(struct drm_atomic_state *state);
  933. int msm_atomic_commit(struct drm_device *dev,
  934. struct drm_atomic_state *state, bool nonblock);
  935. /* callback from wq once fence has passed: */
  936. struct msm_fence_cb {
  937. struct work_struct work;
  938. uint32_t fence;
  939. void (*func)(struct msm_fence_cb *cb);
  940. };
  941. void __msm_fence_worker(struct work_struct *work);
  942. #define INIT_FENCE_CB(_cb, _func) do { \
  943. INIT_WORK(&(_cb)->work, __msm_fence_worker); \
  944. (_cb)->func = _func; \
  945. } while (0)
  946. struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
  947. void msm_atomic_state_clear(struct drm_atomic_state *state);
  948. void msm_atomic_state_free(struct drm_atomic_state *state);
  949. int msm_gem_init_vma(struct msm_gem_address_space *aspace,
  950. struct msm_gem_vma *vma, int npages);
  951. void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
  952. struct msm_gem_vma *vma, struct sg_table *sgt,
  953. unsigned int flags);
  954. int msm_gem_map_vma(struct msm_gem_address_space *aspace,
  955. struct msm_gem_vma *vma, struct sg_table *sgt, int npages,
  956. unsigned int flags);
  957. struct device *msm_gem_get_aspace_device(struct msm_gem_address_space *aspace);
  958. void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
  959. /* For SDE display */
  960. struct msm_gem_address_space *
  961. msm_gem_smmu_address_space_create(struct drm_device *dev, struct msm_mmu *mmu,
  962. const char *name);
  963. /**
  964. * msm_gem_add_obj_to_aspace_active_list: adds obj to active obj list in aspace
  965. */
  966. void msm_gem_add_obj_to_aspace_active_list(
  967. struct msm_gem_address_space *aspace,
  968. struct drm_gem_object *obj);
  969. /**
  970. * msm_gem_remove_obj_from_aspace_active_list: removes obj from active obj
  971. * list in aspace
  972. */
  973. void msm_gem_remove_obj_from_aspace_active_list(
  974. struct msm_gem_address_space *aspace,
  975. struct drm_gem_object *obj);
  976. /**
  977. * msm_gem_smmu_address_space_get: returns the aspace pointer for the requested
  978. * domain
  979. */
  980. struct msm_gem_address_space *
  981. msm_gem_smmu_address_space_get(struct drm_device *dev,
  982. unsigned int domain);
  983. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  984. void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  985. /**
  986. * msm_gem_aspace_domain_attach_detach: function to inform the attach/detach
  987. * of the domain for this aspace
  988. */
  989. void msm_gem_aspace_domain_attach_detach_update(
  990. struct msm_gem_address_space *aspace,
  991. bool is_detach);
  992. /**
  993. * msm_gem_address_space_register_cb: function to register callback for attach
  994. * and detach of the domain
  995. */
  996. int msm_gem_address_space_register_cb(
  997. struct msm_gem_address_space *aspace,
  998. void (*cb)(void *, bool),
  999. void *cb_data);
  1000. /**
  1001. * msm_gem_address_space_register_cb: function to unregister callback
  1002. */
  1003. int msm_gem_address_space_unregister_cb(
  1004. struct msm_gem_address_space *aspace,
  1005. void (*cb)(void *, bool),
  1006. void *cb_data);
  1007. void msm_gem_submit_free(struct msm_gem_submit *submit);
  1008. int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
  1009. struct drm_file *file);
  1010. void msm_gem_shrinker_init(struct drm_device *dev);
  1011. void msm_gem_shrinker_cleanup(struct drm_device *dev);
  1012. void msm_gem_sync(struct drm_gem_object *obj);
  1013. int msm_gem_mmap_obj(struct drm_gem_object *obj,
  1014. struct vm_area_struct *vma);
  1015. int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
  1016. uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
  1017. int msm_gem_get_iova(struct drm_gem_object *obj,
  1018. struct msm_gem_address_space *aspace, uint64_t *iova);
  1019. uint64_t msm_gem_iova(struct drm_gem_object *obj,
  1020. struct msm_gem_address_space *aspace);
  1021. struct page **msm_gem_get_pages(struct drm_gem_object *obj);
  1022. void msm_gem_put_pages(struct drm_gem_object *obj);
  1023. void msm_gem_put_iova(struct drm_gem_object *obj,
  1024. struct msm_gem_address_space *aspace);
  1025. dma_addr_t msm_gem_get_dma_addr(struct drm_gem_object *obj);
  1026. int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  1027. struct drm_mode_create_dumb *args);
  1028. int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
  1029. uint32_t handle, uint64_t *offset);
  1030. struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
  1031. int msm_gem_prime_vmap(struct drm_gem_object *obj, struct dma_buf_map *map);
  1032. void msm_gem_prime_vunmap(struct drm_gem_object *obj, struct dma_buf_map *map);
  1033. int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  1034. struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
  1035. struct dma_buf_attachment *attach, struct sg_table *sg);
  1036. int msm_gem_prime_pin(struct drm_gem_object *obj);
  1037. void msm_gem_prime_unpin(struct drm_gem_object *obj);
  1038. struct drm_gem_object *msm_gem_prime_import(struct drm_device *dev,
  1039. struct dma_buf *dma_buf);
  1040. void *msm_gem_get_vaddr(struct drm_gem_object *obj);
  1041. void msm_gem_put_vaddr(struct drm_gem_object *obj);
  1042. int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
  1043. int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
  1044. int msm_gem_cpu_fini(struct drm_gem_object *obj);
  1045. void msm_gem_free_object(struct drm_gem_object *obj);
  1046. int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
  1047. uint32_t size, uint32_t flags, uint32_t *handle, char *name);
  1048. struct drm_gem_object *msm_gem_new(struct drm_device *dev,
  1049. uint32_t size, uint32_t flags);
  1050. struct drm_gem_object *msm_gem_import(struct drm_device *dev,
  1051. struct dma_buf *dmabuf, struct sg_table *sgt);
  1052. __printf(2, 3)
  1053. void msm_gem_object_set_name(struct drm_gem_object *bo, const char *fmt, ...);
  1054. int msm_gem_delayed_import(struct drm_gem_object *obj);
  1055. int msm_framebuffer_prepare(struct drm_framebuffer *fb,
  1056. struct msm_gem_address_space *aspace);
  1057. void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
  1058. struct msm_gem_address_space *aspace);
  1059. uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
  1060. struct msm_gem_address_space *aspace, int plane);
  1061. uint32_t msm_framebuffer_phys(struct drm_framebuffer *fb, int plane);
  1062. struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
  1063. const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
  1064. struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
  1065. const struct drm_mode_fb_cmd2 *mode_cmd,
  1066. struct drm_gem_object **bos);
  1067. struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
  1068. struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
  1069. struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
  1070. void msm_fbdev_free(struct drm_device *dev);
  1071. struct hdmi;
  1072. #if IS_ENABLED(CONFIG_DRM_MSM_HDMI)
  1073. int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
  1074. struct drm_encoder *encoder);
  1075. void __init msm_hdmi_register(void);
  1076. void __exit msm_hdmi_unregister(void);
  1077. #else
  1078. static inline void __init msm_hdmi_register(void)
  1079. {
  1080. }
  1081. static inline void __exit msm_hdmi_unregister(void)
  1082. {
  1083. }
  1084. #endif /* CONFIG_DRM_MSM_HDMI */
  1085. struct msm_edp;
  1086. #if IS_ENABLED(CONFIG_DRM_MSM_EDP)
  1087. void __init msm_edp_register(void);
  1088. void __exit msm_edp_unregister(void);
  1089. int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
  1090. struct drm_encoder *encoder);
  1091. #else
  1092. static inline void __init msm_edp_register(void)
  1093. {
  1094. }
  1095. static inline void __exit msm_edp_unregister(void)
  1096. {
  1097. }
  1098. static inline int msm_edp_modeset_init(struct msm_edp *edp,
  1099. struct drm_device *dev, struct drm_encoder *encoder)
  1100. {
  1101. return -EINVAL;
  1102. }
  1103. #endif /* CONFIG_DRM_MSM_EDP */
  1104. struct msm_dsi;
  1105. /* *
  1106. * msm_mode_object_event_notify - notify user-space clients of drm object
  1107. * events.
  1108. * @obj: mode object (crtc/connector) that is generating the event.
  1109. * @event: event that needs to be notified.
  1110. * @payload: payload for the event.
  1111. */
  1112. void msm_mode_object_event_notify(struct drm_mode_object *obj,
  1113. struct drm_device *dev, struct drm_event *event, u8 *payload);
  1114. #if IS_ENABLED(CONFIG_DRM_MSM_DSI)
  1115. static inline void __init msm_dsi_register(void)
  1116. {
  1117. }
  1118. static inline void __exit msm_dsi_unregister(void)
  1119. {
  1120. }
  1121. static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
  1122. struct drm_device *dev,
  1123. struct drm_encoder *encoder)
  1124. {
  1125. return -EINVAL;
  1126. }
  1127. #else
  1128. void __init msm_dsi_register(void);
  1129. void __exit msm_dsi_unregister(void);
  1130. int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
  1131. struct drm_encoder *encoder);
  1132. #endif /* CONFIG_DRM_MSM_DSI */
  1133. #if IS_ENABLED(CONFIG_DRM_MSM_MDP5)
  1134. void __init msm_mdp_register(void);
  1135. void __exit msm_mdp_unregister(void);
  1136. #else
  1137. static inline void __init msm_mdp_register(void)
  1138. {
  1139. }
  1140. static inline void __exit msm_mdp_unregister(void)
  1141. {
  1142. }
  1143. #endif /* CONFIG_DRM_MSM_MDP5 */
  1144. #ifdef CONFIG_DEBUG_FS
  1145. int msm_debugfs_late_init(struct drm_device *dev);
  1146. int msm_rd_debugfs_init(struct drm_minor *minor);
  1147. void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
  1148. __printf(3, 4)
  1149. void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1150. const char *fmt, ...);
  1151. int msm_perf_debugfs_init(struct drm_minor *minor);
  1152. void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
  1153. #else
  1154. static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
  1155. __printf(3, 4)
  1156. static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1157. const char *fmt, ...) {}
  1158. static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
  1159. static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
  1160. #endif
  1161. #if IS_ENABLED(CONFIG_DRM_MSM_DSI)
  1162. void __init dsi_display_register(void);
  1163. void __exit dsi_display_unregister(void);
  1164. #else
  1165. static inline void __init dsi_display_register(void)
  1166. {
  1167. }
  1168. static inline void __exit dsi_display_unregister(void)
  1169. {
  1170. }
  1171. #endif /* CONFIG_DRM_MSM_DSI */
  1172. #if IS_ENABLED(CONFIG_HDCP_QSEECOM)
  1173. void __init msm_hdcp_register(void);
  1174. void __exit msm_hdcp_unregister(void);
  1175. #else
  1176. static inline void __init msm_hdcp_register(void)
  1177. {
  1178. }
  1179. static inline void __exit msm_hdcp_unregister(void)
  1180. {
  1181. }
  1182. #endif /* CONFIG_HDCP_QSEECOM */
  1183. #if IS_ENABLED(CONFIG_DRM_MSM_DP)
  1184. void __init dp_display_register(void);
  1185. void __exit dp_display_unregister(void);
  1186. #else
  1187. static inline void __init dp_display_register(void)
  1188. {
  1189. }
  1190. static inline void __exit dp_display_unregister(void)
  1191. {
  1192. }
  1193. #endif /* CONFIG_DRM_MSM_DP */
  1194. #if IS_ENABLED(CONFIG_DRM_SDE_RSC)
  1195. void __init sde_rsc_register(void);
  1196. void __exit sde_rsc_unregister(void);
  1197. void __init sde_rsc_rpmh_register(void);
  1198. #else
  1199. static inline void __init sde_rsc_register(void)
  1200. {
  1201. }
  1202. static inline void __exit sde_rsc_unregister(void)
  1203. {
  1204. }
  1205. static inline void __init sde_rsc_rpmh_register(void)
  1206. {
  1207. }
  1208. #endif /* CONFIG_DRM_SDE_RSC */
  1209. #if IS_ENABLED(CONFIG_DRM_SDE_WB)
  1210. void __init sde_wb_register(void);
  1211. void __exit sde_wb_unregister(void);
  1212. #else
  1213. static inline void __init sde_wb_register(void)
  1214. {
  1215. }
  1216. static inline void __exit sde_wb_unregister(void)
  1217. {
  1218. }
  1219. #endif /* CONFIG_DRM_SDE_WB */
  1220. #if IS_ENABLED(CONFIG_MSM_SDE_ROTATOR)
  1221. void sde_rotator_register(void);
  1222. void sde_rotator_unregister(void);
  1223. #else
  1224. static inline void sde_rotator_register(void)
  1225. {
  1226. }
  1227. static inline void sde_rotator_unregister(void)
  1228. {
  1229. }
  1230. #endif /* CONFIG_MSM_SDE_ROTATOR */
  1231. #if IS_ENABLED(CONFIG_MSM_SDE_ROTATOR)
  1232. void sde_rotator_smmu_driver_register(void);
  1233. void sde_rotator_smmu_driver_unregister(void);
  1234. #else
  1235. static inline void sde_rotator_smmu_driver_register(void)
  1236. {
  1237. }
  1238. static inline void sde_rotator_smmu_driver_unregister(void)
  1239. {
  1240. }
  1241. #endif /* CONFIG_MSM_SDE_ROTATOR */
  1242. struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
  1243. int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk);
  1244. struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
  1245. const char *name);
  1246. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  1247. const char *dbgname);
  1248. unsigned long msm_iomap_size(struct platform_device *pdev, const char *name);
  1249. unsigned long msm_get_phys_addr(struct platform_device *pdev, const char *name);
  1250. void msm_iounmap(struct platform_device *dev, void __iomem *addr);
  1251. void msm_writel(u32 data, void __iomem *addr);
  1252. u32 msm_readl(const void __iomem *addr);
  1253. #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1254. #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1255. static inline int align_pitch(int width, int bpp)
  1256. {
  1257. int bytespp = (bpp + 7) / 8;
  1258. /* adreno needs pitch aligned to 32 pixels: */
  1259. return bytespp * ALIGN(width, 32);
  1260. }
  1261. /* for the generated headers: */
  1262. #define INVALID_IDX(idx) ({BUG(); 0;})
  1263. #define fui(x) ({BUG(); 0;})
  1264. #define util_float_to_half(x) ({BUG(); 0;})
  1265. #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
  1266. /* for conditionally setting boolean flag(s): */
  1267. #define COND(bool, val) ((bool) ? (val) : 0)
  1268. static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
  1269. {
  1270. ktime_t now = ktime_get();
  1271. unsigned long remaining_jiffies;
  1272. if (ktime_compare(*timeout, now) < 0) {
  1273. remaining_jiffies = 0;
  1274. } else {
  1275. ktime_t rem = ktime_sub(*timeout, now);
  1276. remaining_jiffies = nsecs_to_jiffies(ktime_to_ns(rem));
  1277. }
  1278. return remaining_jiffies;
  1279. }
  1280. int msm_get_mixer_count(struct msm_drm_private *priv,
  1281. const struct drm_display_mode *mode,
  1282. const struct msm_resource_caps_info *res, u32 *num_lm);
  1283. int msm_get_dsc_count(struct msm_drm_private *priv,
  1284. u32 hdisplay, u32 *num_dsc);
  1285. int msm_get_src_bpc(int chroma_format, int bpc);
  1286. #endif /* __MSM_DRV_H__ */