sde_encoder.c 189 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811
  1. /*
  2. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. /* Worst case time required for trigger the frame after the EPT wait */
  70. #define EPT_BACKOFF_THRESHOLD (3 * NSEC_PER_MSEC)
  71. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  72. a.y1 != b.y1 || a.y2 != b.y2)
  73. /**
  74. * enum sde_enc_rc_events - events for resource control state machine
  75. * @SDE_ENC_RC_EVENT_KICKOFF:
  76. * This event happens at NORMAL priority.
  77. * Event that signals the start of the transfer. When this event is
  78. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  79. * Regardless of the previous state, the resource should be in ON state
  80. * at the end of this event. At the end of this event, a delayed work is
  81. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  82. * ktime.
  83. * @SDE_ENC_RC_EVENT_PRE_STOP:
  84. * This event happens at NORMAL priority.
  85. * This event, when received during the ON state, set RSC to IDLE, and
  86. * and leave the RC STATE in the PRE_OFF state.
  87. * It should be followed by the STOP event as part of encoder disable.
  88. * If received during IDLE or OFF states, it will do nothing.
  89. * @SDE_ENC_RC_EVENT_STOP:
  90. * This event happens at NORMAL priority.
  91. * When this event is received, disable all the MDP/DSI core clocks, and
  92. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  93. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  94. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  95. * Resource state should be in OFF at the end of the event.
  96. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there is a seamless mode switch is in prgoress. A
  99. * client needs to leave clocks ON to reduce the mode switch latency.
  100. * @SDE_ENC_RC_EVENT_POST_MODESET:
  101. * This event happens at NORMAL priority from a work item.
  102. * Event signals that seamless mode switch is complete and resources are
  103. * acquired. Clients wants to update the rsc with new vtotal and update
  104. * pm_qos vote.
  105. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  106. * This event happens at NORMAL priority from a work item.
  107. * Event signals that there were no frame updates for
  108. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  109. * and request RSC with IDLE state and change the resource state to IDLE.
  110. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  111. * This event is triggered from the input event thread when touch event is
  112. * received from the input device. On receiving this event,
  113. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  114. clocks and enable RSC.
  115. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  116. * off work since a new commit is imminent.
  117. */
  118. enum sde_enc_rc_events {
  119. SDE_ENC_RC_EVENT_KICKOFF = 1,
  120. SDE_ENC_RC_EVENT_PRE_STOP,
  121. SDE_ENC_RC_EVENT_STOP,
  122. SDE_ENC_RC_EVENT_PRE_MODESET,
  123. SDE_ENC_RC_EVENT_POST_MODESET,
  124. SDE_ENC_RC_EVENT_ENTER_IDLE,
  125. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  126. };
  127. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  128. {
  129. struct sde_encoder_virt *sde_enc;
  130. int i;
  131. sde_enc = to_sde_encoder_virt(drm_enc);
  132. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  133. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  134. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  135. phys->split_role != ENC_ROLE_SLAVE) {
  136. if (enable)
  137. SDE_EVT32(DRMID(drm_enc), enable);
  138. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  139. }
  140. }
  141. }
  142. u32 sde_encoder_get_programmed_fetch_time(struct drm_encoder *drm_enc)
  143. {
  144. struct sde_encoder_virt *sde_enc;
  145. struct sde_encoder_phys *phys;
  146. bool is_vid;
  147. sde_enc = to_sde_encoder_virt(drm_enc);
  148. if (!sde_enc || !sde_enc->phys_encs[0]) {
  149. SDE_ERROR("invalid params\n");
  150. return U32_MAX;
  151. }
  152. phys = sde_enc->phys_encs[0];
  153. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  154. return is_vid ? phys->pf_time_in_us : 0;
  155. }
  156. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  157. {
  158. struct sde_encoder_virt *sde_enc;
  159. struct sde_encoder_phys *cur_master;
  160. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  161. ktime_t tvblank, cur_time;
  162. struct intf_status intf_status = {0};
  163. unsigned long features;
  164. u32 fps;
  165. bool is_cmd, is_vid;
  166. sde_enc = to_sde_encoder_virt(drm_enc);
  167. cur_master = sde_enc->cur_master;
  168. fps = sde_encoder_get_fps(drm_enc);
  169. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  170. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  171. if (!cur_master || !cur_master->hw_intf || !fps
  172. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  173. return 0;
  174. features = cur_master->hw_intf->cap->features;
  175. /*
  176. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  177. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  178. * at panel vsync and not at MDP VSYNC
  179. */
  180. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  181. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  182. if (intf_status.is_prog_fetch_en)
  183. return 0;
  184. }
  185. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  186. qtmr_counter = arch_timer_read_counter();
  187. cur_time = ktime_get_ns();
  188. /* check for counter rollover between the two timestamps [56 bits] */
  189. if (qtmr_counter < vsync_counter) {
  190. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  191. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  192. qtmr_counter >> 32, qtmr_counter, hw_diff,
  193. fps, SDE_EVTLOG_FUNC_CASE1);
  194. } else {
  195. hw_diff = qtmr_counter - vsync_counter;
  196. }
  197. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  198. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  199. /* avoid setting timestamp, if diff is more than one vsync */
  200. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  201. tvblank = 0;
  202. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  203. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  204. fps, SDE_EVTLOG_ERROR);
  205. } else {
  206. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  207. }
  208. SDE_DEBUG_ENC(sde_enc,
  209. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  210. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  211. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  212. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  213. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  214. return tvblank;
  215. }
  216. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  217. {
  218. bool clone_mode;
  219. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  221. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  222. return;
  223. if (test_bit(SDE_UIDLE_WB_FAL_STATUS, &sde_kms->catalog->uidle_cfg.features))
  224. return;
  225. /*
  226. * clone mode is the only scenario where we want to enable software override
  227. * of fal10 veto.
  228. */
  229. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  230. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  231. if (clone_mode && veto) {
  232. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  233. sde_enc->fal10_veto_override = true;
  234. } else if (sde_enc->fal10_veto_override && !veto) {
  235. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  236. sde_enc->fal10_veto_override = false;
  237. }
  238. }
  239. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  240. {
  241. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  242. struct msm_drm_private *priv;
  243. struct sde_kms *sde_kms;
  244. struct device *cpu_dev;
  245. struct cpumask *cpu_mask = NULL;
  246. int cpu = 0;
  247. u32 cpu_dma_latency;
  248. priv = drm_enc->dev->dev_private;
  249. sde_kms = to_sde_kms(priv->kms);
  250. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  251. return;
  252. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  253. cpumask_clear(&sde_enc->valid_cpu_mask);
  254. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  255. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  256. if (!cpu_mask &&
  257. sde_encoder_check_curr_mode(drm_enc,
  258. MSM_DISPLAY_CMD_MODE))
  259. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  260. if (!cpu_mask)
  261. return;
  262. for_each_cpu(cpu, cpu_mask) {
  263. cpu_dev = get_cpu_device(cpu);
  264. if (!cpu_dev) {
  265. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  266. cpu);
  267. return;
  268. }
  269. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  270. dev_pm_qos_add_request(cpu_dev,
  271. &sde_enc->pm_qos_cpu_req[cpu],
  272. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  273. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  274. }
  275. }
  276. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  277. {
  278. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  279. struct device *cpu_dev;
  280. int cpu = 0;
  281. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  282. cpu_dev = get_cpu_device(cpu);
  283. if (!cpu_dev) {
  284. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  285. cpu);
  286. continue;
  287. }
  288. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  289. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  290. }
  291. cpumask_clear(&sde_enc->valid_cpu_mask);
  292. }
  293. static bool _sde_encoder_is_autorefresh_enabled(
  294. struct sde_encoder_virt *sde_enc)
  295. {
  296. struct drm_connector *drm_conn;
  297. if (!sde_enc->cur_master ||
  298. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  299. return false;
  300. drm_conn = sde_enc->cur_master->connector;
  301. if (!drm_conn || !drm_conn->state)
  302. return false;
  303. return sde_connector_get_property(drm_conn->state,
  304. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  305. }
  306. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  307. struct sde_hw_qdss *hw_qdss,
  308. struct sde_encoder_phys *phys, bool enable)
  309. {
  310. if (sde_enc->qdss_status == enable)
  311. return;
  312. sde_enc->qdss_status = enable;
  313. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  314. sde_enc->qdss_status);
  315. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  316. }
  317. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  318. s64 timeout_ms, struct sde_encoder_wait_info *info)
  319. {
  320. int rc = 0;
  321. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  322. ktime_t cur_ktime;
  323. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  324. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  325. do {
  326. rc = wait_event_timeout(*(info->wq),
  327. atomic_read(info->atomic_cnt) == info->count_check,
  328. wait_time_jiffies);
  329. cur_ktime = ktime_get();
  330. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  331. timeout_ms, atomic_read(info->atomic_cnt),
  332. info->count_check);
  333. /* Make an early exit if the condition is already satisfied */
  334. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  335. (info->count_check < curr_atomic_cnt)) {
  336. rc = true;
  337. break;
  338. }
  339. /* If we timed out, counter is valid and time is less, wait again */
  340. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  341. (rc == 0) &&
  342. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  343. return rc;
  344. }
  345. int sde_encoder_helper_hw_fence_extended_wait(struct sde_encoder_phys *phys_enc,
  346. struct sde_hw_ctl *ctl, struct sde_encoder_wait_info *wait_info, int wait_type)
  347. {
  348. int ret = -ETIMEDOUT;
  349. s64 standard_kickoff_timeout_ms = wait_info->timeout_ms;
  350. int timeout_iters = EXTENDED_KICKOFF_TIMEOUT_ITERS;
  351. wait_info->timeout_ms = EXTENDED_KICKOFF_TIMEOUT_MS;
  352. while (ret == -ETIMEDOUT && timeout_iters--) {
  353. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  354. if (ret == -ETIMEDOUT) {
  355. /* if dma_fence is not signaled, keep waiting */
  356. if (!sde_crtc_is_fence_signaled(phys_enc->parent->crtc))
  357. continue;
  358. /* timed-out waiting and no sw-override support for hw-fences */
  359. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override) {
  360. SDE_ERROR("invalid argument(s)\n");
  361. break;
  362. }
  363. /*
  364. * In case the sw and hw fences were triggered at the same time,
  365. * wait the standard kickoff time one more time. Only override if
  366. * we timeout again.
  367. */
  368. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  369. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type, wait_info);
  370. if (ret == -ETIMEDOUT) {
  371. sde_encoder_helper_hw_fence_sw_override(phys_enc, ctl);
  372. /*
  373. * wait the original timeout time again if we
  374. * did sw override due to fence being signaled
  375. */
  376. ret = sde_encoder_helper_wait_for_irq(phys_enc, wait_type,
  377. wait_info);
  378. }
  379. break;
  380. }
  381. }
  382. /* reset the timeout value */
  383. wait_info->timeout_ms = standard_kickoff_timeout_ms;
  384. return ret;
  385. }
  386. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  387. {
  388. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  389. return sde_enc &&
  390. (sde_enc->disp_info.display_type ==
  391. SDE_CONNECTOR_PRIMARY);
  392. }
  393. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  394. {
  395. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  396. return sde_enc &&
  397. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  398. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  399. }
  400. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  401. {
  402. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  403. return sde_enc &&
  404. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  405. }
  406. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  407. {
  408. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  409. return sde_enc && sde_enc->cur_master &&
  410. sde_enc->cur_master->cont_splash_enabled;
  411. }
  412. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  413. enum sde_intr_idx intr_idx)
  414. {
  415. SDE_EVT32(DRMID(phys_enc->parent),
  416. phys_enc->intf_idx - INTF_0,
  417. phys_enc->hw_pp->idx - PINGPONG_0,
  418. intr_idx);
  419. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  420. if (phys_enc->parent_ops.handle_frame_done)
  421. phys_enc->parent_ops.handle_frame_done(
  422. phys_enc->parent, phys_enc,
  423. SDE_ENCODER_FRAME_EVENT_ERROR);
  424. }
  425. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  426. enum sde_intr_idx intr_idx,
  427. struct sde_encoder_wait_info *wait_info)
  428. {
  429. struct sde_encoder_irq *irq;
  430. u32 irq_status;
  431. int ret, i;
  432. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  433. SDE_ERROR("invalid params\n");
  434. return -EINVAL;
  435. }
  436. irq = &phys_enc->irq[intr_idx];
  437. /* note: do master / slave checking outside */
  438. /* return EWOULDBLOCK since we know the wait isn't necessary */
  439. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  440. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  441. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  442. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  443. return -EWOULDBLOCK;
  444. }
  445. if (irq->irq_idx < 0) {
  446. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  447. irq->name, irq->hw_idx);
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx);
  450. return 0;
  451. }
  452. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  453. atomic_read(wait_info->atomic_cnt));
  454. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  455. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  456. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  457. /*
  458. * Some module X may disable interrupt for longer duration
  459. * and it may trigger all interrupts including timer interrupt
  460. * when module X again enable the interrupt.
  461. * That may cause interrupt wait timeout API in this API.
  462. * It is handled by split the wait timer in two halves.
  463. */
  464. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  465. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  466. irq->hw_idx,
  467. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  468. wait_info);
  469. if (ret)
  470. break;
  471. }
  472. if (ret <= 0) {
  473. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  474. irq->irq_idx, true);
  475. if (irq_status) {
  476. unsigned long flags;
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  478. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  479. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  480. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  481. local_irq_save(flags);
  482. irq->cb.func(phys_enc, irq->irq_idx);
  483. local_irq_restore(flags);
  484. ret = 0;
  485. } else {
  486. ret = -ETIMEDOUT;
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  488. irq->hw_idx, irq->irq_idx,
  489. phys_enc->hw_pp->idx - PINGPONG_0,
  490. atomic_read(wait_info->atomic_cnt), irq_status,
  491. SDE_EVTLOG_ERROR);
  492. }
  493. } else {
  494. ret = 0;
  495. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  496. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  497. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  498. }
  499. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  500. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  501. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  502. return ret;
  503. }
  504. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  505. enum sde_intr_idx intr_idx)
  506. {
  507. struct sde_encoder_irq *irq;
  508. int ret = 0;
  509. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  510. SDE_ERROR("invalid params\n");
  511. return -EINVAL;
  512. }
  513. irq = &phys_enc->irq[intr_idx];
  514. if (irq->irq_idx >= 0) {
  515. SDE_DEBUG_PHYS(phys_enc,
  516. "skipping already registered irq %s type %d\n",
  517. irq->name, irq->intr_type);
  518. return 0;
  519. }
  520. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  521. irq->intr_type, irq->hw_idx);
  522. if (irq->irq_idx < 0) {
  523. SDE_ERROR_PHYS(phys_enc,
  524. "failed to lookup IRQ index for %s type:%d\n",
  525. irq->name, irq->intr_type);
  526. return -EINVAL;
  527. }
  528. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  529. &irq->cb);
  530. if (ret) {
  531. SDE_ERROR_PHYS(phys_enc,
  532. "failed to register IRQ callback for %s\n",
  533. irq->name);
  534. irq->irq_idx = -EINVAL;
  535. return ret;
  536. }
  537. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  538. if (ret) {
  539. SDE_ERROR_PHYS(phys_enc,
  540. "enable IRQ for intr:%s failed, irq_idx %d\n",
  541. irq->name, irq->irq_idx);
  542. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  543. irq->irq_idx, &irq->cb);
  544. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  545. irq->irq_idx, SDE_EVTLOG_ERROR);
  546. irq->irq_idx = -EINVAL;
  547. return ret;
  548. }
  549. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  550. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  551. irq->name, irq->irq_idx);
  552. return ret;
  553. }
  554. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  555. enum sde_intr_idx intr_idx)
  556. {
  557. struct sde_encoder_irq *irq;
  558. int ret;
  559. if (!phys_enc) {
  560. SDE_ERROR("invalid encoder\n");
  561. return -EINVAL;
  562. }
  563. irq = &phys_enc->irq[intr_idx];
  564. /* silently skip irqs that weren't registered */
  565. if (irq->irq_idx < 0) {
  566. SDE_ERROR(
  567. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  568. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx);
  570. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  571. irq->irq_idx, SDE_EVTLOG_ERROR);
  572. return 0;
  573. }
  574. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  575. if (ret)
  576. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  577. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  578. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  579. &irq->cb);
  580. if (ret)
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  582. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  583. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  584. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  585. irq->irq_idx = -EINVAL;
  586. return 0;
  587. }
  588. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  589. struct sde_encoder_hw_resources *hw_res,
  590. struct drm_connector_state *conn_state)
  591. {
  592. struct sde_encoder_virt *sde_enc = NULL;
  593. int ret, i = 0;
  594. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  595. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  596. -EINVAL, !drm_enc, !hw_res, !conn_state,
  597. hw_res ? !hw_res->comp_info : 0);
  598. return;
  599. }
  600. sde_enc = to_sde_encoder_virt(drm_enc);
  601. SDE_DEBUG_ENC(sde_enc, "\n");
  602. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  603. hw_res->display_type = sde_enc->disp_info.display_type;
  604. /* Query resources used by phys encs, expected to be without overlap */
  605. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  606. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  607. if (phys && phys->ops.get_hw_resources)
  608. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  609. }
  610. /*
  611. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  612. * called from atomic_check phase. Use the below API to get mode
  613. * information of the temporary conn_state passed
  614. */
  615. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  616. if (ret)
  617. SDE_ERROR("failed to get topology ret %d\n", ret);
  618. ret = sde_connector_state_get_compression_info(conn_state,
  619. hw_res->comp_info);
  620. if (ret)
  621. SDE_ERROR("failed to get compression info ret %d\n", ret);
  622. }
  623. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  624. {
  625. struct sde_encoder_virt *sde_enc = NULL;
  626. int i = 0;
  627. unsigned int num_encs;
  628. if (!drm_enc) {
  629. SDE_ERROR("invalid encoder\n");
  630. return;
  631. }
  632. sde_enc = to_sde_encoder_virt(drm_enc);
  633. SDE_DEBUG_ENC(sde_enc, "\n");
  634. num_encs = sde_enc->num_phys_encs;
  635. mutex_lock(&sde_enc->enc_lock);
  636. sde_rsc_client_destroy(sde_enc->rsc_client);
  637. for (i = 0; i < num_encs; i++) {
  638. struct sde_encoder_phys *phys;
  639. phys = sde_enc->phys_vid_encs[i];
  640. if (phys && phys->ops.destroy) {
  641. phys->ops.destroy(phys);
  642. --sde_enc->num_phys_encs;
  643. sde_enc->phys_vid_encs[i] = NULL;
  644. }
  645. phys = sde_enc->phys_cmd_encs[i];
  646. if (phys && phys->ops.destroy) {
  647. phys->ops.destroy(phys);
  648. --sde_enc->num_phys_encs;
  649. sde_enc->phys_cmd_encs[i] = NULL;
  650. }
  651. phys = sde_enc->phys_encs[i];
  652. if (phys && phys->ops.destroy) {
  653. phys->ops.destroy(phys);
  654. --sde_enc->num_phys_encs;
  655. sde_enc->phys_encs[i] = NULL;
  656. }
  657. }
  658. if (sde_enc->num_phys_encs)
  659. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  660. sde_enc->num_phys_encs);
  661. sde_enc->num_phys_encs = 0;
  662. mutex_unlock(&sde_enc->enc_lock);
  663. drm_encoder_cleanup(drm_enc);
  664. mutex_destroy(&sde_enc->enc_lock);
  665. kfree(sde_enc->input_handler);
  666. sde_enc->input_handler = NULL;
  667. kfree(sde_enc);
  668. }
  669. void sde_encoder_helper_update_intf_cfg(
  670. struct sde_encoder_phys *phys_enc)
  671. {
  672. struct sde_encoder_virt *sde_enc;
  673. struct sde_hw_intf_cfg_v1 *intf_cfg;
  674. enum sde_3d_blend_mode mode_3d;
  675. if (!phys_enc || !phys_enc->hw_pp) {
  676. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  677. return;
  678. }
  679. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  680. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  681. SDE_DEBUG_ENC(sde_enc,
  682. "intf_cfg updated for %d at idx %d\n",
  683. phys_enc->intf_idx,
  684. intf_cfg->intf_count);
  685. /* setup interface configuration */
  686. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  687. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  688. return;
  689. }
  690. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  691. if (phys_enc == sde_enc->cur_master) {
  692. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  693. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  694. else
  695. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  696. }
  697. /* configure this interface as master for split display */
  698. if (phys_enc->split_role == ENC_ROLE_MASTER)
  699. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  700. /* setup which pp blk will connect to this intf */
  701. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  702. phys_enc->hw_intf->ops.bind_pingpong_blk(
  703. phys_enc->hw_intf,
  704. true,
  705. phys_enc->hw_pp->idx);
  706. /*setup merge_3d configuration */
  707. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  708. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  709. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  710. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  711. phys_enc->hw_pp->merge_3d->idx;
  712. if (phys_enc->hw_pp->ops.setup_3d_mode)
  713. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  714. mode_3d);
  715. }
  716. void sde_encoder_helper_split_config(
  717. struct sde_encoder_phys *phys_enc,
  718. enum sde_intf interface)
  719. {
  720. struct sde_encoder_virt *sde_enc;
  721. struct split_pipe_cfg *cfg;
  722. struct sde_hw_mdp *hw_mdptop;
  723. enum sde_rm_topology_name topology;
  724. struct msm_display_info *disp_info;
  725. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  726. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  727. return;
  728. }
  729. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  730. hw_mdptop = phys_enc->hw_mdptop;
  731. disp_info = &sde_enc->disp_info;
  732. cfg = &phys_enc->hw_intf->cfg;
  733. memset(cfg, 0, sizeof(*cfg));
  734. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  735. return;
  736. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  737. cfg->split_link_en = true;
  738. /**
  739. * disable split modes since encoder will be operating in as the only
  740. * encoder, either for the entire use case in the case of, for example,
  741. * single DSI, or for this frame in the case of left/right only partial
  742. * update.
  743. */
  744. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  745. if (hw_mdptop->ops.setup_split_pipe)
  746. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  747. if (hw_mdptop->ops.setup_pp_split)
  748. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  749. return;
  750. }
  751. cfg->en = true;
  752. cfg->mode = phys_enc->intf_mode;
  753. cfg->intf = interface;
  754. if (cfg->en && phys_enc->ops.needs_single_flush &&
  755. phys_enc->ops.needs_single_flush(phys_enc))
  756. cfg->split_flush_en = true;
  757. topology = sde_connector_get_topology_name(phys_enc->connector);
  758. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  759. cfg->pp_split_slave = cfg->intf;
  760. else
  761. cfg->pp_split_slave = INTF_MAX;
  762. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  763. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  764. if (hw_mdptop->ops.setup_split_pipe)
  765. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  766. } else if (sde_enc->hw_pp[0]) {
  767. /*
  768. * slave encoder
  769. * - determine split index from master index,
  770. * assume master is first pp
  771. */
  772. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  773. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  774. cfg->pp_split_index);
  775. if (hw_mdptop->ops.setup_pp_split)
  776. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  777. }
  778. }
  779. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  780. {
  781. struct sde_encoder_virt *sde_enc;
  782. int i = 0;
  783. if (!drm_enc)
  784. return false;
  785. sde_enc = to_sde_encoder_virt(drm_enc);
  786. if (!sde_enc)
  787. return false;
  788. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  789. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  790. if (phys && phys->in_clone_mode)
  791. return true;
  792. }
  793. return false;
  794. }
  795. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  796. struct drm_crtc *crtc)
  797. {
  798. struct sde_encoder_virt *sde_enc;
  799. int i;
  800. if (!drm_enc)
  801. return false;
  802. sde_enc = to_sde_encoder_virt(drm_enc);
  803. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  804. return false;
  805. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  806. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  807. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  808. return true;
  809. }
  810. return false;
  811. }
  812. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  813. struct drm_crtc_state *crtc_state)
  814. {
  815. struct sde_encoder_virt *sde_enc;
  816. struct sde_crtc_state *sde_crtc_state;
  817. int i = 0;
  818. if (!drm_enc || !crtc_state) {
  819. SDE_DEBUG("invalid params\n");
  820. return;
  821. }
  822. sde_enc = to_sde_encoder_virt(drm_enc);
  823. sde_crtc_state = to_sde_crtc_state(crtc_state);
  824. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  825. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  826. return;
  827. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  828. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  829. if (phys) {
  830. phys->in_clone_mode = true;
  831. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  832. }
  833. }
  834. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  835. sde_crtc_state->cwb_enc_mask = 0;
  836. }
  837. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  838. struct drm_crtc_state *crtc_state,
  839. struct drm_connector_state *conn_state)
  840. {
  841. const struct drm_display_mode *mode;
  842. struct drm_display_mode *adj_mode;
  843. int i = 0;
  844. int ret = 0;
  845. mode = &crtc_state->mode;
  846. adj_mode = &crtc_state->adjusted_mode;
  847. /* perform atomic check on the first physical encoder (master) */
  848. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  849. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  850. if (phys && phys->ops.atomic_check)
  851. ret = phys->ops.atomic_check(phys, crtc_state,
  852. conn_state);
  853. else if (phys && phys->ops.mode_fixup)
  854. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  855. ret = -EINVAL;
  856. if (ret) {
  857. SDE_ERROR_ENC(sde_enc,
  858. "mode unsupported, phys idx %d\n", i);
  859. break;
  860. }
  861. }
  862. return ret;
  863. }
  864. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  865. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  866. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  867. {
  868. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  869. int ret = 0;
  870. if (crtc_state->mode_changed || crtc_state->active_changed) {
  871. struct sde_rect mode_roi, roi;
  872. u32 width, height;
  873. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  874. mode_roi.x = 0;
  875. mode_roi.y = 0;
  876. mode_roi.w = width;
  877. mode_roi.h = height;
  878. if (sde_conn_state->rois.num_rects) {
  879. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  880. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  881. SDE_ERROR_ENC(sde_enc,
  882. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  883. roi.x, roi.y, roi.w, roi.h);
  884. ret = -EINVAL;
  885. }
  886. }
  887. if (sde_crtc_state->user_roi_list.num_rects) {
  888. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  889. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  890. SDE_ERROR_ENC(sde_enc,
  891. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  892. roi.x, roi.y, roi.w, roi.h);
  893. ret = -EINVAL;
  894. }
  895. }
  896. }
  897. return ret;
  898. }
  899. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  900. struct drm_crtc_state *crtc_state,
  901. struct drm_connector_state *conn_state,
  902. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  903. struct sde_connector *sde_conn,
  904. struct sde_connector_state *sde_conn_state)
  905. {
  906. int ret = 0;
  907. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  908. struct msm_sub_mode sub_mode;
  909. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  910. struct msm_display_topology *topology = NULL;
  911. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  912. CONNECTOR_PROP_DSC_MODE);
  913. sub_mode.pixel_format_mode = sde_connector_get_property(conn_state,
  914. CONNECTOR_PROP_BPP_MODE);
  915. ret = sde_connector_get_mode_info(&sde_conn->base,
  916. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  917. if (ret) {
  918. SDE_ERROR_ENC(sde_enc,
  919. "failed to get mode info, rc = %d\n", ret);
  920. return ret;
  921. }
  922. if (sde_conn_state->mode_info.comp_info.comp_type &&
  923. sde_conn_state->mode_info.comp_info.comp_ratio >=
  924. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  925. SDE_ERROR_ENC(sde_enc,
  926. "invalid compression ratio: %d\n",
  927. sde_conn_state->mode_info.comp_info.comp_ratio);
  928. ret = -EINVAL;
  929. return ret;
  930. }
  931. /* Reserve dynamic resources, indicating atomic_check phase */
  932. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  933. conn_state, true);
  934. if (ret) {
  935. if (ret != -EAGAIN)
  936. SDE_ERROR_ENC(sde_enc,
  937. "RM failed to reserve resources, rc = %d\n", ret);
  938. return ret;
  939. }
  940. /**
  941. * Update connector state with the topology selected for the
  942. * resource set validated. Reset the topology if we are
  943. * de-activating crtc.
  944. */
  945. if (crtc_state->active) {
  946. topology = &sde_conn_state->mode_info.topology;
  947. ret = sde_rm_update_topology(&sde_kms->rm,
  948. conn_state, topology);
  949. if (ret) {
  950. SDE_ERROR_ENC(sde_enc,
  951. "RM failed to update topology, rc: %d\n", ret);
  952. return ret;
  953. }
  954. }
  955. ret = sde_connector_set_blob_data(conn_state->connector,
  956. conn_state,
  957. CONNECTOR_PROP_SDE_INFO);
  958. if (ret) {
  959. SDE_ERROR_ENC(sde_enc,
  960. "connector failed to update info, rc: %d\n",
  961. ret);
  962. return ret;
  963. }
  964. }
  965. return ret;
  966. }
  967. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  968. {
  969. struct sde_connector *sde_conn = NULL;
  970. struct sde_kms *sde_kms = NULL;
  971. struct drm_connector *conn = NULL;
  972. if (!drm_enc) {
  973. SDE_ERROR("invalid drm encoder\n");
  974. return false;
  975. }
  976. sde_kms = sde_encoder_get_kms(drm_enc);
  977. if (!sde_kms)
  978. return false;
  979. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  980. if (!conn || !conn->state)
  981. return false;
  982. sde_conn = to_sde_connector(conn);
  983. if (!sde_conn)
  984. return false;
  985. return sde_connector_is_line_insertion_supported(sde_conn);
  986. }
  987. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  988. u32 *qsync_fps, struct drm_connector_state *conn_state)
  989. {
  990. struct sde_encoder_virt *sde_enc;
  991. int rc = 0;
  992. struct sde_connector *sde_conn;
  993. if (!qsync_fps)
  994. return;
  995. *qsync_fps = 0;
  996. if (!drm_enc) {
  997. SDE_ERROR("invalid drm encoder\n");
  998. return;
  999. }
  1000. sde_enc = to_sde_encoder_virt(drm_enc);
  1001. if (!sde_enc->cur_master) {
  1002. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  1003. return;
  1004. }
  1005. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1006. if (sde_conn->ops.get_qsync_min_fps)
  1007. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  1008. if (rc < 0) {
  1009. SDE_ERROR("invalid qsync min fps %d\n", rc);
  1010. return;
  1011. }
  1012. *qsync_fps = rc;
  1013. }
  1014. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  1015. struct sde_connector_state *sde_conn_state)
  1016. {
  1017. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  1018. u32 min_fps, step_fps = 0;
  1019. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  1020. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  1021. CONNECTOR_PROP_QSYNC_MODE);
  1022. u32 avr_step_state = sde_connector_get_property(&sde_conn_state->base,
  1023. CONNECTOR_PROP_AVR_STEP_STATE);
  1024. if ((avr_step_state == AVR_STEP_NONE) || !sde_conn->ops.get_avr_step_fps)
  1025. return 0;
  1026. if (!qsync_mode && avr_step_state) {
  1027. SDE_ERROR("invalid config: avr-step enabled without qsync\n");
  1028. return -EINVAL;
  1029. }
  1030. step_fps = sde_conn->ops.get_avr_step_fps(&sde_conn_state->base);
  1031. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  1032. &sde_conn_state->base);
  1033. if (!min_fps || !nom_fps || step_fps % nom_fps || step_fps % min_fps
  1034. || step_fps < nom_fps || (vtotal * nom_fps) % step_fps) {
  1035. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  1036. min_fps, step_fps, vtotal);
  1037. return -EINVAL;
  1038. }
  1039. return 0;
  1040. }
  1041. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  1042. struct sde_connector_state *sde_conn_state)
  1043. {
  1044. int rc = 0;
  1045. bool qsync_dirty, has_modeset, ept;
  1046. struct drm_connector_state *conn_state = &sde_conn_state->base;
  1047. u32 qsync_mode;
  1048. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  1049. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  1050. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1051. ept = msm_property_is_dirty(&sde_conn->property_info,
  1052. &sde_conn_state->property_state, CONNECTOR_PROP_EPT);
  1053. if (has_modeset && qsync_dirty &&
  1054. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1055. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1056. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1057. sde_conn_state->msm_mode.private_flags);
  1058. return -EINVAL;
  1059. }
  1060. qsync_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_QSYNC_MODE);
  1061. if (qsync_dirty || (qsync_mode && has_modeset))
  1062. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state);
  1063. return rc;
  1064. }
  1065. static int sde_encoder_virt_atomic_check(
  1066. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1067. struct drm_connector_state *conn_state)
  1068. {
  1069. struct sde_encoder_virt *sde_enc;
  1070. struct sde_kms *sde_kms;
  1071. const struct drm_display_mode *mode;
  1072. struct drm_display_mode *adj_mode;
  1073. struct sde_connector *sde_conn = NULL;
  1074. struct sde_connector_state *sde_conn_state = NULL;
  1075. struct sde_crtc_state *sde_crtc_state = NULL;
  1076. enum sde_rm_topology_name old_top;
  1077. enum sde_rm_topology_name top_name;
  1078. struct msm_display_info *disp_info;
  1079. int ret = 0;
  1080. if (!drm_enc || !crtc_state || !conn_state) {
  1081. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1082. !drm_enc, !crtc_state, !conn_state);
  1083. return -EINVAL;
  1084. }
  1085. sde_enc = to_sde_encoder_virt(drm_enc);
  1086. disp_info = &sde_enc->disp_info;
  1087. SDE_DEBUG_ENC(sde_enc, "\n");
  1088. sde_kms = sde_encoder_get_kms(drm_enc);
  1089. if (!sde_kms)
  1090. return -EINVAL;
  1091. mode = &crtc_state->mode;
  1092. adj_mode = &crtc_state->adjusted_mode;
  1093. sde_conn = to_sde_connector(conn_state->connector);
  1094. sde_conn_state = to_sde_connector_state(conn_state);
  1095. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1096. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1097. if (ret)
  1098. return ret;
  1099. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1100. crtc_state->active_changed, crtc_state->connectors_changed);
  1101. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1102. conn_state);
  1103. if (ret)
  1104. return ret;
  1105. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1106. conn_state, sde_conn_state, sde_crtc_state);
  1107. if (ret)
  1108. return ret;
  1109. /**
  1110. * record topology in previous atomic state to be able to handle
  1111. * topology transitions correctly.
  1112. */
  1113. old_top = sde_connector_get_property(conn_state,
  1114. CONNECTOR_PROP_TOPOLOGY_NAME);
  1115. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1116. if (ret)
  1117. return ret;
  1118. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1119. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1120. if (ret)
  1121. return ret;
  1122. top_name = sde_connector_get_property(conn_state,
  1123. CONNECTOR_PROP_TOPOLOGY_NAME);
  1124. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1125. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1126. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1127. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1128. top_name);
  1129. return -EINVAL;
  1130. }
  1131. }
  1132. ret = sde_connector_roi_v1_check_roi(conn_state);
  1133. if (ret) {
  1134. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1135. ret);
  1136. return ret;
  1137. }
  1138. drm_mode_set_crtcinfo(adj_mode, 0);
  1139. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1140. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1141. sde_conn_state->msm_mode.private_flags,
  1142. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1143. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1144. return ret;
  1145. }
  1146. static void _sde_encoder_get_connector_roi(
  1147. struct sde_encoder_virt *sde_enc,
  1148. struct sde_rect *merged_conn_roi)
  1149. {
  1150. struct drm_connector *drm_conn;
  1151. struct sde_connector_state *c_state;
  1152. if (!sde_enc || !merged_conn_roi)
  1153. return;
  1154. drm_conn = sde_enc->phys_encs[0]->connector;
  1155. if (!drm_conn || !drm_conn->state)
  1156. return;
  1157. c_state = to_sde_connector_state(drm_conn->state);
  1158. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1159. }
  1160. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1161. {
  1162. struct sde_encoder_virt *sde_enc;
  1163. struct drm_connector *drm_conn;
  1164. struct drm_display_mode *adj_mode;
  1165. struct sde_rect roi;
  1166. if (!drm_enc) {
  1167. SDE_ERROR("invalid encoder parameter\n");
  1168. return -EINVAL;
  1169. }
  1170. sde_enc = to_sde_encoder_virt(drm_enc);
  1171. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1172. SDE_ERROR("invalid crtc parameter\n");
  1173. return -EINVAL;
  1174. }
  1175. if (!sde_enc->cur_master) {
  1176. SDE_ERROR("invalid cur_master parameter\n");
  1177. return -EINVAL;
  1178. }
  1179. adj_mode = &sde_enc->cur_master->cached_mode;
  1180. drm_conn = sde_enc->cur_master->connector;
  1181. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1182. if (sde_kms_rect_is_null(&roi)) {
  1183. roi.w = adj_mode->hdisplay;
  1184. roi.h = adj_mode->vdisplay;
  1185. }
  1186. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1187. sizeof(sde_enc->prv_conn_roi));
  1188. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1189. return 0;
  1190. }
  1191. static void _sde_encoder_update_ppb_size(struct drm_encoder *drm_enc)
  1192. {
  1193. struct sde_kms *sde_kms;
  1194. struct sde_hw_mdp *hw_mdp;
  1195. struct drm_display_mode *mode;
  1196. struct sde_encoder_virt *sde_enc;
  1197. u32 pixels_per_pp, num_lm_or_pp, latency_lines;
  1198. int i;
  1199. if (!drm_enc) {
  1200. SDE_ERROR("invalid encoder parameter\n");
  1201. return;
  1202. }
  1203. sde_enc = to_sde_encoder_virt(drm_enc);
  1204. if (!sde_enc->cur_master || !sde_enc->cur_master->connector) {
  1205. SDE_ERROR_ENC(sde_enc, "invalid master or conn\n");
  1206. return;
  1207. }
  1208. /* program only for realtime displays */
  1209. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL)
  1210. return;
  1211. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1212. if (!sde_kms) {
  1213. SDE_ERROR_ENC(sde_enc, "invalid sde_kms\n");
  1214. return;
  1215. }
  1216. /* check if hw support is available, early return if not available */
  1217. if (sde_kms->catalog->ppb_sz_program == SDE_PPB_SIZE_THRU_NONE)
  1218. return;
  1219. hw_mdp = sde_kms->hw_mdp;
  1220. if (!hw_mdp) {
  1221. SDE_ERROR_ENC(sde_enc, "invalid mdp top\n");
  1222. return;
  1223. }
  1224. mode = &drm_enc->crtc->state->adjusted_mode;
  1225. num_lm_or_pp = sde_enc->cur_channel_cnt;
  1226. latency_lines = sde_kms->catalog->ppb_buf_max_lines;
  1227. for (i = 0; i < num_lm_or_pp; i++) {
  1228. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[i];
  1229. if (!hw_pp) {
  1230. SDE_ERROR_ENC(sde_enc, "invalid hw_pp i:%d pp_cnt:%d\n", i, num_lm_or_pp);
  1231. return;
  1232. }
  1233. if (hw_pp->ops.set_ppb_fifo_size) {
  1234. pixels_per_pp = mult_frac(mode->hdisplay, latency_lines, num_lm_or_pp);
  1235. hw_pp->ops.set_ppb_fifo_size(hw_pp, pixels_per_pp);
  1236. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, mode->hdisplay, pixels_per_pp,
  1237. sde_kms->catalog->ppb_sz_program, SDE_EVTLOG_FUNC_CASE1);
  1238. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1239. i, num_lm_or_pp, pixels_per_pp);
  1240. } else if (hw_mdp->ops.set_ppb_fifo_size) {
  1241. struct sde_connector *sde_conn =
  1242. to_sde_connector(sde_enc->cur_master->connector);
  1243. if (!sde_conn || !sde_conn->max_mode_width) {
  1244. SDE_DEBUG_ENC(sde_enc, "failed to get max horizantal resolution\n");
  1245. return;
  1246. }
  1247. pixels_per_pp = mult_frac(sde_conn->max_mode_width,
  1248. latency_lines, num_lm_or_pp);
  1249. hw_mdp->ops.set_ppb_fifo_size(hw_mdp, hw_pp->idx, pixels_per_pp);
  1250. SDE_EVT32(DRMID(drm_enc), i, hw_pp->idx, sde_conn->max_mode_width,
  1251. pixels_per_pp, sde_kms->catalog->ppb_sz_program,
  1252. SDE_EVTLOG_FUNC_CASE2);
  1253. SDE_DEBUG_ENC(sde_enc, "hw-pp i:%d pp_cnt:%d pixels_per_pp:%d\n",
  1254. i, num_lm_or_pp, pixels_per_pp);
  1255. } else {
  1256. SDE_ERROR_ENC(sde_enc, "invalid - ppb fifo size support is partial\n");
  1257. }
  1258. }
  1259. }
  1260. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1261. {
  1262. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1263. struct sde_kms *sde_kms;
  1264. struct sde_hw_mdp *hw_mdptop;
  1265. struct sde_encoder_virt *sde_enc;
  1266. int i;
  1267. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1268. if (!sde_enc) {
  1269. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1270. return;
  1271. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1272. SDE_ERROR("invalid num phys enc %d/%d\n",
  1273. sde_enc->num_phys_encs,
  1274. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1275. return;
  1276. }
  1277. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1278. if (!sde_kms) {
  1279. SDE_ERROR("invalid sde_kms\n");
  1280. return;
  1281. }
  1282. hw_mdptop = sde_kms->hw_mdp;
  1283. if (!hw_mdptop) {
  1284. SDE_ERROR("invalid mdptop\n");
  1285. return;
  1286. }
  1287. if (hw_mdptop->ops.setup_vsync_source) {
  1288. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1289. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1290. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1291. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1292. vsync_cfg.vsync_source = vsync_source;
  1293. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1294. }
  1295. }
  1296. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1297. struct msm_display_info *disp_info)
  1298. {
  1299. struct sde_encoder_phys *phys;
  1300. struct sde_connector *sde_conn;
  1301. int i;
  1302. u32 vsync_source;
  1303. if (!sde_enc || !disp_info) {
  1304. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1305. sde_enc != NULL, disp_info != NULL);
  1306. return;
  1307. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1308. SDE_ERROR("invalid num phys enc %d/%d\n",
  1309. sde_enc->num_phys_encs,
  1310. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1311. return;
  1312. }
  1313. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1314. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1315. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1316. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1317. else
  1318. vsync_source = sde_enc->te_source;
  1319. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1320. disp_info->is_te_using_watchdog_timer);
  1321. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1322. phys = sde_enc->phys_encs[i];
  1323. if (phys && phys->ops.setup_vsync_source)
  1324. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1325. }
  1326. }
  1327. }
  1328. static void sde_encoder_control_te(struct sde_encoder_virt *sde_enc, bool enable)
  1329. {
  1330. struct sde_encoder_phys *phys;
  1331. int i;
  1332. if (!sde_enc) {
  1333. SDE_ERROR("invalid sde encoder\n");
  1334. return;
  1335. }
  1336. for (i = 0; i < sde_enc->num_phys_encs && i < ARRAY_SIZE(sde_enc->phys_encs); i++) {
  1337. phys = sde_enc->phys_encs[i];
  1338. if (phys && phys->ops.control_te)
  1339. phys->ops.control_te(phys, enable);
  1340. }
  1341. }
  1342. static void _sde_encoder_wait_for_vsync_on_autorefresh_busy(struct sde_encoder_phys *phys_enc)
  1343. {
  1344. u32 autorefresh_status;
  1345. int ret = 0;
  1346. if (!phys_enc || !phys_enc->hw_intf || !phys_enc->hw_intf->ops.get_autorefresh_status) {
  1347. SDE_ERROR("invalid params\n");
  1348. return;
  1349. }
  1350. autorefresh_status = phys_enc->hw_intf->ops.get_autorefresh_status(phys_enc->hw_intf);
  1351. if (autorefresh_status) {
  1352. ret = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_VBLANK);
  1353. if (ret) {
  1354. autorefresh_status = phys_enc->hw_intf->ops.get_autorefresh_status(
  1355. phys_enc->hw_intf);
  1356. SDE_ERROR("wait for vblank timed out, autorefresh_status:%d\n",
  1357. autorefresh_status);
  1358. }
  1359. }
  1360. }
  1361. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1362. bool watchdog_te)
  1363. {
  1364. struct sde_encoder_virt *sde_enc;
  1365. struct msm_display_info disp_info;
  1366. if (!drm_enc) {
  1367. pr_err("invalid drm encoder\n");
  1368. return -EINVAL;
  1369. }
  1370. sde_enc = to_sde_encoder_virt(drm_enc);
  1371. sde_encoder_control_te(sde_enc, false);
  1372. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1373. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1374. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1375. sde_encoder_control_te(sde_enc, true);
  1376. return 0;
  1377. }
  1378. static int _sde_encoder_rsc_client_update_vsync_wait(
  1379. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1380. int wait_vblank_crtc_id)
  1381. {
  1382. int wait_refcount = 0, ret = 0;
  1383. int pipe = -1;
  1384. int wait_count = 0;
  1385. struct drm_crtc *primary_crtc;
  1386. struct drm_crtc *crtc;
  1387. crtc = sde_enc->crtc;
  1388. if (wait_vblank_crtc_id)
  1389. wait_refcount =
  1390. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1391. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1392. SDE_EVTLOG_FUNC_ENTRY);
  1393. if (crtc->base.id != wait_vblank_crtc_id) {
  1394. primary_crtc = drm_crtc_find(drm_enc->dev,
  1395. NULL, wait_vblank_crtc_id);
  1396. if (!primary_crtc) {
  1397. SDE_ERROR_ENC(sde_enc,
  1398. "failed to find primary crtc id %d\n",
  1399. wait_vblank_crtc_id);
  1400. return -EINVAL;
  1401. }
  1402. pipe = drm_crtc_index(primary_crtc);
  1403. }
  1404. /**
  1405. * note: VBLANK is expected to be enabled at this point in
  1406. * resource control state machine if on primary CRTC
  1407. */
  1408. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1409. if (sde_rsc_client_is_state_update_complete(
  1410. sde_enc->rsc_client))
  1411. break;
  1412. if (crtc->base.id == wait_vblank_crtc_id)
  1413. ret = sde_encoder_wait_for_event(drm_enc,
  1414. MSM_ENC_VBLANK);
  1415. else
  1416. drm_wait_one_vblank(drm_enc->dev, pipe);
  1417. if (ret) {
  1418. SDE_ERROR_ENC(sde_enc,
  1419. "wait for vblank failed ret:%d\n", ret);
  1420. /**
  1421. * rsc hardware may hang without vsync. avoid rsc hang
  1422. * by generating the vsync from watchdog timer.
  1423. */
  1424. if (crtc->base.id == wait_vblank_crtc_id)
  1425. sde_encoder_helper_switch_vsync(drm_enc, true);
  1426. }
  1427. }
  1428. if (wait_count >= MAX_RSC_WAIT)
  1429. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1430. SDE_EVTLOG_ERROR);
  1431. if (wait_refcount)
  1432. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1433. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1434. SDE_EVTLOG_FUNC_EXIT);
  1435. return ret;
  1436. }
  1437. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1438. {
  1439. struct sde_encoder_virt *sde_enc;
  1440. struct msm_display_info *disp_info;
  1441. struct sde_rsc_cmd_config *rsc_config;
  1442. struct drm_crtc *crtc;
  1443. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1444. int ret;
  1445. /**
  1446. * Already checked drm_enc, sde_enc is valid in function
  1447. * _sde_encoder_update_rsc_client() which pass the parameters
  1448. * to this function.
  1449. */
  1450. sde_enc = to_sde_encoder_virt(drm_enc);
  1451. crtc = sde_enc->crtc;
  1452. disp_info = &sde_enc->disp_info;
  1453. rsc_config = &sde_enc->rsc_config;
  1454. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1455. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1456. /* update it only once */
  1457. sde_enc->rsc_state_init = true;
  1458. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1459. rsc_state, rsc_config, crtc->base.id,
  1460. &wait_vblank_crtc_id);
  1461. } else {
  1462. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1463. rsc_state, NULL, crtc->base.id,
  1464. &wait_vblank_crtc_id);
  1465. }
  1466. /**
  1467. * if RSC performed a state change that requires a VBLANK wait, it will
  1468. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1469. *
  1470. * if we are the primary display, we will need to enable and wait
  1471. * locally since we hold the commit thread
  1472. *
  1473. * if we are an external display, we must send a signal to the primary
  1474. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1475. * by the primary panel's VBLANK signals
  1476. */
  1477. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1478. if (ret) {
  1479. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1480. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1481. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1482. sde_enc, wait_vblank_crtc_id);
  1483. }
  1484. return ret;
  1485. }
  1486. static int _sde_encoder_update_rsc_client(
  1487. struct drm_encoder *drm_enc, bool enable)
  1488. {
  1489. struct sde_encoder_virt *sde_enc;
  1490. struct drm_crtc *crtc;
  1491. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1492. struct sde_rsc_cmd_config *rsc_config;
  1493. int ret;
  1494. struct msm_display_info *disp_info;
  1495. struct msm_mode_info *mode_info;
  1496. u32 qsync_mode = 0, v_front_porch;
  1497. struct drm_display_mode *mode;
  1498. bool is_vid_mode;
  1499. struct drm_encoder *enc;
  1500. if (!drm_enc || !drm_enc->dev) {
  1501. SDE_ERROR("invalid encoder arguments\n");
  1502. return -EINVAL;
  1503. }
  1504. sde_enc = to_sde_encoder_virt(drm_enc);
  1505. mode_info = &sde_enc->mode_info;
  1506. crtc = sde_enc->crtc;
  1507. if (!sde_enc->crtc) {
  1508. SDE_ERROR("invalid crtc parameter\n");
  1509. return -EINVAL;
  1510. }
  1511. disp_info = &sde_enc->disp_info;
  1512. rsc_config = &sde_enc->rsc_config;
  1513. if (!sde_enc->rsc_client) {
  1514. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1515. return 0;
  1516. }
  1517. /**
  1518. * only primary command mode panel without Qsync can request CMD state.
  1519. * all other panels/displays can request for VID state including
  1520. * secondary command mode panel.
  1521. * Clone mode encoder can request CLK STATE only.
  1522. */
  1523. if (sde_enc->cur_master) {
  1524. qsync_mode = sde_connector_get_qsync_mode(
  1525. sde_enc->cur_master->connector);
  1526. sde_enc->autorefresh_solver_disable =
  1527. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1528. if (sde_enc->cur_master->ops.is_autoref_disable_pending)
  1529. sde_enc->autorefresh_solver_disable =
  1530. (sde_enc->autorefresh_solver_disable ||
  1531. sde_enc->cur_master->ops.is_autoref_disable_pending(
  1532. sde_enc->cur_master));
  1533. }
  1534. /* left primary encoder keep vote */
  1535. if (sde_encoder_in_clone_mode(drm_enc)) {
  1536. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1537. return 0;
  1538. }
  1539. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1540. (disp_info->display_type && qsync_mode) ||
  1541. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1542. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1543. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1544. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1545. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1546. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1547. drm_for_each_encoder(enc, drm_enc->dev) {
  1548. if (enc->base.id != drm_enc->base.id &&
  1549. sde_encoder_in_cont_splash(enc))
  1550. rsc_state = SDE_RSC_CLK_STATE;
  1551. }
  1552. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1553. MSM_DISPLAY_VIDEO_MODE);
  1554. mode = &sde_enc->crtc->state->mode;
  1555. v_front_porch = mode->vsync_start - mode->vdisplay;
  1556. /* compare specific items and reconfigure the rsc */
  1557. if ((rsc_config->fps != mode_info->frame_rate) ||
  1558. (rsc_config->vtotal != mode_info->vtotal) ||
  1559. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1560. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1561. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1562. rsc_config->fps = mode_info->frame_rate;
  1563. rsc_config->vtotal = mode_info->vtotal;
  1564. rsc_config->prefill_lines = mode_info->prefill_lines;
  1565. rsc_config->jitter_numer = mode_info->jitter_numer;
  1566. rsc_config->jitter_denom = mode_info->jitter_denom;
  1567. sde_enc->rsc_state_init = false;
  1568. }
  1569. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1570. rsc_config->fps, sde_enc->rsc_state_init);
  1571. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1572. return ret;
  1573. }
  1574. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1575. {
  1576. struct sde_encoder_virt *sde_enc;
  1577. int i;
  1578. if (!drm_enc) {
  1579. SDE_ERROR("invalid encoder\n");
  1580. return;
  1581. }
  1582. sde_enc = to_sde_encoder_virt(drm_enc);
  1583. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1585. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1586. if (phys && phys->ops.irq_control)
  1587. phys->ops.irq_control(phys, enable);
  1588. if (phys && phys->ops.dynamic_irq_control)
  1589. phys->ops.dynamic_irq_control(phys, enable);
  1590. }
  1591. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1592. }
  1593. /* keep track of the userspace vblank during modeset */
  1594. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1595. u32 sw_event)
  1596. {
  1597. struct sde_encoder_virt *sde_enc;
  1598. bool enable;
  1599. int i;
  1600. if (!drm_enc) {
  1601. SDE_ERROR("invalid encoder\n");
  1602. return;
  1603. }
  1604. sde_enc = to_sde_encoder_virt(drm_enc);
  1605. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1606. sw_event, sde_enc->vblank_enabled);
  1607. /* nothing to do if vblank not enabled by userspace */
  1608. if (!sde_enc->vblank_enabled)
  1609. return;
  1610. /* disable vblank on pre_modeset */
  1611. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1612. enable = false;
  1613. /* enable vblank on post_modeset */
  1614. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1615. enable = true;
  1616. else
  1617. return;
  1618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1620. if (phys && phys->ops.control_vblank_irq)
  1621. phys->ops.control_vblank_irq(phys, enable);
  1622. }
  1623. }
  1624. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1625. {
  1626. struct sde_encoder_virt *sde_enc;
  1627. if (!drm_enc)
  1628. return NULL;
  1629. sde_enc = to_sde_encoder_virt(drm_enc);
  1630. return sde_enc->rsc_client;
  1631. }
  1632. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1633. bool enable)
  1634. {
  1635. struct sde_kms *sde_kms;
  1636. struct sde_encoder_virt *sde_enc;
  1637. int rc;
  1638. sde_enc = to_sde_encoder_virt(drm_enc);
  1639. sde_kms = sde_encoder_get_kms(drm_enc);
  1640. if (!sde_kms)
  1641. return -EINVAL;
  1642. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1643. SDE_EVT32(DRMID(drm_enc), enable);
  1644. if (!sde_enc->cur_master) {
  1645. SDE_ERROR("encoder master not set\n");
  1646. return -EINVAL;
  1647. }
  1648. if (enable) {
  1649. /* enable SDE core clks */
  1650. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1651. if (rc < 0) {
  1652. SDE_ERROR("failed to enable power resource %d\n", rc);
  1653. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1654. return rc;
  1655. }
  1656. sde_enc->elevated_ahb_vote = true;
  1657. /* enable DSI clks */
  1658. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1659. true);
  1660. if (rc) {
  1661. SDE_ERROR("failed to enable clk control %d\n", rc);
  1662. pm_runtime_put_sync(drm_enc->dev->dev);
  1663. return rc;
  1664. }
  1665. /* enable all the irq */
  1666. sde_encoder_irq_control(drm_enc, true);
  1667. _sde_encoder_pm_qos_add_request(drm_enc);
  1668. } else {
  1669. _sde_encoder_pm_qos_remove_request(drm_enc);
  1670. /* disable all the irq */
  1671. sde_encoder_irq_control(drm_enc, false);
  1672. /* disable DSI clks */
  1673. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1674. /* disable SDE core clks */
  1675. pm_runtime_put_sync(drm_enc->dev->dev);
  1676. }
  1677. return 0;
  1678. }
  1679. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1680. bool enable, u32 frame_count)
  1681. {
  1682. struct sde_encoder_virt *sde_enc;
  1683. int i;
  1684. if (!drm_enc) {
  1685. SDE_ERROR("invalid encoder\n");
  1686. return;
  1687. }
  1688. sde_enc = to_sde_encoder_virt(drm_enc);
  1689. if (!sde_enc->misr_reconfigure)
  1690. return;
  1691. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1692. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1693. if (!phys || !phys->ops.setup_misr)
  1694. continue;
  1695. phys->ops.setup_misr(phys, enable, frame_count);
  1696. }
  1697. sde_enc->misr_reconfigure = false;
  1698. }
  1699. void sde_encoder_clear_fence_error_in_progress(struct sde_encoder_phys *phys_enc)
  1700. {
  1701. struct sde_crtc *sde_crtc;
  1702. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  1703. SDE_DEBUG("invalid sde_encoder_phys.\n");
  1704. return;
  1705. }
  1706. sde_crtc = to_sde_crtc(phys_enc->parent->crtc);
  1707. if ((!phys_enc->sde_hw_fence_error_status) && (!sde_crtc->input_fence_status) &&
  1708. phys_enc->fence_error_handle_in_progress) {
  1709. phys_enc->fence_error_handle_in_progress = false;
  1710. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->fence_error_handle_in_progress);
  1711. }
  1712. }
  1713. static int sde_encoder_hw_fence_signal(struct sde_encoder_phys *phys_enc)
  1714. {
  1715. struct sde_hw_ctl *hw_ctl;
  1716. struct sde_hw_fence_data *hwfence_data;
  1717. int pending_kickoff_cnt = -1;
  1718. int rc = 0;
  1719. if (!phys_enc || !phys_enc->parent || !phys_enc->hw_ctl) {
  1720. SDE_DEBUG("invalid parameters\n");
  1721. SDE_EVT32(SDE_EVTLOG_ERROR);
  1722. return -EINVAL;
  1723. }
  1724. hw_ctl = phys_enc->hw_ctl;
  1725. hwfence_data = &hw_ctl->hwfence_data;
  1726. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1727. /* out of order hw fence error signal is needed for video panel. */
  1728. if (sde_encoder_check_curr_mode(phys_enc->parent, MSM_DISPLAY_VIDEO_MODE)) {
  1729. /* out of order hw fence error signal */
  1730. rc = msm_hw_fence_update_txq_error(hwfence_data->hw_fence_handle,
  1731. phys_enc->sde_hw_fence_handle, phys_enc->sde_hw_fence_error_value,
  1732. MSM_HW_FENCE_UPDATE_ERROR_WITH_MOVE);
  1733. if (rc) {
  1734. SDE_ERROR("msm_hw_fence_update_txq_error failed, rc = %d\n", rc);
  1735. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1736. }
  1737. /* wait for frame done to avoid out of order signalling for cmd mode. */
  1738. } else if (pending_kickoff_cnt) {
  1739. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE1);
  1740. rc = sde_encoder_wait_for_event(phys_enc->parent, MSM_ENC_TX_COMPLETE);
  1741. if (rc && rc != -EWOULDBLOCK) {
  1742. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1743. SDE_EVT32(DRMID(phys_enc->parent), rc, pending_kickoff_cnt,
  1744. SDE_EVTLOG_ERROR);
  1745. }
  1746. }
  1747. /* HW o/p fence override register */
  1748. if (hw_ctl->ops.trigger_output_fence_override) {
  1749. hw_ctl->ops.trigger_output_fence_override(hw_ctl);
  1750. SDE_DEBUG("trigger_output_fence_override executed.\n");
  1751. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_CASE2);
  1752. }
  1753. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FUNC_EXIT);
  1754. return rc;
  1755. }
  1756. int sde_encoder_handle_dma_fence_out_of_order(struct drm_encoder *drm_enc)
  1757. {
  1758. struct drm_crtc *crtc;
  1759. struct sde_crtc *sde_crtc;
  1760. struct sde_crtc_state *cstate;
  1761. struct sde_encoder_virt *sde_enc;
  1762. struct sde_encoder_phys *phys_enc;
  1763. struct sde_fence_context *ctx;
  1764. struct drm_connector *conn;
  1765. bool is_vid;
  1766. int i, fence_status = 0, pending_kickoff_cnt = 0, rc = 0;
  1767. ktime_t time_stamp;
  1768. if (!drm_enc) {
  1769. SDE_ERROR("invalid encoder\n");
  1770. return false;
  1771. }
  1772. crtc = drm_enc->crtc;
  1773. sde_crtc = to_sde_crtc(crtc);
  1774. cstate = to_sde_crtc_state(crtc->state);
  1775. sde_enc = to_sde_encoder_virt(drm_enc);
  1776. if (!sde_enc || !sde_enc->phys_encs[0]) {
  1777. SDE_ERROR("invalid params\n");
  1778. return -EINVAL;
  1779. }
  1780. phys_enc = sde_enc->phys_encs[0];
  1781. ctx = sde_crtc->output_fence;
  1782. time_stamp = ktime_get();
  1783. /* out of order sw fence error signal for video panel.
  1784. * Hold the last good frame for video mode panel.
  1785. */
  1786. if (phys_enc->sde_hw_fence_error_value) {
  1787. fence_status = phys_enc->sde_hw_fence_error_value;
  1788. phys_enc->sde_hw_fence_error_value = 0;
  1789. } else {
  1790. fence_status = sde_crtc->input_fence_status;
  1791. }
  1792. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  1793. SDE_EVT32(is_vid, fence_status, phys_enc->fence_error_handle_in_progress);
  1794. if (is_vid) {
  1795. /* update last_good_frame_fence_seqno after at least one good frame */
  1796. if (!phys_enc->fence_error_handle_in_progress) {
  1797. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno =
  1798. ctx->sde_fence_error_ctx.curr_frame_fence_seqno - 1;
  1799. phys_enc->fence_error_handle_in_progress = true;
  1800. }
  1801. /* signal release fence for vid panel */
  1802. sde_fence_error_ctx_update(ctx, fence_status, HANDLE_OUT_OF_ORDER);
  1803. } else {
  1804. /*
  1805. * out of order sw fence error signal for CMD panel.
  1806. * always wait frame done for cmd panel.
  1807. * signal the sw fence error release fence for CMD panel.
  1808. */
  1809. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1810. if (pending_kickoff_cnt) {
  1811. SDE_EVT32(DRMID(drm_enc), pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  1812. rc = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1813. if (rc && rc != -EWOULDBLOCK) {
  1814. SDE_DEBUG("wait for frame done failed %d\n", rc);
  1815. SDE_EVT32(DRMID(drm_enc), rc, pending_kickoff_cnt,
  1816. SDE_EVTLOG_ERROR);
  1817. }
  1818. }
  1819. /* update fence error context for cmd panel */
  1820. sde_fence_error_ctx_update(ctx, fence_status, SET_ERROR_ONLY_CMD_RELEASE);
  1821. }
  1822. sde_fence_signal(ctx, time_stamp, SDE_FENCE_SIGNAL, NULL);
  1823. /**
  1824. * clear flag in sde_fence_error_ctx after fence signal,
  1825. * the last_good_frame_fence_seqno is supposed to be updated or cleared after
  1826. * at least one good frame in case of constant fence error
  1827. */
  1828. sde_fence_error_ctx_update(ctx, 0, NO_ERROR);
  1829. /* signal retire fence */
  1830. for (i = 0; i < cstate->num_connectors; ++i) {
  1831. conn = cstate->connectors[i];
  1832. sde_connector_fence_error_ctx_signal(conn, fence_status, is_vid);
  1833. }
  1834. SDE_EVT32(ctx->sde_fence_error_ctx.fence_error_status,
  1835. ctx->sde_fence_error_ctx.fence_error_state,
  1836. ctx->sde_fence_error_ctx.last_good_frame_fence_seqno, pending_kickoff_cnt);
  1837. return rc;
  1838. }
  1839. int sde_encoder_hw_fence_error_handle(struct drm_encoder *drm_enc)
  1840. {
  1841. struct sde_encoder_virt *sde_enc;
  1842. struct sde_encoder_phys *phys_enc;
  1843. struct msm_drm_private *priv;
  1844. struct msm_fence_error_client_entry *entry;
  1845. int rc = 0;
  1846. sde_enc = to_sde_encoder_virt(drm_enc);
  1847. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1848. !sde_enc->phys_encs[0]->sde_hw_fence_error_status)
  1849. return 0;
  1850. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_ENTRY);
  1851. phys_enc = sde_enc->phys_encs[0];
  1852. rc = sde_encoder_hw_fence_signal(phys_enc);
  1853. if (rc) {
  1854. SDE_DEBUG("sde_encoder_hw_fence_signal error, rc = %d.\n", rc);
  1855. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1856. }
  1857. rc = sde_encoder_handle_dma_fence_out_of_order(phys_enc->parent);
  1858. if (rc) {
  1859. SDE_DEBUG("sde_encoder_handle_dma_fence_out_of_order failed, rc = %d\n", rc);
  1860. SDE_EVT32(DRMID(phys_enc->parent), rc, SDE_EVTLOG_ERROR);
  1861. }
  1862. if (!phys_enc->sde_kms || !phys_enc->sde_kms->dev || !phys_enc->sde_kms->dev->dev_private) {
  1863. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  1864. return -EINVAL;
  1865. }
  1866. priv = phys_enc->sde_kms->dev->dev_private;
  1867. list_for_each_entry(entry, &priv->fence_error_client_list, list) {
  1868. if (!entry->ops.fence_error_handle_submodule)
  1869. continue;
  1870. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  1871. rc = entry->ops.fence_error_handle_submodule(phys_enc->hw_ctl, entry->data);
  1872. if (rc) {
  1873. SDE_ERROR("fence_error_handle_submodule failed for device: %d\n",
  1874. entry->dev->id);
  1875. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  1876. }
  1877. }
  1878. if (phys_enc->hw_ctl->ops.clear_flush_mask) {
  1879. phys_enc->hw_ctl->ops.clear_flush_mask(phys_enc->hw_ctl, true);
  1880. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE2);
  1881. }
  1882. phys_enc->sde_hw_fence_error_status = false;
  1883. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_EXIT);
  1884. return rc;
  1885. }
  1886. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1887. unsigned int type, unsigned int code, int value)
  1888. {
  1889. struct drm_encoder *drm_enc = NULL;
  1890. struct sde_encoder_virt *sde_enc = NULL;
  1891. struct msm_drm_thread *disp_thread = NULL;
  1892. struct msm_drm_private *priv = NULL;
  1893. if (!handle || !handle->handler || !handle->handler->private) {
  1894. SDE_ERROR("invalid encoder for the input event\n");
  1895. return;
  1896. }
  1897. drm_enc = (struct drm_encoder *)handle->handler->private;
  1898. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1899. SDE_ERROR("invalid parameters\n");
  1900. return;
  1901. }
  1902. priv = drm_enc->dev->dev_private;
  1903. sde_enc = to_sde_encoder_virt(drm_enc);
  1904. if (!sde_enc->crtc || (sde_enc->crtc->index
  1905. >= ARRAY_SIZE(priv->disp_thread))) {
  1906. SDE_DEBUG_ENC(sde_enc,
  1907. "invalid cached CRTC: %d or crtc index: %d\n",
  1908. sde_enc->crtc == NULL,
  1909. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1910. return;
  1911. }
  1912. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1913. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1914. kthread_queue_work(&disp_thread->worker,
  1915. &sde_enc->input_event_work);
  1916. }
  1917. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1918. {
  1919. struct sde_encoder_virt *sde_enc;
  1920. if (!drm_enc) {
  1921. SDE_ERROR("invalid encoder\n");
  1922. return;
  1923. }
  1924. sde_enc = to_sde_encoder_virt(drm_enc);
  1925. /* return early if there is no state change */
  1926. if (sde_enc->idle_pc_enabled == enable)
  1927. return;
  1928. sde_enc->idle_pc_enabled = enable;
  1929. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1930. SDE_EVT32(sde_enc->idle_pc_enabled);
  1931. }
  1932. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1933. u32 sw_event)
  1934. {
  1935. struct drm_encoder *drm_enc = &sde_enc->base;
  1936. struct msm_drm_private *priv;
  1937. unsigned int lp, idle_pc_duration;
  1938. struct msm_drm_thread *disp_thread;
  1939. /* return early if called from esd thread */
  1940. if (sde_enc->delay_kickoff)
  1941. return;
  1942. /* set idle timeout based on master connector's lp value */
  1943. if (sde_enc->cur_master)
  1944. lp = sde_connector_get_lp(
  1945. sde_enc->cur_master->connector);
  1946. else
  1947. lp = SDE_MODE_DPMS_ON;
  1948. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1949. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1950. else
  1951. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1952. priv = drm_enc->dev->dev_private;
  1953. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1954. kthread_mod_delayed_work(
  1955. &disp_thread->worker,
  1956. &sde_enc->delayed_off_work,
  1957. msecs_to_jiffies(idle_pc_duration));
  1958. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1959. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1960. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1961. sw_event);
  1962. }
  1963. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1964. u32 sw_event)
  1965. {
  1966. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1967. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1968. sw_event);
  1969. }
  1970. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1971. {
  1972. struct sde_encoder_virt *sde_enc;
  1973. if (!encoder)
  1974. return;
  1975. sde_enc = to_sde_encoder_virt(encoder);
  1976. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1977. }
  1978. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1979. u32 sw_event)
  1980. {
  1981. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1982. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1983. else
  1984. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1985. }
  1986. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1987. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1988. {
  1989. int ret = 0;
  1990. mutex_lock(&sde_enc->rc_lock);
  1991. /* return if the resource control is already in ON state */
  1992. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1993. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1994. sw_event);
  1995. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1996. SDE_EVTLOG_FUNC_CASE1);
  1997. goto end;
  1998. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1999. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  2000. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2001. sw_event, sde_enc->rc_state);
  2002. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2003. SDE_EVTLOG_ERROR);
  2004. goto end;
  2005. }
  2006. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2007. sde_encoder_irq_control(drm_enc, true);
  2008. _sde_encoder_pm_qos_add_request(drm_enc);
  2009. } else {
  2010. /* enable all the clks and resources */
  2011. ret = _sde_encoder_resource_control_helper(drm_enc,
  2012. true);
  2013. if (ret) {
  2014. SDE_ERROR_ENC(sde_enc,
  2015. "sw_event:%d, rc in state %d\n",
  2016. sw_event, sde_enc->rc_state);
  2017. SDE_EVT32(DRMID(drm_enc), sw_event,
  2018. sde_enc->rc_state,
  2019. SDE_EVTLOG_ERROR);
  2020. goto end;
  2021. }
  2022. _sde_encoder_update_rsc_client(drm_enc, true);
  2023. }
  2024. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2025. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  2026. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2027. end:
  2028. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2029. mutex_unlock(&sde_enc->rc_lock);
  2030. return ret;
  2031. }
  2032. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2033. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2034. {
  2035. /* cancel delayed off work, if any */
  2036. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2037. mutex_lock(&sde_enc->rc_lock);
  2038. if (is_vid_mode &&
  2039. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2040. sde_encoder_irq_control(drm_enc, true);
  2041. }
  2042. /* skip if is already OFF or IDLE, resources are off already */
  2043. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2044. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2045. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2046. sw_event, sde_enc->rc_state);
  2047. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2048. SDE_EVTLOG_FUNC_CASE3);
  2049. goto end;
  2050. }
  2051. /**
  2052. * IRQs are still enabled currently, which allows wait for
  2053. * VBLANK which RSC may require to correctly transition to OFF
  2054. */
  2055. _sde_encoder_update_rsc_client(drm_enc, false);
  2056. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2057. SDE_ENC_RC_STATE_PRE_OFF,
  2058. SDE_EVTLOG_FUNC_CASE3);
  2059. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2060. end:
  2061. mutex_unlock(&sde_enc->rc_lock);
  2062. return 0;
  2063. }
  2064. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2065. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2066. {
  2067. int ret = 0;
  2068. mutex_lock(&sde_enc->rc_lock);
  2069. /* return if the resource control is already in OFF state */
  2070. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2071. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2072. sw_event);
  2073. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2074. SDE_EVTLOG_FUNC_CASE4);
  2075. goto end;
  2076. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2077. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2078. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2079. sw_event, sde_enc->rc_state);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. SDE_EVTLOG_ERROR);
  2082. ret = -EINVAL;
  2083. goto end;
  2084. }
  2085. /**
  2086. * expect to arrive here only if in either idle state or pre-off
  2087. * and in IDLE state the resources are already disabled
  2088. */
  2089. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2090. _sde_encoder_resource_control_helper(drm_enc, false);
  2091. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2092. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2093. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2094. end:
  2095. mutex_unlock(&sde_enc->rc_lock);
  2096. return ret;
  2097. }
  2098. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2099. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2100. {
  2101. int ret = 0;
  2102. mutex_lock(&sde_enc->rc_lock);
  2103. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2104. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2105. sw_event);
  2106. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2107. SDE_EVTLOG_FUNC_CASE5);
  2108. goto end;
  2109. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2110. /* enable all the clks and resources */
  2111. ret = _sde_encoder_resource_control_helper(drm_enc,
  2112. true);
  2113. if (ret) {
  2114. SDE_ERROR_ENC(sde_enc,
  2115. "sw_event:%d, rc in state %d\n",
  2116. sw_event, sde_enc->rc_state);
  2117. SDE_EVT32(DRMID(drm_enc), sw_event,
  2118. sde_enc->rc_state,
  2119. SDE_EVTLOG_ERROR);
  2120. goto end;
  2121. }
  2122. _sde_encoder_update_rsc_client(drm_enc, true);
  2123. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2124. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2125. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2126. }
  2127. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2128. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2129. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2130. _sde_encoder_pm_qos_remove_request(drm_enc);
  2131. end:
  2132. mutex_unlock(&sde_enc->rc_lock);
  2133. return ret;
  2134. }
  2135. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2136. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2137. {
  2138. int ret = 0;
  2139. mutex_lock(&sde_enc->rc_lock);
  2140. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2141. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2142. sw_event);
  2143. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2144. SDE_EVTLOG_FUNC_CASE5);
  2145. goto end;
  2146. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2147. SDE_ERROR_ENC(sde_enc,
  2148. "sw_event:%d, rc:%d !MODESET state\n",
  2149. sw_event, sde_enc->rc_state);
  2150. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2151. SDE_EVTLOG_ERROR);
  2152. ret = -EINVAL;
  2153. goto end;
  2154. }
  2155. /* toggle te bit to update vsync source for sim cmd mode panels */
  2156. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  2157. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2158. sde_encoder_control_te(sde_enc, false);
  2159. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2160. sde_encoder_control_te(sde_enc, true);
  2161. }
  2162. _sde_encoder_update_rsc_client(drm_enc, true);
  2163. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2164. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2165. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2166. _sde_encoder_pm_qos_add_request(drm_enc);
  2167. end:
  2168. mutex_unlock(&sde_enc->rc_lock);
  2169. return ret;
  2170. }
  2171. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2172. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2173. {
  2174. struct msm_drm_private *priv;
  2175. struct sde_kms *sde_kms;
  2176. struct drm_crtc *crtc = drm_enc->crtc;
  2177. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2178. struct sde_connector *sde_conn;
  2179. int crtc_id = 0;
  2180. priv = drm_enc->dev->dev_private;
  2181. sde_kms = to_sde_kms(priv->kms);
  2182. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2183. mutex_lock(&sde_enc->rc_lock);
  2184. if (sde_conn->panel_dead) {
  2185. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  2186. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2187. goto end;
  2188. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2189. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2190. sw_event, sde_enc->rc_state);
  2191. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  2192. goto end;
  2193. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  2194. sde_crtc->kickoff_in_progress) {
  2195. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2196. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2197. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  2198. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  2199. goto end;
  2200. }
  2201. crtc_id = drm_crtc_index(crtc);
  2202. if (is_vid_mode) {
  2203. sde_encoder_irq_control(drm_enc, false);
  2204. _sde_encoder_pm_qos_remove_request(drm_enc);
  2205. } else {
  2206. if (priv->event_thread[crtc_id].thread)
  2207. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  2208. /* disable all the clks and resources */
  2209. _sde_encoder_update_rsc_client(drm_enc, false);
  2210. _sde_encoder_resource_control_helper(drm_enc, false);
  2211. if (!sde_kms->perf.bw_vote_mode)
  2212. memset(&sde_crtc->cur_perf, 0,
  2213. sizeof(struct sde_core_perf_params));
  2214. }
  2215. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2216. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2217. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2218. end:
  2219. mutex_unlock(&sde_enc->rc_lock);
  2220. return 0;
  2221. }
  2222. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2223. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2224. struct msm_drm_private *priv, bool is_vid_mode)
  2225. {
  2226. bool autorefresh_enabled = false;
  2227. struct msm_drm_thread *disp_thread;
  2228. int ret = 0;
  2229. if (!sde_enc->crtc ||
  2230. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2231. SDE_DEBUG_ENC(sde_enc,
  2232. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2233. sde_enc->crtc == NULL,
  2234. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2235. sw_event);
  2236. return -EINVAL;
  2237. }
  2238. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2239. mutex_lock(&sde_enc->rc_lock);
  2240. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2241. if (sde_enc->cur_master &&
  2242. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2243. autorefresh_enabled =
  2244. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2245. sde_enc->cur_master);
  2246. if (autorefresh_enabled) {
  2247. SDE_DEBUG_ENC(sde_enc,
  2248. "not handling early wakeup since auto refresh is enabled\n");
  2249. goto end;
  2250. }
  2251. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2252. kthread_mod_delayed_work(&disp_thread->worker,
  2253. &sde_enc->delayed_off_work,
  2254. msecs_to_jiffies(
  2255. IDLE_POWERCOLLAPSE_DURATION));
  2256. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2257. /* enable all the clks and resources */
  2258. ret = _sde_encoder_resource_control_helper(drm_enc,
  2259. true);
  2260. if (ret) {
  2261. SDE_ERROR_ENC(sde_enc,
  2262. "sw_event:%d, rc in state %d\n",
  2263. sw_event, sde_enc->rc_state);
  2264. SDE_EVT32(DRMID(drm_enc), sw_event,
  2265. sde_enc->rc_state,
  2266. SDE_EVTLOG_ERROR);
  2267. goto end;
  2268. }
  2269. _sde_encoder_update_rsc_client(drm_enc, true);
  2270. /*
  2271. * In some cases, commit comes with slight delay
  2272. * (> 80 ms)after early wake up, prevent clock switch
  2273. * off to avoid jank in next update. So, increase the
  2274. * command mode idle timeout sufficiently to prevent
  2275. * such case.
  2276. */
  2277. kthread_mod_delayed_work(&disp_thread->worker,
  2278. &sde_enc->delayed_off_work,
  2279. msecs_to_jiffies(
  2280. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2281. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2282. }
  2283. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2284. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2285. end:
  2286. mutex_unlock(&sde_enc->rc_lock);
  2287. return ret;
  2288. }
  2289. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2290. u32 sw_event)
  2291. {
  2292. struct sde_encoder_virt *sde_enc;
  2293. struct msm_drm_private *priv;
  2294. int ret = 0;
  2295. bool is_vid_mode = false;
  2296. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2297. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2298. sw_event);
  2299. return -EINVAL;
  2300. }
  2301. sde_enc = to_sde_encoder_virt(drm_enc);
  2302. priv = drm_enc->dev->dev_private;
  2303. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2304. is_vid_mode = true;
  2305. /*
  2306. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2307. * events and return early for other events (ie wb display).
  2308. */
  2309. if (!sde_enc->idle_pc_enabled &&
  2310. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2311. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2312. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2313. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2314. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2315. return 0;
  2316. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2317. sw_event, sde_enc->idle_pc_enabled);
  2318. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2319. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2320. switch (sw_event) {
  2321. case SDE_ENC_RC_EVENT_KICKOFF:
  2322. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2323. is_vid_mode);
  2324. break;
  2325. case SDE_ENC_RC_EVENT_PRE_STOP:
  2326. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2327. is_vid_mode);
  2328. break;
  2329. case SDE_ENC_RC_EVENT_STOP:
  2330. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2331. break;
  2332. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2333. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2334. break;
  2335. case SDE_ENC_RC_EVENT_POST_MODESET:
  2336. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2337. break;
  2338. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2339. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2340. is_vid_mode);
  2341. break;
  2342. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2343. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2344. priv, is_vid_mode);
  2345. break;
  2346. default:
  2347. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2348. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2349. break;
  2350. }
  2351. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2352. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2353. return ret;
  2354. }
  2355. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2356. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2357. {
  2358. int i = 0;
  2359. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2360. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2361. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2362. if (poms_to_vid)
  2363. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2364. else if (poms_to_cmd)
  2365. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2366. _sde_encoder_update_rsc_client(drm_enc, true);
  2367. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2368. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2369. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2370. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2371. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2372. SDE_EVTLOG_FUNC_CASE1);
  2373. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2374. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2375. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2376. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2377. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2378. SDE_EVTLOG_FUNC_CASE2);
  2379. }
  2380. }
  2381. struct drm_connector *sde_encoder_get_connector(
  2382. struct drm_device *dev, struct drm_encoder *drm_enc)
  2383. {
  2384. struct drm_connector_list_iter conn_iter;
  2385. struct drm_connector *conn = NULL, *conn_search;
  2386. drm_connector_list_iter_begin(dev, &conn_iter);
  2387. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2388. if (conn_search->encoder == drm_enc) {
  2389. conn = conn_search;
  2390. break;
  2391. }
  2392. }
  2393. drm_connector_list_iter_end(&conn_iter);
  2394. return conn;
  2395. }
  2396. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2397. {
  2398. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2399. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2400. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2401. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2402. struct sde_rm_hw_request request_hw;
  2403. int i, j;
  2404. sde_enc->cur_channel_cnt = 0;
  2405. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2406. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2407. sde_enc->hw_pp[i] = NULL;
  2408. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2409. break;
  2410. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2411. sde_enc->cur_channel_cnt++;
  2412. }
  2413. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2414. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2415. if (phys) {
  2416. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2417. SDE_HW_BLK_QDSS);
  2418. for (j = 0; j < QDSS_MAX; j++) {
  2419. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2420. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2421. break;
  2422. }
  2423. }
  2424. }
  2425. }
  2426. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2427. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2428. sde_enc->hw_dsc[i] = NULL;
  2429. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2430. continue;
  2431. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2432. }
  2433. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2434. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2435. sde_enc->hw_vdc[i] = NULL;
  2436. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2437. continue;
  2438. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2439. }
  2440. /* Get PP for DSC configuration */
  2441. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2442. struct sde_hw_pingpong *pp = NULL;
  2443. unsigned long features = 0;
  2444. if (!sde_enc->hw_dsc[i])
  2445. continue;
  2446. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2447. request_hw.type = SDE_HW_BLK_PINGPONG;
  2448. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2449. break;
  2450. pp = to_sde_hw_pingpong(request_hw.hw);
  2451. features = pp->ops.get_hw_caps(pp);
  2452. if (test_bit(SDE_PINGPONG_DSC, &features))
  2453. sde_enc->hw_dsc_pp[i] = pp;
  2454. else
  2455. sde_enc->hw_dsc_pp[i] = NULL;
  2456. }
  2457. }
  2458. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2459. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2460. {
  2461. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2462. enum sde_intf_mode intf_mode;
  2463. struct drm_display_mode *old_adj_mode = NULL;
  2464. int ret;
  2465. bool is_cmd_mode = false, res_switch = false;
  2466. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2467. is_cmd_mode = true;
  2468. if (pre_modeset) {
  2469. if (sde_enc->cur_master)
  2470. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2471. if (old_adj_mode && is_cmd_mode)
  2472. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2473. DRM_MODE_MATCH_TIMINGS);
  2474. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2475. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2476. /*
  2477. * add tx wait for sim panel to avoid wd timer getting
  2478. * updated in middle of frame to avoid early vsync
  2479. */
  2480. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2481. if (ret && ret != -EWOULDBLOCK) {
  2482. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2483. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2484. return ret;
  2485. }
  2486. }
  2487. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2488. if (msm_is_mode_seamless_dms(msm_mode) ||
  2489. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2490. is_cmd_mode)) {
  2491. /* restore resource state before releasing them */
  2492. ret = sde_encoder_resource_control(drm_enc,
  2493. SDE_ENC_RC_EVENT_PRE_MODESET);
  2494. if (ret) {
  2495. SDE_ERROR_ENC(sde_enc,
  2496. "sde resource control failed: %d\n",
  2497. ret);
  2498. return ret;
  2499. }
  2500. /*
  2501. * Disable dce before switching the mode and after pre-
  2502. * modeset to guarantee previous kickoff has finished.
  2503. */
  2504. sde_encoder_dce_disable(sde_enc);
  2505. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2506. _sde_encoder_modeset_helper_locked(drm_enc,
  2507. SDE_ENC_RC_EVENT_PRE_MODESET);
  2508. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2509. msm_mode);
  2510. }
  2511. } else {
  2512. if (msm_is_mode_seamless_dms(msm_mode) ||
  2513. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2514. is_cmd_mode))
  2515. sde_encoder_resource_control(&sde_enc->base,
  2516. SDE_ENC_RC_EVENT_POST_MODESET);
  2517. else if (msm_is_mode_seamless_poms(msm_mode))
  2518. _sde_encoder_modeset_helper_locked(drm_enc,
  2519. SDE_ENC_RC_EVENT_POST_MODESET);
  2520. }
  2521. return 0;
  2522. }
  2523. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2524. struct drm_display_mode *mode,
  2525. struct drm_display_mode *adj_mode)
  2526. {
  2527. struct sde_encoder_virt *sde_enc;
  2528. struct sde_kms *sde_kms;
  2529. struct drm_connector *conn;
  2530. struct drm_crtc_state *crtc_state;
  2531. struct sde_crtc_state *sde_crtc_state;
  2532. struct sde_connector_state *c_state;
  2533. struct msm_display_mode *msm_mode;
  2534. struct sde_crtc *sde_crtc;
  2535. int i = 0, ret;
  2536. int num_lm, num_intf, num_pp_per_intf;
  2537. if (!drm_enc) {
  2538. SDE_ERROR("invalid encoder\n");
  2539. return;
  2540. }
  2541. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2542. SDE_ERROR("power resource is not enabled\n");
  2543. return;
  2544. }
  2545. sde_kms = sde_encoder_get_kms(drm_enc);
  2546. if (!sde_kms)
  2547. return;
  2548. sde_enc = to_sde_encoder_virt(drm_enc);
  2549. SDE_DEBUG_ENC(sde_enc, "\n");
  2550. SDE_EVT32(DRMID(drm_enc));
  2551. /*
  2552. * cache the crtc in sde_enc on enable for duration of use case
  2553. * for correctly servicing asynchronous irq events and timers
  2554. */
  2555. if (!drm_enc->crtc) {
  2556. SDE_ERROR("invalid crtc\n");
  2557. return;
  2558. }
  2559. sde_enc->crtc = drm_enc->crtc;
  2560. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2561. crtc_state = sde_crtc->base.state;
  2562. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2563. if (!((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2564. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))))
  2565. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2566. /* get and store the mode_info */
  2567. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2568. if (!conn) {
  2569. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2570. return;
  2571. } else if (!conn->state) {
  2572. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2573. return;
  2574. }
  2575. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2576. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2577. c_state = to_sde_connector_state(conn->state);
  2578. if (!c_state) {
  2579. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2580. return;
  2581. }
  2582. /* cancel delayed off work, if any */
  2583. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2584. /* release resources before seamless mode change */
  2585. msm_mode = &c_state->msm_mode;
  2586. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2587. if (ret)
  2588. return;
  2589. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2590. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2591. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2592. sde_crtc_state->cached_cwb_enc_mask);
  2593. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2594. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2595. }
  2596. /* reserve dynamic resources now, indicating non test-only */
  2597. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2598. if (ret) {
  2599. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2600. return;
  2601. }
  2602. /* assign the reserved HW blocks to this encoder */
  2603. _sde_encoder_virt_populate_hw_res(drm_enc);
  2604. /* determine left HW PP block to map to INTF */
  2605. num_lm = sde_enc->mode_info.topology.num_lm;
  2606. num_intf = sde_enc->mode_info.topology.num_intf;
  2607. num_pp_per_intf = num_lm / num_intf;
  2608. if (!num_pp_per_intf)
  2609. num_pp_per_intf = 1;
  2610. /* perform mode_set on phys_encs */
  2611. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2612. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2613. if (phys) {
  2614. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2615. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2616. i, num_pp_per_intf);
  2617. return;
  2618. }
  2619. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2620. phys->connector = conn;
  2621. if (phys->ops.mode_set)
  2622. phys->ops.mode_set(phys, mode, adj_mode,
  2623. &sde_crtc->reinit_crtc_mixers);
  2624. }
  2625. }
  2626. /* update resources after seamless mode change */
  2627. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2628. }
  2629. void sde_encoder_idle_pc_enter(struct drm_encoder *drm_enc)
  2630. {
  2631. struct sde_encoder_virt *sde_enc = NULL;
  2632. if (!drm_enc) {
  2633. SDE_ERROR("invalid encoder\n");
  2634. return;
  2635. }
  2636. sde_enc = to_sde_encoder_virt(drm_enc);
  2637. /*
  2638. * disable the vsync source after updating the
  2639. * rsc state. rsc state update might have vsync wait
  2640. * and vsync source must be disabled after it.
  2641. * It will avoid generating any vsync from this point
  2642. * till mode-2 entry. It is SW workaround for HW
  2643. * limitation and should not be removed without
  2644. * checking the updated design.
  2645. */
  2646. sde_encoder_control_te(sde_enc, false);
  2647. if (sde_enc->cur_master && sde_enc->cur_master->ops.idle_pc_cache_display_status)
  2648. sde_enc->cur_master->ops.idle_pc_cache_display_status(sde_enc->cur_master);
  2649. }
  2650. static int _sde_encoder_input_connect(struct input_handler *handler,
  2651. struct input_dev *dev, const struct input_device_id *id)
  2652. {
  2653. struct input_handle *handle;
  2654. int rc = 0;
  2655. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2656. if (!handle)
  2657. return -ENOMEM;
  2658. handle->dev = dev;
  2659. handle->handler = handler;
  2660. handle->name = handler->name;
  2661. rc = input_register_handle(handle);
  2662. if (rc) {
  2663. pr_err("failed to register input handle\n");
  2664. goto error;
  2665. }
  2666. rc = input_open_device(handle);
  2667. if (rc) {
  2668. pr_err("failed to open input device\n");
  2669. goto error_unregister;
  2670. }
  2671. return 0;
  2672. error_unregister:
  2673. input_unregister_handle(handle);
  2674. error:
  2675. kfree(handle);
  2676. return rc;
  2677. }
  2678. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2679. {
  2680. input_close_device(handle);
  2681. input_unregister_handle(handle);
  2682. kfree(handle);
  2683. }
  2684. /**
  2685. * Structure for specifying event parameters on which to receive callbacks.
  2686. * This structure will trigger a callback in case of a touch event (specified by
  2687. * EV_ABS) where there is a change in X and Y coordinates,
  2688. */
  2689. static const struct input_device_id sde_input_ids[] = {
  2690. {
  2691. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2692. .evbit = { BIT_MASK(EV_ABS) },
  2693. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2694. BIT_MASK(ABS_MT_POSITION_X) |
  2695. BIT_MASK(ABS_MT_POSITION_Y) },
  2696. },
  2697. { },
  2698. };
  2699. static void _sde_encoder_input_handler_register(
  2700. struct drm_encoder *drm_enc)
  2701. {
  2702. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2703. int rc;
  2704. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2705. !sde_enc->input_event_enabled)
  2706. return;
  2707. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2708. sde_enc->input_handler->private = sde_enc;
  2709. /* register input handler if not already registered */
  2710. rc = input_register_handler(sde_enc->input_handler);
  2711. if (rc) {
  2712. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2713. rc);
  2714. kfree(sde_enc->input_handler);
  2715. }
  2716. }
  2717. }
  2718. static void _sde_encoder_input_handler_unregister(
  2719. struct drm_encoder *drm_enc)
  2720. {
  2721. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2722. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2723. !sde_enc->input_event_enabled)
  2724. return;
  2725. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2726. input_unregister_handler(sde_enc->input_handler);
  2727. sde_enc->input_handler->private = NULL;
  2728. }
  2729. }
  2730. static int _sde_encoder_input_handler(
  2731. struct sde_encoder_virt *sde_enc)
  2732. {
  2733. struct input_handler *input_handler = NULL;
  2734. int rc = 0;
  2735. if (sde_enc->input_handler) {
  2736. SDE_ERROR_ENC(sde_enc,
  2737. "input_handle is active. unexpected\n");
  2738. return -EINVAL;
  2739. }
  2740. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2741. if (!input_handler)
  2742. return -ENOMEM;
  2743. input_handler->event = sde_encoder_input_event_handler;
  2744. input_handler->connect = _sde_encoder_input_connect;
  2745. input_handler->disconnect = _sde_encoder_input_disconnect;
  2746. input_handler->name = "sde";
  2747. input_handler->id_table = sde_input_ids;
  2748. sde_enc->input_handler = input_handler;
  2749. return rc;
  2750. }
  2751. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2752. {
  2753. struct sde_encoder_virt *sde_enc = NULL;
  2754. struct sde_kms *sde_kms;
  2755. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2756. SDE_ERROR("invalid parameters\n");
  2757. return;
  2758. }
  2759. sde_kms = sde_encoder_get_kms(drm_enc);
  2760. if (!sde_kms)
  2761. return;
  2762. sde_enc = to_sde_encoder_virt(drm_enc);
  2763. if (!sde_enc || !sde_enc->cur_master) {
  2764. SDE_DEBUG("invalid sde encoder/master\n");
  2765. return;
  2766. }
  2767. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2768. sde_enc->cur_master->hw_mdptop &&
  2769. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2770. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2771. sde_enc->cur_master->hw_mdptop);
  2772. if (sde_enc->cur_master->hw_mdptop &&
  2773. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2774. !sde_in_trusted_vm(sde_kms))
  2775. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2776. sde_enc->cur_master->hw_mdptop,
  2777. sde_kms->catalog);
  2778. if (sde_enc->cur_master->hw_ctl &&
  2779. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2780. !sde_enc->cur_master->cont_splash_enabled)
  2781. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2782. sde_enc->cur_master->hw_ctl,
  2783. &sde_enc->cur_master->intf_cfg_v1);
  2784. if (sde_enc->cur_master->hw_ctl)
  2785. sde_fence_output_hw_fence_dir_write_init(sde_enc->cur_master->hw_ctl);
  2786. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2787. if (!sde_encoder_in_cont_splash(drm_enc))
  2788. _sde_encoder_update_ppb_size(drm_enc);
  2789. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2790. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2791. _sde_encoder_control_fal10_veto(drm_enc, true);
  2792. }
  2793. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2794. {
  2795. struct sde_kms *sde_kms;
  2796. void *dither_cfg = NULL;
  2797. int ret = 0, i = 0;
  2798. size_t len = 0;
  2799. enum sde_rm_topology_name topology;
  2800. struct drm_encoder *drm_enc;
  2801. struct msm_display_dsc_info *dsc = NULL;
  2802. struct sde_encoder_virt *sde_enc;
  2803. struct sde_hw_pingpong *hw_pp;
  2804. u32 bpp, bpc;
  2805. int num_lm;
  2806. if (!phys || !phys->connector || !phys->hw_pp ||
  2807. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2808. return;
  2809. sde_kms = sde_encoder_get_kms(phys->parent);
  2810. if (!sde_kms)
  2811. return;
  2812. topology = sde_connector_get_topology_name(phys->connector);
  2813. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2814. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2815. (phys->split_role == ENC_ROLE_SLAVE)))
  2816. return;
  2817. drm_enc = phys->parent;
  2818. sde_enc = to_sde_encoder_virt(drm_enc);
  2819. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2820. bpc = dsc->config.bits_per_component;
  2821. bpp = dsc->config.bits_per_pixel;
  2822. /* disable dither for 10 bpp or 10bpc dsc config or 30bpp without dsc */
  2823. if (bpp == 10 || bpc == 10 || sde_enc->mode_info.bpp == 30) {
  2824. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2825. return;
  2826. }
  2827. ret = sde_connector_get_dither_cfg(phys->connector,
  2828. phys->connector->state, &dither_cfg,
  2829. &len, sde_enc->idle_pc_restore);
  2830. /* skip reg writes when return values are invalid or no data */
  2831. if (ret && ret == -ENODATA)
  2832. return;
  2833. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2834. for (i = 0; i < num_lm; i++) {
  2835. hw_pp = sde_enc->hw_pp[i];
  2836. phys->hw_pp->ops.setup_dither(hw_pp,
  2837. dither_cfg, len);
  2838. }
  2839. }
  2840. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2841. {
  2842. struct sde_encoder_virt *sde_enc = NULL;
  2843. int i;
  2844. if (!drm_enc) {
  2845. SDE_ERROR("invalid encoder\n");
  2846. return;
  2847. }
  2848. sde_enc = to_sde_encoder_virt(drm_enc);
  2849. if (!sde_enc->cur_master) {
  2850. SDE_DEBUG("virt encoder has no master\n");
  2851. return;
  2852. }
  2853. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2854. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2855. sde_enc->idle_pc_restore = true;
  2856. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2857. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2858. if (!phys)
  2859. continue;
  2860. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2861. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2862. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2863. phys->ops.restore(phys);
  2864. _sde_encoder_setup_dither(phys);
  2865. }
  2866. if (sde_enc->cur_master->ops.restore)
  2867. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2868. _sde_encoder_virt_enable_helper(drm_enc);
  2869. sde_encoder_control_te(sde_enc, true);
  2870. /*
  2871. * During IPC misr ctl register is reset.
  2872. * Need to reconfigure misr after every IPC.
  2873. */
  2874. if (atomic_read(&sde_enc->misr_enable))
  2875. sde_enc->misr_reconfigure = true;
  2876. }
  2877. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2878. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2879. {
  2880. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2881. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2882. int i;
  2883. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2884. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2885. if (!phys)
  2886. continue;
  2887. phys->comp_type = comp_info->comp_type;
  2888. phys->comp_ratio = comp_info->comp_ratio;
  2889. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2890. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2891. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2892. phys->dsc_extra_pclk_cycle_cnt =
  2893. comp_info->dsc_info.pclk_per_line;
  2894. phys->dsc_extra_disp_width =
  2895. comp_info->dsc_info.extra_width;
  2896. phys->dce_bytes_per_line =
  2897. comp_info->dsc_info.bytes_per_pkt *
  2898. comp_info->dsc_info.pkt_per_line;
  2899. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2900. phys->dce_bytes_per_line =
  2901. comp_info->vdc_info.bytes_per_pkt *
  2902. comp_info->vdc_info.pkt_per_line;
  2903. }
  2904. if (phys != sde_enc->cur_master) {
  2905. /**
  2906. * on DMS request, the encoder will be enabled
  2907. * already. Invoke restore to reconfigure the
  2908. * new mode.
  2909. */
  2910. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2911. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2912. phys->ops.restore)
  2913. phys->ops.restore(phys);
  2914. else if (phys->ops.enable)
  2915. phys->ops.enable(phys);
  2916. }
  2917. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2918. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2919. phys->ops.setup_misr(phys, true,
  2920. sde_enc->misr_frame_count);
  2921. }
  2922. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2923. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2924. sde_enc->cur_master->ops.restore)
  2925. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2926. else if (sde_enc->cur_master->ops.enable)
  2927. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2928. }
  2929. static void sde_encoder_off_work(struct kthread_work *work)
  2930. {
  2931. struct sde_encoder_virt *sde_enc = container_of(work,
  2932. struct sde_encoder_virt, delayed_off_work.work);
  2933. struct drm_encoder *drm_enc;
  2934. if (!sde_enc) {
  2935. SDE_ERROR("invalid sde encoder\n");
  2936. return;
  2937. }
  2938. drm_enc = &sde_enc->base;
  2939. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2940. sde_encoder_idle_request(drm_enc);
  2941. SDE_ATRACE_END("sde_encoder_off_work");
  2942. }
  2943. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2944. {
  2945. struct sde_encoder_virt *sde_enc = NULL;
  2946. bool has_master_enc = false;
  2947. int i, ret = 0;
  2948. struct sde_connector_state *c_state;
  2949. struct drm_display_mode *cur_mode = NULL;
  2950. struct msm_display_mode *msm_mode;
  2951. if (!drm_enc || !drm_enc->crtc) {
  2952. SDE_ERROR("invalid encoder\n");
  2953. return;
  2954. }
  2955. sde_enc = to_sde_encoder_virt(drm_enc);
  2956. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2957. SDE_ERROR("power resource is not enabled\n");
  2958. return;
  2959. }
  2960. if (!sde_enc->crtc)
  2961. sde_enc->crtc = drm_enc->crtc;
  2962. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2963. SDE_DEBUG_ENC(sde_enc, "\n");
  2964. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2965. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2966. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2967. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2968. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2969. sde_enc->cur_master = phys;
  2970. has_master_enc = true;
  2971. break;
  2972. }
  2973. }
  2974. if (!has_master_enc) {
  2975. sde_enc->cur_master = NULL;
  2976. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2977. return;
  2978. }
  2979. _sde_encoder_input_handler_register(drm_enc);
  2980. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2981. if (!c_state) {
  2982. SDE_ERROR("invalid connector state\n");
  2983. return;
  2984. }
  2985. msm_mode = &c_state->msm_mode;
  2986. if ((drm_enc->crtc->state->connectors_changed &&
  2987. sde_encoder_in_clone_mode(drm_enc)) ||
  2988. !(msm_is_mode_seamless_vrr(msm_mode)
  2989. || msm_is_mode_seamless_dms(msm_mode)
  2990. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2991. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2992. sde_encoder_off_work);
  2993. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2994. if (ret) {
  2995. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2996. ret);
  2997. return;
  2998. }
  2999. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  3000. sizeof(sde_enc->cur_master->intf_cfg_v1));
  3001. /* turn off vsync_in to update tear check configuration */
  3002. sde_encoder_control_te(sde_enc, false);
  3003. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  3004. _sde_encoder_virt_enable_helper(drm_enc);
  3005. sde_encoder_control_te(sde_enc, true);
  3006. }
  3007. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  3008. {
  3009. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3010. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  3011. int i = 0;
  3012. _sde_encoder_control_fal10_veto(drm_enc, false);
  3013. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3014. if (sde_enc->phys_encs[i]) {
  3015. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  3016. sde_enc->phys_encs[i]->connector = NULL;
  3017. sde_enc->phys_encs[i]->hw_ctl = NULL;
  3018. }
  3019. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3020. }
  3021. sde_enc->cur_master = NULL;
  3022. /*
  3023. * clear the cached crtc in sde_enc on use case finish, after all the
  3024. * outstanding events and timers have been completed
  3025. */
  3026. sde_enc->crtc = NULL;
  3027. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  3028. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  3029. sde_rm_release(&sde_kms->rm, drm_enc, false);
  3030. }
  3031. static void sde_encoder_wait_for_vsync_event_complete(struct sde_encoder_virt *sde_enc)
  3032. {
  3033. u32 timeout_ms = DEFAULT_KICKOFF_TIMEOUT_MS;
  3034. int i, ret;
  3035. if (sde_enc->cur_master)
  3036. timeout_ms = sde_enc->cur_master->kickoff_timeout_ms;
  3037. ret = wait_event_timeout(sde_enc->vsync_event_wq,
  3038. !sde_enc->vblank_enabled,
  3039. msecs_to_jiffies(timeout_ms));
  3040. SDE_EVT32(timeout_ms, ret);
  3041. if (!ret) {
  3042. SDE_ERROR("vsync event complete timed out %d\n", ret);
  3043. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3044. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3045. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3046. if (phys && phys->ops.control_vblank_irq)
  3047. phys->ops.control_vblank_irq(phys, false);
  3048. }
  3049. }
  3050. }
  3051. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  3052. {
  3053. struct sde_encoder_virt *sde_enc = NULL;
  3054. struct sde_connector *sde_conn;
  3055. struct sde_kms *sde_kms;
  3056. enum sde_intf_mode intf_mode;
  3057. int ret, i = 0;
  3058. if (!drm_enc) {
  3059. SDE_ERROR("invalid encoder\n");
  3060. return;
  3061. } else if (!drm_enc->dev) {
  3062. SDE_ERROR("invalid dev\n");
  3063. return;
  3064. } else if (!drm_enc->dev->dev_private) {
  3065. SDE_ERROR("invalid dev_private\n");
  3066. return;
  3067. }
  3068. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  3069. SDE_ERROR("power resource is not enabled\n");
  3070. return;
  3071. }
  3072. sde_enc = to_sde_encoder_virt(drm_enc);
  3073. if (!sde_enc->cur_master) {
  3074. SDE_ERROR("Invalid cur_master\n");
  3075. return;
  3076. }
  3077. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  3078. SDE_DEBUG_ENC(sde_enc, "\n");
  3079. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3080. if (!sde_kms)
  3081. return;
  3082. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  3083. SDE_EVT32(DRMID(drm_enc));
  3084. if (!sde_encoder_in_clone_mode(drm_enc)) {
  3085. /* disable autorefresh */
  3086. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3087. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3088. if (phys && phys->ops.disable_autorefresh) {
  3089. phys->ops.disable_autorefresh(phys);
  3090. _sde_encoder_wait_for_vsync_on_autorefresh_busy(phys);
  3091. }
  3092. }
  3093. /* wait for idle */
  3094. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  3095. }
  3096. _sde_encoder_input_handler_unregister(drm_enc);
  3097. flush_delayed_work(&sde_conn->status_work);
  3098. /*
  3099. * For primary command mode and video mode encoders, execute the
  3100. * resource control pre-stop operations before the physical encoders
  3101. * are disabled, to allow the rsc to transition its states properly.
  3102. *
  3103. * For other encoder types, rsc should not be enabled until after
  3104. * they have been fully disabled, so delay the pre-stop operations
  3105. * until after the physical disable calls have returned.
  3106. */
  3107. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  3108. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  3109. sde_encoder_resource_control(drm_enc,
  3110. SDE_ENC_RC_EVENT_PRE_STOP);
  3111. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3112. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3113. if (phys && phys->ops.disable)
  3114. phys->ops.disable(phys);
  3115. }
  3116. } else {
  3117. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3118. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3119. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3120. if (phys && phys->ops.disable)
  3121. phys->ops.disable(phys);
  3122. }
  3123. sde_encoder_resource_control(drm_enc,
  3124. SDE_ENC_RC_EVENT_PRE_STOP);
  3125. }
  3126. /*
  3127. * wait for any pending vsync timestamp event to sf
  3128. * to ensure vbalnk irq is disabled.
  3129. */
  3130. if (sde_enc->vblank_enabled)
  3131. sde_encoder_wait_for_vsync_event_complete(sde_enc);
  3132. /*
  3133. * disable dce after the transfer is complete (for command mode)
  3134. * and after physical encoder is disabled, to make sure timing
  3135. * engine is already disabled (for video mode).
  3136. */
  3137. if (!sde_in_trusted_vm(sde_kms))
  3138. sde_encoder_dce_disable(sde_enc);
  3139. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  3140. /* reset connector topology name property */
  3141. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3142. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  3143. ret = sde_rm_update_topology(&sde_kms->rm,
  3144. sde_enc->cur_master->connector->state, NULL);
  3145. if (ret) {
  3146. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  3147. return;
  3148. }
  3149. }
  3150. if (!sde_encoder_in_clone_mode(drm_enc))
  3151. sde_encoder_virt_reset(drm_enc);
  3152. }
  3153. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  3154. {
  3155. /* trigger hw-fences override signal */
  3156. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  3157. ctl->ops.hw_fence_trigger_sw_override(ctl);
  3158. }
  3159. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  3160. struct sde_encoder_phys_wb *wb_enc)
  3161. {
  3162. struct sde_encoder_virt *sde_enc;
  3163. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3164. struct sde_ctl_flush_cfg cfg;
  3165. struct sde_hw_dsc *hw_dsc = NULL;
  3166. int i;
  3167. ctl->ops.reset(ctl);
  3168. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3169. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3170. if (wb_enc) {
  3171. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  3172. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  3173. false, phys_enc->hw_pp->idx);
  3174. if (ctl->ops.update_bitmask)
  3175. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  3176. wb_enc->hw_wb->idx, true);
  3177. }
  3178. } else {
  3179. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3180. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  3181. phys_enc->hw_intf->ops.bind_pingpong_blk(
  3182. sde_enc->phys_encs[i]->hw_intf, false,
  3183. sde_enc->phys_encs[i]->hw_pp->idx);
  3184. if (ctl->ops.update_bitmask)
  3185. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  3186. sde_enc->phys_encs[i]->hw_intf->idx, true);
  3187. }
  3188. }
  3189. }
  3190. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  3191. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  3192. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  3193. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  3194. phys_enc->hw_pp->merge_3d->idx, true);
  3195. }
  3196. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  3197. phys_enc->hw_pp) {
  3198. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  3199. false, phys_enc->hw_pp->idx);
  3200. if (ctl->ops.update_bitmask)
  3201. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  3202. phys_enc->hw_cdm->idx, true);
  3203. }
  3204. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  3205. phys_enc->hw_pp) {
  3206. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  3207. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  3208. if (ctl->ops.update_dnsc_blur_bitmask)
  3209. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  3210. }
  3211. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  3212. ctl->ops.reset_post_disable)
  3213. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  3214. phys_enc->hw_pp->merge_3d ?
  3215. phys_enc->hw_pp->merge_3d->idx : 0);
  3216. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3217. hw_dsc = sde_enc->hw_dsc[i];
  3218. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  3219. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  3220. if (ctl->ops.update_bitmask)
  3221. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  3222. }
  3223. }
  3224. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  3225. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  3226. ctl->ops.get_pending_flush(ctl, &cfg);
  3227. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3228. ctl->ops.trigger_flush(ctl);
  3229. ctl->ops.trigger_start(ctl);
  3230. ctl->ops.clear_pending_flush(ctl);
  3231. }
  3232. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  3233. {
  3234. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  3235. struct sde_ctl_flush_cfg cfg;
  3236. ctl->ops.reset(ctl);
  3237. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  3238. ctl->ops.get_pending_flush(ctl, &cfg);
  3239. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  3240. ctl->ops.trigger_flush(ctl);
  3241. ctl->ops.trigger_start(ctl);
  3242. }
  3243. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  3244. enum sde_intf_type type, u32 controller_id)
  3245. {
  3246. int i = 0;
  3247. for (i = 0; i < catalog->intf_count; i++) {
  3248. if (catalog->intf[i].type == type
  3249. && catalog->intf[i].controller_id == controller_id) {
  3250. return catalog->intf[i].id;
  3251. }
  3252. }
  3253. return INTF_MAX;
  3254. }
  3255. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  3256. enum sde_intf_type type, u32 controller_id)
  3257. {
  3258. if (controller_id < catalog->wb_count)
  3259. return catalog->wb[controller_id].id;
  3260. return WB_MAX;
  3261. }
  3262. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  3263. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  3264. {
  3265. u64 start_timestamp, end_timestamp;
  3266. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  3267. SDE_ERROR("invalid inputs\n");
  3268. return;
  3269. }
  3270. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  3271. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  3272. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  3273. &start_timestamp, &end_timestamp);
  3274. trace_sde_hw_fence_status(crtc->base.id, "input",
  3275. start_timestamp, end_timestamp);
  3276. }
  3277. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  3278. && hw_ctl->ops.hw_fence_output_status) {
  3279. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  3280. &start_timestamp, &end_timestamp);
  3281. trace_sde_hw_fence_status(crtc->base.id, "output",
  3282. start_timestamp, end_timestamp);
  3283. }
  3284. }
  3285. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  3286. struct drm_crtc *crtc)
  3287. {
  3288. struct sde_hw_uidle *uidle;
  3289. struct sde_uidle_cntr cntr;
  3290. struct sde_uidle_status status;
  3291. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  3292. pr_err("invalid params %d %d\n",
  3293. !sde_kms, !crtc);
  3294. return;
  3295. }
  3296. /* check if perf counters are enabled and setup */
  3297. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  3298. return;
  3299. uidle = sde_kms->hw_uidle;
  3300. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  3301. && uidle->ops.uidle_get_status) {
  3302. uidle->ops.uidle_get_status(uidle, &status);
  3303. trace_sde_perf_uidle_status(
  3304. crtc->base.id,
  3305. status.uidle_danger_status_0,
  3306. status.uidle_danger_status_1,
  3307. status.uidle_safe_status_0,
  3308. status.uidle_safe_status_1,
  3309. status.uidle_idle_status_0,
  3310. status.uidle_idle_status_1,
  3311. status.uidle_fal_status_0,
  3312. status.uidle_fal_status_1,
  3313. status.uidle_status,
  3314. status.uidle_en_fal10);
  3315. }
  3316. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  3317. && uidle->ops.uidle_get_cntr) {
  3318. uidle->ops.uidle_get_cntr(uidle, &cntr);
  3319. trace_sde_perf_uidle_cntr(
  3320. crtc->base.id,
  3321. cntr.fal1_gate_cntr,
  3322. cntr.fal10_gate_cntr,
  3323. cntr.fal_wait_gate_cntr,
  3324. cntr.fal1_num_transitions_cntr,
  3325. cntr.fal10_num_transitions_cntr,
  3326. cntr.min_gate_cntr,
  3327. cntr.max_gate_cntr);
  3328. }
  3329. }
  3330. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  3331. struct sde_encoder_phys *phy_enc)
  3332. {
  3333. struct sde_encoder_virt *sde_enc = NULL;
  3334. unsigned long lock_flags;
  3335. ktime_t ts = 0;
  3336. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  3337. return;
  3338. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  3339. sde_enc = to_sde_encoder_virt(drm_enc);
  3340. /*
  3341. * calculate accurate vsync timestamp when available
  3342. * set current time otherwise
  3343. */
  3344. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  3345. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3346. if (!ts)
  3347. ts = ktime_get();
  3348. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3349. phy_enc->last_vsync_timestamp = ts;
  3350. atomic_inc(&phy_enc->vsync_cnt);
  3351. if (sde_enc->crtc_vblank_cb)
  3352. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  3353. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3354. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3355. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3356. if (phy_enc->sde_kms->debugfs_hw_fence)
  3357. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  3358. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  3359. SDE_ATRACE_END("encoder_vblank_callback");
  3360. }
  3361. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3362. struct sde_encoder_phys *phy_enc)
  3363. {
  3364. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3365. if (!phy_enc)
  3366. return;
  3367. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3368. atomic_inc(&phy_enc->underrun_cnt);
  3369. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3370. if (sde_enc->cur_master &&
  3371. sde_enc->cur_master->ops.get_underrun_line_count)
  3372. sde_enc->cur_master->ops.get_underrun_line_count(
  3373. sde_enc->cur_master);
  3374. trace_sde_encoder_underrun(DRMID(drm_enc),
  3375. atomic_read(&phy_enc->underrun_cnt));
  3376. if (phy_enc->sde_kms &&
  3377. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  3378. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  3379. SDE_DBG_CTRL("stop_ftrace");
  3380. SDE_DBG_CTRL("panic_underrun");
  3381. SDE_ATRACE_END("encoder_underrun_callback");
  3382. }
  3383. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3384. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  3385. {
  3386. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3387. unsigned long lock_flags;
  3388. bool enable;
  3389. int i;
  3390. enable = vbl_cb ? true : false;
  3391. if (!drm_enc) {
  3392. SDE_ERROR("invalid encoder\n");
  3393. return;
  3394. }
  3395. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3396. SDE_EVT32(DRMID(drm_enc), enable);
  3397. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3398. sde_enc->crtc_vblank_cb = vbl_cb;
  3399. sde_enc->crtc_vblank_cb_data = vbl_data;
  3400. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3402. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3403. if (phys && phys->ops.control_vblank_irq)
  3404. phys->ops.control_vblank_irq(phys, enable);
  3405. }
  3406. sde_enc->vblank_enabled = enable;
  3407. if (!enable)
  3408. wake_up_all(&sde_enc->vsync_event_wq);
  3409. }
  3410. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3411. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3412. struct drm_crtc *crtc)
  3413. {
  3414. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3415. unsigned long lock_flags;
  3416. bool enable;
  3417. enable = frame_event_cb ? true : false;
  3418. if (!drm_enc) {
  3419. SDE_ERROR("invalid encoder\n");
  3420. return;
  3421. }
  3422. SDE_DEBUG_ENC(sde_enc, "\n");
  3423. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3424. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3425. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3426. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3427. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3428. }
  3429. static void sde_encoder_frame_done_callback(
  3430. struct drm_encoder *drm_enc,
  3431. struct sde_encoder_phys *ready_phys, u32 event)
  3432. {
  3433. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3434. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3435. unsigned int i;
  3436. bool trigger = true;
  3437. bool is_cmd_mode = false;
  3438. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3439. ktime_t ts = 0;
  3440. if (!sde_kms || !sde_enc->cur_master) {
  3441. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3442. sde_kms, sde_enc->cur_master);
  3443. return;
  3444. }
  3445. sde_enc->crtc_frame_event_cb_data.connector =
  3446. sde_enc->cur_master->connector;
  3447. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3448. is_cmd_mode = true;
  3449. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3450. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3451. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3452. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3453. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3454. /*
  3455. * get current ktime for other events and when precise timestamp is not
  3456. * available for retire-fence
  3457. */
  3458. if (!ts)
  3459. ts = ktime_get();
  3460. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3461. | SDE_ENCODER_FRAME_EVENT_ERROR
  3462. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3463. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3464. if (ready_phys->connector)
  3465. topology = sde_connector_get_topology_name(
  3466. ready_phys->connector);
  3467. /* One of the physical encoders has become idle */
  3468. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3469. if (sde_enc->phys_encs[i] == ready_phys) {
  3470. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3471. atomic_read(&sde_enc->frame_done_cnt[i]));
  3472. if (!atomic_add_unless(
  3473. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3474. SDE_EVT32(DRMID(drm_enc), event,
  3475. ready_phys->intf_idx,
  3476. SDE_EVTLOG_ERROR);
  3477. SDE_ERROR_ENC(sde_enc,
  3478. "intf idx:%d, event:%d\n",
  3479. ready_phys->intf_idx, event);
  3480. return;
  3481. }
  3482. }
  3483. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3484. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3485. trigger = false;
  3486. }
  3487. if (trigger) {
  3488. if (sde_enc->crtc_frame_event_cb)
  3489. sde_enc->crtc_frame_event_cb(
  3490. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3491. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3492. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3493. -1, 0);
  3494. }
  3495. } else if (sde_enc->crtc_frame_event_cb) {
  3496. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3497. }
  3498. }
  3499. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3500. {
  3501. struct sde_encoder_virt *sde_enc;
  3502. if (!drm_enc) {
  3503. SDE_ERROR("invalid drm encoder\n");
  3504. return -EINVAL;
  3505. }
  3506. sde_enc = to_sde_encoder_virt(drm_enc);
  3507. sde_encoder_resource_control(&sde_enc->base,
  3508. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3509. return 0;
  3510. }
  3511. /**
  3512. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3513. * phys: Pointer to physical encoder structure
  3514. *
  3515. */
  3516. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3517. struct sde_kms *sde_kms)
  3518. {
  3519. struct sde_connector *c_conn;
  3520. int line_count;
  3521. c_conn = to_sde_connector(phys->connector);
  3522. if (!c_conn) {
  3523. SDE_ERROR("invalid connector");
  3524. return;
  3525. }
  3526. line_count = sde_connector_get_property(phys->connector->state,
  3527. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3528. if (c_conn->hwfence_wb_retire_fences_enable)
  3529. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3530. sde_kms->debugfs_hw_fence);
  3531. }
  3532. /**
  3533. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3534. * drm_enc: Pointer to drm encoder structure
  3535. * phys: Pointer to physical encoder structure
  3536. * extra_flush: Additional bit mask to include in flush trigger
  3537. * config_changed: if true new config is applied, avoid increment of retire
  3538. * count if false
  3539. */
  3540. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3541. struct sde_encoder_phys *phys,
  3542. struct sde_ctl_flush_cfg *extra_flush,
  3543. bool config_changed)
  3544. {
  3545. struct sde_hw_ctl *ctl;
  3546. unsigned long lock_flags;
  3547. struct sde_encoder_virt *sde_enc;
  3548. int pend_ret_fence_cnt;
  3549. struct sde_connector *c_conn;
  3550. if (!drm_enc || !phys) {
  3551. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3552. !drm_enc, !phys);
  3553. return;
  3554. }
  3555. sde_enc = to_sde_encoder_virt(drm_enc);
  3556. c_conn = to_sde_connector(phys->connector);
  3557. if (!phys->hw_pp) {
  3558. SDE_ERROR("invalid pingpong hw\n");
  3559. return;
  3560. }
  3561. ctl = phys->hw_ctl;
  3562. if (!ctl || !phys->ops.trigger_flush) {
  3563. SDE_ERROR("missing ctl/trigger cb\n");
  3564. return;
  3565. }
  3566. if (phys->split_role == ENC_ROLE_SKIP) {
  3567. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3568. "skip flush pp%d ctl%d\n",
  3569. phys->hw_pp->idx - PINGPONG_0,
  3570. ctl->idx - CTL_0);
  3571. return;
  3572. }
  3573. /* update pending counts and trigger kickoff ctl flush atomically */
  3574. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3575. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3576. atomic_inc(&phys->pending_retire_fence_cnt);
  3577. atomic_inc(&phys->pending_ctl_start_cnt);
  3578. }
  3579. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3580. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3581. ctl->ops.update_bitmask) {
  3582. /* perform peripheral flush on every frame update for dp dsc */
  3583. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3584. phys->comp_ratio && c_conn->ops.update_pps)
  3585. c_conn->ops.update_pps(phys->connector, NULL, c_conn->display);
  3586. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH, phys->hw_intf->idx, 1);
  3587. }
  3588. /* update flush mask to ignore fence error frame commit */
  3589. if (ctl->ops.clear_flush_mask && phys->fence_error_handle_in_progress) {
  3590. ctl->ops.clear_flush_mask(ctl, false);
  3591. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_FUNC_CASE1);
  3592. }
  3593. if ((extra_flush && extra_flush->pending_flush_mask)
  3594. && ctl->ops.update_pending_flush)
  3595. ctl->ops.update_pending_flush(ctl, extra_flush);
  3596. phys->ops.trigger_flush(phys);
  3597. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3598. if (ctl->ops.get_pending_flush) {
  3599. struct sde_ctl_flush_cfg pending_flush = {0,};
  3600. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3601. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3602. ctl->idx - CTL_0,
  3603. pending_flush.pending_flush_mask,
  3604. pend_ret_fence_cnt);
  3605. } else {
  3606. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3607. ctl->idx - CTL_0,
  3608. pend_ret_fence_cnt);
  3609. }
  3610. }
  3611. /**
  3612. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3613. * phys: Pointer to physical encoder structure
  3614. */
  3615. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3616. {
  3617. struct sde_hw_ctl *ctl;
  3618. struct sde_encoder_virt *sde_enc;
  3619. if (!phys) {
  3620. SDE_ERROR("invalid argument(s)\n");
  3621. return;
  3622. }
  3623. if (!phys->hw_pp) {
  3624. SDE_ERROR("invalid pingpong hw\n");
  3625. return;
  3626. }
  3627. if (!phys->parent) {
  3628. SDE_ERROR("invalid parent\n");
  3629. return;
  3630. }
  3631. /* avoid ctrl start for encoder in clone mode */
  3632. if (phys->in_clone_mode)
  3633. return;
  3634. ctl = phys->hw_ctl;
  3635. sde_enc = to_sde_encoder_virt(phys->parent);
  3636. if (phys->split_role == ENC_ROLE_SKIP) {
  3637. SDE_DEBUG_ENC(sde_enc,
  3638. "skip start pp%d ctl%d\n",
  3639. phys->hw_pp->idx - PINGPONG_0,
  3640. ctl->idx - CTL_0);
  3641. return;
  3642. }
  3643. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3644. phys->ops.trigger_start(phys);
  3645. }
  3646. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3647. {
  3648. struct sde_hw_ctl *ctl;
  3649. if (!phys_enc) {
  3650. SDE_ERROR("invalid encoder\n");
  3651. return;
  3652. }
  3653. ctl = phys_enc->hw_ctl;
  3654. if (ctl && ctl->ops.trigger_flush)
  3655. ctl->ops.trigger_flush(ctl);
  3656. }
  3657. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3658. {
  3659. struct sde_hw_ctl *ctl;
  3660. if (!phys_enc) {
  3661. SDE_ERROR("invalid encoder\n");
  3662. return;
  3663. }
  3664. ctl = phys_enc->hw_ctl;
  3665. if (ctl && ctl->ops.trigger_start) {
  3666. ctl->ops.trigger_start(ctl);
  3667. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3668. }
  3669. }
  3670. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3671. {
  3672. struct sde_encoder_virt *sde_enc;
  3673. struct sde_connector *sde_con;
  3674. void *sde_con_disp;
  3675. struct sde_hw_ctl *ctl;
  3676. int rc;
  3677. if (!phys_enc) {
  3678. SDE_ERROR("invalid encoder\n");
  3679. return;
  3680. }
  3681. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3682. ctl = phys_enc->hw_ctl;
  3683. if (!ctl || !ctl->ops.reset)
  3684. return;
  3685. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3686. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3687. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3688. phys_enc->connector) {
  3689. sde_con = to_sde_connector(phys_enc->connector);
  3690. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3691. if (sde_con->ops.soft_reset) {
  3692. rc = sde_con->ops.soft_reset(sde_con_disp);
  3693. if (rc) {
  3694. SDE_ERROR_ENC(sde_enc,
  3695. "connector soft reset failure\n");
  3696. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3697. }
  3698. }
  3699. }
  3700. phys_enc->enable_state = SDE_ENC_ENABLED;
  3701. }
  3702. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3703. {
  3704. struct sde_crtc *sde_crtc;
  3705. struct sde_kms *sde_kms = NULL;
  3706. if (!sde_enc || !sde_enc->crtc) {
  3707. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3708. return;
  3709. }
  3710. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3711. if (!sde_kms) {
  3712. SDE_ERROR("invalid kms\n");
  3713. return;
  3714. }
  3715. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3716. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3717. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3718. sde_kms->debugfs_hw_fence : 0);
  3719. }
  3720. /**
  3721. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3722. * Iterate through the physical encoders and perform consolidated flush
  3723. * and/or control start triggering as needed. This is done in the virtual
  3724. * encoder rather than the individual physical ones in order to handle
  3725. * use cases that require visibility into multiple physical encoders at
  3726. * a time.
  3727. * sde_enc: Pointer to virtual encoder structure
  3728. * config_changed: if true new config is applied. Avoid regdma_flush and
  3729. * incrementing the retire count if false.
  3730. */
  3731. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3732. bool config_changed)
  3733. {
  3734. struct sde_hw_ctl *ctl;
  3735. uint32_t i;
  3736. struct sde_ctl_flush_cfg pending_flush = {0,};
  3737. u32 pending_kickoff_cnt;
  3738. struct msm_drm_private *priv = NULL;
  3739. struct sde_kms *sde_kms = NULL;
  3740. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3741. bool is_regdma_blocking = false, is_vid_mode = false;
  3742. struct sde_crtc *sde_crtc;
  3743. if (!sde_enc) {
  3744. SDE_ERROR("invalid encoder\n");
  3745. return;
  3746. }
  3747. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3748. /* reset input fence status and skip flush for fence error case. */
  3749. if (sde_crtc && sde_crtc->input_fence_status < 0) {
  3750. if (!sde_encoder_in_clone_mode(&sde_enc->base))
  3751. sde_crtc->input_fence_status = 0;
  3752. SDE_EVT32(DRMID(&sde_enc->base), sde_encoder_in_clone_mode(&sde_enc->base),
  3753. sde_crtc->input_fence_status);
  3754. goto handle_elevated_ahb_vote;
  3755. }
  3756. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3757. is_vid_mode = true;
  3758. is_regdma_blocking = (is_vid_mode ||
  3759. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3760. /* don't perform flush/start operations for slave encoders */
  3761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3762. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3763. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3764. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3765. continue;
  3766. ctl = phys->hw_ctl;
  3767. if (!ctl)
  3768. continue;
  3769. if (phys->connector)
  3770. topology = sde_connector_get_topology_name(
  3771. phys->connector);
  3772. if (!phys->ops.needs_single_flush ||
  3773. !phys->ops.needs_single_flush(phys)) {
  3774. if (config_changed && ctl->ops.reg_dma_flush)
  3775. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3776. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3777. config_changed);
  3778. } else if (ctl->ops.get_pending_flush) {
  3779. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3780. }
  3781. }
  3782. /* for split flush, combine pending flush masks and send to master */
  3783. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3784. ctl = sde_enc->cur_master->hw_ctl;
  3785. if (config_changed && ctl->ops.reg_dma_flush)
  3786. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3787. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3788. &pending_flush,
  3789. config_changed);
  3790. }
  3791. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3794. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3795. continue;
  3796. if (!phys->ops.needs_single_flush ||
  3797. !phys->ops.needs_single_flush(phys)) {
  3798. pending_kickoff_cnt =
  3799. sde_encoder_phys_inc_pending(phys);
  3800. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3801. } else {
  3802. pending_kickoff_cnt =
  3803. sde_encoder_phys_inc_pending(phys);
  3804. SDE_EVT32(pending_kickoff_cnt,
  3805. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3806. }
  3807. }
  3808. if (atomic_read(&sde_enc->misr_enable))
  3809. sde_encoder_misr_configure(&sde_enc->base, true,
  3810. sde_enc->misr_frame_count);
  3811. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3812. if (crtc_misr_info.misr_enable && sde_crtc &&
  3813. sde_crtc->misr_reconfigure) {
  3814. sde_crtc_misr_setup(sde_enc->crtc, true,
  3815. crtc_misr_info.misr_frame_count);
  3816. sde_crtc->misr_reconfigure = false;
  3817. }
  3818. _sde_encoder_trigger_start(sde_enc->cur_master);
  3819. handle_elevated_ahb_vote:
  3820. if (sde_enc->elevated_ahb_vote) {
  3821. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3822. priv = sde_enc->base.dev->dev_private;
  3823. if (sde_kms != NULL) {
  3824. sde_power_scale_reg_bus(&priv->phandle,
  3825. VOTE_INDEX_LOW,
  3826. false);
  3827. }
  3828. sde_enc->elevated_ahb_vote = false;
  3829. }
  3830. }
  3831. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3832. struct drm_encoder *drm_enc,
  3833. unsigned long *affected_displays,
  3834. int num_active_phys)
  3835. {
  3836. struct sde_encoder_virt *sde_enc;
  3837. struct sde_encoder_phys *master;
  3838. enum sde_rm_topology_name topology;
  3839. bool is_right_only;
  3840. if (!drm_enc || !affected_displays)
  3841. return;
  3842. sde_enc = to_sde_encoder_virt(drm_enc);
  3843. master = sde_enc->cur_master;
  3844. if (!master || !master->connector)
  3845. return;
  3846. topology = sde_connector_get_topology_name(master->connector);
  3847. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3848. return;
  3849. /*
  3850. * For pingpong split, the slave pingpong won't generate IRQs. For
  3851. * right-only updates, we can't swap pingpongs, or simply swap the
  3852. * master/slave assignment, we actually have to swap the interfaces
  3853. * so that the master physical encoder will use a pingpong/interface
  3854. * that generates irqs on which to wait.
  3855. */
  3856. is_right_only = !test_bit(0, affected_displays) &&
  3857. test_bit(1, affected_displays);
  3858. if (is_right_only && !sde_enc->intfs_swapped) {
  3859. /* right-only update swap interfaces */
  3860. swap(sde_enc->phys_encs[0]->intf_idx,
  3861. sde_enc->phys_encs[1]->intf_idx);
  3862. sde_enc->intfs_swapped = true;
  3863. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3864. /* left-only or full update, swap back */
  3865. swap(sde_enc->phys_encs[0]->intf_idx,
  3866. sde_enc->phys_encs[1]->intf_idx);
  3867. sde_enc->intfs_swapped = false;
  3868. }
  3869. SDE_DEBUG_ENC(sde_enc,
  3870. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3871. is_right_only, sde_enc->intfs_swapped,
  3872. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3873. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3874. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3875. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3876. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3877. *affected_displays);
  3878. /* ppsplit always uses master since ppslave invalid for irqs*/
  3879. if (num_active_phys == 1)
  3880. *affected_displays = BIT(0);
  3881. }
  3882. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3883. struct sde_encoder_kickoff_params *params)
  3884. {
  3885. struct sde_encoder_virt *sde_enc;
  3886. struct sde_encoder_phys *phys;
  3887. int i, num_active_phys;
  3888. bool master_assigned = false;
  3889. if (!drm_enc || !params)
  3890. return;
  3891. sde_enc = to_sde_encoder_virt(drm_enc);
  3892. if (sde_enc->num_phys_encs <= 1)
  3893. return;
  3894. /* count bits set */
  3895. num_active_phys = hweight_long(params->affected_displays);
  3896. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3897. params->affected_displays, num_active_phys);
  3898. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3899. num_active_phys);
  3900. /* for left/right only update, ppsplit master switches interface */
  3901. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3902. &params->affected_displays, num_active_phys);
  3903. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3904. enum sde_enc_split_role prv_role, new_role;
  3905. bool active = false;
  3906. phys = sde_enc->phys_encs[i];
  3907. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3908. continue;
  3909. active = test_bit(i, &params->affected_displays);
  3910. prv_role = phys->split_role;
  3911. if (active && num_active_phys == 1)
  3912. new_role = ENC_ROLE_SOLO;
  3913. else if (active && !master_assigned)
  3914. new_role = ENC_ROLE_MASTER;
  3915. else if (active)
  3916. new_role = ENC_ROLE_SLAVE;
  3917. else
  3918. new_role = ENC_ROLE_SKIP;
  3919. phys->ops.update_split_role(phys, new_role);
  3920. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3921. sde_enc->cur_master = phys;
  3922. master_assigned = true;
  3923. }
  3924. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3925. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3926. phys->split_role, active);
  3927. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3928. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3929. phys->split_role, active, num_active_phys);
  3930. }
  3931. }
  3932. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3933. {
  3934. struct sde_encoder_virt *sde_enc;
  3935. struct msm_display_info *disp_info;
  3936. if (!drm_enc) {
  3937. SDE_ERROR("invalid encoder\n");
  3938. return false;
  3939. }
  3940. sde_enc = to_sde_encoder_virt(drm_enc);
  3941. disp_info = &sde_enc->disp_info;
  3942. return (disp_info->curr_panel_mode == mode);
  3943. }
  3944. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3945. {
  3946. struct sde_encoder_virt *sde_enc;
  3947. struct sde_encoder_phys *phys;
  3948. unsigned int i;
  3949. struct sde_hw_ctl *ctl;
  3950. if (!drm_enc) {
  3951. SDE_ERROR("invalid encoder\n");
  3952. return;
  3953. }
  3954. sde_enc = to_sde_encoder_virt(drm_enc);
  3955. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3956. phys = sde_enc->phys_encs[i];
  3957. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3958. sde_encoder_check_curr_mode(drm_enc,
  3959. MSM_DISPLAY_CMD_MODE)) {
  3960. ctl = phys->hw_ctl;
  3961. if (ctl->ops.trigger_pending)
  3962. /* update only for command mode primary ctl */
  3963. ctl->ops.trigger_pending(ctl);
  3964. }
  3965. }
  3966. sde_enc->idle_pc_restore = false;
  3967. }
  3968. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3969. {
  3970. struct sde_encoder_virt *sde_enc = container_of(work,
  3971. struct sde_encoder_virt, esd_trigger_work);
  3972. if (!sde_enc) {
  3973. SDE_ERROR("invalid sde encoder\n");
  3974. return;
  3975. }
  3976. sde_encoder_resource_control(&sde_enc->base,
  3977. SDE_ENC_RC_EVENT_KICKOFF);
  3978. }
  3979. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3980. {
  3981. struct sde_encoder_virt *sde_enc = container_of(work,
  3982. struct sde_encoder_virt, input_event_work);
  3983. if (!sde_enc) {
  3984. SDE_ERROR("invalid sde encoder\n");
  3985. return;
  3986. }
  3987. sde_encoder_resource_control(&sde_enc->base,
  3988. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3989. }
  3990. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3991. {
  3992. struct sde_encoder_virt *sde_enc = container_of(work,
  3993. struct sde_encoder_virt, early_wakeup_work);
  3994. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3995. if (!sde_kms)
  3996. return;
  3997. sde_vm_lock(sde_kms);
  3998. if (!sde_vm_owns_hw(sde_kms)) {
  3999. sde_vm_unlock(sde_kms);
  4000. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  4001. DRMID(&sde_enc->base));
  4002. return;
  4003. }
  4004. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  4005. sde_encoder_resource_control(&sde_enc->base,
  4006. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  4007. SDE_ATRACE_END("encoder_early_wakeup");
  4008. sde_vm_unlock(sde_kms);
  4009. }
  4010. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  4011. {
  4012. struct sde_encoder_virt *sde_enc = NULL;
  4013. struct msm_drm_thread *disp_thread = NULL;
  4014. struct msm_drm_private *priv = NULL;
  4015. priv = drm_enc->dev->dev_private;
  4016. sde_enc = to_sde_encoder_virt(drm_enc);
  4017. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  4018. SDE_DEBUG_ENC(sde_enc,
  4019. "should only early wake up command mode display\n");
  4020. return;
  4021. }
  4022. if (!sde_enc->crtc || (sde_enc->crtc->index
  4023. >= ARRAY_SIZE(priv->event_thread))) {
  4024. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  4025. sde_enc->crtc == NULL,
  4026. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4027. return;
  4028. }
  4029. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  4030. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  4031. kthread_queue_work(&disp_thread->worker,
  4032. &sde_enc->early_wakeup_work);
  4033. SDE_ATRACE_END("queue_early_wakeup_work");
  4034. }
  4035. void sde_encoder_handle_hw_fence_error(int ctl_idx, struct sde_kms *sde_kms, u32 handle, int error)
  4036. {
  4037. struct drm_encoder *drm_enc;
  4038. struct sde_encoder_virt *sde_enc;
  4039. struct sde_encoder_phys *cur_master;
  4040. struct sde_crtc *sde_crtc;
  4041. struct sde_crtc_state *sde_crtc_state;
  4042. bool encoder_detected = false;
  4043. bool handle_fence_error;
  4044. SDE_EVT32(ctl_idx, handle, error, SDE_EVTLOG_FUNC_ENTRY);
  4045. if (!sde_kms || !sde_kms->dev) {
  4046. SDE_ERROR("Invalid sde_kms or sde_kms->dev\n");
  4047. return;
  4048. }
  4049. drm_for_each_encoder(drm_enc, sde_kms->dev) {
  4050. sde_enc = to_sde_encoder_virt(drm_enc);
  4051. if (sde_enc && sde_enc->phys_encs[0] && sde_enc->phys_encs[0]->hw_ctl &&
  4052. sde_enc->phys_encs[0]->hw_ctl->idx == ctl_idx) {
  4053. encoder_detected = true;
  4054. cur_master = sde_enc->phys_encs[0];
  4055. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE1);
  4056. break;
  4057. }
  4058. }
  4059. if (!encoder_detected) {
  4060. SDE_DEBUG("failed to get the sde_encoder_phys.\n");
  4061. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE2, SDE_EVTLOG_ERROR);
  4062. return;
  4063. }
  4064. if (!cur_master->parent || !cur_master->parent->crtc || !cur_master->parent->crtc->state) {
  4065. SDE_DEBUG("unexpected null pointer in cur_master.\n");
  4066. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE3, SDE_EVTLOG_ERROR);
  4067. return;
  4068. }
  4069. sde_crtc = to_sde_crtc(cur_master->parent->crtc);
  4070. sde_crtc_state = to_sde_crtc_state(cur_master->parent->crtc->state);
  4071. handle_fence_error = sde_crtc_get_property(sde_crtc_state, CRTC_PROP_HANDLE_FENCE_ERROR);
  4072. if (!handle_fence_error) {
  4073. SDE_DEBUG("userspace not enabled handle fence error in kernel.\n");
  4074. SDE_EVT32(ctl_idx, SDE_EVTLOG_FUNC_CASE4);
  4075. return;
  4076. }
  4077. cur_master->sde_hw_fence_handle = handle;
  4078. if (error) {
  4079. sde_crtc->handle_fence_error_bw_update = true;
  4080. cur_master->sde_hw_fence_error_status = true;
  4081. cur_master->sde_hw_fence_error_value = error;
  4082. }
  4083. atomic_add_unless(&cur_master->pending_retire_fence_cnt, -1, 0);
  4084. wake_up_all(&cur_master->pending_kickoff_wq);
  4085. SDE_EVT32(ctl_idx, error, SDE_EVTLOG_FUNC_EXIT);
  4086. }
  4087. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  4088. {
  4089. static const uint64_t timeout_us = 50000;
  4090. static const uint64_t sleep_us = 20;
  4091. struct sde_encoder_virt *sde_enc;
  4092. ktime_t cur_ktime, exp_ktime;
  4093. uint32_t line_count, tmp, i;
  4094. if (!drm_enc) {
  4095. SDE_ERROR("invalid encoder\n");
  4096. return -EINVAL;
  4097. }
  4098. sde_enc = to_sde_encoder_virt(drm_enc);
  4099. if (!sde_enc->cur_master ||
  4100. !sde_enc->cur_master->ops.get_line_count) {
  4101. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  4102. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  4103. return -EINVAL;
  4104. }
  4105. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  4106. line_count = sde_enc->cur_master->ops.get_line_count(
  4107. sde_enc->cur_master);
  4108. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  4109. tmp = line_count;
  4110. line_count = sde_enc->cur_master->ops.get_line_count(
  4111. sde_enc->cur_master);
  4112. if (line_count < tmp) {
  4113. SDE_EVT32(DRMID(drm_enc), line_count);
  4114. return 0;
  4115. }
  4116. cur_ktime = ktime_get();
  4117. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  4118. break;
  4119. usleep_range(sleep_us / 2, sleep_us);
  4120. }
  4121. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  4122. return -ETIMEDOUT;
  4123. }
  4124. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  4125. {
  4126. struct drm_encoder *drm_enc;
  4127. struct sde_rm_hw_iter rm_iter;
  4128. bool lm_valid = false;
  4129. bool intf_valid = false;
  4130. if (!phys_enc || !phys_enc->parent) {
  4131. SDE_ERROR("invalid encoder\n");
  4132. return -EINVAL;
  4133. }
  4134. drm_enc = phys_enc->parent;
  4135. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  4136. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  4137. (phys_enc->intf_mode == INTF_MODE_CMD &&
  4138. phys_enc->has_intf_te)) {
  4139. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  4140. SDE_HW_BLK_INTF);
  4141. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4142. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  4143. if (!hw_intf)
  4144. continue;
  4145. if (phys_enc->hw_ctl->ops.update_bitmask)
  4146. phys_enc->hw_ctl->ops.update_bitmask(
  4147. phys_enc->hw_ctl,
  4148. SDE_HW_FLUSH_INTF,
  4149. hw_intf->idx, 1);
  4150. intf_valid = true;
  4151. }
  4152. if (!intf_valid) {
  4153. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4154. "intf not found to flush\n");
  4155. return -EFAULT;
  4156. }
  4157. } else {
  4158. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4159. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  4160. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  4161. if (!hw_lm)
  4162. continue;
  4163. /* update LM flush for HW without INTF TE */
  4164. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4165. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4166. phys_enc->hw_ctl,
  4167. hw_lm->idx, 1);
  4168. lm_valid = true;
  4169. }
  4170. if (!lm_valid) {
  4171. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  4172. "lm not found to flush\n");
  4173. return -EFAULT;
  4174. }
  4175. }
  4176. return 0;
  4177. }
  4178. static void _sde_encoder_helper_hdr_plus_mempool_update(
  4179. struct sde_encoder_virt *sde_enc)
  4180. {
  4181. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  4182. struct sde_hw_mdp *mdptop = NULL;
  4183. sde_enc->dynamic_hdr_updated = false;
  4184. if (sde_enc->cur_master) {
  4185. mdptop = sde_enc->cur_master->hw_mdptop;
  4186. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  4187. sde_enc->cur_master->connector);
  4188. }
  4189. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  4190. return;
  4191. if (mdptop->ops.set_hdr_plus_metadata) {
  4192. sde_enc->dynamic_hdr_updated = true;
  4193. mdptop->ops.set_hdr_plus_metadata(
  4194. mdptop, dhdr_meta->dynamic_hdr_payload,
  4195. dhdr_meta->dynamic_hdr_payload_size,
  4196. sde_enc->cur_master->intf_idx == INTF_0 ?
  4197. 0 : 1);
  4198. }
  4199. }
  4200. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  4201. {
  4202. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  4203. struct sde_encoder_phys *phys;
  4204. int i;
  4205. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4206. phys = sde_enc->phys_encs[i];
  4207. if (phys && phys->ops.hw_reset)
  4208. phys->ops.hw_reset(phys);
  4209. }
  4210. }
  4211. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  4212. struct sde_encoder_kickoff_params *params,
  4213. struct sde_encoder_virt *sde_enc,
  4214. struct sde_kms *sde_kms,
  4215. bool needs_hw_reset, bool is_cmd_mode)
  4216. {
  4217. int rc, ret = 0;
  4218. /* if any phys needs reset, reset all phys, in-order */
  4219. if (needs_hw_reset)
  4220. sde_encoder_needs_hw_reset(drm_enc);
  4221. _sde_encoder_update_master(drm_enc, params);
  4222. _sde_encoder_update_roi(drm_enc);
  4223. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4224. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  4225. if (rc) {
  4226. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  4227. sde_enc->cur_master->connector->base.id, rc);
  4228. ret = rc;
  4229. }
  4230. }
  4231. if (sde_enc->cur_master &&
  4232. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  4233. !sde_enc->cur_master->cont_splash_enabled)) {
  4234. rc = sde_encoder_dce_setup(sde_enc, params);
  4235. if (rc) {
  4236. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  4237. ret = rc;
  4238. }
  4239. }
  4240. sde_encoder_dce_flush(sde_enc);
  4241. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  4242. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  4243. sde_enc->cur_master, sde_kms->qdss_enabled);
  4244. return ret;
  4245. }
  4246. void _sde_encoder_delay_kickoff_processing(struct sde_encoder_virt *sde_enc)
  4247. {
  4248. ktime_t current_ts, ept_ts;
  4249. u32 avr_step_fps, min_fps = 0, qsync_mode, fps;
  4250. u64 timeout_us = 0, ept, next_vsync_time_ns;
  4251. bool is_cmd_mode;
  4252. char atrace_buf[64];
  4253. struct drm_connector *drm_conn;
  4254. struct msm_mode_info *info = &sde_enc->mode_info;
  4255. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4256. struct sde_encoder_phys *phy_enc = sde_enc->cur_master;
  4257. if (!sde_enc->cur_master || !sde_enc->cur_master->connector || !sde_kms)
  4258. return;
  4259. drm_conn = sde_enc->cur_master->connector;
  4260. ept = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_EPT);
  4261. if (!ept)
  4262. return;
  4263. qsync_mode = sde_connector_get_property(drm_conn->state, CONNECTOR_PROP_QSYNC_MODE);
  4264. if (qsync_mode)
  4265. _sde_encoder_get_qsync_fps_callback(&sde_enc->base, &min_fps, drm_conn->state);
  4266. /* use min qsync fps, if feature is enabled; otherwise min default fps */
  4267. min_fps = min_fps ? min_fps : DEFAULT_MIN_FPS;
  4268. fps = sde_encoder_get_fps(&sde_enc->base);
  4269. min_fps = min(min_fps, fps);
  4270. is_cmd_mode = sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE);
  4271. /* for cmd mode with qsync - EPT_FPS will be used to delay the processing */
  4272. if (test_bit(SDE_FEATURE_EPT_FPS, sde_kms->catalog->features)
  4273. && is_cmd_mode && qsync_mode) {
  4274. SDE_DEBUG("enc:%d, ept:%llu not applicable for cmd mode with qsync enabled",
  4275. DRMID(&sde_enc->base), ept);
  4276. return;
  4277. }
  4278. avr_step_fps = info->avr_step_fps;
  4279. current_ts = ktime_get_ns();
  4280. /* ept is in ns and avr_step is mulitple of refresh rate */
  4281. ept_ts = avr_step_fps ? ept - DIV_ROUND_UP(NSEC_PER_SEC, avr_step_fps) + NSEC_PER_MSEC
  4282. : ept - EPT_BACKOFF_THRESHOLD;
  4283. /* ept time already elapsed */
  4284. if (ept_ts <= current_ts) {
  4285. SDE_DEBUG("enc:%d, ept elapsed; ept:%llu, ept_ts:%llu, current_ts:%llu\n",
  4286. DRMID(&sde_enc->base), ept, ept_ts, current_ts);
  4287. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4288. ktime_to_us(current_ts), ktime_to_us(ept_ts), SDE_EVTLOG_FUNC_CASE1);
  4289. return;
  4290. }
  4291. next_vsync_time_ns = DIV_ROUND_UP(NSEC_PER_SEC, fps) + phy_enc->last_vsync_timestamp;
  4292. /* ept time is within last & next vsync expected with current fps */
  4293. if (!qsync_mode && (ept_ts < next_vsync_time_ns)) {
  4294. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4295. ktime_to_us(current_ts), ktime_to_us(ept), ktime_to_us(ept_ts),
  4296. ktime_to_us(next_vsync_time_ns), is_cmd_mode, SDE_EVTLOG_FUNC_CASE2);
  4297. return;
  4298. }
  4299. timeout_us = DIV_ROUND_UP((ept_ts - current_ts), 1000);
  4300. /* validate timeout is not beyond the min fps */
  4301. if (timeout_us > DIV_ROUND_UP(USEC_PER_SEC, min_fps)) {
  4302. pr_err_ratelimited(
  4303. "enc:%d, invalid timeout_us:%llu; ept:%llu, ept_ts:%llu, cur_ts:%llu min_fps:%d, fps:%d, qsync_mode:%d, avr_step_fps:%d\n",
  4304. DRMID(&sde_enc->base), timeout_us, ept, ept_ts, current_ts,
  4305. min_fps, fps, qsync_mode, avr_step_fps);
  4306. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps,
  4307. min_fps, fps, ktime_to_us(current_ts),
  4308. ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_ERROR);
  4309. return;
  4310. }
  4311. snprintf(atrace_buf, sizeof(atrace_buf), "schedule_timeout_%llu", ept);
  4312. SDE_ATRACE_BEGIN(atrace_buf);
  4313. usleep_range((timeout_us - USEC_PER_MSEC), timeout_us);
  4314. SDE_ATRACE_END(atrace_buf);
  4315. SDE_EVT32(DRMID(&sde_enc->base), qsync_mode, avr_step_fps, min_fps, fps,
  4316. ktime_to_us(current_ts), ktime_to_us(ept_ts), timeout_us, SDE_EVTLOG_FUNC_CASE3);
  4317. }
  4318. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  4319. struct sde_encoder_kickoff_params *params)
  4320. {
  4321. struct sde_encoder_virt *sde_enc;
  4322. struct sde_encoder_phys *phys, *cur_master;
  4323. struct sde_kms *sde_kms = NULL;
  4324. struct sde_crtc *sde_crtc;
  4325. bool needs_hw_reset = false, is_cmd_mode;
  4326. int i, rc, ret = 0;
  4327. struct msm_display_info *disp_info;
  4328. if (!drm_enc || !params || !drm_enc->dev ||
  4329. !drm_enc->dev->dev_private) {
  4330. SDE_ERROR("invalid args\n");
  4331. return -EINVAL;
  4332. }
  4333. sde_enc = to_sde_encoder_virt(drm_enc);
  4334. sde_kms = sde_encoder_get_kms(drm_enc);
  4335. if (!sde_kms)
  4336. return -EINVAL;
  4337. disp_info = &sde_enc->disp_info;
  4338. sde_crtc = to_sde_crtc(sde_enc->crtc);
  4339. SDE_DEBUG_ENC(sde_enc, "\n");
  4340. SDE_EVT32(DRMID(drm_enc));
  4341. cur_master = sde_enc->cur_master;
  4342. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  4343. if (cur_master && cur_master->connector)
  4344. sde_enc->frame_trigger_mode =
  4345. sde_connector_get_property(cur_master->connector->state,
  4346. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  4347. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  4348. /* prepare for next kickoff, may include waiting on previous kickoff */
  4349. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  4350. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4351. phys = sde_enc->phys_encs[i];
  4352. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  4353. params->recovery_events_enabled =
  4354. sde_enc->recovery_events_enabled;
  4355. if (phys) {
  4356. if (phys->ops.prepare_for_kickoff) {
  4357. rc = phys->ops.prepare_for_kickoff(
  4358. phys, params);
  4359. if (rc)
  4360. ret = rc;
  4361. }
  4362. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4363. needs_hw_reset = true;
  4364. _sde_encoder_setup_dither(phys);
  4365. if (sde_enc->cur_master &&
  4366. sde_connector_is_qsync_updated(
  4367. sde_enc->cur_master->connector))
  4368. _helper_flush_qsync(phys);
  4369. }
  4370. }
  4371. if (is_cmd_mode && sde_enc->cur_master &&
  4372. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  4373. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  4374. _sde_encoder_update_rsc_client(drm_enc, true);
  4375. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  4376. if (rc) {
  4377. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  4378. ret = rc;
  4379. goto end;
  4380. }
  4381. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  4382. needs_hw_reset, is_cmd_mode);
  4383. end:
  4384. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  4385. return ret;
  4386. }
  4387. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  4388. {
  4389. struct sde_encoder_virt *sde_enc;
  4390. struct sde_encoder_phys *phys;
  4391. struct sde_kms *sde_kms;
  4392. unsigned int i;
  4393. if (!drm_enc) {
  4394. SDE_ERROR("invalid encoder\n");
  4395. return;
  4396. }
  4397. SDE_ATRACE_BEGIN("encoder_kickoff");
  4398. sde_enc = to_sde_encoder_virt(drm_enc);
  4399. SDE_DEBUG_ENC(sde_enc, "\n");
  4400. if (sde_enc->delay_kickoff) {
  4401. u32 loop_count = 20;
  4402. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  4403. for (i = 0; i < loop_count; i++) {
  4404. usleep_range(sleep, sleep * 2);
  4405. if (!sde_enc->delay_kickoff)
  4406. break;
  4407. }
  4408. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  4409. }
  4410. /* update txq for any output retire hw-fence (wb-path) */
  4411. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4412. if (!sde_kms) {
  4413. SDE_ERROR("invalid sde_kms\n");
  4414. return;
  4415. }
  4416. if (sde_enc->cur_master)
  4417. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  4418. /* delay frame kickoff based on expected present time */
  4419. _sde_encoder_delay_kickoff_processing(sde_enc);
  4420. /* All phys encs are ready to go, trigger the kickoff */
  4421. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  4422. /* allow phys encs to handle any post-kickoff business */
  4423. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4424. phys = sde_enc->phys_encs[i];
  4425. if (phys && phys->ops.handle_post_kickoff)
  4426. phys->ops.handle_post_kickoff(phys);
  4427. }
  4428. if (sde_enc->autorefresh_solver_disable &&
  4429. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  4430. _sde_encoder_update_rsc_client(drm_enc, true);
  4431. SDE_ATRACE_END("encoder_kickoff");
  4432. }
  4433. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4434. struct sde_hw_pp_vsync_info *info)
  4435. {
  4436. struct sde_encoder_virt *sde_enc;
  4437. struct sde_encoder_phys *phys;
  4438. int i, ret;
  4439. if (!drm_enc || !info)
  4440. return;
  4441. sde_enc = to_sde_encoder_virt(drm_enc);
  4442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4443. phys = sde_enc->phys_encs[i];
  4444. if (phys && phys->hw_intf && phys->hw_pp
  4445. && phys->hw_intf->ops.get_vsync_info) {
  4446. ret = phys->hw_intf->ops.get_vsync_info(
  4447. phys->hw_intf, &info[i]);
  4448. if (!ret) {
  4449. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4450. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4451. }
  4452. }
  4453. }
  4454. }
  4455. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  4456. u32 *transfer_time_us)
  4457. {
  4458. struct sde_encoder_virt *sde_enc;
  4459. struct msm_mode_info *info;
  4460. if (!drm_enc || !transfer_time_us) {
  4461. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  4462. !transfer_time_us);
  4463. return;
  4464. }
  4465. sde_enc = to_sde_encoder_virt(drm_enc);
  4466. info = &sde_enc->mode_info;
  4467. *transfer_time_us = info->mdp_transfer_time_us;
  4468. }
  4469. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  4470. {
  4471. struct drm_encoder *src_enc = drm_enc;
  4472. struct sde_encoder_virt *sde_enc;
  4473. struct sde_kms *sde_kms;
  4474. u32 fps;
  4475. if (!drm_enc) {
  4476. SDE_ERROR("invalid encoder\n");
  4477. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4478. }
  4479. sde_kms = sde_encoder_get_kms(drm_enc);
  4480. if (!sde_kms)
  4481. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4482. if (sde_encoder_in_clone_mode(drm_enc))
  4483. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  4484. if (!src_enc)
  4485. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4486. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  4487. return MAX_KICKOFF_TIMEOUT_MS;
  4488. sde_enc = to_sde_encoder_virt(src_enc);
  4489. fps = sde_enc->mode_info.frame_rate;
  4490. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  4491. return DEFAULT_KICKOFF_TIMEOUT_MS;
  4492. else
  4493. return (SEC_TO_MILLI_SEC / fps) * 2;
  4494. }
  4495. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  4496. {
  4497. struct sde_encoder_virt *sde_enc;
  4498. struct sde_encoder_phys *master;
  4499. bool is_vid_mode;
  4500. if (!drm_enc)
  4501. return -EINVAL;
  4502. sde_enc = to_sde_encoder_virt(drm_enc);
  4503. master = sde_enc->cur_master;
  4504. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  4505. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  4506. return -ENODATA;
  4507. if (!master->hw_intf->ops.get_avr_status)
  4508. return -EOPNOTSUPP;
  4509. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  4510. }
  4511. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4512. struct drm_framebuffer *fb)
  4513. {
  4514. struct drm_encoder *drm_enc;
  4515. struct sde_hw_mixer_cfg mixer;
  4516. struct sde_rm_hw_iter lm_iter;
  4517. bool lm_valid = false;
  4518. if (!phys_enc || !phys_enc->parent) {
  4519. SDE_ERROR("invalid encoder\n");
  4520. return -EINVAL;
  4521. }
  4522. drm_enc = phys_enc->parent;
  4523. memset(&mixer, 0, sizeof(mixer));
  4524. /* reset associated CTL/LMs */
  4525. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4526. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4527. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4528. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4529. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4530. if (!hw_lm)
  4531. continue;
  4532. /* need to flush LM to remove it */
  4533. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4534. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4535. phys_enc->hw_ctl,
  4536. hw_lm->idx, 1);
  4537. if (fb) {
  4538. /* assume a single LM if targeting a frame buffer */
  4539. if (lm_valid)
  4540. continue;
  4541. mixer.out_height = fb->height;
  4542. mixer.out_width = fb->width;
  4543. if (hw_lm->ops.setup_mixer_out)
  4544. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4545. }
  4546. lm_valid = true;
  4547. /* only enable border color on LM */
  4548. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4549. phys_enc->hw_ctl->ops.setup_blendstage(
  4550. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4551. }
  4552. if (!lm_valid) {
  4553. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4554. return -EFAULT;
  4555. }
  4556. return 0;
  4557. }
  4558. void sde_encoder_helper_hw_fence_sw_override(struct sde_encoder_phys *phys_enc,
  4559. struct sde_hw_ctl *ctl)
  4560. {
  4561. if (!ctl || !ctl->ops.hw_fence_trigger_sw_override)
  4562. return;
  4563. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx, ctl->ops.get_hw_fence_status ?
  4564. ctl->ops.get_hw_fence_status(ctl) : SDE_EVTLOG_ERROR);
  4565. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  4566. ctl->ops.hw_fence_trigger_sw_override(ctl);
  4567. }
  4568. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4569. {
  4570. struct sde_encoder_virt *sde_enc;
  4571. struct sde_encoder_phys *phys;
  4572. int i, rc = 0, ret = 0;
  4573. struct sde_hw_ctl *ctl;
  4574. if (!drm_enc) {
  4575. SDE_ERROR("invalid encoder\n");
  4576. return -EINVAL;
  4577. }
  4578. sde_enc = to_sde_encoder_virt(drm_enc);
  4579. /* update the qsync parameters for the current frame */
  4580. if (sde_enc->cur_master)
  4581. sde_connector_set_qsync_params(
  4582. sde_enc->cur_master->connector);
  4583. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4584. phys = sde_enc->phys_encs[i];
  4585. if (phys && phys->ops.prepare_commit)
  4586. phys->ops.prepare_commit(phys);
  4587. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4588. ret = -ETIMEDOUT;
  4589. if (phys && phys->hw_ctl) {
  4590. ctl = phys->hw_ctl;
  4591. /*
  4592. * avoid clearing the pending flush during the first
  4593. * frame update after idle power collpase as the
  4594. * restore path would have updated the pending flush
  4595. */
  4596. if (!sde_enc->idle_pc_restore &&
  4597. ctl->ops.clear_pending_flush)
  4598. ctl->ops.clear_pending_flush(ctl);
  4599. }
  4600. }
  4601. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4602. rc = sde_connector_prepare_commit(
  4603. sde_enc->cur_master->connector);
  4604. if (rc)
  4605. SDE_ERROR_ENC(sde_enc,
  4606. "prepare commit failed conn %d rc %d\n",
  4607. sde_enc->cur_master->connector->base.id,
  4608. rc);
  4609. }
  4610. return ret;
  4611. }
  4612. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4613. bool enable, u32 frame_count)
  4614. {
  4615. if (!phys_enc)
  4616. return;
  4617. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4618. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4619. enable, frame_count);
  4620. }
  4621. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4622. bool nonblock, u32 *misr_value)
  4623. {
  4624. if (!phys_enc)
  4625. return -EINVAL;
  4626. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4627. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4628. nonblock, misr_value) : -ENOTSUPP;
  4629. }
  4630. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4631. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4632. {
  4633. struct sde_encoder_virt *sde_enc;
  4634. int i;
  4635. if (!s || !s->private)
  4636. return -EINVAL;
  4637. sde_enc = s->private;
  4638. mutex_lock(&sde_enc->enc_lock);
  4639. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4640. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4641. if (!phys)
  4642. continue;
  4643. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4644. phys->intf_idx - INTF_0,
  4645. atomic_read(&phys->vsync_cnt),
  4646. atomic_read(&phys->underrun_cnt));
  4647. switch (phys->intf_mode) {
  4648. case INTF_MODE_VIDEO:
  4649. seq_puts(s, "mode: video\n");
  4650. break;
  4651. case INTF_MODE_CMD:
  4652. seq_puts(s, "mode: command\n");
  4653. break;
  4654. case INTF_MODE_WB_BLOCK:
  4655. seq_puts(s, "mode: wb block\n");
  4656. break;
  4657. case INTF_MODE_WB_LINE:
  4658. seq_puts(s, "mode: wb line\n");
  4659. break;
  4660. default:
  4661. seq_puts(s, "mode: ???\n");
  4662. break;
  4663. }
  4664. }
  4665. mutex_unlock(&sde_enc->enc_lock);
  4666. return 0;
  4667. }
  4668. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4669. struct file *file)
  4670. {
  4671. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4672. }
  4673. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4674. const char __user *user_buf, size_t count, loff_t *ppos)
  4675. {
  4676. struct sde_encoder_virt *sde_enc;
  4677. char buf[MISR_BUFF_SIZE + 1];
  4678. size_t buff_copy;
  4679. u32 frame_count, enable;
  4680. struct sde_kms *sde_kms = NULL;
  4681. struct drm_encoder *drm_enc;
  4682. if (!file || !file->private_data)
  4683. return -EINVAL;
  4684. sde_enc = file->private_data;
  4685. if (!sde_enc)
  4686. return -EINVAL;
  4687. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4688. if (!sde_kms)
  4689. return -EINVAL;
  4690. drm_enc = &sde_enc->base;
  4691. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4692. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4693. return -ENOTSUPP;
  4694. }
  4695. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4696. if (copy_from_user(buf, user_buf, buff_copy))
  4697. return -EINVAL;
  4698. buf[buff_copy] = 0; /* end of string */
  4699. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4700. return -EINVAL;
  4701. atomic_set(&sde_enc->misr_enable, enable);
  4702. sde_enc->misr_reconfigure = true;
  4703. sde_enc->misr_frame_count = frame_count;
  4704. return count;
  4705. }
  4706. static ssize_t _sde_encoder_misr_read(struct file *file,
  4707. char __user *user_buff, size_t count, loff_t *ppos)
  4708. {
  4709. struct sde_encoder_virt *sde_enc;
  4710. struct sde_kms *sde_kms = NULL;
  4711. struct drm_encoder *drm_enc;
  4712. int i = 0, len = 0;
  4713. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4714. int rc;
  4715. if (*ppos)
  4716. return 0;
  4717. if (!file || !file->private_data)
  4718. return -EINVAL;
  4719. sde_enc = file->private_data;
  4720. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4721. if (!sde_kms)
  4722. return -EINVAL;
  4723. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4724. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4725. return -ENOTSUPP;
  4726. }
  4727. drm_enc = &sde_enc->base;
  4728. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4729. if (rc < 0) {
  4730. SDE_ERROR("failed to enable power resource %d\n", rc);
  4731. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4732. return rc;
  4733. }
  4734. sde_vm_lock(sde_kms);
  4735. if (!sde_vm_owns_hw(sde_kms)) {
  4736. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4737. rc = -EOPNOTSUPP;
  4738. goto end;
  4739. }
  4740. if (!atomic_read(&sde_enc->misr_enable)) {
  4741. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4742. "disabled\n");
  4743. goto buff_check;
  4744. }
  4745. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4746. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4747. u32 misr_value = 0;
  4748. if (!phys || !phys->ops.collect_misr) {
  4749. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4750. "invalid\n");
  4751. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4752. continue;
  4753. }
  4754. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4755. if (rc) {
  4756. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4757. "invalid\n");
  4758. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4759. rc);
  4760. continue;
  4761. } else {
  4762. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4763. "Intf idx:%d\n",
  4764. phys->intf_idx - INTF_0);
  4765. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4766. "0x%x\n", misr_value);
  4767. }
  4768. }
  4769. buff_check:
  4770. if (count <= len) {
  4771. len = 0;
  4772. goto end;
  4773. }
  4774. if (copy_to_user(user_buff, buf, len)) {
  4775. len = -EFAULT;
  4776. goto end;
  4777. }
  4778. *ppos += len; /* increase offset */
  4779. end:
  4780. sde_vm_unlock(sde_kms);
  4781. pm_runtime_put_sync(drm_enc->dev->dev);
  4782. return len;
  4783. }
  4784. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4785. {
  4786. struct sde_encoder_virt *sde_enc;
  4787. struct sde_kms *sde_kms;
  4788. int i;
  4789. static const struct file_operations debugfs_status_fops = {
  4790. .open = _sde_encoder_debugfs_status_open,
  4791. .read = seq_read,
  4792. .llseek = seq_lseek,
  4793. .release = single_release,
  4794. };
  4795. static const struct file_operations debugfs_misr_fops = {
  4796. .open = simple_open,
  4797. .read = _sde_encoder_misr_read,
  4798. .write = _sde_encoder_misr_setup,
  4799. };
  4800. char name[SDE_NAME_SIZE];
  4801. if (!drm_enc) {
  4802. SDE_ERROR("invalid encoder\n");
  4803. return -EINVAL;
  4804. }
  4805. sde_enc = to_sde_encoder_virt(drm_enc);
  4806. sde_kms = sde_encoder_get_kms(drm_enc);
  4807. if (!sde_kms) {
  4808. SDE_ERROR("invalid sde_kms\n");
  4809. return -EINVAL;
  4810. }
  4811. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4812. /* create overall sub-directory for the encoder */
  4813. sde_enc->debugfs_root = debugfs_create_dir(name,
  4814. drm_enc->dev->primary->debugfs_root);
  4815. if (!sde_enc->debugfs_root)
  4816. return -ENOMEM;
  4817. /* don't error check these */
  4818. debugfs_create_file("status", 0400,
  4819. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4820. debugfs_create_file("misr_data", 0600,
  4821. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4822. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4823. &sde_enc->idle_pc_enabled);
  4824. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4825. &sde_enc->frame_trigger_mode);
  4826. debugfs_create_x32("dynamic_irqs_config", 0600, sde_enc->debugfs_root,
  4827. (u32 *)&sde_enc->dynamic_irqs_config);
  4828. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4829. if (sde_enc->phys_encs[i] &&
  4830. sde_enc->phys_encs[i]->ops.late_register)
  4831. sde_enc->phys_encs[i]->ops.late_register(
  4832. sde_enc->phys_encs[i],
  4833. sde_enc->debugfs_root);
  4834. return 0;
  4835. }
  4836. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4837. {
  4838. struct sde_encoder_virt *sde_enc;
  4839. if (!drm_enc)
  4840. return;
  4841. sde_enc = to_sde_encoder_virt(drm_enc);
  4842. debugfs_remove_recursive(sde_enc->debugfs_root);
  4843. }
  4844. #else
  4845. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4846. {
  4847. return 0;
  4848. }
  4849. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4850. {
  4851. }
  4852. #endif /* CONFIG_DEBUG_FS */
  4853. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4854. {
  4855. return _sde_encoder_init_debugfs(encoder);
  4856. }
  4857. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4858. {
  4859. _sde_encoder_destroy_debugfs(encoder);
  4860. }
  4861. static int sde_encoder_virt_add_phys_encs(
  4862. struct msm_display_info *disp_info,
  4863. struct sde_encoder_virt *sde_enc,
  4864. struct sde_enc_phys_init_params *params)
  4865. {
  4866. struct sde_encoder_phys *enc = NULL;
  4867. u32 display_caps = disp_info->capabilities;
  4868. SDE_DEBUG_ENC(sde_enc, "\n");
  4869. /*
  4870. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4871. * in this function, check up-front.
  4872. */
  4873. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4874. ARRAY_SIZE(sde_enc->phys_encs)) {
  4875. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4876. sde_enc->num_phys_encs);
  4877. return -EINVAL;
  4878. }
  4879. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4880. enc = sde_encoder_phys_vid_init(params);
  4881. if (IS_ERR_OR_NULL(enc)) {
  4882. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4883. PTR_ERR(enc));
  4884. return !enc ? -EINVAL : PTR_ERR(enc);
  4885. }
  4886. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4887. }
  4888. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4889. enc = sde_encoder_phys_cmd_init(params);
  4890. if (IS_ERR_OR_NULL(enc)) {
  4891. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4892. PTR_ERR(enc));
  4893. return !enc ? -EINVAL : PTR_ERR(enc);
  4894. }
  4895. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4896. }
  4897. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4898. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4899. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4900. else
  4901. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4902. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4903. ++sde_enc->num_phys_encs;
  4904. return 0;
  4905. }
  4906. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4907. struct sde_enc_phys_init_params *params)
  4908. {
  4909. struct sde_encoder_phys *enc = NULL;
  4910. if (!sde_enc) {
  4911. SDE_ERROR("invalid encoder\n");
  4912. return -EINVAL;
  4913. }
  4914. SDE_DEBUG_ENC(sde_enc, "\n");
  4915. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4916. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4917. sde_enc->num_phys_encs);
  4918. return -EINVAL;
  4919. }
  4920. enc = sde_encoder_phys_wb_init(params);
  4921. if (IS_ERR_OR_NULL(enc)) {
  4922. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4923. PTR_ERR(enc));
  4924. return !enc ? -EINVAL : PTR_ERR(enc);
  4925. }
  4926. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4927. ++sde_enc->num_phys_encs;
  4928. return 0;
  4929. }
  4930. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4931. struct sde_kms *sde_kms,
  4932. struct msm_display_info *disp_info,
  4933. int *drm_enc_mode)
  4934. {
  4935. int ret = 0;
  4936. int i = 0;
  4937. enum sde_intf_type intf_type;
  4938. struct sde_encoder_virt_ops parent_ops = {
  4939. sde_encoder_vblank_callback,
  4940. sde_encoder_underrun_callback,
  4941. sde_encoder_frame_done_callback,
  4942. _sde_encoder_get_qsync_fps_callback,
  4943. };
  4944. struct sde_enc_phys_init_params phys_params;
  4945. if (!sde_enc || !sde_kms) {
  4946. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4947. !sde_enc, !sde_kms);
  4948. return -EINVAL;
  4949. }
  4950. memset(&phys_params, 0, sizeof(phys_params));
  4951. phys_params.sde_kms = sde_kms;
  4952. phys_params.parent = &sde_enc->base;
  4953. phys_params.parent_ops = parent_ops;
  4954. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4955. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4956. SDE_DEBUG("\n");
  4957. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4958. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4959. intf_type = INTF_DSI;
  4960. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4961. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4962. intf_type = INTF_HDMI;
  4963. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4964. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4965. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4966. else
  4967. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4968. intf_type = INTF_DP;
  4969. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4970. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4971. intf_type = INTF_WB;
  4972. } else {
  4973. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4974. return -EINVAL;
  4975. }
  4976. WARN_ON(disp_info->num_of_h_tiles < 1);
  4977. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4978. sde_enc->te_source = disp_info->te_source;
  4979. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4980. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4981. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4982. sde_kms->catalog->features);
  4983. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4984. sde_kms->catalog->features);
  4985. mutex_lock(&sde_enc->enc_lock);
  4986. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4987. /*
  4988. * Left-most tile is at index 0, content is controller id
  4989. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4990. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4991. */
  4992. u32 controller_id = disp_info->h_tile_instance[i];
  4993. if (disp_info->num_of_h_tiles > 1) {
  4994. if (i == 0)
  4995. phys_params.split_role = ENC_ROLE_MASTER;
  4996. else
  4997. phys_params.split_role = ENC_ROLE_SLAVE;
  4998. } else {
  4999. phys_params.split_role = ENC_ROLE_SOLO;
  5000. }
  5001. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  5002. i, controller_id, phys_params.split_role);
  5003. if (intf_type == INTF_WB) {
  5004. phys_params.intf_idx = INTF_MAX;
  5005. phys_params.wb_idx = sde_encoder_get_wb(
  5006. sde_kms->catalog,
  5007. intf_type, controller_id);
  5008. if (phys_params.wb_idx == WB_MAX) {
  5009. SDE_ERROR_ENC(sde_enc,
  5010. "could not get wb: type %d, id %d\n",
  5011. intf_type, controller_id);
  5012. ret = -EINVAL;
  5013. }
  5014. } else {
  5015. phys_params.wb_idx = WB_MAX;
  5016. phys_params.intf_idx = sde_encoder_get_intf(
  5017. sde_kms->catalog, intf_type,
  5018. controller_id);
  5019. if (phys_params.intf_idx == INTF_MAX) {
  5020. SDE_ERROR_ENC(sde_enc,
  5021. "could not get wb: type %d, id %d\n",
  5022. intf_type, controller_id);
  5023. ret = -EINVAL;
  5024. }
  5025. }
  5026. if (!ret) {
  5027. if (intf_type == INTF_WB)
  5028. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  5029. &phys_params);
  5030. else
  5031. ret = sde_encoder_virt_add_phys_encs(
  5032. disp_info,
  5033. sde_enc,
  5034. &phys_params);
  5035. if (ret)
  5036. SDE_ERROR_ENC(sde_enc,
  5037. "failed to add phys encs\n");
  5038. }
  5039. }
  5040. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5041. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  5042. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  5043. if (vid_phys) {
  5044. atomic_set(&vid_phys->vsync_cnt, 0);
  5045. atomic_set(&vid_phys->underrun_cnt, 0);
  5046. }
  5047. if (cmd_phys) {
  5048. atomic_set(&cmd_phys->vsync_cnt, 0);
  5049. atomic_set(&cmd_phys->underrun_cnt, 0);
  5050. }
  5051. }
  5052. mutex_unlock(&sde_enc->enc_lock);
  5053. return ret;
  5054. }
  5055. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  5056. .mode_set = sde_encoder_virt_mode_set,
  5057. .disable = sde_encoder_virt_disable,
  5058. .enable = sde_encoder_virt_enable,
  5059. .atomic_check = sde_encoder_virt_atomic_check,
  5060. };
  5061. static const struct drm_encoder_funcs sde_encoder_funcs = {
  5062. .destroy = sde_encoder_destroy,
  5063. .late_register = sde_encoder_late_register,
  5064. .early_unregister = sde_encoder_early_unregister,
  5065. };
  5066. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  5067. {
  5068. struct msm_drm_private *priv = dev->dev_private;
  5069. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  5070. struct drm_encoder *drm_enc = NULL;
  5071. struct sde_encoder_virt *sde_enc = NULL;
  5072. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  5073. char name[SDE_NAME_SIZE];
  5074. int ret = 0, i, intf_index = INTF_MAX;
  5075. struct sde_encoder_phys *phys = NULL;
  5076. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  5077. if (!sde_enc) {
  5078. ret = -ENOMEM;
  5079. goto fail;
  5080. }
  5081. mutex_init(&sde_enc->enc_lock);
  5082. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  5083. &drm_enc_mode);
  5084. if (ret)
  5085. goto fail;
  5086. sde_enc->cur_master = NULL;
  5087. spin_lock_init(&sde_enc->enc_spinlock);
  5088. mutex_init(&sde_enc->vblank_ctl_lock);
  5089. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5090. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  5091. drm_enc = &sde_enc->base;
  5092. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  5093. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  5094. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5095. phys = sde_enc->phys_encs[i];
  5096. if (!phys)
  5097. continue;
  5098. if (phys->ops.is_master && phys->ops.is_master(phys))
  5099. intf_index = phys->intf_idx - INTF_0;
  5100. }
  5101. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  5102. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  5103. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  5104. SDE_RSC_PRIMARY_DISP_CLIENT :
  5105. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  5106. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  5107. SDE_DEBUG("sde rsc client create failed :%ld\n",
  5108. PTR_ERR(sde_enc->rsc_client));
  5109. sde_enc->rsc_client = NULL;
  5110. }
  5111. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  5112. sde_enc->input_event_enabled) {
  5113. ret = _sde_encoder_input_handler(sde_enc);
  5114. if (ret)
  5115. SDE_ERROR(
  5116. "input handler registration failed, rc = %d\n", ret);
  5117. }
  5118. /* Keep posted start as default configuration in driver
  5119. if SBLUT is supported on target. Do not allow HAL to
  5120. override driver's default frame trigger mode.
  5121. */
  5122. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  5123. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  5124. mutex_init(&sde_enc->rc_lock);
  5125. init_waitqueue_head(&sde_enc->vsync_event_wq);
  5126. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  5127. sde_encoder_off_work);
  5128. sde_enc->vblank_enabled = false;
  5129. sde_enc->qdss_status = false;
  5130. kthread_init_work(&sde_enc->input_event_work,
  5131. sde_encoder_input_event_work_handler);
  5132. kthread_init_work(&sde_enc->early_wakeup_work,
  5133. sde_encoder_early_wakeup_work_handler);
  5134. kthread_init_work(&sde_enc->esd_trigger_work,
  5135. sde_encoder_esd_trigger_work_handler);
  5136. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  5137. SDE_DEBUG_ENC(sde_enc, "created\n");
  5138. return drm_enc;
  5139. fail:
  5140. SDE_ERROR("failed to create encoder\n");
  5141. if (drm_enc)
  5142. sde_encoder_destroy(drm_enc);
  5143. return ERR_PTR(ret);
  5144. }
  5145. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  5146. enum msm_event_wait event)
  5147. {
  5148. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  5149. struct sde_encoder_virt *sde_enc = NULL;
  5150. int i, ret = 0;
  5151. char atrace_buf[32];
  5152. if (!drm_enc) {
  5153. SDE_ERROR("invalid encoder\n");
  5154. return -EINVAL;
  5155. }
  5156. sde_enc = to_sde_encoder_virt(drm_enc);
  5157. SDE_DEBUG_ENC(sde_enc, "\n");
  5158. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5159. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5160. switch (event) {
  5161. case MSM_ENC_COMMIT_DONE:
  5162. fn_wait = phys->ops.wait_for_commit_done;
  5163. break;
  5164. case MSM_ENC_TX_COMPLETE:
  5165. fn_wait = phys->ops.wait_for_tx_complete;
  5166. break;
  5167. case MSM_ENC_VBLANK:
  5168. fn_wait = phys->ops.wait_for_vblank;
  5169. break;
  5170. case MSM_ENC_ACTIVE_REGION:
  5171. fn_wait = phys->ops.wait_for_active;
  5172. break;
  5173. default:
  5174. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  5175. event);
  5176. return -EINVAL;
  5177. }
  5178. if (phys && fn_wait) {
  5179. snprintf(atrace_buf, sizeof(atrace_buf),
  5180. "wait_completion_event_%d", event);
  5181. SDE_ATRACE_BEGIN(atrace_buf);
  5182. ret = fn_wait(phys);
  5183. SDE_ATRACE_END(atrace_buf);
  5184. if (ret) {
  5185. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  5186. sde_enc->disp_info.intf_type, event, i, ret);
  5187. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  5188. i, ret, SDE_EVTLOG_ERROR);
  5189. return ret;
  5190. }
  5191. }
  5192. }
  5193. return ret;
  5194. }
  5195. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  5196. u32 jitter_num, u32 jitter_denom,
  5197. ktime_t *l_bound, ktime_t *u_bound)
  5198. {
  5199. ktime_t jitter_ns, frametime_ns;
  5200. frametime_ns = (1 * 1000000000) / frame_rate;
  5201. jitter_ns = jitter_num * frametime_ns;
  5202. do_div(jitter_ns, jitter_denom * 100);
  5203. *l_bound = frametime_ns - jitter_ns;
  5204. *u_bound = frametime_ns + jitter_ns;
  5205. }
  5206. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  5207. {
  5208. struct sde_encoder_virt *sde_enc;
  5209. if (!drm_enc) {
  5210. SDE_ERROR("invalid encoder\n");
  5211. return 0;
  5212. }
  5213. sde_enc = to_sde_encoder_virt(drm_enc);
  5214. return sde_enc->mode_info.frame_rate;
  5215. }
  5216. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  5217. {
  5218. struct sde_encoder_virt *sde_enc = NULL;
  5219. int i;
  5220. if (!encoder) {
  5221. SDE_ERROR("invalid encoder\n");
  5222. return INTF_MODE_NONE;
  5223. }
  5224. sde_enc = to_sde_encoder_virt(encoder);
  5225. if (sde_enc->cur_master)
  5226. return sde_enc->cur_master->intf_mode;
  5227. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5228. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5229. if (phys)
  5230. return phys->intf_mode;
  5231. }
  5232. return INTF_MODE_NONE;
  5233. }
  5234. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  5235. {
  5236. struct sde_encoder_virt *sde_enc = NULL;
  5237. struct sde_encoder_phys *phys;
  5238. if (!encoder) {
  5239. SDE_ERROR("invalid encoder\n");
  5240. return 0;
  5241. }
  5242. sde_enc = to_sde_encoder_virt(encoder);
  5243. phys = sde_enc->cur_master;
  5244. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  5245. }
  5246. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  5247. ktime_t *tvblank)
  5248. {
  5249. struct sde_encoder_virt *sde_enc = NULL;
  5250. struct sde_encoder_phys *phys;
  5251. if (!encoder) {
  5252. SDE_ERROR("invalid encoder\n");
  5253. return false;
  5254. }
  5255. sde_enc = to_sde_encoder_virt(encoder);
  5256. phys = sde_enc->cur_master;
  5257. if (!phys)
  5258. return false;
  5259. *tvblank = phys->last_vsync_timestamp;
  5260. return *tvblank ? true : false;
  5261. }
  5262. static void _sde_encoder_cache_hw_res_cont_splash(
  5263. struct drm_encoder *encoder,
  5264. struct sde_kms *sde_kms)
  5265. {
  5266. int i, idx;
  5267. struct sde_encoder_virt *sde_enc;
  5268. struct sde_encoder_phys *phys_enc;
  5269. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  5270. sde_enc = to_sde_encoder_virt(encoder);
  5271. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  5272. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5273. sde_enc->hw_pp[i] = NULL;
  5274. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  5275. break;
  5276. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  5277. }
  5278. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  5279. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  5280. sde_enc->hw_dsc[i] = NULL;
  5281. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  5282. break;
  5283. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  5284. }
  5285. /*
  5286. * If we have multiple phys encoders with one controller, make
  5287. * sure to populate the controller pointer in both phys encoders.
  5288. */
  5289. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  5290. phys_enc = sde_enc->phys_encs[idx];
  5291. phys_enc->hw_ctl = NULL;
  5292. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  5293. SDE_HW_BLK_CTL);
  5294. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5295. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  5296. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  5297. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  5298. phys_enc->intf_idx, phys_enc->hw_ctl);
  5299. }
  5300. }
  5301. }
  5302. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  5303. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5304. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5305. phys->hw_intf = NULL;
  5306. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  5307. break;
  5308. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  5309. }
  5310. }
  5311. /**
  5312. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  5313. * device bootup when cont_splash is enabled
  5314. * @drm_enc: Pointer to drm encoder structure
  5315. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  5316. * @enable: boolean indicates enable or displae state of splash
  5317. * @Return: true if successful in updating the encoder structure
  5318. */
  5319. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  5320. struct sde_splash_display *splash_display, bool enable)
  5321. {
  5322. struct sde_encoder_virt *sde_enc;
  5323. struct msm_drm_private *priv;
  5324. struct sde_kms *sde_kms;
  5325. struct drm_connector *conn = NULL;
  5326. struct sde_connector *sde_conn = NULL;
  5327. struct sde_connector_state *sde_conn_state = NULL;
  5328. struct drm_display_mode *drm_mode = NULL;
  5329. struct sde_encoder_phys *phys_enc;
  5330. struct drm_bridge *bridge;
  5331. int ret = 0, i;
  5332. struct msm_sub_mode sub_mode;
  5333. if (!encoder) {
  5334. SDE_ERROR("invalid drm enc\n");
  5335. return -EINVAL;
  5336. }
  5337. sde_enc = to_sde_encoder_virt(encoder);
  5338. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  5339. if (!sde_kms) {
  5340. SDE_ERROR("invalid sde_kms\n");
  5341. return -EINVAL;
  5342. }
  5343. priv = encoder->dev->dev_private;
  5344. if (!priv->num_connectors) {
  5345. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  5346. return -EINVAL;
  5347. }
  5348. SDE_DEBUG_ENC(sde_enc,
  5349. "num of connectors: %d\n", priv->num_connectors);
  5350. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  5351. if (!enable) {
  5352. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5353. phys_enc = sde_enc->phys_encs[i];
  5354. if (phys_enc)
  5355. phys_enc->cont_splash_enabled = false;
  5356. }
  5357. return ret;
  5358. }
  5359. if (!splash_display) {
  5360. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  5361. return -EINVAL;
  5362. }
  5363. for (i = 0; i < priv->num_connectors; i++) {
  5364. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  5365. priv->connectors[i]->base.id);
  5366. sde_conn = to_sde_connector(priv->connectors[i]);
  5367. if (!sde_conn->encoder) {
  5368. SDE_DEBUG_ENC(sde_enc,
  5369. "encoder not attached to connector\n");
  5370. continue;
  5371. }
  5372. if (sde_conn->encoder->base.id
  5373. == encoder->base.id) {
  5374. conn = (priv->connectors[i]);
  5375. break;
  5376. }
  5377. }
  5378. if (!conn || !conn->state) {
  5379. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  5380. return -EINVAL;
  5381. }
  5382. sde_conn_state = to_sde_connector_state(conn->state);
  5383. if (!sde_conn->ops.get_mode_info) {
  5384. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  5385. return -EINVAL;
  5386. }
  5387. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  5388. MSM_DISPLAY_DSC_MODE_DISABLED;
  5389. drm_mode = &encoder->crtc->state->adjusted_mode;
  5390. ret = sde_connector_get_mode_info(&sde_conn->base,
  5391. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  5392. if (ret) {
  5393. SDE_ERROR_ENC(sde_enc,
  5394. "conn: ->get_mode_info failed. ret=%d\n", ret);
  5395. return ret;
  5396. }
  5397. if (sde_conn->encoder) {
  5398. conn->state->best_encoder = sde_conn->encoder;
  5399. SDE_DEBUG_ENC(sde_enc,
  5400. "configured cstate->best_encoder to ID = %d\n",
  5401. conn->state->best_encoder->base.id);
  5402. } else {
  5403. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  5404. conn->base.id);
  5405. }
  5406. sde_enc->crtc = encoder->crtc;
  5407. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  5408. conn->state, false);
  5409. if (ret) {
  5410. SDE_ERROR_ENC(sde_enc,
  5411. "failed to reserve hw resources, %d\n", ret);
  5412. return ret;
  5413. }
  5414. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  5415. sde_connector_get_topology_name(conn));
  5416. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  5417. drm_mode->hdisplay, drm_mode->vdisplay);
  5418. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  5419. bridge = drm_bridge_chain_get_first_bridge(encoder);
  5420. if (bridge) {
  5421. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  5422. /*
  5423. * For cont-splash use case, we update the mode
  5424. * configurations manually. This will skip the
  5425. * usually mode set call when actual frame is
  5426. * pushed from framework. The bridge needs to
  5427. * be updated with the current drm mode by
  5428. * calling the bridge mode set ops.
  5429. */
  5430. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  5431. } else {
  5432. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  5433. }
  5434. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  5435. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5436. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  5437. if (!phys) {
  5438. SDE_ERROR_ENC(sde_enc,
  5439. "phys encoders not initialized\n");
  5440. return -EINVAL;
  5441. }
  5442. /* update connector for master and slave phys encoders */
  5443. phys->connector = conn;
  5444. phys->cont_splash_enabled = true;
  5445. phys->hw_pp = sde_enc->hw_pp[i];
  5446. if (phys->ops.cont_splash_mode_set)
  5447. phys->ops.cont_splash_mode_set(phys, drm_mode);
  5448. if (phys->ops.is_master && phys->ops.is_master(phys))
  5449. sde_enc->cur_master = phys;
  5450. }
  5451. return ret;
  5452. }
  5453. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5454. bool skip_pre_kickoff)
  5455. {
  5456. struct msm_drm_thread *event_thread = NULL;
  5457. struct msm_drm_private *priv = NULL;
  5458. struct sde_encoder_virt *sde_enc = NULL;
  5459. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5460. SDE_ERROR("invalid parameters\n");
  5461. return -EINVAL;
  5462. }
  5463. priv = enc->dev->dev_private;
  5464. sde_enc = to_sde_encoder_virt(enc);
  5465. if (!sde_enc->crtc || (sde_enc->crtc->index
  5466. >= ARRAY_SIZE(priv->event_thread))) {
  5467. SDE_DEBUG_ENC(sde_enc,
  5468. "invalid cached CRTC: %d or crtc index: %d\n",
  5469. sde_enc->crtc == NULL,
  5470. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5471. return -EINVAL;
  5472. }
  5473. SDE_EVT32_VERBOSE(DRMID(enc));
  5474. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5475. if (!skip_pre_kickoff) {
  5476. sde_enc->delay_kickoff = true;
  5477. kthread_queue_work(&event_thread->worker,
  5478. &sde_enc->esd_trigger_work);
  5479. kthread_flush_work(&sde_enc->esd_trigger_work);
  5480. }
  5481. /*
  5482. * panel may stop generating te signal (vsync) during esd failure. rsc
  5483. * hardware may hang without vsync. Avoid rsc hang by generating the
  5484. * vsync from watchdog timer instead of panel.
  5485. */
  5486. sde_encoder_helper_switch_vsync(enc, true);
  5487. if (!skip_pre_kickoff) {
  5488. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5489. sde_enc->delay_kickoff = false;
  5490. }
  5491. return 0;
  5492. }
  5493. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5494. {
  5495. struct sde_encoder_virt *sde_enc;
  5496. if (!encoder) {
  5497. SDE_ERROR("invalid drm enc\n");
  5498. return false;
  5499. }
  5500. sde_enc = to_sde_encoder_virt(encoder);
  5501. return sde_enc->recovery_events_enabled;
  5502. }
  5503. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  5504. {
  5505. struct sde_encoder_virt *sde_enc;
  5506. if (!encoder) {
  5507. SDE_ERROR("invalid drm enc\n");
  5508. return;
  5509. }
  5510. sde_enc = to_sde_encoder_virt(encoder);
  5511. sde_enc->recovery_events_enabled = true;
  5512. }
  5513. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  5514. {
  5515. struct sde_kms *sde_kms;
  5516. struct drm_connector *conn;
  5517. struct sde_connector_state *conn_state;
  5518. if (!drm_enc)
  5519. return false;
  5520. sde_kms = sde_encoder_get_kms(drm_enc);
  5521. if (!sde_kms)
  5522. return false;
  5523. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  5524. if (!conn || !conn->state)
  5525. return false;
  5526. conn_state = to_sde_connector_state(conn->state);
  5527. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  5528. }
  5529. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  5530. {
  5531. struct drm_encoder *drm_enc;
  5532. struct sde_encoder_virt *sde_enc;
  5533. struct sde_encoder_phys *cur_master;
  5534. struct sde_hw_ctl *hw_ctl = NULL;
  5535. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5536. goto exit;
  5537. /* get encoder to find the hw_ctl for this connector */
  5538. drm_enc = c_conn->encoder;
  5539. if (!drm_enc)
  5540. goto exit;
  5541. sde_enc = to_sde_encoder_virt(drm_enc);
  5542. cur_master = sde_enc->phys_encs[0];
  5543. if (!cur_master || !cur_master->hw_ctl)
  5544. goto exit;
  5545. hw_ctl = cur_master->hw_ctl;
  5546. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5547. exit:
  5548. return hw_ctl;
  5549. }
  5550. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5551. {
  5552. struct sde_encoder_virt *sde_enc;
  5553. struct sde_encoder_phys *phys_enc;
  5554. u32 i;
  5555. sde_enc = to_sde_encoder_virt(drm_enc);
  5556. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5557. {
  5558. phys_enc = sde_enc->phys_encs[i];
  5559. if(phys_enc && phys_enc->ops.add_to_minidump)
  5560. phys_enc->ops.add_to_minidump(phys_enc);
  5561. phys_enc = sde_enc->phys_cmd_encs[i];
  5562. if(phys_enc && phys_enc->ops.add_to_minidump)
  5563. phys_enc->ops.add_to_minidump(phys_enc);
  5564. phys_enc = sde_enc->phys_vid_encs[i];
  5565. if(phys_enc && phys_enc->ops.add_to_minidump)
  5566. phys_enc->ops.add_to_minidump(phys_enc);
  5567. }
  5568. }
  5569. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5570. {
  5571. struct drm_event event;
  5572. struct drm_connector *connector;
  5573. struct sde_connector *c_conn = NULL;
  5574. struct sde_connector_state *c_state = NULL;
  5575. struct sde_encoder_virt *sde_enc = NULL;
  5576. struct sde_encoder_phys *phys = NULL;
  5577. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5578. int rc = 0, i = 0;
  5579. bool misr_updated = false, roi_updated = false;
  5580. struct msm_roi_list *prev_roi, *c_state_roi;
  5581. if (!drm_enc)
  5582. return;
  5583. sde_enc = to_sde_encoder_virt(drm_enc);
  5584. if (!atomic_read(&sde_enc->misr_enable)) {
  5585. SDE_DEBUG("MISR is disabled\n");
  5586. return;
  5587. }
  5588. connector = sde_enc->cur_master->connector;
  5589. if (!connector)
  5590. return;
  5591. c_conn = to_sde_connector(connector);
  5592. c_state = to_sde_connector_state(connector->state);
  5593. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5594. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5595. phys = sde_enc->phys_encs[i];
  5596. if (!phys || !phys->ops.collect_misr) {
  5597. SDE_DEBUG("invalid misr ops idx:%d\n", i);
  5598. continue;
  5599. }
  5600. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5601. if (rc) {
  5602. SDE_ERROR("failed to collect misr %d\n", rc);
  5603. return;
  5604. }
  5605. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5606. }
  5607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5608. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5609. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5610. misr_updated = true;
  5611. }
  5612. }
  5613. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5614. c_state_roi = &c_state->rois;
  5615. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5616. roi_updated = true;
  5617. } else {
  5618. for (i = 0; i < prev_roi->num_rects; i++) {
  5619. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5620. roi_updated = true;
  5621. }
  5622. }
  5623. if (roi_updated)
  5624. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5625. if (misr_updated || roi_updated) {
  5626. event.type = DRM_EVENT_MISR_SIGN;
  5627. event.length = sizeof(c_conn->previous_misr_sign);
  5628. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5629. (u8 *)&c_conn->previous_misr_sign);
  5630. }
  5631. }