lpass-cdc-wsa2-macro.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/thermal.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "lpass-cdc.h"
  18. #include "lpass-cdc-comp.h"
  19. #include "lpass-cdc-registers.h"
  20. #include "lpass-cdc-wsa2-macro.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  24. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  25. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define NUM_INTERPOLATORS 2
  38. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  39. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  40. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  41. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  42. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  43. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET \
  44. (LPASS_CDC_WSA2_COMPANDER1_CTL0 - LPASS_CDC_WSA2_COMPANDER0_CTL0)
  45. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET \
  46. (LPASS_CDC_WSA2_SOFTCLIP1_CRC - LPASS_CDC_WSA2_SOFTCLIP0_CRC)
  47. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET \
  48. (LPASS_CDC_WSA2_RX1_RX_PATH_CTL - LPASS_CDC_WSA2_RX0_RX_PATH_CTL)
  49. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  50. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  51. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  52. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  53. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  54. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  55. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  56. enum {
  57. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  58. LPASS_CDC_WSA2_MACRO_RX1,
  59. LPASS_CDC_WSA2_MACRO_RX_MIX,
  60. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  61. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  62. LPASS_CDC_WSA2_MACRO_RX4,
  63. LPASS_CDC_WSA2_MACRO_RX5,
  64. LPASS_CDC_WSA2_MACRO_RX_MAX,
  65. };
  66. enum {
  67. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  68. LPASS_CDC_WSA2_MACRO_TX1,
  69. LPASS_CDC_WSA2_MACRO_TX_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  73. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  74. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  75. };
  76. enum {
  77. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  78. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  79. LPASS_CDC_WSA2_MACRO_COMP_MAX
  80. };
  81. enum {
  82. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  83. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  84. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  85. };
  86. enum {
  87. INTn_1_INP_SEL_ZERO = 0,
  88. INTn_1_INP_SEL_RX0,
  89. INTn_1_INP_SEL_RX1,
  90. INTn_1_INP_SEL_RX2,
  91. INTn_1_INP_SEL_RX3,
  92. INTn_1_INP_SEL_RX4,
  93. INTn_1_INP_SEL_RX5,
  94. INTn_1_INP_SEL_DEC0,
  95. INTn_1_INP_SEL_DEC1,
  96. };
  97. enum {
  98. INTn_2_INP_SEL_ZERO = 0,
  99. INTn_2_INP_SEL_RX0,
  100. INTn_2_INP_SEL_RX1,
  101. INTn_2_INP_SEL_RX2,
  102. INTn_2_INP_SEL_RX3,
  103. INTn_2_INP_SEL_RX4,
  104. INTn_2_INP_SEL_RX5,
  105. };
  106. enum {
  107. WSA2_MODE_21DB,
  108. WSA2_MODE_19P5DB,
  109. WSA2_MODE_18DB,
  110. WSA2_MODE_16P5DB,
  111. WSA2_MODE_15DB,
  112. WSA2_MODE_13P5DB,
  113. WSA2_MODE_12DB,
  114. WSA2_MODE_10P5DB,
  115. WSA2_MODE_9DB,
  116. WSA2_MODE_MAX
  117. };
  118. static struct lpass_cdc_comp_setting comp_setting_table[WSA2_MODE_MAX] =
  119. {
  120. {42, 0, 42},
  121. {39, 0, 42},
  122. {36, 0, 42},
  123. {33, 0, 42},
  124. {30, 0, 42},
  125. {27, 0, 42},
  126. {24, 0, 42},
  127. {21, 0, 42},
  128. {18, 0, 42},
  129. };
  130. struct interp_sample_rate {
  131. int sample_rate;
  132. int rate_val;
  133. };
  134. /*
  135. * Structure used to update codec
  136. * register defaults after reset
  137. */
  138. struct lpass_cdc_wsa2_macro_reg_mask_val {
  139. u16 reg;
  140. u8 mask;
  141. u8 val;
  142. };
  143. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  144. {8000, 0x0}, /* 8K */
  145. {16000, 0x1}, /* 16K */
  146. {24000, -EINVAL},/* 24K */
  147. {32000, 0x3}, /* 32K */
  148. {48000, 0x4}, /* 48K */
  149. {96000, 0x5}, /* 96K */
  150. {192000, 0x6}, /* 192K */
  151. {384000, 0x7}, /* 384K */
  152. {44100, 0x8}, /* 44.1K */
  153. };
  154. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  155. {48000, 0x4}, /* 48K */
  156. {96000, 0x5}, /* 96K */
  157. {192000, 0x6}, /* 192K */
  158. };
  159. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  160. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable);
  161. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  162. struct snd_pcm_hw_params *params,
  163. struct snd_soc_dai *dai);
  164. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  165. unsigned int *tx_num, unsigned int *tx_slot,
  166. unsigned int *rx_num, unsigned int *rx_slot);
  167. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  168. /* Hold instance to soundwire platform device */
  169. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  170. struct platform_device *wsa2_swr_pdev;
  171. };
  172. #define LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  173. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  174. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  175. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  176. .tlv.p = (tlv_array), \
  177. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  178. .put = lpass_cdc_wsa2_macro_set_digital_volume, \
  179. .private_value = (unsigned long)&(struct soc_mixer_control) \
  180. {.reg = xreg, .rreg = xreg, \
  181. .min = xmin, .max = xmax, .platform_max = xmax, \
  182. .sign_bit = 7,} }
  183. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  184. void *handle; /* holds codec private data */
  185. int (*read)(void *handle, int reg);
  186. int (*write)(void *handle, int reg, int val);
  187. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  188. int (*clk)(void *handle, bool enable);
  189. int (*core_vote)(void *handle, bool enable);
  190. int (*handle_irq)(void *handle,
  191. irqreturn_t (*swrm_irq_handler)(int irq,
  192. void *data),
  193. void *swrm_handle,
  194. int action);
  195. };
  196. enum {
  197. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  198. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  199. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  200. LPASS_CDC_WSA2_MACRO_AIF_VI,
  201. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  202. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  203. };
  204. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  205. /*
  206. * @dev: wsa2 macro device pointer
  207. * @comp_enabled: compander enable mixer value set
  208. * @ec_hq: echo HQ enable mixer value set
  209. * @prim_int_users: Users of interpolator
  210. * @wsa2_mclk_users: WSA2 MCLK users count
  211. * @swr_clk_users: SWR clk users count
  212. * @vi_feed_value: VI sense mask
  213. * @mclk_lock: to lock mclk operations
  214. * @swr_clk_lock: to lock swr master clock operations
  215. * @swr_ctrl_data: SoundWire data structure
  216. * @swr_plat_data: Soundwire platform data
  217. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  218. * @wsa2_swr_gpio_p: used by pinctrl API
  219. * @component: codec handle
  220. * @rx_0_count: RX0 interpolation users
  221. * @rx_1_count: RX1 interpolation users
  222. * @active_ch_mask: channel mask for all AIF DAIs
  223. * @active_ch_cnt: channel count of all AIF DAIs
  224. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  225. * @wsa2_io_base: Base address of WSA2 macro addr space
  226. */
  227. struct lpass_cdc_wsa2_macro_priv {
  228. struct device *dev;
  229. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  230. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  231. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  232. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  233. u16 wsa2_mclk_users;
  234. u16 swr_clk_users;
  235. bool dapm_mclk_enable;
  236. bool reset_swr;
  237. unsigned int vi_feed_value;
  238. struct mutex mclk_lock;
  239. struct mutex swr_clk_lock;
  240. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  241. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  242. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  243. struct device_node *wsa2_swr_gpio_p;
  244. struct snd_soc_component *component;
  245. int rx_0_count;
  246. int rx_1_count;
  247. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  248. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  249. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  250. char __iomem *wsa2_io_base;
  251. struct platform_device *pdev_child_devices
  252. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  253. int child_count;
  254. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  255. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  256. char __iomem *mclk_mode_muxsel;
  257. u16 default_clk_id;
  258. u32 pcm_rate_vi;
  259. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  260. u8 original_gain;
  261. struct thermal_cooling_device *tcdev;
  262. uint32_t thermal_cur_state;
  263. uint32_t thermal_max_state;
  264. struct work_struct lpass_cdc_wsa2_macro_cooling_work;
  265. };
  266. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  267. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  268. static const char *const rx_text[] = {
  269. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "DEC0", "DEC1"
  270. };
  271. static const char *const rx_mix_text[] = {
  272. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5",
  273. };
  274. static const char *const rx_mix_ec_text[] = {
  275. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  276. };
  277. static const char *const rx_mux_text[] = {
  278. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  279. };
  280. static const char *const rx_sidetone_mix_text[] = {
  281. "ZERO", "SRC0"
  282. };
  283. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  284. "OFF", "ON"
  285. };
  286. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  287. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  288. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  289. };
  290. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  291. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  292. };
  293. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  294. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  295. };
  296. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  297. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  298. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  299. lpass_cdc_wsa2_macro_comp_mode_text);
  300. /* RX INT0 */
  301. static const struct soc_enum rx0_prim_inp0_chain_enum =
  302. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  303. 0, 9, rx_text);
  304. static const struct soc_enum rx0_prim_inp1_chain_enum =
  305. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  306. 3, 9, rx_text);
  307. static const struct soc_enum rx0_prim_inp2_chain_enum =
  308. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  309. 3, 9, rx_text);
  310. static const struct soc_enum rx0_mix_chain_enum =
  311. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  312. 0, 7, rx_mix_text);
  313. static const struct soc_enum rx0_sidetone_mix_enum =
  314. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  315. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  316. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  317. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  318. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  319. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  320. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  321. static const struct snd_kcontrol_new rx0_mix_mux =
  322. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  323. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  324. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  325. /* RX INT1 */
  326. static const struct soc_enum rx1_prim_inp0_chain_enum =
  327. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  328. 0, 9, rx_text);
  329. static const struct soc_enum rx1_prim_inp1_chain_enum =
  330. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  331. 3, 9, rx_text);
  332. static const struct soc_enum rx1_prim_inp2_chain_enum =
  333. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  334. 3, 9, rx_text);
  335. static const struct soc_enum rx1_mix_chain_enum =
  336. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  337. 0, 7, rx_mix_text);
  338. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  339. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  340. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  341. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  342. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  343. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  344. static const struct snd_kcontrol_new rx1_mix_mux =
  345. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  346. static const struct soc_enum rx_mix_ec0_enum =
  347. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  348. 0, 3, rx_mix_ec_text);
  349. static const struct soc_enum rx_mix_ec1_enum =
  350. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  351. 3, 3, rx_mix_ec_text);
  352. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  353. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  354. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  355. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  356. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  357. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  358. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  359. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  360. };
  361. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  362. {
  363. .name = "wsa2_macro_rx1",
  364. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  365. .playback = {
  366. .stream_name = "WSA2_AIF1 Playback",
  367. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  368. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  369. .rate_max = 384000,
  370. .rate_min = 8000,
  371. .channels_min = 1,
  372. .channels_max = 2,
  373. },
  374. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  375. },
  376. {
  377. .name = "wsa2_macro_rx_mix",
  378. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  379. .playback = {
  380. .stream_name = "WSA2_AIF_MIX1 Playback",
  381. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  382. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  383. .rate_max = 192000,
  384. .rate_min = 48000,
  385. .channels_min = 1,
  386. .channels_max = 2,
  387. },
  388. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  389. },
  390. {
  391. .name = "wsa2_macro_vifeedback",
  392. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  393. .capture = {
  394. .stream_name = "WSA2_AIF_VI Capture",
  395. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  396. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  397. .rate_max = 48000,
  398. .rate_min = 8000,
  399. .channels_min = 1,
  400. .channels_max = 4,
  401. },
  402. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  403. },
  404. {
  405. .name = "wsa2_macro_echo",
  406. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  407. .capture = {
  408. .stream_name = "WSA2_AIF_ECHO Capture",
  409. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  410. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  411. .rate_max = 48000,
  412. .rate_min = 8000,
  413. .channels_min = 1,
  414. .channels_max = 2,
  415. },
  416. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  417. },
  418. };
  419. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  420. struct device **wsa2_dev,
  421. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  422. const char *func_name)
  423. {
  424. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  425. WSA2_MACRO);
  426. if (!(*wsa2_dev)) {
  427. dev_err(component->dev,
  428. "%s: null device for macro!\n", func_name);
  429. return false;
  430. }
  431. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  432. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  433. dev_err(component->dev,
  434. "%s: priv is null for macro!\n", func_name);
  435. return false;
  436. }
  437. return true;
  438. }
  439. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  440. u32 usecase, u32 size, void *data)
  441. {
  442. struct device *wsa2_dev = NULL;
  443. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  444. struct swrm_port_config port_cfg;
  445. int ret = 0;
  446. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  447. return -EINVAL;
  448. memset(&port_cfg, 0, sizeof(port_cfg));
  449. port_cfg.uc = usecase;
  450. port_cfg.size = size;
  451. port_cfg.params = data;
  452. if (wsa2_priv->swr_ctrl_data)
  453. ret = swrm_wcd_notify(
  454. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  455. SWR_SET_PORT_MAP, &port_cfg);
  456. return ret;
  457. }
  458. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  459. u8 int_prim_fs_rate_reg_val,
  460. u32 sample_rate)
  461. {
  462. u8 int_1_mix1_inp;
  463. u32 j, port;
  464. u16 int_mux_cfg0, int_mux_cfg1;
  465. u16 int_fs_reg;
  466. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  467. u8 inp0_sel, inp1_sel, inp2_sel;
  468. struct snd_soc_component *component = dai->component;
  469. struct device *wsa2_dev = NULL;
  470. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  471. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  472. return -EINVAL;
  473. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  474. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  475. int_1_mix1_inp = port;
  476. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  477. (int_1_mix1_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  478. dev_err(wsa2_dev,
  479. "%s: Invalid RX port, Dai ID is %d\n",
  480. __func__, dai->id);
  481. return -EINVAL;
  482. }
  483. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  484. /*
  485. * Loop through all interpolator MUX inputs and find out
  486. * to which interpolator input, the cdc_dma rx port
  487. * is connected
  488. */
  489. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  490. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  491. int_mux_cfg0_val = snd_soc_component_read(component,
  492. int_mux_cfg0);
  493. int_mux_cfg1_val = snd_soc_component_read(component,
  494. int_mux_cfg1);
  495. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  496. inp1_sel = (int_mux_cfg0_val >>
  497. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  498. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  499. inp2_sel = (int_mux_cfg1_val >>
  500. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  501. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  502. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  503. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  504. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  505. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  506. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  507. dev_dbg(wsa2_dev,
  508. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  509. __func__, dai->id, j);
  510. dev_dbg(wsa2_dev,
  511. "%s: set INT%u_1 sample rate to %u\n",
  512. __func__, j, sample_rate);
  513. /* sample_rate is in Hz */
  514. snd_soc_component_update_bits(component,
  515. int_fs_reg,
  516. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  517. int_prim_fs_rate_reg_val);
  518. }
  519. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  520. }
  521. }
  522. return 0;
  523. }
  524. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  525. u8 int_mix_fs_rate_reg_val,
  526. u32 sample_rate)
  527. {
  528. u8 int_2_inp;
  529. u32 j, port;
  530. u16 int_mux_cfg1, int_fs_reg;
  531. u8 int_mux_cfg1_val;
  532. struct snd_soc_component *component = dai->component;
  533. struct device *wsa2_dev = NULL;
  534. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  535. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  536. return -EINVAL;
  537. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  538. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  539. int_2_inp = port;
  540. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  541. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  542. dev_err(wsa2_dev,
  543. "%s: Invalid RX port, Dai ID is %d\n",
  544. __func__, dai->id);
  545. return -EINVAL;
  546. }
  547. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  548. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  549. int_mux_cfg1_val = snd_soc_component_read(component,
  550. int_mux_cfg1) &
  551. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  552. if (int_mux_cfg1_val == int_2_inp +
  553. INTn_2_INP_SEL_RX0) {
  554. int_fs_reg =
  555. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  556. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  557. dev_dbg(wsa2_dev,
  558. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  559. __func__, dai->id, j);
  560. dev_dbg(wsa2_dev,
  561. "%s: set INT%u_2 sample rate to %u\n",
  562. __func__, j, sample_rate);
  563. snd_soc_component_update_bits(component,
  564. int_fs_reg,
  565. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  566. int_mix_fs_rate_reg_val);
  567. }
  568. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  569. }
  570. }
  571. return 0;
  572. }
  573. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  574. u32 sample_rate)
  575. {
  576. int rate_val = 0;
  577. int i, ret;
  578. /* set mixing path rate */
  579. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  580. if (sample_rate ==
  581. int_mix_sample_rate_val[i].sample_rate) {
  582. rate_val =
  583. int_mix_sample_rate_val[i].rate_val;
  584. break;
  585. }
  586. }
  587. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  588. (rate_val < 0))
  589. goto prim_rate;
  590. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  591. (u8) rate_val, sample_rate);
  592. prim_rate:
  593. /* set primary path sample rate */
  594. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  595. if (sample_rate ==
  596. int_prim_sample_rate_val[i].sample_rate) {
  597. rate_val =
  598. int_prim_sample_rate_val[i].rate_val;
  599. break;
  600. }
  601. }
  602. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  603. (rate_val < 0))
  604. return -EINVAL;
  605. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  606. (u8) rate_val, sample_rate);
  607. return ret;
  608. }
  609. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  610. struct snd_pcm_hw_params *params,
  611. struct snd_soc_dai *dai)
  612. {
  613. struct snd_soc_component *component = dai->component;
  614. int ret;
  615. struct device *wsa2_dev = NULL;
  616. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  617. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  618. return -EINVAL;
  619. wsa2_priv = dev_get_drvdata(wsa2_dev);
  620. if (!wsa2_priv)
  621. return -EINVAL;
  622. dev_dbg(component->dev,
  623. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  624. dai->name, dai->id, params_rate(params),
  625. params_channels(params));
  626. switch (substream->stream) {
  627. case SNDRV_PCM_STREAM_PLAYBACK:
  628. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  629. if (ret) {
  630. dev_err(component->dev,
  631. "%s: cannot set sample rate: %u\n",
  632. __func__, params_rate(params));
  633. return ret;
  634. }
  635. break;
  636. case SNDRV_PCM_STREAM_CAPTURE:
  637. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  638. wsa2_priv->pcm_rate_vi = params_rate(params);
  639. default:
  640. break;
  641. }
  642. return 0;
  643. }
  644. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  645. unsigned int *tx_num, unsigned int *tx_slot,
  646. unsigned int *rx_num, unsigned int *rx_slot)
  647. {
  648. struct snd_soc_component *component = dai->component;
  649. struct device *wsa2_dev = NULL;
  650. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  651. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  652. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  653. return -EINVAL;
  654. wsa2_priv = dev_get_drvdata(wsa2_dev);
  655. if (!wsa2_priv)
  656. return -EINVAL;
  657. switch (dai->id) {
  658. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  659. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  660. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  661. break;
  662. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  663. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  664. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  665. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  666. mask |= (1 << temp);
  667. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  668. break;
  669. }
  670. if (mask & 0x30)
  671. mask = mask >> 0x4;
  672. if (mask & 0x03)
  673. mask = mask << 0x2;
  674. *rx_slot = mask;
  675. *rx_num = cnt;
  676. break;
  677. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  678. val = snd_soc_component_read(component,
  679. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  680. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  681. mask |= 0x2;
  682. cnt++;
  683. }
  684. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  685. mask |= 0x1;
  686. cnt++;
  687. }
  688. *tx_slot = mask;
  689. *tx_num = cnt;
  690. break;
  691. default:
  692. dev_err(wsa2_dev, "%s: Invalid AIF\n", __func__);
  693. break;
  694. }
  695. return 0;
  696. }
  697. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  698. {
  699. struct snd_soc_component *component = dai->component;
  700. struct device *wsa2_dev = NULL;
  701. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  702. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  703. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  704. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  705. bool adie_lb = false;
  706. if (mute)
  707. return 0;
  708. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  709. return -EINVAL;
  710. switch (dai->id) {
  711. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  712. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  713. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  714. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  715. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  716. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  717. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  718. dsm_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  719. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET) +
  720. LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET;
  721. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  722. int_mux_cfg1 = int_mux_cfg0 + 4;
  723. int_mux_cfg0_val = snd_soc_component_read(component,
  724. int_mux_cfg0);
  725. int_mux_cfg1_val = snd_soc_component_read(component,
  726. int_mux_cfg1);
  727. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  728. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  729. snd_soc_component_update_bits(component, reg,
  730. 0x20, 0x20);
  731. if (int_mux_cfg1_val & 0x07) {
  732. snd_soc_component_update_bits(component, reg,
  733. 0x20, 0x20);
  734. snd_soc_component_update_bits(component,
  735. mix_reg, 0x20, 0x20);
  736. }
  737. }
  738. }
  739. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  740. break;
  741. default:
  742. break;
  743. }
  744. return 0;
  745. }
  746. static int lpass_cdc_wsa2_macro_mclk_enable(
  747. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  748. bool mclk_enable, bool dapm)
  749. {
  750. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  751. int ret = 0;
  752. if (regmap == NULL) {
  753. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  754. return -EINVAL;
  755. }
  756. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  757. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  758. mutex_lock(&wsa2_priv->mclk_lock);
  759. if (mclk_enable) {
  760. if (wsa2_priv->wsa2_mclk_users == 0) {
  761. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  762. wsa2_priv->default_clk_id,
  763. wsa2_priv->default_clk_id,
  764. true);
  765. if (ret < 0) {
  766. dev_err_ratelimited(wsa2_priv->dev,
  767. "%s: wsa2 request clock enable failed\n",
  768. __func__);
  769. goto exit;
  770. }
  771. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  772. true);
  773. regcache_mark_dirty(regmap);
  774. regcache_sync_region(regmap,
  775. WSA2_START_OFFSET,
  776. WSA2_MAX_OFFSET);
  777. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  778. regmap_update_bits(regmap,
  779. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  780. regmap_update_bits(regmap,
  781. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  782. 0x01, 0x01);
  783. regmap_update_bits(regmap,
  784. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  785. 0x01, 0x01);
  786. }
  787. wsa2_priv->wsa2_mclk_users++;
  788. } else {
  789. if (wsa2_priv->wsa2_mclk_users <= 0) {
  790. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  791. __func__);
  792. wsa2_priv->wsa2_mclk_users = 0;
  793. goto exit;
  794. }
  795. wsa2_priv->wsa2_mclk_users--;
  796. if (wsa2_priv->wsa2_mclk_users == 0) {
  797. regmap_update_bits(regmap,
  798. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  799. 0x01, 0x00);
  800. regmap_update_bits(regmap,
  801. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  802. 0x01, 0x00);
  803. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  804. false);
  805. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  806. wsa2_priv->default_clk_id,
  807. wsa2_priv->default_clk_id,
  808. false);
  809. }
  810. }
  811. exit:
  812. mutex_unlock(&wsa2_priv->mclk_lock);
  813. return ret;
  814. }
  815. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  816. struct snd_kcontrol *kcontrol, int event)
  817. {
  818. struct snd_soc_component *component =
  819. snd_soc_dapm_to_component(w->dapm);
  820. int ret = 0;
  821. struct device *wsa2_dev = NULL;
  822. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  823. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  824. return -EINVAL;
  825. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  826. switch (event) {
  827. case SND_SOC_DAPM_PRE_PMU:
  828. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  829. if (ret)
  830. wsa2_priv->dapm_mclk_enable = false;
  831. else
  832. wsa2_priv->dapm_mclk_enable = true;
  833. break;
  834. case SND_SOC_DAPM_POST_PMD:
  835. if (wsa2_priv->dapm_mclk_enable)
  836. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  837. break;
  838. default:
  839. dev_err(wsa2_priv->dev,
  840. "%s: invalid DAPM event %d\n", __func__, event);
  841. ret = -EINVAL;
  842. }
  843. return ret;
  844. }
  845. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  846. u16 event, u32 data)
  847. {
  848. struct device *wsa2_dev = NULL;
  849. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  850. int ret = 0;
  851. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  852. return -EINVAL;
  853. switch (event) {
  854. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  855. trace_printk("%s, enter SSR down\n", __func__);
  856. if (wsa2_priv->swr_ctrl_data) {
  857. swrm_wcd_notify(
  858. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  859. SWR_DEVICE_SSR_DOWN, NULL);
  860. }
  861. if ((!pm_runtime_enabled(wsa2_dev) ||
  862. !pm_runtime_suspended(wsa2_dev))) {
  863. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  864. if (!ret) {
  865. pm_runtime_disable(wsa2_dev);
  866. pm_runtime_set_suspended(wsa2_dev);
  867. pm_runtime_enable(wsa2_dev);
  868. }
  869. }
  870. break;
  871. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  872. break;
  873. case LPASS_CDC_MACRO_EVT_SSR_UP:
  874. trace_printk("%s, enter SSR up\n", __func__);
  875. /* reset swr after ssr/pdr */
  876. wsa2_priv->reset_swr = true;
  877. if (wsa2_priv->swr_ctrl_data)
  878. swrm_wcd_notify(
  879. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  880. SWR_DEVICE_SSR_UP, NULL);
  881. break;
  882. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  883. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA_CORE_CLK);
  884. break;
  885. }
  886. return 0;
  887. }
  888. static int lpass_cdc_wsa2_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  889. struct snd_kcontrol *kcontrol,
  890. int event)
  891. {
  892. struct snd_soc_component *component =
  893. snd_soc_dapm_to_component(w->dapm);
  894. struct device *wsa2_dev = NULL;
  895. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  896. u8 val = 0x0;
  897. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  898. return -EINVAL;
  899. switch (wsa2_priv->pcm_rate_vi) {
  900. case 48000:
  901. val = 0x04;
  902. break;
  903. case 24000:
  904. val = 0x02;
  905. break;
  906. case 8000:
  907. default:
  908. val = 0x00;
  909. break;
  910. }
  911. switch (event) {
  912. case SND_SOC_DAPM_POST_PMU:
  913. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  914. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  915. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  916. /* Enable V&I sensing */
  917. snd_soc_component_update_bits(component,
  918. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  919. 0x20, 0x20);
  920. snd_soc_component_update_bits(component,
  921. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  922. 0x20, 0x20);
  923. snd_soc_component_update_bits(component,
  924. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  925. 0x0F, val);
  926. snd_soc_component_update_bits(component,
  927. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  928. 0x0F, val);
  929. snd_soc_component_update_bits(component,
  930. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  931. 0x10, 0x10);
  932. snd_soc_component_update_bits(component,
  933. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  934. 0x10, 0x10);
  935. snd_soc_component_update_bits(component,
  936. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  937. 0x20, 0x00);
  938. snd_soc_component_update_bits(component,
  939. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  940. 0x20, 0x00);
  941. }
  942. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  943. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  944. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  945. /* Enable V&I sensing */
  946. snd_soc_component_update_bits(component,
  947. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  948. 0x20, 0x20);
  949. snd_soc_component_update_bits(component,
  950. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  951. 0x20, 0x20);
  952. snd_soc_component_update_bits(component,
  953. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  954. 0x0F, val);
  955. snd_soc_component_update_bits(component,
  956. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  957. 0x0F, val);
  958. snd_soc_component_update_bits(component,
  959. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  960. 0x10, 0x10);
  961. snd_soc_component_update_bits(component,
  962. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  963. 0x10, 0x10);
  964. snd_soc_component_update_bits(component,
  965. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  966. 0x20, 0x00);
  967. snd_soc_component_update_bits(component,
  968. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  969. 0x20, 0x00);
  970. }
  971. break;
  972. case SND_SOC_DAPM_POST_PMD:
  973. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  974. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  975. /* Disable V&I sensing */
  976. snd_soc_component_update_bits(component,
  977. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  978. 0x20, 0x20);
  979. snd_soc_component_update_bits(component,
  980. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  981. 0x20, 0x20);
  982. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  983. snd_soc_component_update_bits(component,
  984. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  985. 0x10, 0x00);
  986. snd_soc_component_update_bits(component,
  987. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  988. 0x10, 0x00);
  989. }
  990. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  991. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  992. /* Disable V&I sensing */
  993. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  994. snd_soc_component_update_bits(component,
  995. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  996. 0x20, 0x20);
  997. snd_soc_component_update_bits(component,
  998. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  999. 0x20, 0x20);
  1000. snd_soc_component_update_bits(component,
  1001. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1002. 0x10, 0x00);
  1003. snd_soc_component_update_bits(component,
  1004. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1005. 0x10, 0x00);
  1006. }
  1007. break;
  1008. }
  1009. return 0;
  1010. }
  1011. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1012. u16 reg, int event)
  1013. {
  1014. u16 hd2_scale_reg;
  1015. u16 hd2_enable_reg = 0;
  1016. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1017. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1018. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1019. }
  1020. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1021. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1022. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1023. }
  1024. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1025. snd_soc_component_update_bits(component, hd2_scale_reg,
  1026. 0x3C, 0x10);
  1027. snd_soc_component_update_bits(component, hd2_scale_reg,
  1028. 0x03, 0x01);
  1029. snd_soc_component_update_bits(component, hd2_enable_reg,
  1030. 0x04, 0x04);
  1031. }
  1032. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1033. snd_soc_component_update_bits(component, hd2_enable_reg,
  1034. 0x04, 0x00);
  1035. snd_soc_component_update_bits(component, hd2_scale_reg,
  1036. 0x03, 0x00);
  1037. snd_soc_component_update_bits(component, hd2_scale_reg,
  1038. 0x3C, 0x00);
  1039. }
  1040. }
  1041. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1042. struct snd_kcontrol *kcontrol, int event)
  1043. {
  1044. struct snd_soc_component *component =
  1045. snd_soc_dapm_to_component(w->dapm);
  1046. int ch_cnt;
  1047. struct device *wsa2_dev = NULL;
  1048. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1049. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1050. return -EINVAL;
  1051. switch (event) {
  1052. case SND_SOC_DAPM_PRE_PMU:
  1053. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1054. !wsa2_priv->rx_0_count)
  1055. wsa2_priv->rx_0_count++;
  1056. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1057. !wsa2_priv->rx_1_count)
  1058. wsa2_priv->rx_1_count++;
  1059. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1060. if (wsa2_priv->swr_ctrl_data) {
  1061. swrm_wcd_notify(
  1062. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1063. SWR_DEVICE_UP, NULL);
  1064. swrm_wcd_notify(
  1065. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1066. SWR_SET_NUM_RX_CH, &ch_cnt);
  1067. }
  1068. break;
  1069. case SND_SOC_DAPM_POST_PMD:
  1070. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1071. wsa2_priv->rx_0_count)
  1072. wsa2_priv->rx_0_count--;
  1073. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1074. wsa2_priv->rx_1_count)
  1075. wsa2_priv->rx_1_count--;
  1076. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1077. if (wsa2_priv->swr_ctrl_data)
  1078. swrm_wcd_notify(
  1079. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1080. SWR_SET_NUM_RX_CH, &ch_cnt);
  1081. break;
  1082. }
  1083. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1084. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1085. return 0;
  1086. }
  1087. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1088. struct snd_kcontrol *kcontrol, int event)
  1089. {
  1090. struct snd_soc_component *component =
  1091. snd_soc_dapm_to_component(w->dapm);
  1092. u16 gain_reg;
  1093. int offset_val = 0;
  1094. int val = 0;
  1095. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1096. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1097. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1098. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1099. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1100. } else {
  1101. dev_err(component->dev, "%s: No gain register avail for %s\n",
  1102. __func__, w->name);
  1103. return 0;
  1104. }
  1105. switch (event) {
  1106. case SND_SOC_DAPM_PRE_PMU:
  1107. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1108. val = snd_soc_component_read(component, gain_reg);
  1109. val += offset_val;
  1110. snd_soc_component_write(component, gain_reg, val);
  1111. break;
  1112. case SND_SOC_DAPM_POST_PMD:
  1113. snd_soc_component_update_bits(component,
  1114. w->reg, 0x20, 0x00);
  1115. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1116. break;
  1117. }
  1118. return 0;
  1119. }
  1120. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1121. int comp, int event)
  1122. {
  1123. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1124. struct device *wsa2_dev = NULL;
  1125. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1126. u16 mode = 0;
  1127. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1128. return -EINVAL;
  1129. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1130. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1131. if (!wsa2_priv->comp_enabled[comp])
  1132. return 0;
  1133. mode = wsa2_priv->comp_mode[comp];
  1134. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1135. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1136. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1137. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1138. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1139. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1140. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1141. lpass_cdc_update_compander_setting(component,
  1142. comp_ctl8_reg,
  1143. &comp_setting_table[mode]);
  1144. /* Enable Compander Clock */
  1145. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1146. 0x01, 0x01);
  1147. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1148. 0x02, 0x02);
  1149. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1150. 0x02, 0x00);
  1151. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1152. 0x02, 0x02);
  1153. }
  1154. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1155. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1156. 0x04, 0x04);
  1157. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1158. 0x02, 0x00);
  1159. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1160. 0x02, 0x02);
  1161. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1162. 0x02, 0x00);
  1163. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1164. 0x01, 0x00);
  1165. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1166. 0x04, 0x00);
  1167. }
  1168. return 0;
  1169. }
  1170. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1171. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1172. int path,
  1173. bool enable)
  1174. {
  1175. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1176. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1177. u8 softclip_mux_mask = (1 << path);
  1178. u8 softclip_mux_value = (1 << path);
  1179. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1180. __func__, path, enable);
  1181. if (enable) {
  1182. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1183. snd_soc_component_update_bits(component,
  1184. softclip_clk_reg, 0x01, 0x01);
  1185. snd_soc_component_update_bits(component,
  1186. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1187. softclip_mux_mask, softclip_mux_value);
  1188. }
  1189. wsa2_priv->softclip_clk_users[path]++;
  1190. } else {
  1191. wsa2_priv->softclip_clk_users[path]--;
  1192. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1193. snd_soc_component_update_bits(component,
  1194. softclip_clk_reg, 0x01, 0x00);
  1195. snd_soc_component_update_bits(component,
  1196. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1197. softclip_mux_mask, 0x00);
  1198. }
  1199. }
  1200. }
  1201. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1202. int path, int event)
  1203. {
  1204. u16 softclip_ctrl_reg = 0;
  1205. struct device *wsa2_dev = NULL;
  1206. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1207. int softclip_path = 0;
  1208. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1209. return -EINVAL;
  1210. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1211. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1212. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1213. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1214. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1215. __func__, event, softclip_path,
  1216. wsa2_priv->is_softclip_on[softclip_path]);
  1217. if (!wsa2_priv->is_softclip_on[softclip_path])
  1218. return 0;
  1219. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1220. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1221. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1222. /* Enable Softclip clock and mux */
  1223. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1224. softclip_path, true);
  1225. /* Enable Softclip control */
  1226. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1227. 0x01, 0x01);
  1228. }
  1229. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1230. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1231. 0x01, 0x00);
  1232. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1233. softclip_path, false);
  1234. }
  1235. return 0;
  1236. }
  1237. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1238. int interp_idx)
  1239. {
  1240. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1241. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1242. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1243. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1244. int_mux_cfg1 = int_mux_cfg0 + 4;
  1245. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1246. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1247. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1248. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1249. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1250. return true;
  1251. int_n_inp1 = int_mux_cfg0_val >> 4;
  1252. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1253. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1254. return true;
  1255. int_n_inp2 = int_mux_cfg1_val >> 4;
  1256. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1257. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1258. return true;
  1259. return false;
  1260. }
  1261. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1262. struct snd_kcontrol *kcontrol,
  1263. int event)
  1264. {
  1265. struct snd_soc_component *component =
  1266. snd_soc_dapm_to_component(w->dapm);
  1267. u16 reg = 0;
  1268. struct device *wsa2_dev = NULL;
  1269. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1270. bool adie_lb = false;
  1271. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1272. return -EINVAL;
  1273. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1274. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1275. switch (event) {
  1276. case SND_SOC_DAPM_PRE_PMU:
  1277. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1278. adie_lb = true;
  1279. snd_soc_component_update_bits(component,
  1280. reg, 0x20, 0x20);
  1281. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1282. }
  1283. break;
  1284. default:
  1285. break;
  1286. }
  1287. return 0;
  1288. }
  1289. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1290. {
  1291. u16 prim_int_reg = 0;
  1292. switch (reg) {
  1293. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1294. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1295. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1296. *ind = 0;
  1297. break;
  1298. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1299. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1300. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1301. *ind = 1;
  1302. break;
  1303. }
  1304. return prim_int_reg;
  1305. }
  1306. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1307. struct snd_soc_component *component,
  1308. u16 reg, int event)
  1309. {
  1310. u16 prim_int_reg;
  1311. u16 ind = 0;
  1312. struct device *wsa2_dev = NULL;
  1313. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1314. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1315. return -EINVAL;
  1316. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1317. switch (event) {
  1318. case SND_SOC_DAPM_PRE_PMU:
  1319. wsa2_priv->prim_int_users[ind]++;
  1320. if (wsa2_priv->prim_int_users[ind] == 1) {
  1321. snd_soc_component_update_bits(component,
  1322. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1323. 0x03, 0x03);
  1324. snd_soc_component_update_bits(component, prim_int_reg,
  1325. 0x10, 0x10);
  1326. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1327. snd_soc_component_update_bits(component,
  1328. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1329. 0x1, 0x1);
  1330. }
  1331. if ((reg != prim_int_reg) &&
  1332. ((snd_soc_component_read(
  1333. component, prim_int_reg)) & 0x10))
  1334. snd_soc_component_update_bits(component, reg,
  1335. 0x10, 0x10);
  1336. break;
  1337. case SND_SOC_DAPM_POST_PMD:
  1338. wsa2_priv->prim_int_users[ind]--;
  1339. if (wsa2_priv->prim_int_users[ind] == 0) {
  1340. snd_soc_component_update_bits(component, prim_int_reg,
  1341. 1 << 0x5, 0 << 0x5);
  1342. snd_soc_component_update_bits(component,
  1343. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1344. 0x1, 0x0);
  1345. snd_soc_component_update_bits(component, prim_int_reg,
  1346. 0x40, 0x40);
  1347. snd_soc_component_update_bits(component, prim_int_reg,
  1348. 0x40, 0x00);
  1349. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1350. }
  1351. break;
  1352. }
  1353. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1354. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1355. return 0;
  1356. }
  1357. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1358. struct snd_kcontrol *kcontrol,
  1359. int event)
  1360. {
  1361. struct snd_soc_component *component =
  1362. snd_soc_dapm_to_component(w->dapm);
  1363. u16 reg = 0;
  1364. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1365. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1366. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1367. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1368. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1369. } else {
  1370. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1371. __func__);
  1372. return -EINVAL;
  1373. }
  1374. switch (event) {
  1375. case SND_SOC_DAPM_PRE_PMU:
  1376. /* Reset if needed */
  1377. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1378. break;
  1379. case SND_SOC_DAPM_POST_PMU:
  1380. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1381. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1382. break;
  1383. case SND_SOC_DAPM_POST_PMD:
  1384. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1385. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1386. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1387. break;
  1388. }
  1389. return 0;
  1390. }
  1391. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1392. struct snd_kcontrol *kcontrol,
  1393. int event)
  1394. {
  1395. struct snd_soc_component *component =
  1396. snd_soc_dapm_to_component(w->dapm);
  1397. u16 boost_path_ctl, boost_path_cfg1;
  1398. u16 reg, reg_mix;
  1399. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1400. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1401. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1402. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1403. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1404. reg_mix = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL;
  1405. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1406. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1407. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1408. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1409. reg_mix = LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL;
  1410. } else {
  1411. dev_err(component->dev, "%s: unknown widget: %s\n",
  1412. __func__, w->name);
  1413. return -EINVAL;
  1414. }
  1415. switch (event) {
  1416. case SND_SOC_DAPM_PRE_PMU:
  1417. snd_soc_component_update_bits(component, boost_path_cfg1,
  1418. 0x01, 0x01);
  1419. snd_soc_component_update_bits(component, boost_path_ctl,
  1420. 0x10, 0x10);
  1421. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1422. snd_soc_component_update_bits(component, reg_mix,
  1423. 0x10, 0x00);
  1424. break;
  1425. case SND_SOC_DAPM_POST_PMU:
  1426. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1427. break;
  1428. case SND_SOC_DAPM_POST_PMD:
  1429. snd_soc_component_update_bits(component, boost_path_ctl,
  1430. 0x10, 0x00);
  1431. snd_soc_component_update_bits(component, boost_path_cfg1,
  1432. 0x01, 0x00);
  1433. break;
  1434. }
  1435. return 0;
  1436. }
  1437. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1438. struct snd_kcontrol *kcontrol,
  1439. int event)
  1440. {
  1441. struct snd_soc_component *component =
  1442. snd_soc_dapm_to_component(w->dapm);
  1443. struct device *wsa2_dev = NULL;
  1444. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1445. u16 vbat_path_cfg = 0;
  1446. int softclip_path = 0;
  1447. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1448. return -EINVAL;
  1449. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1450. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1451. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1452. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1453. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1454. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1455. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1456. }
  1457. switch (event) {
  1458. case SND_SOC_DAPM_PRE_PMU:
  1459. /* Enable clock for VBAT block */
  1460. snd_soc_component_update_bits(component,
  1461. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1462. /* Enable VBAT block */
  1463. snd_soc_component_update_bits(component,
  1464. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1465. /* Update interpolator with 384K path */
  1466. snd_soc_component_update_bits(component, vbat_path_cfg,
  1467. 0x80, 0x80);
  1468. /* Use attenuation mode */
  1469. snd_soc_component_update_bits(component,
  1470. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1471. /*
  1472. * BCL block needs softclip clock and mux config to be enabled
  1473. */
  1474. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1475. softclip_path, true);
  1476. /* Enable VBAT at channel level */
  1477. snd_soc_component_update_bits(component, vbat_path_cfg,
  1478. 0x02, 0x02);
  1479. /* Set the ATTK1 gain */
  1480. snd_soc_component_update_bits(component,
  1481. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1482. 0xFF, 0xFF);
  1483. snd_soc_component_update_bits(component,
  1484. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1485. 0xFF, 0x03);
  1486. snd_soc_component_update_bits(component,
  1487. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1488. 0xFF, 0x00);
  1489. /* Set the ATTK2 gain */
  1490. snd_soc_component_update_bits(component,
  1491. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1492. 0xFF, 0xFF);
  1493. snd_soc_component_update_bits(component,
  1494. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1495. 0xFF, 0x03);
  1496. snd_soc_component_update_bits(component,
  1497. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1498. 0xFF, 0x00);
  1499. /* Set the ATTK3 gain */
  1500. snd_soc_component_update_bits(component,
  1501. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1502. 0xFF, 0xFF);
  1503. snd_soc_component_update_bits(component,
  1504. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1505. 0xFF, 0x03);
  1506. snd_soc_component_update_bits(component,
  1507. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1508. 0xFF, 0x00);
  1509. /* Enable CB decode block clock */
  1510. snd_soc_component_update_bits(component,
  1511. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1512. /* Enable BCL path */
  1513. snd_soc_component_update_bits(component,
  1514. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1515. /* Request for BCL data */
  1516. snd_soc_component_update_bits(component,
  1517. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1518. break;
  1519. case SND_SOC_DAPM_POST_PMD:
  1520. snd_soc_component_update_bits(component,
  1521. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1522. snd_soc_component_update_bits(component,
  1523. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1524. snd_soc_component_update_bits(component,
  1525. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1526. snd_soc_component_update_bits(component, vbat_path_cfg,
  1527. 0x80, 0x00);
  1528. snd_soc_component_update_bits(component,
  1529. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1530. 0x02, 0x02);
  1531. snd_soc_component_update_bits(component, vbat_path_cfg,
  1532. 0x02, 0x00);
  1533. snd_soc_component_update_bits(component,
  1534. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1535. 0xFF, 0x00);
  1536. snd_soc_component_update_bits(component,
  1537. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1538. 0xFF, 0x00);
  1539. snd_soc_component_update_bits(component,
  1540. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1541. 0xFF, 0x00);
  1542. snd_soc_component_update_bits(component,
  1543. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1544. 0xFF, 0x00);
  1545. snd_soc_component_update_bits(component,
  1546. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1547. 0xFF, 0x00);
  1548. snd_soc_component_update_bits(component,
  1549. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1550. 0xFF, 0x00);
  1551. snd_soc_component_update_bits(component,
  1552. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1553. 0xFF, 0x00);
  1554. snd_soc_component_update_bits(component,
  1555. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1556. 0xFF, 0x00);
  1557. snd_soc_component_update_bits(component,
  1558. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1559. 0xFF, 0x00);
  1560. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1561. softclip_path, false);
  1562. snd_soc_component_update_bits(component,
  1563. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1564. snd_soc_component_update_bits(component,
  1565. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1566. break;
  1567. default:
  1568. dev_err(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1569. break;
  1570. }
  1571. return 0;
  1572. }
  1573. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1574. struct snd_kcontrol *kcontrol,
  1575. int event)
  1576. {
  1577. struct snd_soc_component *component =
  1578. snd_soc_dapm_to_component(w->dapm);
  1579. struct device *wsa2_dev = NULL;
  1580. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1581. u16 val, ec_tx = 0, ec_hq_reg;
  1582. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1583. return -EINVAL;
  1584. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1585. val = snd_soc_component_read(component,
  1586. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1587. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1588. ec_tx = (val & 0x07) - 1;
  1589. else
  1590. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1591. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1592. dev_err(wsa2_dev, "%s: EC mix control not set correctly\n",
  1593. __func__);
  1594. return -EINVAL;
  1595. }
  1596. if (wsa2_priv->ec_hq[ec_tx]) {
  1597. snd_soc_component_update_bits(component,
  1598. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1599. 0x1 << ec_tx, 0x1 << ec_tx);
  1600. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1601. 0x40 * ec_tx;
  1602. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1603. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1604. 0x40 * ec_tx;
  1605. /* default set to 48k */
  1606. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1607. }
  1608. return 0;
  1609. }
  1610. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1611. struct snd_ctl_elem_value *ucontrol)
  1612. {
  1613. struct snd_soc_component *component =
  1614. snd_soc_kcontrol_component(kcontrol);
  1615. int ec_tx = ((struct soc_multi_mixer_control *)
  1616. kcontrol->private_value)->shift;
  1617. struct device *wsa2_dev = NULL;
  1618. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1619. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1620. return -EINVAL;
  1621. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1622. return 0;
  1623. }
  1624. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1625. struct snd_ctl_elem_value *ucontrol)
  1626. {
  1627. struct snd_soc_component *component =
  1628. snd_soc_kcontrol_component(kcontrol);
  1629. int ec_tx = ((struct soc_multi_mixer_control *)
  1630. kcontrol->private_value)->shift;
  1631. int value = ucontrol->value.integer.value[0];
  1632. struct device *wsa2_dev = NULL;
  1633. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1634. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1635. return -EINVAL;
  1636. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1637. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1638. wsa2_priv->ec_hq[ec_tx] = value;
  1639. return 0;
  1640. }
  1641. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1642. struct snd_ctl_elem_value *ucontrol)
  1643. {
  1644. struct snd_soc_component *component =
  1645. snd_soc_kcontrol_component(kcontrol);
  1646. struct device *wsa2_dev = NULL;
  1647. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1648. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1649. kcontrol->private_value)->shift;
  1650. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1651. return -EINVAL;
  1652. ucontrol->value.integer.value[0] =
  1653. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1654. return 0;
  1655. }
  1656. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1657. struct snd_ctl_elem_value *ucontrol)
  1658. {
  1659. struct snd_soc_component *component =
  1660. snd_soc_kcontrol_component(kcontrol);
  1661. struct device *wsa2_dev = NULL;
  1662. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1663. int value = ucontrol->value.integer.value[0];
  1664. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1665. kcontrol->private_value)->shift;
  1666. int ret = 0;
  1667. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1668. return -EINVAL;
  1669. pm_runtime_get_sync(wsa2_priv->dev);
  1670. switch (wsa2_rx_shift) {
  1671. case 0:
  1672. snd_soc_component_update_bits(component,
  1673. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  1674. 0x10, value << 4);
  1675. break;
  1676. case 1:
  1677. snd_soc_component_update_bits(component,
  1678. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  1679. 0x10, value << 4);
  1680. break;
  1681. case 2:
  1682. snd_soc_component_update_bits(component,
  1683. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  1684. 0x10, value << 4);
  1685. break;
  1686. case 3:
  1687. snd_soc_component_update_bits(component,
  1688. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  1689. 0x10, value << 4);
  1690. break;
  1691. default:
  1692. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1693. wsa2_rx_shift);
  1694. ret = -EINVAL;
  1695. }
  1696. pm_runtime_mark_last_busy(wsa2_priv->dev);
  1697. pm_runtime_put_autosuspend(wsa2_priv->dev);
  1698. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  1699. __func__, wsa2_rx_shift, value);
  1700. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  1701. return ret;
  1702. }
  1703. static int lpass_cdc_wsa2_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  1704. struct snd_ctl_elem_value *ucontrol)
  1705. {
  1706. struct snd_soc_component *component =
  1707. snd_soc_kcontrol_component(kcontrol);
  1708. struct device *wsa2_dev = NULL;
  1709. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1710. struct soc_mixer_control *mc =
  1711. (struct soc_mixer_control *)kcontrol->private_value;
  1712. u8 gain = 0;
  1713. int ret = 0;
  1714. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1715. return -EINVAL;
  1716. if (!wsa2_priv) {
  1717. pr_err("%s: priv is null for macro!\n",
  1718. __func__);
  1719. return -EINVAL;
  1720. }
  1721. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  1722. wsa2_priv->original_gain = (u8)snd_soc_component_read(wsa2_priv->component,
  1723. mc->reg);
  1724. if (wsa2_priv->thermal_cur_state > 0) {
  1725. gain = (u8)(wsa2_priv->original_gain - wsa2_priv->thermal_cur_state);
  1726. snd_soc_component_update_bits(wsa2_priv->component,
  1727. mc->reg, 0xFF, gain);
  1728. dev_dbg(wsa2_priv->dev,
  1729. "%s: Current thermal state: %d, adjusted gain: %x\n",
  1730. __func__, wsa2_priv->thermal_cur_state, gain);
  1731. }
  1732. return ret;
  1733. }
  1734. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  1735. struct snd_ctl_elem_value *ucontrol)
  1736. {
  1737. struct snd_soc_component *component =
  1738. snd_soc_kcontrol_component(kcontrol);
  1739. int comp = ((struct soc_multi_mixer_control *)
  1740. kcontrol->private_value)->shift;
  1741. struct device *wsa2_dev = NULL;
  1742. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1743. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1744. return -EINVAL;
  1745. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  1746. return 0;
  1747. }
  1748. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  1749. struct snd_ctl_elem_value *ucontrol)
  1750. {
  1751. struct snd_soc_component *component =
  1752. snd_soc_kcontrol_component(kcontrol);
  1753. int comp = ((struct soc_multi_mixer_control *)
  1754. kcontrol->private_value)->shift;
  1755. int value = ucontrol->value.integer.value[0];
  1756. struct device *wsa2_dev = NULL;
  1757. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1758. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1759. return -EINVAL;
  1760. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1761. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  1762. wsa2_priv->comp_enabled[comp] = value;
  1763. return 0;
  1764. }
  1765. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  1766. struct snd_ctl_elem_value *ucontrol)
  1767. {
  1768. struct snd_soc_component *component =
  1769. snd_soc_kcontrol_component(kcontrol);
  1770. struct device *wsa2_dev = NULL;
  1771. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1772. u16 idx = 0;
  1773. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1774. return -EINVAL;
  1775. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1776. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1777. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1778. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1779. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  1780. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1781. __func__, ucontrol->value.integer.value[0]);
  1782. return 0;
  1783. }
  1784. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  1785. struct snd_ctl_elem_value *ucontrol)
  1786. {
  1787. struct snd_soc_component *component =
  1788. snd_soc_kcontrol_component(kcontrol);
  1789. struct device *wsa2_dev = NULL;
  1790. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1791. u16 idx = 0;
  1792. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1793. return -EINVAL;
  1794. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1795. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1796. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1797. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1798. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  1799. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  1800. wsa2_priv->comp_mode[idx]);
  1801. return 0;
  1802. }
  1803. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1804. struct snd_ctl_elem_value *ucontrol)
  1805. {
  1806. struct snd_soc_dapm_widget *widget =
  1807. snd_soc_dapm_kcontrol_widget(kcontrol);
  1808. struct snd_soc_component *component =
  1809. snd_soc_dapm_to_component(widget->dapm);
  1810. struct device *wsa2_dev = NULL;
  1811. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1812. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1813. return -EINVAL;
  1814. ucontrol->value.integer.value[0] =
  1815. wsa2_priv->rx_port_value[widget->shift];
  1816. return 0;
  1817. }
  1818. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1819. struct snd_ctl_elem_value *ucontrol)
  1820. {
  1821. struct snd_soc_dapm_widget *widget =
  1822. snd_soc_dapm_kcontrol_widget(kcontrol);
  1823. struct snd_soc_component *component =
  1824. snd_soc_dapm_to_component(widget->dapm);
  1825. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1826. struct snd_soc_dapm_update *update = NULL;
  1827. u32 rx_port_value = ucontrol->value.integer.value[0];
  1828. u32 bit_input = 0;
  1829. u32 aif_rst;
  1830. struct device *wsa2_dev = NULL;
  1831. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1832. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1833. return -EINVAL;
  1834. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  1835. if (!rx_port_value) {
  1836. if (aif_rst == 0) {
  1837. dev_err(wsa2_dev, "%s: AIF reset already\n", __func__);
  1838. return 0;
  1839. }
  1840. if (aif_rst >= LPASS_CDC_WSA2_MACRO_RX_MAX) {
  1841. dev_err(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  1842. return 0;
  1843. }
  1844. }
  1845. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  1846. bit_input = widget->shift;
  1847. dev_dbg(wsa2_dev,
  1848. "%s: mux input: %d, mux output: %d, bit: %d\n",
  1849. __func__, rx_port_value, widget->shift, bit_input);
  1850. switch (rx_port_value) {
  1851. case 0:
  1852. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  1853. clear_bit(bit_input,
  1854. &wsa2_priv->active_ch_mask[aif_rst]);
  1855. wsa2_priv->active_ch_cnt[aif_rst]--;
  1856. }
  1857. break;
  1858. case 1:
  1859. case 2:
  1860. set_bit(bit_input,
  1861. &wsa2_priv->active_ch_mask[rx_port_value]);
  1862. wsa2_priv->active_ch_cnt[rx_port_value]++;
  1863. break;
  1864. default:
  1865. dev_err(wsa2_dev,
  1866. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  1867. __func__, rx_port_value);
  1868. return -EINVAL;
  1869. }
  1870. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1871. rx_port_value, e, update);
  1872. return 0;
  1873. }
  1874. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1875. struct snd_ctl_elem_value *ucontrol)
  1876. {
  1877. struct snd_soc_component *component =
  1878. snd_soc_kcontrol_component(kcontrol);
  1879. ucontrol->value.integer.value[0] =
  1880. ((snd_soc_component_read(
  1881. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1882. 1 : 0);
  1883. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1884. ucontrol->value.integer.value[0]);
  1885. return 0;
  1886. }
  1887. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1888. struct snd_ctl_elem_value *ucontrol)
  1889. {
  1890. struct snd_soc_component *component =
  1891. snd_soc_kcontrol_component(kcontrol);
  1892. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1893. ucontrol->value.integer.value[0]);
  1894. /* Set Vbat register configuration for GSM mode bit based on value */
  1895. if (ucontrol->value.integer.value[0])
  1896. snd_soc_component_update_bits(component,
  1897. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1898. 0x04, 0x04);
  1899. else
  1900. snd_soc_component_update_bits(component,
  1901. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1902. 0x04, 0x00);
  1903. return 0;
  1904. }
  1905. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1906. struct snd_ctl_elem_value *ucontrol)
  1907. {
  1908. struct snd_soc_component *component =
  1909. snd_soc_kcontrol_component(kcontrol);
  1910. struct device *wsa2_dev = NULL;
  1911. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1912. int path = ((struct soc_multi_mixer_control *)
  1913. kcontrol->private_value)->shift;
  1914. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1915. return -EINVAL;
  1916. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  1917. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1918. __func__, ucontrol->value.integer.value[0]);
  1919. return 0;
  1920. }
  1921. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1922. struct snd_ctl_elem_value *ucontrol)
  1923. {
  1924. struct snd_soc_component *component =
  1925. snd_soc_kcontrol_component(kcontrol);
  1926. struct device *wsa2_dev = NULL;
  1927. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1928. int path = ((struct soc_multi_mixer_control *)
  1929. kcontrol->private_value)->shift;
  1930. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1931. return -EINVAL;
  1932. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1933. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1934. path, wsa2_priv->is_softclip_on[path]);
  1935. return 0;
  1936. }
  1937. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  1938. SOC_ENUM_EXT("WSA2_GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  1939. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  1940. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  1941. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1942. lpass_cdc_wsa2_macro_comp_mode_get,
  1943. lpass_cdc_wsa2_macro_comp_mode_put),
  1944. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1945. lpass_cdc_wsa2_macro_comp_mode_get,
  1946. lpass_cdc_wsa2_macro_comp_mode_put),
  1947. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  1948. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  1949. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1950. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1951. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  1952. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  1953. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1954. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1955. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX0 Digital Volume",
  1956. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  1957. -84, 40, digital_gain),
  1958. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX1 Digital Volume",
  1959. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  1960. -84, 40, digital_gain),
  1961. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  1962. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1963. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1964. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  1965. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1966. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1967. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  1968. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1969. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1970. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  1971. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1972. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1973. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  1974. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  1975. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  1976. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  1977. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  1978. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  1979. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  1980. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  1981. };
  1982. static const struct soc_enum rx_mux_enum =
  1983. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1984. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  1985. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  1986. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1987. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  1988. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1989. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  1990. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1991. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  1992. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1993. SOC_DAPM_ENUM_EXT("WSA2 RX4 Mux", rx_mux_enum,
  1994. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1995. SOC_DAPM_ENUM_EXT("WSA2 RX5 Mux", rx_mux_enum,
  1996. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1997. };
  1998. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1999. struct snd_ctl_elem_value *ucontrol)
  2000. {
  2001. struct snd_soc_dapm_widget *widget =
  2002. snd_soc_dapm_kcontrol_widget(kcontrol);
  2003. struct snd_soc_component *component =
  2004. snd_soc_dapm_to_component(widget->dapm);
  2005. struct soc_multi_mixer_control *mixer =
  2006. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2007. u32 dai_id = widget->shift;
  2008. u32 spk_tx_id = mixer->shift;
  2009. struct device *wsa2_dev = NULL;
  2010. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2011. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2012. return -EINVAL;
  2013. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2014. ucontrol->value.integer.value[0] = 1;
  2015. else
  2016. ucontrol->value.integer.value[0] = 0;
  2017. return 0;
  2018. }
  2019. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2020. struct snd_ctl_elem_value *ucontrol)
  2021. {
  2022. struct snd_soc_dapm_widget *widget =
  2023. snd_soc_dapm_kcontrol_widget(kcontrol);
  2024. struct snd_soc_component *component =
  2025. snd_soc_dapm_to_component(widget->dapm);
  2026. struct soc_multi_mixer_control *mixer =
  2027. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2028. u32 spk_tx_id = mixer->shift;
  2029. u32 enable = ucontrol->value.integer.value[0];
  2030. struct device *wsa2_dev = NULL;
  2031. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2032. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2033. return -EINVAL;
  2034. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2035. if (enable) {
  2036. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2037. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2038. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2039. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2040. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2041. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2042. }
  2043. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2044. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2045. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2046. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2047. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2048. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2049. }
  2050. } else {
  2051. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2052. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2053. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2054. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2055. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2056. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2057. }
  2058. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2059. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2060. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2061. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2062. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2063. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2064. }
  2065. }
  2066. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2067. return 0;
  2068. }
  2069. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2070. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2071. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2072. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2073. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2074. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2075. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2076. };
  2077. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2078. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2079. SND_SOC_NOPM, 0, 0),
  2080. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2081. SND_SOC_NOPM, 0, 0),
  2082. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2083. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2084. lpass_cdc_wsa2_macro_enable_vi_feedback,
  2085. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2086. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2087. SND_SOC_NOPM, 0, 0),
  2088. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2089. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2090. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2091. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2092. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2093. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2094. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2095. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2096. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2097. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2098. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2099. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2100. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2101. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2102. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2103. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2104. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2105. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2106. SND_SOC_DAPM_MUX("WSA2 RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX4, 0,
  2107. &rx_mux[LPASS_CDC_WSA2_MACRO_RX4]),
  2108. SND_SOC_DAPM_MUX("WSA2 RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX5, 0,
  2109. &rx_mux[LPASS_CDC_WSA2_MACRO_RX5]),
  2110. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2111. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2112. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2113. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2114. SND_SOC_DAPM_MIXER("WSA2 RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2115. SND_SOC_DAPM_MIXER("WSA2 RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2116. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2117. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2118. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2119. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2120. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2121. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2122. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2123. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2124. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2125. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2126. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2127. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2128. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2129. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2130. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2131. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2132. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2133. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2134. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2135. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2136. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2137. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2138. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2139. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2140. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2141. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2142. SND_SOC_DAPM_PRE_PMU),
  2143. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2144. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2145. SND_SOC_DAPM_PRE_PMU),
  2146. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2147. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2148. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2149. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2150. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2151. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2152. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2153. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2154. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2155. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2156. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2157. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2158. SND_SOC_DAPM_POST_PMD),
  2159. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2160. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2161. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2162. SND_SOC_DAPM_POST_PMD),
  2163. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2164. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2165. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2166. SND_SOC_DAPM_POST_PMD),
  2167. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2168. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2169. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2170. SND_SOC_DAPM_POST_PMD),
  2171. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2172. 0, 0, wsa2_int0_vbat_mix_switch,
  2173. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2174. lpass_cdc_wsa2_macro_enable_vbat,
  2175. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2176. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2177. 0, 0, wsa2_int1_vbat_mix_switch,
  2178. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2179. lpass_cdc_wsa2_macro_enable_vbat,
  2180. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2181. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2182. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2183. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2184. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2185. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2186. };
  2187. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2188. /* VI Feedback */
  2189. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2190. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2191. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2192. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2193. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2194. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2195. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2196. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2197. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2198. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2199. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2200. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2201. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2202. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2203. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2204. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2205. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2206. {"WSA2 RX4 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2207. {"WSA2 RX5 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2208. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2209. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2210. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2211. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2212. {"WSA2 RX4 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2213. {"WSA2 RX5 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2214. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2215. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2216. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2217. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2218. {"WSA2 RX4", NULL, "WSA2 RX4 MUX"},
  2219. {"WSA2 RX5", NULL, "WSA2 RX5 MUX"},
  2220. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2221. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2222. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2223. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2224. {"WSA2_RX0 INP0", "RX4", "WSA2 RX4"},
  2225. {"WSA2_RX0 INP0", "RX5", "WSA2 RX5"},
  2226. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2227. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2228. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2229. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2230. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2231. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2232. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2233. {"WSA2_RX0 INP1", "RX4", "WSA2 RX4"},
  2234. {"WSA2_RX0 INP1", "RX5", "WSA2 RX5"},
  2235. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2236. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2237. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2238. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2239. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2240. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2241. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2242. {"WSA2_RX0 INP2", "RX4", "WSA2 RX4"},
  2243. {"WSA2_RX0 INP2", "RX5", "WSA2 RX5"},
  2244. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2245. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2246. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2247. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2248. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2249. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2250. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2251. {"WSA2_RX0 MIX INP", "RX4", "WSA2 RX4"},
  2252. {"WSA2_RX0 MIX INP", "RX5", "WSA2 RX5"},
  2253. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2254. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2255. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2256. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2257. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2258. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2259. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2260. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2261. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2262. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2263. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2264. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2265. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2266. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2267. {"WSA2_RX1 INP0", "RX4", "WSA2 RX4"},
  2268. {"WSA2_RX1 INP0", "RX5", "WSA2 RX5"},
  2269. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2270. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2271. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2272. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2273. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2274. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2275. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2276. {"WSA2_RX1 INP1", "RX4", "WSA2 RX4"},
  2277. {"WSA2_RX1 INP1", "RX5", "WSA2 RX5"},
  2278. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2279. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2280. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2281. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2282. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2283. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2284. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2285. {"WSA2_RX1 INP2", "RX4", "WSA2 RX4"},
  2286. {"WSA2_RX1 INP2", "RX5", "WSA2 RX5"},
  2287. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2288. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2289. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2290. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2291. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2292. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2293. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2294. {"WSA2_RX1 MIX INP", "RX4", "WSA2 RX4"},
  2295. {"WSA2_RX1 MIX INP", "RX5", "WSA2 RX5"},
  2296. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2297. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2298. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2299. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2300. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2301. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2302. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2303. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2304. };
  2305. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2306. lpass_cdc_wsa2_macro_reg_init[] = {
  2307. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2308. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2309. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x1E, 0x0C},
  2310. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2311. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2312. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x1E, 0x0C},
  2313. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2314. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2315. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2316. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2317. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2318. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2319. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2320. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2321. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2322. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2323. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x01, 0x01},
  2324. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x01, 0x01},
  2325. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2326. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2327. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2328. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2329. };
  2330. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  2331. {
  2332. int i;
  2333. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  2334. snd_soc_component_update_bits(component,
  2335. lpass_cdc_wsa2_macro_reg_init[i].reg,
  2336. lpass_cdc_wsa2_macro_reg_init[i].mask,
  2337. lpass_cdc_wsa2_macro_reg_init[i].val);
  2338. }
  2339. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  2340. {
  2341. int rc = 0;
  2342. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2343. if (wsa2_priv == NULL) {
  2344. pr_err("%s: wsa2 priv data is NULL\n", __func__);
  2345. return -EINVAL;
  2346. }
  2347. if (enable) {
  2348. pm_runtime_get_sync(wsa2_priv->dev);
  2349. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  2350. rc = 0;
  2351. else
  2352. rc = -ENOTSYNC;
  2353. } else {
  2354. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2355. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2356. }
  2357. return rc;
  2358. }
  2359. static int wsa2_swrm_clock(void *handle, bool enable)
  2360. {
  2361. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2362. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  2363. int ret = 0;
  2364. if (regmap == NULL) {
  2365. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  2366. return -EINVAL;
  2367. }
  2368. mutex_lock(&wsa2_priv->swr_clk_lock);
  2369. trace_printk("%s: %s swrm clock %s\n",
  2370. dev_name(wsa2_priv->dev), __func__,
  2371. (enable ? "enable" : "disable"));
  2372. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  2373. __func__, (enable ? "enable" : "disable"));
  2374. if (enable) {
  2375. pm_runtime_get_sync(wsa2_priv->dev);
  2376. if (wsa2_priv->swr_clk_users == 0) {
  2377. ret = msm_cdc_pinctrl_select_active_state(
  2378. wsa2_priv->wsa2_swr_gpio_p);
  2379. if (ret < 0) {
  2380. dev_err_ratelimited(wsa2_priv->dev,
  2381. "%s: wsa2 swr pinctrl enable failed\n",
  2382. __func__);
  2383. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2384. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2385. goto exit;
  2386. }
  2387. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  2388. if (ret < 0) {
  2389. msm_cdc_pinctrl_select_sleep_state(
  2390. wsa2_priv->wsa2_swr_gpio_p);
  2391. dev_err_ratelimited(wsa2_priv->dev,
  2392. "%s: wsa2 request clock enable failed\n",
  2393. __func__);
  2394. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2395. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2396. goto exit;
  2397. }
  2398. if (wsa2_priv->reset_swr)
  2399. regmap_update_bits(regmap,
  2400. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2401. 0x02, 0x02);
  2402. regmap_update_bits(regmap,
  2403. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2404. 0x01, 0x01);
  2405. if (wsa2_priv->reset_swr)
  2406. regmap_update_bits(regmap,
  2407. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2408. 0x02, 0x00);
  2409. regmap_update_bits(regmap,
  2410. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2411. 0x1C, 0x0C);
  2412. wsa2_priv->reset_swr = false;
  2413. }
  2414. wsa2_priv->swr_clk_users++;
  2415. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2416. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2417. } else {
  2418. if (wsa2_priv->swr_clk_users <= 0) {
  2419. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  2420. __func__);
  2421. wsa2_priv->swr_clk_users = 0;
  2422. goto exit;
  2423. }
  2424. wsa2_priv->swr_clk_users--;
  2425. if (wsa2_priv->swr_clk_users == 0) {
  2426. regmap_update_bits(regmap,
  2427. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2428. 0x01, 0x00);
  2429. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  2430. ret = msm_cdc_pinctrl_select_sleep_state(
  2431. wsa2_priv->wsa2_swr_gpio_p);
  2432. if (ret < 0) {
  2433. dev_err_ratelimited(wsa2_priv->dev,
  2434. "%s: wsa2 swr pinctrl disable failed\n",
  2435. __func__);
  2436. goto exit;
  2437. }
  2438. }
  2439. }
  2440. trace_printk("%s: %s swrm clock users: %d\n",
  2441. dev_name(wsa2_priv->dev), __func__,
  2442. wsa2_priv->swr_clk_users);
  2443. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  2444. __func__, wsa2_priv->swr_clk_users);
  2445. exit:
  2446. mutex_unlock(&wsa2_priv->swr_clk_lock);
  2447. return ret;
  2448. }
  2449. /* Thermal Functions */
  2450. static int lpass_cdc_wsa2_macro_get_max_state(
  2451. struct thermal_cooling_device *cdev,
  2452. unsigned long *state)
  2453. {
  2454. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2455. if (!wsa2_priv) {
  2456. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2457. return -EINVAL;
  2458. }
  2459. *state = wsa2_priv->thermal_max_state;
  2460. return 0;
  2461. }
  2462. static int lpass_cdc_wsa2_macro_get_cur_state(
  2463. struct thermal_cooling_device *cdev,
  2464. unsigned long *state)
  2465. {
  2466. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2467. if (!wsa2_priv) {
  2468. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2469. return -EINVAL;
  2470. }
  2471. *state = wsa2_priv->thermal_cur_state;
  2472. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  2473. return 0;
  2474. }
  2475. static int lpass_cdc_wsa2_macro_set_cur_state(
  2476. struct thermal_cooling_device *cdev,
  2477. unsigned long state)
  2478. {
  2479. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2480. if (!wsa2_priv) {
  2481. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2482. return -EINVAL;
  2483. }
  2484. if (state < wsa2_priv->thermal_max_state)
  2485. wsa2_priv->thermal_cur_state = state;
  2486. else
  2487. wsa2_priv->thermal_cur_state = wsa2_priv->thermal_max_state;
  2488. dev_dbg(wsa2_priv->dev,
  2489. "%s: requested state:%d, actual state: %d\n",
  2490. __func__, state, wsa2_priv->thermal_cur_state);
  2491. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work);
  2492. return 0;
  2493. }
  2494. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  2495. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  2496. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  2497. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  2498. };
  2499. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  2500. {
  2501. struct snd_soc_dapm_context *dapm =
  2502. snd_soc_component_get_dapm(component);
  2503. int ret;
  2504. struct device *wsa2_dev = NULL;
  2505. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2506. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  2507. if (!wsa2_dev) {
  2508. dev_err(component->dev,
  2509. "%s: null device for macro!\n", __func__);
  2510. return -EINVAL;
  2511. }
  2512. wsa2_priv = dev_get_drvdata(wsa2_dev);
  2513. if (!wsa2_priv) {
  2514. dev_err(component->dev,
  2515. "%s: priv is null for macro!\n", __func__);
  2516. return -EINVAL;
  2517. }
  2518. ret = snd_soc_dapm_new_controls(dapm,
  2519. lpass_cdc_wsa2_macro_dapm_widgets,
  2520. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  2521. if (ret < 0) {
  2522. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  2523. return ret;
  2524. }
  2525. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  2526. ARRAY_SIZE(wsa2_audio_map));
  2527. if (ret < 0) {
  2528. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  2529. return ret;
  2530. }
  2531. ret = snd_soc_dapm_new_widgets(dapm->card);
  2532. if (ret < 0) {
  2533. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  2534. return ret;
  2535. }
  2536. ret = snd_soc_add_component_controls(component,
  2537. lpass_cdc_wsa2_macro_snd_controls,
  2538. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  2539. if (ret < 0) {
  2540. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  2541. return ret;
  2542. }
  2543. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  2544. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  2545. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  2546. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  2547. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  2548. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  2549. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  2550. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  2551. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  2552. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  2553. snd_soc_dapm_sync(dapm);
  2554. wsa2_priv->component = component;
  2555. lpass_cdc_wsa2_macro_init_reg(component);
  2556. return 0;
  2557. }
  2558. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  2559. {
  2560. struct device *wsa2_dev = NULL;
  2561. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2562. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2563. return -EINVAL;
  2564. wsa2_priv->component = NULL;
  2565. return 0;
  2566. }
  2567. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  2568. {
  2569. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2570. struct platform_device *pdev;
  2571. struct device_node *node;
  2572. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2573. int ret;
  2574. u16 count = 0, ctrl_num = 0;
  2575. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  2576. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  2577. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  2578. lpass_cdc_wsa2_macro_add_child_devices_work);
  2579. if (!wsa2_priv) {
  2580. pr_err("%s: Memory for wsa2_priv does not exist\n",
  2581. __func__);
  2582. return;
  2583. }
  2584. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  2585. dev_err(wsa2_priv->dev,
  2586. "%s: DT node for wsa2_priv does not exist\n", __func__);
  2587. return;
  2588. }
  2589. platdata = &wsa2_priv->swr_plat_data;
  2590. wsa2_priv->child_count = 0;
  2591. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  2592. if (strnstr(node->name, "wsa2_swr_master",
  2593. strlen("wsa2_swr_master")) != NULL)
  2594. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  2595. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2596. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2597. strlen("msm_cdc_pinctrl")) != NULL)
  2598. strlcpy(plat_dev_name, node->name,
  2599. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2600. else
  2601. continue;
  2602. pdev = platform_device_alloc(plat_dev_name, -1);
  2603. if (!pdev) {
  2604. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  2605. __func__);
  2606. ret = -ENOMEM;
  2607. goto err;
  2608. }
  2609. pdev->dev.parent = wsa2_priv->dev;
  2610. pdev->dev.of_node = node;
  2611. if (strnstr(node->name, "wsa2_swr_master",
  2612. strlen("wsa2_swr_master")) != NULL) {
  2613. ret = platform_device_add_data(pdev, platdata,
  2614. sizeof(*platdata));
  2615. if (ret) {
  2616. dev_err(&pdev->dev,
  2617. "%s: cannot add plat data ctrl:%d\n",
  2618. __func__, ctrl_num);
  2619. goto fail_pdev_add;
  2620. }
  2621. temp = krealloc(swr_ctrl_data,
  2622. (ctrl_num + 1) * sizeof(
  2623. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  2624. GFP_KERNEL);
  2625. if (!temp) {
  2626. dev_err(&pdev->dev, "out of memory\n");
  2627. ret = -ENOMEM;
  2628. goto fail_pdev_add;
  2629. }
  2630. swr_ctrl_data = temp;
  2631. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  2632. ctrl_num++;
  2633. dev_dbg(&pdev->dev,
  2634. "%s: Added soundwire ctrl device(s)\n",
  2635. __func__);
  2636. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  2637. }
  2638. ret = platform_device_add(pdev);
  2639. if (ret) {
  2640. dev_err(&pdev->dev,
  2641. "%s: Cannot add platform device\n",
  2642. __func__);
  2643. goto fail_pdev_add;
  2644. }
  2645. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  2646. wsa2_priv->pdev_child_devices[
  2647. wsa2_priv->child_count++] = pdev;
  2648. else
  2649. goto err;
  2650. }
  2651. return;
  2652. fail_pdev_add:
  2653. for (count = 0; count < wsa2_priv->child_count; count++)
  2654. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  2655. err:
  2656. return;
  2657. }
  2658. static void lpass_cdc_wsa2_macro_cooling_adjust_gain(struct work_struct *work)
  2659. {
  2660. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2661. struct snd_soc_dapm_context *dapm;
  2662. u8 gain = 0;
  2663. u32 ctl_reg;
  2664. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  2665. lpass_cdc_wsa2_macro_cooling_work);
  2666. if (!wsa2_priv) {
  2667. pr_err("%s: priv is null for macro!\n",
  2668. __func__);
  2669. return;
  2670. }
  2671. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  2672. dev_err(wsa2_priv->dev,
  2673. "%s: DT node for wsa2_priv does not exist\n", __func__);
  2674. return;
  2675. }
  2676. dapm = snd_soc_component_get_dapm(wsa2_priv->component);
  2677. /* Only adjust the volume when WSA2 clock is enabled */
  2678. ctl_reg = snd_soc_component_read(wsa2_priv->component,
  2679. LPASS_CDC_WSA2_RX0_RX_PATH_CTL);
  2680. if (ctl_reg & 0x20) {
  2681. gain = (u8)(wsa2_priv->original_gain - wsa2_priv->thermal_cur_state);
  2682. snd_soc_component_update_bits(wsa2_priv->component,
  2683. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  2684. dev_dbg(wsa2_priv->dev,
  2685. "%s: RX0 current thermal state: %d, adjusted gain: %#x\n",
  2686. __func__, wsa2_priv->thermal_cur_state, gain);
  2687. }
  2688. /* Only adjust the volume when WSA2 clock is enabled */
  2689. ctl_reg = snd_soc_component_read(wsa2_priv->component,
  2690. LPASS_CDC_WSA2_RX1_RX_PATH_CTL);
  2691. if (ctl_reg & 0x20) {
  2692. gain = (u8)(wsa2_priv->original_gain - wsa2_priv->thermal_cur_state);
  2693. snd_soc_component_update_bits(wsa2_priv->component,
  2694. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  2695. dev_dbg(wsa2_priv->dev,
  2696. "%s: RX1 current thermal state: %d, adjusted gain: %#x\n",
  2697. __func__, wsa2_priv->thermal_cur_state, gain);
  2698. }
  2699. return;
  2700. }
  2701. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  2702. char __iomem *wsa2_io_base)
  2703. {
  2704. memset(ops, 0, sizeof(struct macro_ops));
  2705. ops->init = lpass_cdc_wsa2_macro_init;
  2706. ops->exit = lpass_cdc_wsa2_macro_deinit;
  2707. ops->io_base = wsa2_io_base;
  2708. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  2709. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  2710. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  2711. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  2712. }
  2713. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  2714. {
  2715. struct macro_ops ops;
  2716. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2717. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  2718. char __iomem *wsa2_io_base;
  2719. int ret = 0;
  2720. u32 is_used_wsa2_swr_gpio = 1;
  2721. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2722. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  2723. dev_err(&pdev->dev,
  2724. "%s: va-macro not registered yet, defer\n", __func__);
  2725. return -EPROBE_DEFER;
  2726. }
  2727. wsa2_priv = devm_kzalloc(&pdev->dev,
  2728. sizeof(struct lpass_cdc_wsa2_macro_priv),
  2729. GFP_KERNEL);
  2730. if (!wsa2_priv)
  2731. return -ENOMEM;
  2732. wsa2_priv->dev = &pdev->dev;
  2733. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2734. &wsa2_base_addr);
  2735. if (ret) {
  2736. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2737. __func__, "reg");
  2738. return ret;
  2739. }
  2740. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  2741. NULL)) {
  2742. ret = of_property_read_u32(pdev->dev.of_node,
  2743. is_used_wsa2_swr_gpio_dt,
  2744. &is_used_wsa2_swr_gpio);
  2745. if (ret) {
  2746. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2747. __func__, is_used_wsa2_swr_gpio_dt);
  2748. is_used_wsa2_swr_gpio = 1;
  2749. }
  2750. }
  2751. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2752. "qcom,wsa2-swr-gpios", 0);
  2753. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  2754. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2755. __func__);
  2756. return -EINVAL;
  2757. }
  2758. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  2759. is_used_wsa2_swr_gpio) {
  2760. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2761. __func__);
  2762. return -EPROBE_DEFER;
  2763. }
  2764. msm_cdc_pinctrl_set_wakeup_capable(
  2765. wsa2_priv->wsa2_swr_gpio_p, false);
  2766. wsa2_io_base = devm_ioremap(&pdev->dev,
  2767. wsa2_base_addr,
  2768. LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  2769. if (!wsa2_io_base) {
  2770. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2771. return -EINVAL;
  2772. }
  2773. wsa2_priv->wsa2_io_base = wsa2_io_base;
  2774. wsa2_priv->reset_swr = true;
  2775. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  2776. lpass_cdc_wsa2_macro_add_child_devices);
  2777. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work,
  2778. lpass_cdc_wsa2_macro_cooling_adjust_gain);
  2779. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  2780. wsa2_priv->swr_plat_data.read = NULL;
  2781. wsa2_priv->swr_plat_data.write = NULL;
  2782. wsa2_priv->swr_plat_data.bulk_write = NULL;
  2783. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  2784. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  2785. wsa2_priv->swr_plat_data.handle_irq = NULL;
  2786. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2787. &default_clk_id);
  2788. if (ret) {
  2789. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2790. __func__, "qcom,mux0-clk-id");
  2791. default_clk_id = WSA_CORE_CLK;
  2792. }
  2793. wsa2_priv->default_clk_id = default_clk_id;
  2794. dev_set_drvdata(&pdev->dev, wsa2_priv);
  2795. mutex_init(&wsa2_priv->mclk_lock);
  2796. mutex_init(&wsa2_priv->swr_clk_lock);
  2797. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  2798. ops.clk_id_req = wsa2_priv->default_clk_id;
  2799. ops.default_clk_id = wsa2_priv->default_clk_id;
  2800. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  2801. if (ret < 0) {
  2802. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2803. goto reg_macro_fail;
  2804. }
  2805. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  2806. ret = of_property_read_u32(pdev->dev.of_node,
  2807. "qcom,thermal-max-state",
  2808. &thermal_max_state);
  2809. if (ret) {
  2810. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  2811. __func__, "qcom,thermal-max-state");
  2812. wsa2_priv->thermal_max_state =
  2813. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  2814. } else {
  2815. wsa2_priv->thermal_max_state = thermal_max_state;
  2816. }
  2817. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  2818. &pdev->dev,
  2819. wsa2_priv->dev->of_node,
  2820. "wsa2", wsa2_priv,
  2821. &wsa2_cooling_ops);
  2822. if (IS_ERR(wsa2_priv->tcdev)) {
  2823. dev_err(&pdev->dev,
  2824. "%s: failed to register wsa2 macro as cooling device\n",
  2825. __func__);
  2826. wsa2_priv->tcdev = NULL;
  2827. }
  2828. }
  2829. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2830. pm_runtime_use_autosuspend(&pdev->dev);
  2831. pm_runtime_set_suspended(&pdev->dev);
  2832. pm_suspend_ignore_children(&pdev->dev, true);
  2833. pm_runtime_enable(&pdev->dev);
  2834. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  2835. return ret;
  2836. reg_macro_fail:
  2837. mutex_destroy(&wsa2_priv->mclk_lock);
  2838. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2839. return ret;
  2840. }
  2841. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  2842. {
  2843. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2844. u16 count = 0;
  2845. wsa2_priv = dev_get_drvdata(&pdev->dev);
  2846. if (!wsa2_priv)
  2847. return -EINVAL;
  2848. if (wsa2_priv->tcdev)
  2849. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  2850. for (count = 0; count < wsa2_priv->child_count &&
  2851. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  2852. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  2853. pm_runtime_disable(&pdev->dev);
  2854. pm_runtime_set_suspended(&pdev->dev);
  2855. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  2856. mutex_destroy(&wsa2_priv->mclk_lock);
  2857. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2858. return 0;
  2859. }
  2860. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  2861. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  2862. {}
  2863. };
  2864. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2865. SET_SYSTEM_SLEEP_PM_OPS(
  2866. pm_runtime_force_suspend,
  2867. pm_runtime_force_resume
  2868. )
  2869. SET_RUNTIME_PM_OPS(
  2870. lpass_cdc_runtime_suspend,
  2871. lpass_cdc_runtime_resume,
  2872. NULL
  2873. )
  2874. };
  2875. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  2876. .driver = {
  2877. .name = "lpass_cdc_wsa2_macro",
  2878. .owner = THIS_MODULE,
  2879. .pm = &lpass_cdc_dev_pm_ops,
  2880. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  2881. .suppress_bind_attrs = true,
  2882. },
  2883. .probe = lpass_cdc_wsa2_macro_probe,
  2884. .remove = lpass_cdc_wsa2_macro_remove,
  2885. };
  2886. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  2887. MODULE_DESCRIPTION("WSA2 macro driver");
  2888. MODULE_LICENSE("GPL v2");