msm-digital-cdc.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168
  1. /* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/printk.h>
  17. #include <linux/debugfs.h>
  18. #include <linux/delay.h>
  19. #include <linux/workqueue.h>
  20. #include <linux/regmap.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/tlv.h>
  26. #include <dsp/q6afe-v2.h>
  27. #include <ipc/apr.h>
  28. #include <soc/internal.h>
  29. #include "sdm660-cdc-registers.h"
  30. #include "msm-digital-cdc.h"
  31. #include "msm-cdc-common.h"
  32. #include "../../sdm660-common.h"
  33. #define DRV_NAME "msm_digital_codec"
  34. #define MCLK_RATE_9P6MHZ 9600000
  35. #define MCLK_RATE_12P288MHZ 12288000
  36. #define TX_MUX_CTL_CUT_OFF_FREQ_MASK 0x30
  37. #define CF_MIN_3DB_4HZ 0x0
  38. #define CF_MIN_3DB_75HZ 0x1
  39. #define CF_MIN_3DB_150HZ 0x2
  40. #define MSM_DIG_CDC_VERSION_ENTRY_SIZE 32
  41. static unsigned long rx_digital_gain_reg[] = {
  42. MSM89XX_CDC_CORE_RX1_VOL_CTL_B2_CTL,
  43. MSM89XX_CDC_CORE_RX2_VOL_CTL_B2_CTL,
  44. MSM89XX_CDC_CORE_RX3_VOL_CTL_B2_CTL,
  45. };
  46. static unsigned long tx_digital_gain_reg[] = {
  47. MSM89XX_CDC_CORE_TX1_VOL_CTL_GAIN,
  48. MSM89XX_CDC_CORE_TX2_VOL_CTL_GAIN,
  49. MSM89XX_CDC_CORE_TX3_VOL_CTL_GAIN,
  50. MSM89XX_CDC_CORE_TX4_VOL_CTL_GAIN,
  51. MSM89XX_CDC_CORE_TX5_VOL_CTL_GAIN,
  52. };
  53. #define SDM660_TX_UNMUTE_DELAY_MS 40
  54. static int tx_unmute_delay = SDM660_TX_UNMUTE_DELAY_MS;
  55. module_param(tx_unmute_delay, int, 0664);
  56. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  57. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  58. struct snd_soc_codec *registered_digcodec;
  59. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  60. /* Codec supports 2 IIR filters */
  61. enum {
  62. IIR1 = 0,
  63. IIR2,
  64. IIR_MAX,
  65. };
  66. static int msm_digcdc_clock_control(bool flag)
  67. {
  68. int ret = -EINVAL;
  69. struct msm_asoc_mach_data *pdata = NULL;
  70. struct msm_dig_priv *msm_dig_cdc =
  71. snd_soc_codec_get_drvdata(registered_digcodec);
  72. pdata = snd_soc_card_get_drvdata(registered_digcodec->component.card);
  73. if (flag) {
  74. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  75. if (atomic_read(&pdata->int_mclk0_enabled) == false) {
  76. pdata->digital_cdc_core_clk.enable = 1;
  77. ret = afe_set_lpass_clock_v2(
  78. AFE_PORT_ID_INT0_MI2S_RX,
  79. &pdata->digital_cdc_core_clk);
  80. if (ret < 0) {
  81. pr_err("%s:failed to enable the MCLK\n",
  82. __func__);
  83. /*
  84. * Avoid access to lpass register
  85. * as clock enable failed during SSR.
  86. */
  87. if (ret == -ENODEV)
  88. msm_dig_cdc->regmap->cache_only = true;
  89. return ret;
  90. }
  91. pr_debug("enabled digital codec core clk\n");
  92. atomic_set(&pdata->int_mclk0_enabled, true);
  93. schedule_delayed_work(&pdata->disable_int_mclk0_work,
  94. 50);
  95. }
  96. } else {
  97. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  98. dev_dbg(registered_digcodec->dev,
  99. "disable MCLK, workq to disable set already\n");
  100. }
  101. return 0;
  102. }
  103. static void enable_digital_callback(void *flag)
  104. {
  105. msm_digcdc_clock_control(true);
  106. }
  107. static void disable_digital_callback(void *flag)
  108. {
  109. msm_digcdc_clock_control(false);
  110. pr_debug("disable mclk happens in workq\n");
  111. }
  112. static int msm_dig_cdc_put_dec_enum(struct snd_kcontrol *kcontrol,
  113. struct snd_ctl_elem_value *ucontrol)
  114. {
  115. struct snd_soc_dapm_widget *w = snd_soc_dapm_kcontrol_widget(kcontrol);
  116. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  117. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  118. unsigned int dec_mux, decimator;
  119. char *dec_name = NULL;
  120. char *widget_name = NULL;
  121. char *temp;
  122. u16 tx_mux_ctl_reg;
  123. u8 adc_dmic_sel = 0x0;
  124. int ret = 0;
  125. char *dec_num;
  126. if (ucontrol->value.enumerated.item[0] > e->items) {
  127. dev_err(codec->dev, "%s: Invalid enum value: %d\n",
  128. __func__, ucontrol->value.enumerated.item[0]);
  129. return -EINVAL;
  130. }
  131. dec_mux = ucontrol->value.enumerated.item[0];
  132. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  133. if (!widget_name) {
  134. dev_err(codec->dev, "%s: failed to copy string\n",
  135. __func__);
  136. return -ENOMEM;
  137. }
  138. temp = widget_name;
  139. dec_name = strsep(&widget_name, " ");
  140. widget_name = temp;
  141. if (!dec_name) {
  142. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  143. __func__, w->name);
  144. ret = -EINVAL;
  145. goto out;
  146. }
  147. dec_num = strpbrk(dec_name, "12345");
  148. if (dec_num == NULL) {
  149. dev_err(codec->dev, "%s: Invalid DEC selected\n", __func__);
  150. ret = -EINVAL;
  151. goto out;
  152. }
  153. ret = kstrtouint(dec_num, 10, &decimator);
  154. if (ret < 0) {
  155. dev_err(codec->dev, "%s: Invalid decimator = %s\n",
  156. __func__, dec_name);
  157. ret = -EINVAL;
  158. goto out;
  159. }
  160. dev_dbg(w->dapm->dev, "%s(): widget = %s decimator = %u dec_mux = %u\n"
  161. , __func__, w->name, decimator, dec_mux);
  162. switch (decimator) {
  163. case 1:
  164. case 2:
  165. case 3:
  166. case 4:
  167. case 5:
  168. if ((dec_mux == 4) || (dec_mux == 5) ||
  169. (dec_mux == 6) || (dec_mux == 7))
  170. adc_dmic_sel = 0x1;
  171. else
  172. adc_dmic_sel = 0x0;
  173. break;
  174. default:
  175. dev_err(codec->dev, "%s: Invalid Decimator = %u\n",
  176. __func__, decimator);
  177. ret = -EINVAL;
  178. goto out;
  179. }
  180. tx_mux_ctl_reg =
  181. MSM89XX_CDC_CORE_TX1_MUX_CTL + 32 * (decimator - 1);
  182. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x1, adc_dmic_sel);
  183. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  184. out:
  185. kfree(widget_name);
  186. return ret;
  187. }
  188. static int msm_dig_cdc_codec_config_compander(struct snd_soc_codec *codec,
  189. int interp_n, int event)
  190. {
  191. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  192. int comp_ch_bits_set = 0x03;
  193. dev_dbg(codec->dev, "%s: event %d shift %d, enabled %d\n",
  194. __func__, event, interp_n,
  195. dig_cdc->comp_enabled[interp_n]);
  196. /* compander is invalid */
  197. if (dig_cdc->comp_enabled[interp_n] != COMPANDER_1 &&
  198. dig_cdc->comp_enabled[interp_n]) {
  199. dev_dbg(codec->dev, "%s: Invalid compander %d\n", __func__,
  200. dig_cdc->comp_enabled[interp_n]);
  201. return 0;
  202. }
  203. if (SND_SOC_DAPM_EVENT_ON(event)) {
  204. /* Enable Compander Clock */
  205. snd_soc_update_bits(codec,
  206. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0x0F, 0x09);
  207. snd_soc_update_bits(codec,
  208. MSM89XX_CDC_CORE_CLK_RX_B2_CTL, 0x01, 0x01);
  209. snd_soc_update_bits(codec,
  210. MSM89XX_CDC_CORE_COMP0_B1_CTL,
  211. 1 << interp_n, 1 << interp_n);
  212. snd_soc_update_bits(codec,
  213. MSM89XX_CDC_CORE_COMP0_B3_CTL, 0xFF, 0x01);
  214. snd_soc_update_bits(codec,
  215. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0xF0, 0x50);
  216. /* add sleep for compander to settle */
  217. usleep_range(1000, 1100);
  218. snd_soc_update_bits(codec,
  219. MSM89XX_CDC_CORE_COMP0_B3_CTL, 0xFF, 0x28);
  220. snd_soc_update_bits(codec,
  221. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0xF0, 0xB0);
  222. /* Enable Compander GPIO */
  223. if (dig_cdc->codec_hph_comp_gpio)
  224. dig_cdc->codec_hph_comp_gpio(1, codec);
  225. } else if (SND_SOC_DAPM_EVENT_OFF(event)) {
  226. /* Disable Compander GPIO */
  227. if (dig_cdc->codec_hph_comp_gpio)
  228. dig_cdc->codec_hph_comp_gpio(0, codec);
  229. snd_soc_update_bits(codec,
  230. MSM89XX_CDC_CORE_COMP0_B1_CTL,
  231. 1 << interp_n, 0);
  232. comp_ch_bits_set = snd_soc_read(codec,
  233. MSM89XX_CDC_CORE_COMP0_B1_CTL);
  234. if ((comp_ch_bits_set & 0x03) == 0x00) {
  235. snd_soc_update_bits(codec,
  236. MSM89XX_CDC_CORE_COMP0_B2_CTL, 0x0F, 0x05);
  237. snd_soc_update_bits(codec,
  238. MSM89XX_CDC_CORE_CLK_RX_B2_CTL, 0x01, 0x00);
  239. }
  240. }
  241. return 0;
  242. }
  243. /**
  244. * msm_dig_cdc_hph_comp_cb - registers callback to codec by machine driver.
  245. *
  246. * @codec_hph_comp_gpio: function pointer to set comp gpio at machine driver
  247. * @codec: codec pointer
  248. *
  249. */
  250. void msm_dig_cdc_hph_comp_cb(
  251. int (*codec_hph_comp_gpio)(bool enable, struct snd_soc_codec *codec),
  252. struct snd_soc_codec *codec)
  253. {
  254. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  255. pr_debug("%s: Enter\n", __func__);
  256. dig_cdc->codec_hph_comp_gpio = codec_hph_comp_gpio;
  257. }
  258. EXPORT_SYMBOL(msm_dig_cdc_hph_comp_cb);
  259. static int msm_dig_cdc_codec_enable_interpolator(struct snd_soc_dapm_widget *w,
  260. struct snd_kcontrol *kcontrol,
  261. int event)
  262. {
  263. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  264. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  265. dev_dbg(codec->dev, "%s %d %s\n", __func__, event, w->name);
  266. if (w->shift >= MSM89XX_RX_MAX || w->shift < 0) {
  267. dev_err(codec->dev, "%s: wrong RX index: %d\n",
  268. __func__, w->shift);
  269. return -EINVAL;
  270. }
  271. switch (event) {
  272. case SND_SOC_DAPM_POST_PMU:
  273. msm_dig_cdc_codec_config_compander(codec, w->shift, event);
  274. /* apply the digital gain after the interpolator is enabled*/
  275. if ((w->shift) < ARRAY_SIZE(rx_digital_gain_reg))
  276. snd_soc_write(codec,
  277. rx_digital_gain_reg[w->shift],
  278. snd_soc_read(codec,
  279. rx_digital_gain_reg[w->shift])
  280. );
  281. break;
  282. case SND_SOC_DAPM_POST_PMD:
  283. msm_dig_cdc_codec_config_compander(codec, w->shift, event);
  284. snd_soc_update_bits(codec,
  285. MSM89XX_CDC_CORE_CLK_RX_RESET_CTL,
  286. 1 << w->shift, 1 << w->shift);
  287. snd_soc_update_bits(codec,
  288. MSM89XX_CDC_CORE_CLK_RX_RESET_CTL,
  289. 1 << w->shift, 0x0);
  290. /*
  291. * disable the mute enabled during the PMD of this device
  292. */
  293. if ((w->shift == 0) &&
  294. (msm_dig_cdc->mute_mask & HPHL_PA_DISABLE)) {
  295. pr_debug("disabling HPHL mute\n");
  296. snd_soc_update_bits(codec,
  297. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x00);
  298. msm_dig_cdc->mute_mask &= ~(HPHL_PA_DISABLE);
  299. } else if ((w->shift == 1) &&
  300. (msm_dig_cdc->mute_mask & HPHR_PA_DISABLE)) {
  301. pr_debug("disabling HPHR mute\n");
  302. snd_soc_update_bits(codec,
  303. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x00);
  304. msm_dig_cdc->mute_mask &= ~(HPHR_PA_DISABLE);
  305. } else if ((w->shift == 2) &&
  306. (msm_dig_cdc->mute_mask & SPKR_PA_DISABLE)) {
  307. pr_debug("disabling SPKR mute\n");
  308. snd_soc_update_bits(codec,
  309. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x00);
  310. msm_dig_cdc->mute_mask &= ~(SPKR_PA_DISABLE);
  311. }
  312. }
  313. return 0;
  314. }
  315. static int msm_dig_cdc_get_iir_enable_audio_mixer(
  316. struct snd_kcontrol *kcontrol,
  317. struct snd_ctl_elem_value *ucontrol)
  318. {
  319. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  320. int iir_idx = ((struct soc_multi_mixer_control *)
  321. kcontrol->private_value)->reg;
  322. int band_idx = ((struct soc_multi_mixer_control *)
  323. kcontrol->private_value)->shift;
  324. ucontrol->value.integer.value[0] =
  325. (snd_soc_read(codec,
  326. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx)) &
  327. (1 << band_idx)) != 0;
  328. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  329. iir_idx, band_idx,
  330. (uint32_t)ucontrol->value.integer.value[0]);
  331. return 0;
  332. }
  333. static int msm_dig_cdc_put_iir_enable_audio_mixer(
  334. struct snd_kcontrol *kcontrol,
  335. struct snd_ctl_elem_value *ucontrol)
  336. {
  337. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  338. int iir_idx = ((struct soc_multi_mixer_control *)
  339. kcontrol->private_value)->reg;
  340. int band_idx = ((struct soc_multi_mixer_control *)
  341. kcontrol->private_value)->shift;
  342. int value = ucontrol->value.integer.value[0];
  343. /* Mask first 5 bits, 6-8 are reserved */
  344. snd_soc_update_bits(codec,
  345. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx),
  346. (1 << band_idx), (value << band_idx));
  347. dev_dbg(codec->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  348. iir_idx, band_idx,
  349. ((snd_soc_read(codec,
  350. (MSM89XX_CDC_CORE_IIR1_CTL + 64 * iir_idx)) &
  351. (1 << band_idx)) != 0));
  352. return 0;
  353. }
  354. static uint32_t get_iir_band_coeff(struct snd_soc_codec *codec,
  355. int iir_idx, int band_idx,
  356. int coeff_idx)
  357. {
  358. uint32_t value = 0;
  359. /* Address does not automatically update if reading */
  360. snd_soc_write(codec,
  361. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  362. ((band_idx * BAND_MAX + coeff_idx)
  363. * sizeof(uint32_t)) & 0x7F);
  364. value |= snd_soc_read(codec,
  365. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx));
  366. snd_soc_write(codec,
  367. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  368. ((band_idx * BAND_MAX + coeff_idx)
  369. * sizeof(uint32_t) + 1) & 0x7F);
  370. value |= (snd_soc_read(codec,
  371. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx)) << 8);
  372. snd_soc_write(codec,
  373. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  374. ((band_idx * BAND_MAX + coeff_idx)
  375. * sizeof(uint32_t) + 2) & 0x7F);
  376. value |= (snd_soc_read(codec,
  377. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx)) << 16);
  378. snd_soc_write(codec,
  379. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  380. ((band_idx * BAND_MAX + coeff_idx)
  381. * sizeof(uint32_t) + 3) & 0x7F);
  382. /* Mask bits top 2 bits since they are reserved */
  383. value |= ((snd_soc_read(codec, (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL
  384. + 64 * iir_idx)) & 0x3f) << 24);
  385. return value;
  386. }
  387. static void set_iir_band_coeff(struct snd_soc_codec *codec,
  388. int iir_idx, int band_idx,
  389. uint32_t value)
  390. {
  391. snd_soc_write(codec,
  392. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  393. (value & 0xFF));
  394. snd_soc_write(codec,
  395. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  396. (value >> 8) & 0xFF);
  397. snd_soc_write(codec,
  398. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  399. (value >> 16) & 0xFF);
  400. /* Mask top 2 bits, 7-8 are reserved */
  401. snd_soc_write(codec,
  402. (MSM89XX_CDC_CORE_IIR1_COEF_B2_CTL + 64 * iir_idx),
  403. (value >> 24) & 0x3F);
  404. }
  405. static int msm_dig_cdc_get_iir_band_audio_mixer(
  406. struct snd_kcontrol *kcontrol,
  407. struct snd_ctl_elem_value *ucontrol)
  408. {
  409. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  410. int iir_idx = ((struct soc_multi_mixer_control *)
  411. kcontrol->private_value)->reg;
  412. int band_idx = ((struct soc_multi_mixer_control *)
  413. kcontrol->private_value)->shift;
  414. ucontrol->value.integer.value[0] =
  415. get_iir_band_coeff(codec, iir_idx, band_idx, 0);
  416. ucontrol->value.integer.value[1] =
  417. get_iir_band_coeff(codec, iir_idx, band_idx, 1);
  418. ucontrol->value.integer.value[2] =
  419. get_iir_band_coeff(codec, iir_idx, band_idx, 2);
  420. ucontrol->value.integer.value[3] =
  421. get_iir_band_coeff(codec, iir_idx, band_idx, 3);
  422. ucontrol->value.integer.value[4] =
  423. get_iir_band_coeff(codec, iir_idx, band_idx, 4);
  424. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  425. "%s: IIR #%d band #%d b1 = 0x%x\n"
  426. "%s: IIR #%d band #%d b2 = 0x%x\n"
  427. "%s: IIR #%d band #%d a1 = 0x%x\n"
  428. "%s: IIR #%d band #%d a2 = 0x%x\n",
  429. __func__, iir_idx, band_idx,
  430. (uint32_t)ucontrol->value.integer.value[0],
  431. __func__, iir_idx, band_idx,
  432. (uint32_t)ucontrol->value.integer.value[1],
  433. __func__, iir_idx, band_idx,
  434. (uint32_t)ucontrol->value.integer.value[2],
  435. __func__, iir_idx, band_idx,
  436. (uint32_t)ucontrol->value.integer.value[3],
  437. __func__, iir_idx, band_idx,
  438. (uint32_t)ucontrol->value.integer.value[4]);
  439. return 0;
  440. }
  441. static int msm_dig_cdc_put_iir_band_audio_mixer(
  442. struct snd_kcontrol *kcontrol,
  443. struct snd_ctl_elem_value *ucontrol)
  444. {
  445. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  446. int iir_idx = ((struct soc_multi_mixer_control *)
  447. kcontrol->private_value)->reg;
  448. int band_idx = ((struct soc_multi_mixer_control *)
  449. kcontrol->private_value)->shift;
  450. /* Mask top bit it is reserved */
  451. /* Updates addr automatically for each B2 write */
  452. snd_soc_write(codec,
  453. (MSM89XX_CDC_CORE_IIR1_COEF_B1_CTL + 64 * iir_idx),
  454. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  455. set_iir_band_coeff(codec, iir_idx, band_idx,
  456. ucontrol->value.integer.value[0]);
  457. set_iir_band_coeff(codec, iir_idx, band_idx,
  458. ucontrol->value.integer.value[1]);
  459. set_iir_band_coeff(codec, iir_idx, band_idx,
  460. ucontrol->value.integer.value[2]);
  461. set_iir_band_coeff(codec, iir_idx, band_idx,
  462. ucontrol->value.integer.value[3]);
  463. set_iir_band_coeff(codec, iir_idx, band_idx,
  464. ucontrol->value.integer.value[4]);
  465. dev_dbg(codec->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  466. "%s: IIR #%d band #%d b1 = 0x%x\n"
  467. "%s: IIR #%d band #%d b2 = 0x%x\n"
  468. "%s: IIR #%d band #%d a1 = 0x%x\n"
  469. "%s: IIR #%d band #%d a2 = 0x%x\n",
  470. __func__, iir_idx, band_idx,
  471. get_iir_band_coeff(codec, iir_idx, band_idx, 0),
  472. __func__, iir_idx, band_idx,
  473. get_iir_band_coeff(codec, iir_idx, band_idx, 1),
  474. __func__, iir_idx, band_idx,
  475. get_iir_band_coeff(codec, iir_idx, band_idx, 2),
  476. __func__, iir_idx, band_idx,
  477. get_iir_band_coeff(codec, iir_idx, band_idx, 3),
  478. __func__, iir_idx, band_idx,
  479. get_iir_band_coeff(codec, iir_idx, band_idx, 4));
  480. return 0;
  481. }
  482. static void tx_hpf_corner_freq_callback(struct work_struct *work)
  483. {
  484. struct delayed_work *hpf_delayed_work;
  485. struct hpf_work *hpf_work;
  486. struct snd_soc_codec *codec;
  487. struct msm_dig_priv *msm_dig_cdc;
  488. u16 tx_mux_ctl_reg;
  489. u8 hpf_cut_of_freq;
  490. hpf_delayed_work = to_delayed_work(work);
  491. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  492. codec = hpf_work->dig_cdc->codec;
  493. msm_dig_cdc = hpf_work->dig_cdc;
  494. hpf_cut_of_freq = hpf_work->tx_hpf_cut_of_freq;
  495. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX1_MUX_CTL +
  496. (hpf_work->decimator - 1) * 32;
  497. dev_dbg(codec->dev, "%s(): decimator %u hpf_cut_of_freq 0x%x\n",
  498. __func__, hpf_work->decimator, (unsigned int)hpf_cut_of_freq);
  499. msm_dig_cdc->update_clkdiv(msm_dig_cdc->handle, 0x51);
  500. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30, hpf_cut_of_freq << 4);
  501. }
  502. static int msm_dig_cdc_codec_set_iir_gain(struct snd_soc_dapm_widget *w,
  503. struct snd_kcontrol *kcontrol, int event)
  504. {
  505. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  506. int value = 0, reg;
  507. switch (event) {
  508. case SND_SOC_DAPM_POST_PMU:
  509. if (w->shift == 0)
  510. reg = MSM89XX_CDC_CORE_IIR1_GAIN_B1_CTL;
  511. else if (w->shift == 1)
  512. reg = MSM89XX_CDC_CORE_IIR2_GAIN_B1_CTL;
  513. else
  514. goto ret;
  515. value = snd_soc_read(codec, reg);
  516. snd_soc_write(codec, reg, value);
  517. break;
  518. default:
  519. pr_err("%s: event = %d not expected\n", __func__, event);
  520. }
  521. ret:
  522. return 0;
  523. }
  524. static int msm_dig_cdc_compander_get(struct snd_kcontrol *kcontrol,
  525. struct snd_ctl_elem_value *ucontrol)
  526. {
  527. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  528. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  529. int comp_idx = ((struct soc_multi_mixer_control *)
  530. kcontrol->private_value)->reg;
  531. int rx_idx = ((struct soc_multi_mixer_control *)
  532. kcontrol->private_value)->shift;
  533. dev_dbg(codec->dev, "%s: msm_dig_cdc->comp[%d]_enabled[%d] = %d\n",
  534. __func__, comp_idx, rx_idx,
  535. dig_cdc->comp_enabled[rx_idx]);
  536. ucontrol->value.integer.value[0] = dig_cdc->comp_enabled[rx_idx];
  537. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  538. __func__, ucontrol->value.integer.value[0]);
  539. return 0;
  540. }
  541. static int msm_dig_cdc_compander_set(struct snd_kcontrol *kcontrol,
  542. struct snd_ctl_elem_value *ucontrol)
  543. {
  544. struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
  545. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  546. int comp_idx = ((struct soc_multi_mixer_control *)
  547. kcontrol->private_value)->reg;
  548. int rx_idx = ((struct soc_multi_mixer_control *)
  549. kcontrol->private_value)->shift;
  550. int value = ucontrol->value.integer.value[0];
  551. dev_dbg(codec->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  552. __func__, ucontrol->value.integer.value[0]);
  553. if (dig_cdc->version >= DIANGU) {
  554. if (!value)
  555. dig_cdc->comp_enabled[rx_idx] = 0;
  556. else
  557. dig_cdc->comp_enabled[rx_idx] = comp_idx;
  558. }
  559. dev_dbg(codec->dev, "%s: msm_dig_cdc->comp[%d]_enabled[%d] = %d\n",
  560. __func__, comp_idx, rx_idx,
  561. dig_cdc->comp_enabled[rx_idx]);
  562. return 0;
  563. }
  564. static const struct snd_kcontrol_new compander_kcontrols[] = {
  565. SOC_SINGLE_EXT("COMP0 RX1", COMPANDER_1, MSM89XX_RX1, 1, 0,
  566. msm_dig_cdc_compander_get, msm_dig_cdc_compander_set),
  567. SOC_SINGLE_EXT("COMP0 RX2", COMPANDER_1, MSM89XX_RX2, 1, 0,
  568. msm_dig_cdc_compander_get, msm_dig_cdc_compander_set),
  569. };
  570. static int msm_dig_cdc_set_interpolator_rate(struct snd_soc_dai *dai,
  571. u8 rx_fs_rate_reg_val,
  572. u32 sample_rate)
  573. {
  574. snd_soc_update_bits(dai->codec,
  575. MSM89XX_CDC_CORE_RX1_B5_CTL, 0xF0, rx_fs_rate_reg_val);
  576. snd_soc_update_bits(dai->codec,
  577. MSM89XX_CDC_CORE_RX2_B5_CTL, 0xF0, rx_fs_rate_reg_val);
  578. return 0;
  579. }
  580. static int msm_dig_cdc_hw_params(struct snd_pcm_substream *substream,
  581. struct snd_pcm_hw_params *params,
  582. struct snd_soc_dai *dai)
  583. {
  584. u8 tx_fs_rate, rx_fs_rate, rx_clk_fs_rate;
  585. int ret;
  586. dev_dbg(dai->codec->dev,
  587. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d format %d\n",
  588. __func__, dai->name, dai->id, params_rate(params),
  589. params_channels(params), params_format(params));
  590. switch (params_rate(params)) {
  591. case 8000:
  592. tx_fs_rate = 0x00;
  593. rx_fs_rate = 0x00;
  594. rx_clk_fs_rate = 0x00;
  595. break;
  596. case 16000:
  597. tx_fs_rate = 0x20;
  598. rx_fs_rate = 0x20;
  599. rx_clk_fs_rate = 0x01;
  600. break;
  601. case 32000:
  602. tx_fs_rate = 0x40;
  603. rx_fs_rate = 0x40;
  604. rx_clk_fs_rate = 0x02;
  605. break;
  606. case 44100:
  607. case 48000:
  608. tx_fs_rate = 0x60;
  609. rx_fs_rate = 0x60;
  610. rx_clk_fs_rate = 0x03;
  611. break;
  612. case 96000:
  613. tx_fs_rate = 0x80;
  614. rx_fs_rate = 0x80;
  615. rx_clk_fs_rate = 0x04;
  616. break;
  617. case 192000:
  618. tx_fs_rate = 0xA0;
  619. rx_fs_rate = 0xA0;
  620. rx_clk_fs_rate = 0x05;
  621. break;
  622. default:
  623. dev_err(dai->codec->dev,
  624. "%s: Invalid sampling rate %d\n", __func__,
  625. params_rate(params));
  626. return -EINVAL;
  627. }
  628. snd_soc_update_bits(dai->codec,
  629. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x0F, rx_clk_fs_rate);
  630. switch (substream->stream) {
  631. case SNDRV_PCM_STREAM_CAPTURE:
  632. break;
  633. case SNDRV_PCM_STREAM_PLAYBACK:
  634. ret = msm_dig_cdc_set_interpolator_rate(dai, rx_fs_rate,
  635. params_rate(params));
  636. if (ret < 0) {
  637. dev_err(dai->codec->dev,
  638. "%s: set decimator rate failed %d\n", __func__,
  639. ret);
  640. return ret;
  641. }
  642. break;
  643. default:
  644. dev_err(dai->codec->dev,
  645. "%s: Invalid stream type %d\n", __func__,
  646. substream->stream);
  647. return -EINVAL;
  648. }
  649. switch (params_format(params)) {
  650. case SNDRV_PCM_FORMAT_S16_LE:
  651. snd_soc_update_bits(dai->codec,
  652. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x20, 0x20);
  653. break;
  654. case SNDRV_PCM_FORMAT_S24_LE:
  655. case SNDRV_PCM_FORMAT_S24_3LE:
  656. snd_soc_update_bits(dai->codec,
  657. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 0x20, 0x00);
  658. break;
  659. default:
  660. dev_err(dai->codec->dev, "%s: wrong format selected\n",
  661. __func__);
  662. return -EINVAL;
  663. }
  664. return 0;
  665. }
  666. static int msm_dig_cdc_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  667. struct snd_kcontrol *kcontrol,
  668. int event)
  669. {
  670. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  671. struct msm_dig_priv *dig_cdc = snd_soc_codec_get_drvdata(codec);
  672. u8 dmic_clk_en;
  673. u16 dmic_clk_reg;
  674. s32 *dmic_clk_cnt;
  675. unsigned int dmic;
  676. int ret;
  677. char *dmic_num = strpbrk(w->name, "1234");
  678. if (dmic_num == NULL) {
  679. dev_err(codec->dev, "%s: Invalid DMIC\n", __func__);
  680. return -EINVAL;
  681. }
  682. ret = kstrtouint(dmic_num, 10, &dmic);
  683. if (ret < 0) {
  684. dev_err(codec->dev,
  685. "%s: Invalid DMIC line on the codec\n", __func__);
  686. return -EINVAL;
  687. }
  688. switch (dmic) {
  689. case 1:
  690. case 2:
  691. dmic_clk_en = 0x01;
  692. dmic_clk_cnt = &(dig_cdc->dmic_1_2_clk_cnt);
  693. dmic_clk_reg = MSM89XX_CDC_CORE_CLK_DMIC_B1_CTL;
  694. dev_dbg(codec->dev,
  695. "%s() event %d DMIC%d dmic_1_2_clk_cnt %d\n",
  696. __func__, event, dmic, *dmic_clk_cnt);
  697. break;
  698. case 3:
  699. case 4:
  700. dmic_clk_en = 0x01;
  701. dmic_clk_cnt = &(dig_cdc->dmic_3_4_clk_cnt);
  702. dmic_clk_reg = MSM89XX_CDC_CORE_CLK_DMIC_B2_CTL;
  703. dev_dbg(codec->dev,
  704. "%s() event %d DMIC%d dmic_3_4_clk_cnt %d\n",
  705. __func__, event, dmic, *dmic_clk_cnt);
  706. break;
  707. default:
  708. dev_err(codec->dev, "%s: Invalid DMIC Selection\n", __func__);
  709. return -EINVAL;
  710. }
  711. switch (event) {
  712. case SND_SOC_DAPM_PRE_PMU:
  713. (*dmic_clk_cnt)++;
  714. if (*dmic_clk_cnt == 1) {
  715. snd_soc_update_bits(codec, dmic_clk_reg,
  716. 0x0E, 0x04);
  717. snd_soc_update_bits(codec, dmic_clk_reg,
  718. dmic_clk_en, dmic_clk_en);
  719. }
  720. snd_soc_update_bits(codec,
  721. MSM89XX_CDC_CORE_TX1_DMIC_CTL + (dmic - 1) * 0x20,
  722. 0x07, 0x02);
  723. break;
  724. case SND_SOC_DAPM_POST_PMD:
  725. (*dmic_clk_cnt)--;
  726. if (*dmic_clk_cnt == 0)
  727. snd_soc_update_bits(codec, dmic_clk_reg,
  728. dmic_clk_en, 0);
  729. break;
  730. }
  731. return 0;
  732. }
  733. static int msm_dig_cdc_codec_enable_dec(struct snd_soc_dapm_widget *w,
  734. struct snd_kcontrol *kcontrol,
  735. int event)
  736. {
  737. struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
  738. struct msm_asoc_mach_data *pdata = NULL;
  739. unsigned int decimator;
  740. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  741. char *dec_name = NULL;
  742. char *widget_name = NULL;
  743. char *temp;
  744. int ret = 0, i;
  745. u16 dec_reset_reg, tx_vol_ctl_reg, tx_mux_ctl_reg;
  746. u8 dec_hpf_cut_of_freq;
  747. int offset;
  748. char *dec_num;
  749. pdata = snd_soc_card_get_drvdata(codec->component.card);
  750. dev_dbg(codec->dev, "%s %d\n", __func__, event);
  751. widget_name = kstrndup(w->name, 15, GFP_KERNEL);
  752. if (!widget_name)
  753. return -ENOMEM;
  754. temp = widget_name;
  755. dec_name = strsep(&widget_name, " ");
  756. widget_name = temp;
  757. if (!dec_name) {
  758. dev_err(codec->dev,
  759. "%s: Invalid decimator = %s\n", __func__, w->name);
  760. ret = -EINVAL;
  761. goto out;
  762. }
  763. dec_num = strpbrk(dec_name, "12345");
  764. if (dec_num == NULL) {
  765. dev_err(codec->dev, "%s: Invalid Decimator\n", __func__);
  766. ret = -EINVAL;
  767. goto out;
  768. }
  769. ret = kstrtouint(dec_num, 10, &decimator);
  770. if (ret < 0) {
  771. dev_err(codec->dev,
  772. "%s: Invalid decimator = %s\n", __func__, dec_name);
  773. ret = -EINVAL;
  774. goto out;
  775. }
  776. dev_dbg(codec->dev,
  777. "%s(): widget = %s dec_name = %s decimator = %u\n", __func__,
  778. w->name, dec_name, decimator);
  779. if (w->reg == MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL) {
  780. dec_reset_reg = MSM89XX_CDC_CORE_CLK_TX_RESET_B1_CTL;
  781. offset = 0;
  782. } else {
  783. dev_err(codec->dev, "%s: Error, incorrect dec\n", __func__);
  784. ret = -EINVAL;
  785. goto out;
  786. }
  787. tx_vol_ctl_reg = MSM89XX_CDC_CORE_TX1_VOL_CTL_CFG +
  788. 32 * (decimator - 1);
  789. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX1_MUX_CTL +
  790. 32 * (decimator - 1);
  791. if (decimator == 5) {
  792. tx_vol_ctl_reg = MSM89XX_CDC_CORE_TX5_VOL_CTL_CFG;
  793. tx_mux_ctl_reg = MSM89XX_CDC_CORE_TX5_MUX_CTL;
  794. }
  795. switch (event) {
  796. case SND_SOC_DAPM_PRE_PMU:
  797. /* Enableable TX digital mute */
  798. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
  799. for (i = 0; i < NUM_DECIMATORS; i++) {
  800. if (decimator == i + 1)
  801. msm_dig_cdc->dec_active[i] = true;
  802. }
  803. dec_hpf_cut_of_freq = snd_soc_read(codec, tx_mux_ctl_reg);
  804. dec_hpf_cut_of_freq = (dec_hpf_cut_of_freq & 0x30) >> 4;
  805. tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq =
  806. dec_hpf_cut_of_freq;
  807. if (dec_hpf_cut_of_freq != CF_MIN_3DB_150HZ) {
  808. /* set cut of freq to CF_MIN_3DB_150HZ (0x1); */
  809. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
  810. CF_MIN_3DB_150HZ << 4);
  811. }
  812. msm_dig_cdc->update_clkdiv(msm_dig_cdc->handle, 0x42);
  813. break;
  814. case SND_SOC_DAPM_POST_PMU:
  815. /* enable HPF */
  816. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x00);
  817. schedule_delayed_work(
  818. &msm_dig_cdc->tx_mute_dwork[decimator - 1].dwork,
  819. msecs_to_jiffies(tx_unmute_delay));
  820. if (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq !=
  821. CF_MIN_3DB_150HZ) {
  822. schedule_delayed_work(&tx_hpf_work[decimator - 1].dwork,
  823. msecs_to_jiffies(300));
  824. }
  825. /* apply the digital gain after the decimator is enabled*/
  826. if ((w->shift) < ARRAY_SIZE(tx_digital_gain_reg))
  827. snd_soc_write(codec,
  828. tx_digital_gain_reg[w->shift + offset],
  829. snd_soc_read(codec,
  830. tx_digital_gain_reg[w->shift + offset])
  831. );
  832. break;
  833. case SND_SOC_DAPM_PRE_PMD:
  834. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x01);
  835. msleep(20);
  836. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
  837. cancel_delayed_work_sync(&tx_hpf_work[decimator - 1].dwork);
  838. cancel_delayed_work_sync(
  839. &msm_dig_cdc->tx_mute_dwork[decimator - 1].dwork);
  840. break;
  841. case SND_SOC_DAPM_POST_PMD:
  842. snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift,
  843. 1 << w->shift);
  844. snd_soc_update_bits(codec, dec_reset_reg, 1 << w->shift, 0x0);
  845. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x08, 0x08);
  846. snd_soc_update_bits(codec, tx_mux_ctl_reg, 0x30,
  847. (tx_hpf_work[decimator - 1].tx_hpf_cut_of_freq) << 4);
  848. snd_soc_update_bits(codec, tx_vol_ctl_reg, 0x01, 0x00);
  849. for (i = 0; i < NUM_DECIMATORS; i++) {
  850. if (decimator == i + 1)
  851. msm_dig_cdc->dec_active[i] = false;
  852. }
  853. break;
  854. }
  855. out:
  856. kfree(widget_name);
  857. return ret;
  858. }
  859. static int msm_dig_cdc_event_notify(struct notifier_block *block,
  860. unsigned long val,
  861. void *data)
  862. {
  863. enum dig_cdc_notify_event event = (enum dig_cdc_notify_event)val;
  864. struct snd_soc_codec *codec = registered_digcodec;
  865. struct msm_dig_priv *msm_dig_cdc = snd_soc_codec_get_drvdata(codec);
  866. struct msm_asoc_mach_data *pdata = NULL;
  867. int ret = -EINVAL;
  868. pdata = snd_soc_card_get_drvdata(codec->component.card);
  869. switch (event) {
  870. case DIG_CDC_EVENT_CLK_ON:
  871. snd_soc_update_bits(codec,
  872. MSM89XX_CDC_CORE_CLK_PDM_CTL, 0x03, 0x03);
  873. if (pdata->mclk_freq == MCLK_RATE_12P288MHZ ||
  874. pdata->native_clk_set)
  875. snd_soc_update_bits(codec,
  876. MSM89XX_CDC_CORE_TOP_CTL, 0x01, 0x00);
  877. else if (pdata->mclk_freq == MCLK_RATE_9P6MHZ)
  878. snd_soc_update_bits(codec,
  879. MSM89XX_CDC_CORE_TOP_CTL, 0x01, 0x01);
  880. snd_soc_update_bits(codec,
  881. MSM89XX_CDC_CORE_CLK_MCLK_CTL, 0x01, 0x01);
  882. break;
  883. case DIG_CDC_EVENT_CLK_OFF:
  884. snd_soc_update_bits(codec,
  885. MSM89XX_CDC_CORE_CLK_PDM_CTL, 0x03, 0x00);
  886. snd_soc_update_bits(codec,
  887. MSM89XX_CDC_CORE_CLK_MCLK_CTL, 0x01, 0x00);
  888. break;
  889. case DIG_CDC_EVENT_RX1_MUTE_ON:
  890. snd_soc_update_bits(codec,
  891. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x01);
  892. msm_dig_cdc->mute_mask |= HPHL_PA_DISABLE;
  893. break;
  894. case DIG_CDC_EVENT_RX1_MUTE_OFF:
  895. snd_soc_update_bits(codec,
  896. MSM89XX_CDC_CORE_RX1_B6_CTL, 0x01, 0x00);
  897. msm_dig_cdc->mute_mask &= (~HPHL_PA_DISABLE);
  898. break;
  899. case DIG_CDC_EVENT_RX2_MUTE_ON:
  900. snd_soc_update_bits(codec,
  901. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x01);
  902. msm_dig_cdc->mute_mask |= HPHR_PA_DISABLE;
  903. break;
  904. case DIG_CDC_EVENT_RX2_MUTE_OFF:
  905. snd_soc_update_bits(codec,
  906. MSM89XX_CDC_CORE_RX2_B6_CTL, 0x01, 0x00);
  907. msm_dig_cdc->mute_mask &= (~HPHR_PA_DISABLE);
  908. break;
  909. case DIG_CDC_EVENT_RX3_MUTE_ON:
  910. snd_soc_update_bits(codec,
  911. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x01);
  912. msm_dig_cdc->mute_mask |= SPKR_PA_DISABLE;
  913. break;
  914. case DIG_CDC_EVENT_RX3_MUTE_OFF:
  915. snd_soc_update_bits(codec,
  916. MSM89XX_CDC_CORE_RX3_B6_CTL, 0x01, 0x00);
  917. msm_dig_cdc->mute_mask &= (~SPKR_PA_DISABLE);
  918. break;
  919. case DIG_CDC_EVENT_PRE_RX1_INT_ON:
  920. snd_soc_update_bits(codec,
  921. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x3C, 0x28);
  922. snd_soc_update_bits(codec,
  923. MSM89XX_CDC_CORE_RX1_B4_CTL, 0x18, 0x10);
  924. snd_soc_update_bits(codec,
  925. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x80, 0x80);
  926. break;
  927. case DIG_CDC_EVENT_PRE_RX2_INT_ON:
  928. snd_soc_update_bits(codec,
  929. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x3C, 0x28);
  930. snd_soc_update_bits(codec,
  931. MSM89XX_CDC_CORE_RX2_B4_CTL, 0x18, 0x10);
  932. snd_soc_update_bits(codec,
  933. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x80, 0x80);
  934. break;
  935. case DIG_CDC_EVENT_POST_RX1_INT_OFF:
  936. snd_soc_update_bits(codec,
  937. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x3C, 0x00);
  938. snd_soc_update_bits(codec,
  939. MSM89XX_CDC_CORE_RX1_B4_CTL, 0x18, 0xFF);
  940. snd_soc_update_bits(codec,
  941. MSM89XX_CDC_CORE_RX1_B3_CTL, 0x80, 0x00);
  942. break;
  943. case DIG_CDC_EVENT_POST_RX2_INT_OFF:
  944. snd_soc_update_bits(codec,
  945. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x3C, 0x00);
  946. snd_soc_update_bits(codec,
  947. MSM89XX_CDC_CORE_RX2_B4_CTL, 0x18, 0xFF);
  948. snd_soc_update_bits(codec,
  949. MSM89XX_CDC_CORE_RX2_B3_CTL, 0x80, 0x00);
  950. break;
  951. case DIG_CDC_EVENT_SSR_DOWN:
  952. regcache_cache_only(msm_dig_cdc->regmap, true);
  953. break;
  954. case DIG_CDC_EVENT_SSR_UP:
  955. regcache_cache_only(msm_dig_cdc->regmap, false);
  956. regcache_mark_dirty(msm_dig_cdc->regmap);
  957. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  958. pdata->digital_cdc_core_clk.enable = 1;
  959. ret = afe_set_lpass_clock_v2(
  960. AFE_PORT_ID_INT0_MI2S_RX,
  961. &pdata->digital_cdc_core_clk);
  962. if (ret < 0) {
  963. pr_err("%s:failed to enable the MCLK\n",
  964. __func__);
  965. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  966. break;
  967. }
  968. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  969. regcache_sync(msm_dig_cdc->regmap);
  970. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  971. pdata->digital_cdc_core_clk.enable = 0;
  972. afe_set_lpass_clock_v2(
  973. AFE_PORT_ID_INT0_MI2S_RX,
  974. &pdata->digital_cdc_core_clk);
  975. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  976. break;
  977. case DIG_CDC_EVENT_INVALID:
  978. default:
  979. break;
  980. }
  981. return 0;
  982. }
  983. static ssize_t msm_dig_codec_version_read(struct snd_info_entry *entry,
  984. void *file_private_data,
  985. struct file *file,
  986. char __user *buf, size_t count,
  987. loff_t pos)
  988. {
  989. struct msm_dig_priv *msm_dig;
  990. char buffer[MSM_DIG_CDC_VERSION_ENTRY_SIZE];
  991. int len = 0;
  992. msm_dig = (struct msm_dig_priv *) entry->private_data;
  993. if (!msm_dig) {
  994. pr_err("%s: msm_dig priv is null\n", __func__);
  995. return -EINVAL;
  996. }
  997. switch (msm_dig->version) {
  998. case DRAX_CDC:
  999. len = snprintf(buffer, sizeof(buffer), "SDM660-CDC_1_0\n");
  1000. break;
  1001. default:
  1002. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  1003. }
  1004. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  1005. }
  1006. static struct snd_info_entry_ops msm_dig_codec_info_ops = {
  1007. .read = msm_dig_codec_version_read,
  1008. };
  1009. /*
  1010. * msm_dig_codec_info_create_codec_entry - creates msm_dig module
  1011. * @codec_root: The parent directory
  1012. * @codec: Codec instance
  1013. *
  1014. * Creates msm_dig module and version entry under the given
  1015. * parent directory.
  1016. *
  1017. * Return: 0 on success or negative error code on failure.
  1018. */
  1019. int msm_dig_codec_info_create_codec_entry(struct snd_info_entry *codec_root,
  1020. struct snd_soc_codec *codec)
  1021. {
  1022. struct snd_info_entry *version_entry;
  1023. struct msm_dig_priv *msm_dig;
  1024. struct snd_soc_card *card;
  1025. if (!codec_root || !codec)
  1026. return -EINVAL;
  1027. msm_dig = snd_soc_codec_get_drvdata(codec);
  1028. card = codec->component.card;
  1029. msm_dig->entry = snd_info_create_subdir(codec_root->module,
  1030. "msm_digital_codec",
  1031. codec_root);
  1032. if (!msm_dig->entry) {
  1033. dev_dbg(codec->dev, "%s: failed to create msm_digital entry\n",
  1034. __func__);
  1035. return -ENOMEM;
  1036. }
  1037. version_entry = snd_info_create_card_entry(card->snd_card,
  1038. "version",
  1039. msm_dig->entry);
  1040. if (!version_entry) {
  1041. dev_dbg(codec->dev, "%s: failed to create msm_digital version entry\n",
  1042. __func__);
  1043. return -ENOMEM;
  1044. }
  1045. version_entry->private_data = msm_dig;
  1046. version_entry->size = MSM_DIG_CDC_VERSION_ENTRY_SIZE;
  1047. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  1048. version_entry->c.ops = &msm_dig_codec_info_ops;
  1049. if (snd_info_register(version_entry) < 0) {
  1050. snd_info_free_entry(version_entry);
  1051. return -ENOMEM;
  1052. }
  1053. msm_dig->version_entry = version_entry;
  1054. if (msm_dig->get_cdc_version)
  1055. msm_dig->version = msm_dig->get_cdc_version(msm_dig->handle);
  1056. else
  1057. msm_dig->version = DRAX_CDC;
  1058. return 0;
  1059. }
  1060. EXPORT_SYMBOL(msm_dig_codec_info_create_codec_entry);
  1061. static void sdm660_tx_mute_update_callback(struct work_struct *work)
  1062. {
  1063. struct tx_mute_work *tx_mute_dwork;
  1064. struct snd_soc_codec *codec = NULL;
  1065. struct msm_dig_priv *dig_cdc;
  1066. struct delayed_work *delayed_work;
  1067. u16 tx_vol_ctl_reg = 0;
  1068. u8 decimator = 0, i;
  1069. delayed_work = to_delayed_work(work);
  1070. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  1071. dig_cdc = tx_mute_dwork->dig_cdc;
  1072. codec = dig_cdc->codec;
  1073. for (i = 0; i < (NUM_DECIMATORS - 1); i++) {
  1074. if (dig_cdc->dec_active[i])
  1075. decimator = i + 1;
  1076. if (decimator && decimator < NUM_DECIMATORS) {
  1077. /* unmute decimators corresponding to Tx DAI's*/
  1078. tx_vol_ctl_reg =
  1079. MSM89XX_CDC_CORE_TX1_VOL_CTL_CFG +
  1080. 32 * (decimator - 1);
  1081. snd_soc_update_bits(codec, tx_vol_ctl_reg,
  1082. 0x01, 0x00);
  1083. }
  1084. decimator = 0;
  1085. }
  1086. }
  1087. static int msm_dig_cdc_soc_probe(struct snd_soc_codec *codec)
  1088. {
  1089. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1090. struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
  1091. int i, ret;
  1092. msm_dig_cdc->codec = codec;
  1093. snd_soc_add_codec_controls(codec, compander_kcontrols,
  1094. ARRAY_SIZE(compander_kcontrols));
  1095. for (i = 0; i < NUM_DECIMATORS; i++) {
  1096. tx_hpf_work[i].dig_cdc = msm_dig_cdc;
  1097. tx_hpf_work[i].decimator = i + 1;
  1098. INIT_DELAYED_WORK(&tx_hpf_work[i].dwork,
  1099. tx_hpf_corner_freq_callback);
  1100. msm_dig_cdc->tx_mute_dwork[i].dig_cdc = msm_dig_cdc;
  1101. msm_dig_cdc->tx_mute_dwork[i].decimator = i + 1;
  1102. INIT_DELAYED_WORK(&msm_dig_cdc->tx_mute_dwork[i].dwork,
  1103. sdm660_tx_mute_update_callback);
  1104. }
  1105. for (i = 0; i < MSM89XX_RX_MAX; i++)
  1106. msm_dig_cdc->comp_enabled[i] = COMPANDER_NONE;
  1107. /* Register event notifier */
  1108. msm_dig_cdc->nblock.notifier_call = msm_dig_cdc_event_notify;
  1109. if (msm_dig_cdc->register_notifier) {
  1110. ret = msm_dig_cdc->register_notifier(msm_dig_cdc->handle,
  1111. &msm_dig_cdc->nblock,
  1112. true);
  1113. if (ret) {
  1114. pr_err("%s: Failed to register notifier %d\n",
  1115. __func__, ret);
  1116. return ret;
  1117. }
  1118. }
  1119. registered_digcodec = codec;
  1120. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Playback");
  1121. snd_soc_dapm_ignore_suspend(dapm, "AIF1 Capture");
  1122. snd_soc_dapm_ignore_suspend(dapm, "ADC1_IN");
  1123. snd_soc_dapm_ignore_suspend(dapm, "ADC2_IN");
  1124. snd_soc_dapm_ignore_suspend(dapm, "ADC3_IN");
  1125. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX1");
  1126. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX2");
  1127. snd_soc_dapm_ignore_suspend(dapm, "PDM_OUT_RX3");
  1128. snd_soc_dapm_sync(dapm);
  1129. return 0;
  1130. }
  1131. static int msm_dig_cdc_soc_remove(struct snd_soc_codec *codec)
  1132. {
  1133. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1134. if (msm_dig_cdc->register_notifier)
  1135. msm_dig_cdc->register_notifier(msm_dig_cdc->handle,
  1136. &msm_dig_cdc->nblock,
  1137. false);
  1138. iounmap(msm_dig_cdc->dig_base);
  1139. return 0;
  1140. }
  1141. static const struct snd_soc_dapm_route audio_dig_map[] = {
  1142. {"RX_I2S_CLK", NULL, "CDC_CONN"},
  1143. {"I2S RX1", NULL, "RX_I2S_CLK"},
  1144. {"I2S RX2", NULL, "RX_I2S_CLK"},
  1145. {"I2S RX3", NULL, "RX_I2S_CLK"},
  1146. {"I2S TX1", NULL, "TX_I2S_CLK"},
  1147. {"I2S TX2", NULL, "TX_I2S_CLK"},
  1148. {"I2S TX3", NULL, "TX_I2S_CLK"},
  1149. {"I2S TX4", NULL, "TX_I2S_CLK"},
  1150. {"I2S TX5", NULL, "TX_I2S_CLK"},
  1151. {"I2S TX6", NULL, "TX_I2S_CLK"},
  1152. {"I2S TX1", NULL, "DEC1 MUX"},
  1153. {"I2S TX2", NULL, "DEC2 MUX"},
  1154. {"I2S TX3", NULL, "I2S TX2 INP1"},
  1155. {"I2S TX4", NULL, "I2S TX2 INP2"},
  1156. {"I2S TX5", NULL, "DEC3 MUX"},
  1157. {"I2S TX6", NULL, "I2S TX3 INP2"},
  1158. {"I2S TX2 INP1", "RX_MIX1", "RX1 MIX2"},
  1159. {"I2S TX2 INP1", "DEC3", "DEC3 MUX"},
  1160. {"I2S TX2 INP2", "RX_MIX2", "RX2 MIX2"},
  1161. {"I2S TX2 INP2", "RX_MIX3", "RX3 MIX1"},
  1162. {"I2S TX2 INP2", "DEC4", "DEC4 MUX"},
  1163. {"I2S TX3 INP2", "DEC4", "DEC4 MUX"},
  1164. {"I2S TX3 INP2", "DEC5", "DEC5 MUX"},
  1165. {"PDM_OUT_RX1", NULL, "RX1 CHAIN"},
  1166. {"PDM_OUT_RX2", NULL, "RX2 CHAIN"},
  1167. {"PDM_OUT_RX3", NULL, "RX3 CHAIN"},
  1168. {"RX1 CHAIN", NULL, "RX1 MIX2"},
  1169. {"RX2 CHAIN", NULL, "RX2 MIX2"},
  1170. {"RX3 CHAIN", NULL, "RX3 MIX1"},
  1171. {"RX1 MIX1", NULL, "RX1 MIX1 INP1"},
  1172. {"RX1 MIX1", NULL, "RX1 MIX1 INP2"},
  1173. {"RX1 MIX1", NULL, "RX1 MIX1 INP3"},
  1174. {"RX2 MIX1", NULL, "RX2 MIX1 INP1"},
  1175. {"RX2 MIX1", NULL, "RX2 MIX1 INP2"},
  1176. {"RX3 MIX1", NULL, "RX3 MIX1 INP1"},
  1177. {"RX3 MIX1", NULL, "RX3 MIX1 INP2"},
  1178. {"RX1 MIX2", NULL, "RX1 MIX1"},
  1179. {"RX1 MIX2", NULL, "RX1 MIX2 INP1"},
  1180. {"RX2 MIX2", NULL, "RX2 MIX1"},
  1181. {"RX2 MIX2", NULL, "RX2 MIX2 INP1"},
  1182. {"RX1 MIX1 INP1", "RX1", "I2S RX1"},
  1183. {"RX1 MIX1 INP1", "RX2", "I2S RX2"},
  1184. {"RX1 MIX1 INP1", "RX3", "I2S RX3"},
  1185. {"RX1 MIX1 INP1", "IIR1", "IIR1"},
  1186. {"RX1 MIX1 INP1", "IIR2", "IIR2"},
  1187. {"RX1 MIX1 INP2", "RX1", "I2S RX1"},
  1188. {"RX1 MIX1 INP2", "RX2", "I2S RX2"},
  1189. {"RX1 MIX1 INP2", "RX3", "I2S RX3"},
  1190. {"RX1 MIX1 INP2", "IIR1", "IIR1"},
  1191. {"RX1 MIX1 INP2", "IIR2", "IIR2"},
  1192. {"RX1 MIX1 INP3", "RX1", "I2S RX1"},
  1193. {"RX1 MIX1 INP3", "RX2", "I2S RX2"},
  1194. {"RX1 MIX1 INP3", "RX3", "I2S RX3"},
  1195. {"RX2 MIX1 INP1", "RX1", "I2S RX1"},
  1196. {"RX2 MIX1 INP1", "RX2", "I2S RX2"},
  1197. {"RX2 MIX1 INP1", "RX3", "I2S RX3"},
  1198. {"RX2 MIX1 INP1", "IIR1", "IIR1"},
  1199. {"RX2 MIX1 INP1", "IIR2", "IIR2"},
  1200. {"RX2 MIX1 INP2", "RX1", "I2S RX1"},
  1201. {"RX2 MIX1 INP2", "RX2", "I2S RX2"},
  1202. {"RX2 MIX1 INP2", "RX3", "I2S RX3"},
  1203. {"RX2 MIX1 INP2", "IIR1", "IIR1"},
  1204. {"RX2 MIX1 INP2", "IIR2", "IIR2"},
  1205. {"RX3 MIX1 INP1", "RX1", "I2S RX1"},
  1206. {"RX3 MIX1 INP1", "RX2", "I2S RX2"},
  1207. {"RX3 MIX1 INP1", "RX3", "I2S RX3"},
  1208. {"RX3 MIX1 INP1", "IIR1", "IIR1"},
  1209. {"RX3 MIX1 INP1", "IIR2", "IIR2"},
  1210. {"RX3 MIX1 INP2", "RX1", "I2S RX1"},
  1211. {"RX3 MIX1 INP2", "RX2", "I2S RX2"},
  1212. {"RX3 MIX1 INP2", "RX3", "I2S RX3"},
  1213. {"RX3 MIX1 INP2", "IIR1", "IIR1"},
  1214. {"RX3 MIX1 INP2", "IIR2", "IIR2"},
  1215. {"RX1 MIX2 INP1", "IIR1", "IIR1"},
  1216. {"RX2 MIX2 INP1", "IIR1", "IIR1"},
  1217. {"RX1 MIX2 INP1", "IIR2", "IIR2"},
  1218. {"RX2 MIX2 INP1", "IIR2", "IIR2"},
  1219. /* Decimator Inputs */
  1220. {"DEC1 MUX", "DMIC1", "DMIC1"},
  1221. {"DEC1 MUX", "DMIC2", "DMIC2"},
  1222. {"DEC1 MUX", "DMIC3", "DMIC3"},
  1223. {"DEC1 MUX", "DMIC4", "DMIC4"},
  1224. {"DEC1 MUX", "ADC1", "ADC1_IN"},
  1225. {"DEC1 MUX", "ADC2", "ADC2_IN"},
  1226. {"DEC1 MUX", "ADC3", "ADC3_IN"},
  1227. {"DEC1 MUX", NULL, "CDC_CONN"},
  1228. {"DEC2 MUX", "DMIC1", "DMIC1"},
  1229. {"DEC2 MUX", "DMIC2", "DMIC2"},
  1230. {"DEC2 MUX", "DMIC3", "DMIC3"},
  1231. {"DEC2 MUX", "DMIC4", "DMIC4"},
  1232. {"DEC2 MUX", "ADC1", "ADC1_IN"},
  1233. {"DEC2 MUX", "ADC2", "ADC2_IN"},
  1234. {"DEC2 MUX", "ADC3", "ADC3_IN"},
  1235. {"DEC2 MUX", NULL, "CDC_CONN"},
  1236. {"DEC3 MUX", "DMIC1", "DMIC1"},
  1237. {"DEC3 MUX", "DMIC2", "DMIC2"},
  1238. {"DEC3 MUX", "DMIC3", "DMIC3"},
  1239. {"DEC3 MUX", "DMIC4", "DMIC4"},
  1240. {"DEC3 MUX", "ADC1", "ADC1_IN"},
  1241. {"DEC3 MUX", "ADC2", "ADC2_IN"},
  1242. {"DEC3 MUX", "ADC3", "ADC3_IN"},
  1243. {"DEC3 MUX", NULL, "CDC_CONN"},
  1244. {"DEC4 MUX", "DMIC1", "DMIC1"},
  1245. {"DEC4 MUX", "DMIC2", "DMIC2"},
  1246. {"DEC4 MUX", "DMIC3", "DMIC3"},
  1247. {"DEC4 MUX", "DMIC4", "DMIC4"},
  1248. {"DEC4 MUX", "ADC1", "ADC1_IN"},
  1249. {"DEC4 MUX", "ADC2", "ADC2_IN"},
  1250. {"DEC4 MUX", "ADC3", "ADC3_IN"},
  1251. {"DEC4 MUX", NULL, "CDC_CONN"},
  1252. {"DEC5 MUX", "DMIC1", "DMIC1"},
  1253. {"DEC5 MUX", "DMIC2", "DMIC2"},
  1254. {"DEC5 MUX", "DMIC3", "DMIC3"},
  1255. {"DEC5 MUX", "DMIC4", "DMIC4"},
  1256. {"DEC5 MUX", "ADC1", "ADC1_IN"},
  1257. {"DEC5 MUX", "ADC2", "ADC2_IN"},
  1258. {"DEC5 MUX", "ADC3", "ADC3_IN"},
  1259. {"DEC5 MUX", NULL, "CDC_CONN"},
  1260. {"IIR1", NULL, "IIR1 INP1 MUX"},
  1261. {"IIR1 INP1 MUX", "DEC1", "DEC1 MUX"},
  1262. {"IIR1 INP1 MUX", "DEC2", "DEC2 MUX"},
  1263. {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
  1264. {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
  1265. {"IIR2", NULL, "IIR2 INP1 MUX"},
  1266. {"IIR2 INP1 MUX", "DEC1", "DEC1 MUX"},
  1267. {"IIR2 INP1 MUX", "DEC2", "DEC2 MUX"},
  1268. {"IIR1 INP1 MUX", "DEC3", "DEC3 MUX"},
  1269. {"IIR1 INP1 MUX", "DEC4", "DEC4 MUX"},
  1270. };
  1271. static const char * const i2s_tx2_inp1_text[] = {
  1272. "ZERO", "RX_MIX1", "DEC3"
  1273. };
  1274. static const char * const i2s_tx2_inp2_text[] = {
  1275. "ZERO", "RX_MIX2", "RX_MIX3", "DEC4"
  1276. };
  1277. static const char * const i2s_tx3_inp2_text[] = {
  1278. "DEC4", "DEC5"
  1279. };
  1280. static const char * const rx_mix1_text[] = {
  1281. "ZERO", "IIR1", "IIR2", "RX1", "RX2", "RX3"
  1282. };
  1283. static const char * const rx_mix2_text[] = {
  1284. "ZERO", "IIR1", "IIR2"
  1285. };
  1286. static const char * const dec_mux_text[] = {
  1287. "ZERO", "ADC1", "ADC2", "ADC3", "DMIC1", "DMIC2", "DMIC3", "DMIC4"
  1288. };
  1289. static const char * const iir_inp1_text[] = {
  1290. "ZERO", "DEC1", "DEC2", "RX1", "RX2", "RX3", "DEC3", "DEC4"
  1291. };
  1292. /* I2S TX MUXes */
  1293. static const struct soc_enum i2s_tx2_inp1_chain_enum =
  1294. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1295. 2, 3, i2s_tx2_inp1_text);
  1296. static const struct soc_enum i2s_tx2_inp2_chain_enum =
  1297. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1298. 0, 4, i2s_tx2_inp2_text);
  1299. static const struct soc_enum i2s_tx3_inp2_chain_enum =
  1300. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_I2S_SD1_CTL,
  1301. 4, 2, i2s_tx3_inp2_text);
  1302. /* RX1 MIX1 */
  1303. static const struct soc_enum rx_mix1_inp1_chain_enum =
  1304. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B1_CTL,
  1305. 0, 6, rx_mix1_text);
  1306. static const struct soc_enum rx_mix1_inp2_chain_enum =
  1307. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B1_CTL,
  1308. 3, 6, rx_mix1_text);
  1309. static const struct soc_enum rx_mix1_inp3_chain_enum =
  1310. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B2_CTL,
  1311. 0, 6, rx_mix1_text);
  1312. /* RX1 MIX2 */
  1313. static const struct soc_enum rx_mix2_inp1_chain_enum =
  1314. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX1_B3_CTL,
  1315. 0, 3, rx_mix2_text);
  1316. /* RX2 MIX1 */
  1317. static const struct soc_enum rx2_mix1_inp1_chain_enum =
  1318. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1319. 0, 6, rx_mix1_text);
  1320. static const struct soc_enum rx2_mix1_inp2_chain_enum =
  1321. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1322. 3, 6, rx_mix1_text);
  1323. static const struct soc_enum rx2_mix1_inp3_chain_enum =
  1324. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B1_CTL,
  1325. 0, 6, rx_mix1_text);
  1326. /* RX2 MIX2 */
  1327. static const struct soc_enum rx2_mix2_inp1_chain_enum =
  1328. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX2_B3_CTL,
  1329. 0, 3, rx_mix2_text);
  1330. /* RX3 MIX1 */
  1331. static const struct soc_enum rx3_mix1_inp1_chain_enum =
  1332. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1333. 0, 6, rx_mix1_text);
  1334. static const struct soc_enum rx3_mix1_inp2_chain_enum =
  1335. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1336. 3, 6, rx_mix1_text);
  1337. static const struct soc_enum rx3_mix1_inp3_chain_enum =
  1338. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_RX3_B1_CTL,
  1339. 0, 6, rx_mix1_text);
  1340. /* DEC */
  1341. static const struct soc_enum dec1_mux_enum =
  1342. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B1_CTL,
  1343. 0, 8, dec_mux_text);
  1344. static const struct soc_enum dec2_mux_enum =
  1345. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B1_CTL,
  1346. 3, 8, dec_mux_text);
  1347. static const struct soc_enum dec3_mux_enum =
  1348. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B2_CTL,
  1349. 0, 8, dec_mux_text);
  1350. static const struct soc_enum dec4_mux_enum =
  1351. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B2_CTL,
  1352. 3, 8, dec_mux_text);
  1353. static const struct soc_enum decsva_mux_enum =
  1354. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_TX_B3_CTL,
  1355. 0, 8, dec_mux_text);
  1356. static const struct soc_enum iir1_inp1_mux_enum =
  1357. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_EQ1_B1_CTL,
  1358. 0, 8, iir_inp1_text);
  1359. static const struct soc_enum iir2_inp1_mux_enum =
  1360. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_CONN_EQ2_B1_CTL,
  1361. 0, 8, iir_inp1_text);
  1362. /*cut of frequency for high pass filter*/
  1363. static const char * const cf_text[] = {
  1364. "MIN_3DB_4Hz", "MIN_3DB_75Hz", "MIN_3DB_150Hz"
  1365. };
  1366. static const struct soc_enum cf_rxmix1_enum =
  1367. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX1_B4_CTL, 0, 3, cf_text);
  1368. static const struct soc_enum cf_rxmix2_enum =
  1369. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX2_B4_CTL, 0, 3, cf_text);
  1370. static const struct soc_enum cf_rxmix3_enum =
  1371. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_RX3_B4_CTL, 0, 3, cf_text);
  1372. static const struct snd_kcontrol_new rx3_mix1_inp1_mux =
  1373. SOC_DAPM_ENUM("RX3 MIX1 INP1 Mux", rx3_mix1_inp1_chain_enum);
  1374. #define MSM89XX_DEC_ENUM(xname, xenum) \
  1375. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1376. .info = snd_soc_info_enum_double, \
  1377. .get = snd_soc_dapm_get_enum_double, \
  1378. .put = msm_dig_cdc_put_dec_enum, \
  1379. .private_value = (unsigned long)&xenum }
  1380. static const struct snd_kcontrol_new dec1_mux =
  1381. MSM89XX_DEC_ENUM("DEC1 MUX Mux", dec1_mux_enum);
  1382. static const struct snd_kcontrol_new dec2_mux =
  1383. MSM89XX_DEC_ENUM("DEC2 MUX Mux", dec2_mux_enum);
  1384. static const struct snd_kcontrol_new dec3_mux =
  1385. MSM89XX_DEC_ENUM("DEC3 MUX Mux", dec3_mux_enum);
  1386. static const struct snd_kcontrol_new dec4_mux =
  1387. MSM89XX_DEC_ENUM("DEC4 MUX Mux", dec4_mux_enum);
  1388. static const struct snd_kcontrol_new decsva_mux =
  1389. MSM89XX_DEC_ENUM("DEC5 MUX Mux", decsva_mux_enum);
  1390. static const struct snd_kcontrol_new i2s_tx2_inp1_mux =
  1391. SOC_DAPM_ENUM("I2S TX2 INP1 Mux", i2s_tx2_inp1_chain_enum);
  1392. static const struct snd_kcontrol_new i2s_tx2_inp2_mux =
  1393. SOC_DAPM_ENUM("I2S TX2 INP2 Mux", i2s_tx2_inp2_chain_enum);
  1394. static const struct snd_kcontrol_new i2s_tx3_inp2_mux =
  1395. SOC_DAPM_ENUM("I2S TX3 INP2 Mux", i2s_tx3_inp2_chain_enum);
  1396. static const struct snd_kcontrol_new iir1_inp1_mux =
  1397. SOC_DAPM_ENUM("IIR1 INP1 Mux", iir1_inp1_mux_enum);
  1398. static const struct snd_kcontrol_new iir2_inp1_mux =
  1399. SOC_DAPM_ENUM("IIR2 INP1 Mux", iir2_inp1_mux_enum);
  1400. static const struct snd_kcontrol_new rx_mix1_inp1_mux =
  1401. SOC_DAPM_ENUM("RX1 MIX1 INP1 Mux", rx_mix1_inp1_chain_enum);
  1402. static const struct snd_kcontrol_new rx_mix1_inp2_mux =
  1403. SOC_DAPM_ENUM("RX1 MIX1 INP2 Mux", rx_mix1_inp2_chain_enum);
  1404. static const struct snd_kcontrol_new rx_mix1_inp3_mux =
  1405. SOC_DAPM_ENUM("RX1 MIX1 INP3 Mux", rx_mix1_inp3_chain_enum);
  1406. static const struct snd_kcontrol_new rx2_mix1_inp1_mux =
  1407. SOC_DAPM_ENUM("RX2 MIX1 INP1 Mux", rx2_mix1_inp1_chain_enum);
  1408. static const struct snd_kcontrol_new rx2_mix1_inp2_mux =
  1409. SOC_DAPM_ENUM("RX2 MIX1 INP2 Mux", rx2_mix1_inp2_chain_enum);
  1410. static const struct snd_kcontrol_new rx2_mix1_inp3_mux =
  1411. SOC_DAPM_ENUM("RX2 MIX1 INP3 Mux", rx2_mix1_inp3_chain_enum);
  1412. static const struct snd_kcontrol_new rx3_mix1_inp2_mux =
  1413. SOC_DAPM_ENUM("RX3 MIX1 INP2 Mux", rx3_mix1_inp2_chain_enum);
  1414. static const struct snd_kcontrol_new rx3_mix1_inp3_mux =
  1415. SOC_DAPM_ENUM("RX3 MIX1 INP3 Mux", rx3_mix1_inp3_chain_enum);
  1416. static const struct snd_kcontrol_new rx1_mix2_inp1_mux =
  1417. SOC_DAPM_ENUM("RX1 MIX2 INP1 Mux", rx_mix2_inp1_chain_enum);
  1418. static const struct snd_kcontrol_new rx2_mix2_inp1_mux =
  1419. SOC_DAPM_ENUM("RX2 MIX2 INP1 Mux", rx2_mix2_inp1_chain_enum);
  1420. static const struct snd_soc_dapm_widget msm_dig_dapm_widgets[] = {
  1421. SND_SOC_DAPM_AIF_IN("I2S RX1", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1422. SND_SOC_DAPM_AIF_IN("I2S RX2", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1423. SND_SOC_DAPM_AIF_IN("I2S RX3", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1424. SND_SOC_DAPM_AIF_OUT("I2S TX1", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1425. SND_SOC_DAPM_AIF_OUT("I2S TX2", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1426. SND_SOC_DAPM_AIF_OUT("I2S TX3", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1427. SND_SOC_DAPM_AIF_OUT("I2S TX4", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1428. SND_SOC_DAPM_AIF_OUT("I2S TX5", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1429. SND_SOC_DAPM_AIF_OUT("I2S TX6", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1430. SND_SOC_DAPM_MIXER_E("RX1 MIX2", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1431. MSM89XX_RX1, 0, NULL, 0,
  1432. msm_dig_cdc_codec_enable_interpolator,
  1433. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1434. SND_SOC_DAPM_MIXER_E("RX2 MIX2", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1435. MSM89XX_RX2, 0, NULL, 0,
  1436. msm_dig_cdc_codec_enable_interpolator,
  1437. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1438. SND_SOC_DAPM_MIXER_E("RX3 MIX1", MSM89XX_CDC_CORE_CLK_RX_B1_CTL,
  1439. MSM89XX_RX3, 0, NULL, 0,
  1440. msm_dig_cdc_codec_enable_interpolator,
  1441. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1442. SND_SOC_DAPM_MIXER("RX1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1443. SND_SOC_DAPM_MIXER("RX2 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1444. SND_SOC_DAPM_MIXER("RX1 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1445. SND_SOC_DAPM_MIXER("RX2 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1446. SND_SOC_DAPM_MIXER("RX3 CHAIN", SND_SOC_NOPM, 0, 0, NULL, 0),
  1447. SND_SOC_DAPM_MUX("RX1 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1448. &rx_mix1_inp1_mux),
  1449. SND_SOC_DAPM_MUX("RX1 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1450. &rx_mix1_inp2_mux),
  1451. SND_SOC_DAPM_MUX("RX1 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1452. &rx_mix1_inp3_mux),
  1453. SND_SOC_DAPM_MUX("RX2 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1454. &rx2_mix1_inp1_mux),
  1455. SND_SOC_DAPM_MUX("RX2 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1456. &rx2_mix1_inp2_mux),
  1457. SND_SOC_DAPM_MUX("RX2 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1458. &rx2_mix1_inp3_mux),
  1459. SND_SOC_DAPM_MUX("RX3 MIX1 INP1", SND_SOC_NOPM, 0, 0,
  1460. &rx3_mix1_inp1_mux),
  1461. SND_SOC_DAPM_MUX("RX3 MIX1 INP2", SND_SOC_NOPM, 0, 0,
  1462. &rx3_mix1_inp2_mux),
  1463. SND_SOC_DAPM_MUX("RX3 MIX1 INP3", SND_SOC_NOPM, 0, 0,
  1464. &rx3_mix1_inp3_mux),
  1465. SND_SOC_DAPM_MUX("RX1 MIX2 INP1", SND_SOC_NOPM, 0, 0,
  1466. &rx1_mix2_inp1_mux),
  1467. SND_SOC_DAPM_MUX("RX2 MIX2 INP1", SND_SOC_NOPM, 0, 0,
  1468. &rx2_mix2_inp1_mux),
  1469. SND_SOC_DAPM_SUPPLY_S("CDC_CONN", -2, MSM89XX_CDC_CORE_CLK_OTHR_CTL,
  1470. 2, 0, NULL, 0),
  1471. SND_SOC_DAPM_MUX_E("DEC1 MUX",
  1472. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 0, 0,
  1473. &dec1_mux, msm_dig_cdc_codec_enable_dec,
  1474. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1475. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1476. SND_SOC_DAPM_MUX_E("DEC2 MUX",
  1477. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 1, 0,
  1478. &dec2_mux, msm_dig_cdc_codec_enable_dec,
  1479. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1480. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1481. SND_SOC_DAPM_MUX_E("DEC3 MUX",
  1482. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 2, 0,
  1483. &dec3_mux, msm_dig_cdc_codec_enable_dec,
  1484. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1485. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1486. SND_SOC_DAPM_MUX_E("DEC4 MUX",
  1487. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 3, 0,
  1488. &dec4_mux, msm_dig_cdc_codec_enable_dec,
  1489. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1490. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1491. SND_SOC_DAPM_MUX_E("DEC5 MUX",
  1492. MSM89XX_CDC_CORE_CLK_TX_CLK_EN_B1_CTL, 4, 0,
  1493. &decsva_mux, msm_dig_cdc_codec_enable_dec,
  1494. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1495. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1496. /* Sidetone */
  1497. SND_SOC_DAPM_MUX("IIR1 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir1_inp1_mux),
  1498. SND_SOC_DAPM_PGA_E("IIR1", MSM89XX_CDC_CORE_CLK_SD_CTL, 0, 0, NULL, 0,
  1499. msm_dig_cdc_codec_set_iir_gain, SND_SOC_DAPM_POST_PMU),
  1500. SND_SOC_DAPM_MUX("IIR2 INP1 MUX", SND_SOC_NOPM, 0, 0, &iir2_inp1_mux),
  1501. SND_SOC_DAPM_PGA_E("IIR2", MSM89XX_CDC_CORE_CLK_SD_CTL, 1, 0, NULL, 0,
  1502. msm_dig_cdc_codec_set_iir_gain, SND_SOC_DAPM_POST_PMU),
  1503. SND_SOC_DAPM_SUPPLY("RX_I2S_CLK",
  1504. MSM89XX_CDC_CORE_CLK_RX_I2S_CTL, 4, 0, NULL, 0),
  1505. SND_SOC_DAPM_SUPPLY("TX_I2S_CLK",
  1506. MSM89XX_CDC_CORE_CLK_TX_I2S_CTL, 4, 0, NULL, 0),
  1507. SND_SOC_DAPM_MUX("I2S TX2 INP1", SND_SOC_NOPM, 0, 0,
  1508. &i2s_tx2_inp1_mux),
  1509. SND_SOC_DAPM_MUX("I2S TX2 INP2", SND_SOC_NOPM, 0, 0,
  1510. &i2s_tx2_inp2_mux),
  1511. SND_SOC_DAPM_MUX("I2S TX3 INP2", SND_SOC_NOPM, 0, 0,
  1512. &i2s_tx3_inp2_mux),
  1513. /* Digital Mic Inputs */
  1514. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1515. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1516. SND_SOC_DAPM_POST_PMD),
  1517. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1518. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1519. SND_SOC_DAPM_POST_PMD),
  1520. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1521. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1522. SND_SOC_DAPM_POST_PMD),
  1523. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1524. msm_dig_cdc_codec_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1525. SND_SOC_DAPM_POST_PMD),
  1526. SND_SOC_DAPM_INPUT("ADC1_IN"),
  1527. SND_SOC_DAPM_INPUT("ADC2_IN"),
  1528. SND_SOC_DAPM_INPUT("ADC3_IN"),
  1529. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX1"),
  1530. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX2"),
  1531. SND_SOC_DAPM_OUTPUT("PDM_OUT_RX3"),
  1532. };
  1533. static const struct soc_enum cf_dec1_enum =
  1534. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX1_MUX_CTL, 4, 3, cf_text);
  1535. static const struct soc_enum cf_dec2_enum =
  1536. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX2_MUX_CTL, 4, 3, cf_text);
  1537. static const struct soc_enum cf_dec3_enum =
  1538. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX3_MUX_CTL, 4, 3, cf_text);
  1539. static const struct soc_enum cf_dec4_enum =
  1540. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX4_MUX_CTL, 4, 3, cf_text);
  1541. static const struct soc_enum cf_decsva_enum =
  1542. SOC_ENUM_SINGLE(MSM89XX_CDC_CORE_TX5_MUX_CTL, 4, 3, cf_text);
  1543. static const struct snd_kcontrol_new msm_dig_snd_controls[] = {
  1544. SOC_SINGLE_SX_TLV("DEC1 Volume",
  1545. MSM89XX_CDC_CORE_TX1_VOL_CTL_GAIN,
  1546. 0, -84, 40, digital_gain),
  1547. SOC_SINGLE_SX_TLV("DEC2 Volume",
  1548. MSM89XX_CDC_CORE_TX2_VOL_CTL_GAIN,
  1549. 0, -84, 40, digital_gain),
  1550. SOC_SINGLE_SX_TLV("DEC3 Volume",
  1551. MSM89XX_CDC_CORE_TX3_VOL_CTL_GAIN,
  1552. 0, -84, 40, digital_gain),
  1553. SOC_SINGLE_SX_TLV("DEC4 Volume",
  1554. MSM89XX_CDC_CORE_TX4_VOL_CTL_GAIN,
  1555. 0, -84, 40, digital_gain),
  1556. SOC_SINGLE_SX_TLV("DEC5 Volume",
  1557. MSM89XX_CDC_CORE_TX5_VOL_CTL_GAIN,
  1558. 0, -84, 40, digital_gain),
  1559. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  1560. MSM89XX_CDC_CORE_IIR1_GAIN_B1_CTL,
  1561. 0, -84, 40, digital_gain),
  1562. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  1563. MSM89XX_CDC_CORE_IIR1_GAIN_B2_CTL,
  1564. 0, -84, 40, digital_gain),
  1565. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  1566. MSM89XX_CDC_CORE_IIR1_GAIN_B3_CTL,
  1567. 0, -84, 40, digital_gain),
  1568. SOC_SINGLE_SX_TLV("IIR1 INP4 Volume",
  1569. MSM89XX_CDC_CORE_IIR1_GAIN_B4_CTL,
  1570. 0, -84, 40, digital_gain),
  1571. SOC_SINGLE_SX_TLV("IIR2 INP1 Volume",
  1572. MSM89XX_CDC_CORE_IIR2_GAIN_B1_CTL,
  1573. 0, -84, 40, digital_gain),
  1574. SOC_SINGLE_SX_TLV("RX1 Digital Volume",
  1575. MSM89XX_CDC_CORE_RX1_VOL_CTL_B2_CTL,
  1576. 0, -84, 40, digital_gain),
  1577. SOC_SINGLE_SX_TLV("RX2 Digital Volume",
  1578. MSM89XX_CDC_CORE_RX2_VOL_CTL_B2_CTL,
  1579. 0, -84, 40, digital_gain),
  1580. SOC_SINGLE_SX_TLV("RX3 Digital Volume",
  1581. MSM89XX_CDC_CORE_RX3_VOL_CTL_B2_CTL,
  1582. 0, -84, 40, digital_gain),
  1583. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  1584. msm_dig_cdc_get_iir_enable_audio_mixer,
  1585. msm_dig_cdc_put_iir_enable_audio_mixer),
  1586. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  1587. msm_dig_cdc_get_iir_enable_audio_mixer,
  1588. msm_dig_cdc_put_iir_enable_audio_mixer),
  1589. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  1590. msm_dig_cdc_get_iir_enable_audio_mixer,
  1591. msm_dig_cdc_put_iir_enable_audio_mixer),
  1592. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  1593. msm_dig_cdc_get_iir_enable_audio_mixer,
  1594. msm_dig_cdc_put_iir_enable_audio_mixer),
  1595. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  1596. msm_dig_cdc_get_iir_enable_audio_mixer,
  1597. msm_dig_cdc_put_iir_enable_audio_mixer),
  1598. SOC_SINGLE_EXT("IIR2 Enable Band1", IIR2, BAND1, 1, 0,
  1599. msm_dig_cdc_get_iir_enable_audio_mixer,
  1600. msm_dig_cdc_put_iir_enable_audio_mixer),
  1601. SOC_SINGLE_EXT("IIR2 Enable Band2", IIR2, BAND2, 1, 0,
  1602. msm_dig_cdc_get_iir_enable_audio_mixer,
  1603. msm_dig_cdc_put_iir_enable_audio_mixer),
  1604. SOC_SINGLE_EXT("IIR2 Enable Band3", IIR2, BAND3, 1, 0,
  1605. msm_dig_cdc_get_iir_enable_audio_mixer,
  1606. msm_dig_cdc_put_iir_enable_audio_mixer),
  1607. SOC_SINGLE_EXT("IIR2 Enable Band4", IIR2, BAND4, 1, 0,
  1608. msm_dig_cdc_get_iir_enable_audio_mixer,
  1609. msm_dig_cdc_put_iir_enable_audio_mixer),
  1610. SOC_SINGLE_EXT("IIR2 Enable Band5", IIR2, BAND5, 1, 0,
  1611. msm_dig_cdc_get_iir_enable_audio_mixer,
  1612. msm_dig_cdc_put_iir_enable_audio_mixer),
  1613. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  1614. msm_dig_cdc_get_iir_band_audio_mixer,
  1615. msm_dig_cdc_put_iir_band_audio_mixer),
  1616. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  1617. msm_dig_cdc_get_iir_band_audio_mixer,
  1618. msm_dig_cdc_put_iir_band_audio_mixer),
  1619. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  1620. msm_dig_cdc_get_iir_band_audio_mixer,
  1621. msm_dig_cdc_put_iir_band_audio_mixer),
  1622. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  1623. msm_dig_cdc_get_iir_band_audio_mixer,
  1624. msm_dig_cdc_put_iir_band_audio_mixer),
  1625. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  1626. msm_dig_cdc_get_iir_band_audio_mixer,
  1627. msm_dig_cdc_put_iir_band_audio_mixer),
  1628. SOC_SINGLE_MULTI_EXT("IIR2 Band1", IIR2, BAND1, 255, 0, 5,
  1629. msm_dig_cdc_get_iir_band_audio_mixer,
  1630. msm_dig_cdc_put_iir_band_audio_mixer),
  1631. SOC_SINGLE_MULTI_EXT("IIR2 Band2", IIR2, BAND2, 255, 0, 5,
  1632. msm_dig_cdc_get_iir_band_audio_mixer,
  1633. msm_dig_cdc_put_iir_band_audio_mixer),
  1634. SOC_SINGLE_MULTI_EXT("IIR2 Band3", IIR2, BAND3, 255, 0, 5,
  1635. msm_dig_cdc_get_iir_band_audio_mixer,
  1636. msm_dig_cdc_put_iir_band_audio_mixer),
  1637. SOC_SINGLE_MULTI_EXT("IIR2 Band4", IIR2, BAND4, 255, 0, 5,
  1638. msm_dig_cdc_get_iir_band_audio_mixer,
  1639. msm_dig_cdc_put_iir_band_audio_mixer),
  1640. SOC_SINGLE_MULTI_EXT("IIR2 Band5", IIR2, BAND5, 255, 0, 5,
  1641. msm_dig_cdc_get_iir_band_audio_mixer,
  1642. msm_dig_cdc_put_iir_band_audio_mixer),
  1643. SOC_SINGLE("RX1 HPF Switch",
  1644. MSM89XX_CDC_CORE_RX1_B5_CTL, 2, 1, 0),
  1645. SOC_SINGLE("RX2 HPF Switch",
  1646. MSM89XX_CDC_CORE_RX2_B5_CTL, 2, 1, 0),
  1647. SOC_SINGLE("RX3 HPF Switch",
  1648. MSM89XX_CDC_CORE_RX3_B5_CTL, 2, 1, 0),
  1649. SOC_ENUM("RX1 HPF cut off", cf_rxmix1_enum),
  1650. SOC_ENUM("RX2 HPF cut off", cf_rxmix2_enum),
  1651. SOC_ENUM("RX3 HPF cut off", cf_rxmix3_enum),
  1652. SOC_ENUM("TX1 HPF cut off", cf_dec1_enum),
  1653. SOC_ENUM("TX2 HPF cut off", cf_dec2_enum),
  1654. SOC_ENUM("TX3 HPF cut off", cf_dec3_enum),
  1655. SOC_ENUM("TX4 HPF cut off", cf_dec4_enum),
  1656. SOC_ENUM("TX5 HPF cut off", cf_decsva_enum),
  1657. SOC_SINGLE("TX1 HPF Switch",
  1658. MSM89XX_CDC_CORE_TX1_MUX_CTL, 3, 1, 0),
  1659. SOC_SINGLE("TX2 HPF Switch",
  1660. MSM89XX_CDC_CORE_TX2_MUX_CTL, 3, 1, 0),
  1661. SOC_SINGLE("TX3 HPF Switch",
  1662. MSM89XX_CDC_CORE_TX3_MUX_CTL, 3, 1, 0),
  1663. SOC_SINGLE("TX4 HPF Switch",
  1664. MSM89XX_CDC_CORE_TX4_MUX_CTL, 3, 1, 0),
  1665. SOC_SINGLE("TX5 HPF Switch",
  1666. MSM89XX_CDC_CORE_TX5_MUX_CTL, 3, 1, 0),
  1667. };
  1668. static struct snd_soc_dai_ops msm_dig_dai_ops = {
  1669. .hw_params = msm_dig_cdc_hw_params,
  1670. };
  1671. static struct snd_soc_dai_driver msm_codec_dais[] = {
  1672. {
  1673. .name = "msm_dig_cdc_dai_rx1",
  1674. .id = AIF1_PB,
  1675. .playback = { /* Support maximum range */
  1676. .stream_name = "AIF1 Playback",
  1677. .channels_min = 1,
  1678. .channels_max = 2,
  1679. .rates = SNDRV_PCM_RATE_8000_192000,
  1680. .rate_max = 192000,
  1681. .rate_min = 8000,
  1682. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1683. SNDRV_PCM_FMTBIT_S24_LE |
  1684. SNDRV_PCM_FMTBIT_S24_3LE,
  1685. },
  1686. .ops = &msm_dig_dai_ops,
  1687. },
  1688. {
  1689. .name = "msm_dig_cdc_dai_tx1",
  1690. .id = AIF1_CAP,
  1691. .capture = { /* Support maximum range */
  1692. .stream_name = "AIF1 Capture",
  1693. .channels_min = 1,
  1694. .channels_max = 4,
  1695. .rates = SNDRV_PCM_RATE_8000_48000,
  1696. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1697. },
  1698. .ops = &msm_dig_dai_ops,
  1699. },
  1700. {
  1701. .name = "msm_dig_cdc_dai_tx2",
  1702. .id = AIF3_SVA,
  1703. .capture = { /* Support maximum range */
  1704. .stream_name = "AIF2 Capture",
  1705. .channels_min = 1,
  1706. .channels_max = 2,
  1707. .rates = SNDRV_PCM_RATE_8000_48000,
  1708. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1709. },
  1710. .ops = &msm_dig_dai_ops,
  1711. },
  1712. {
  1713. .name = "msm_dig_cdc_dai_vifeed",
  1714. .id = AIF2_VIFEED,
  1715. .capture = { /* Support maximum range */
  1716. .stream_name = "AIF2 Capture",
  1717. .channels_min = 1,
  1718. .channels_max = 2,
  1719. .rates = SNDRV_PCM_RATE_8000_48000,
  1720. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1721. },
  1722. .ops = &msm_dig_dai_ops,
  1723. },
  1724. };
  1725. static struct regmap *msm_digital_get_regmap(struct device *dev)
  1726. {
  1727. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(dev);
  1728. return msm_dig_cdc->regmap;
  1729. }
  1730. static int msm_dig_cdc_suspend(struct snd_soc_codec *codec)
  1731. {
  1732. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1733. msm_dig_cdc->dapm_bias_off = 1;
  1734. return 0;
  1735. }
  1736. static int msm_dig_cdc_resume(struct snd_soc_codec *codec)
  1737. {
  1738. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(codec->dev);
  1739. msm_dig_cdc->dapm_bias_off = 0;
  1740. return 0;
  1741. }
  1742. static struct snd_soc_codec_driver soc_msm_dig_codec = {
  1743. .probe = msm_dig_cdc_soc_probe,
  1744. .remove = msm_dig_cdc_soc_remove,
  1745. .suspend = msm_dig_cdc_suspend,
  1746. .resume = msm_dig_cdc_resume,
  1747. .get_regmap = msm_digital_get_regmap,
  1748. .component_driver = {
  1749. .controls = msm_dig_snd_controls,
  1750. .num_controls = ARRAY_SIZE(msm_dig_snd_controls),
  1751. .dapm_widgets = msm_dig_dapm_widgets,
  1752. .num_dapm_widgets = ARRAY_SIZE(msm_dig_dapm_widgets),
  1753. .dapm_routes = audio_dig_map,
  1754. .num_dapm_routes = ARRAY_SIZE(audio_dig_map),
  1755. },
  1756. };
  1757. const struct regmap_config msm_digital_regmap_config = {
  1758. .reg_bits = 32,
  1759. .reg_stride = 4,
  1760. .val_bits = 8,
  1761. .lock = enable_digital_callback,
  1762. .unlock = disable_digital_callback,
  1763. .cache_type = REGCACHE_FLAT,
  1764. .reg_defaults = msm89xx_cdc_core_defaults,
  1765. .num_reg_defaults = MSM89XX_CDC_CORE_MAX_REGISTER,
  1766. .writeable_reg = msm89xx_cdc_core_writeable_reg,
  1767. .readable_reg = msm89xx_cdc_core_readable_reg,
  1768. .volatile_reg = msm89xx_cdc_core_volatile_reg,
  1769. .reg_format_endian = REGMAP_ENDIAN_NATIVE,
  1770. .val_format_endian = REGMAP_ENDIAN_NATIVE,
  1771. .max_register = MSM89XX_CDC_CORE_MAX_REGISTER,
  1772. };
  1773. static int msm_dig_cdc_probe(struct platform_device *pdev)
  1774. {
  1775. int ret;
  1776. u32 dig_cdc_addr;
  1777. struct msm_dig_priv *msm_dig_cdc;
  1778. struct dig_ctrl_platform_data *pdata;
  1779. msm_dig_cdc = devm_kzalloc(&pdev->dev, sizeof(struct msm_dig_priv),
  1780. GFP_KERNEL);
  1781. if (!msm_dig_cdc)
  1782. return -ENOMEM;
  1783. pdata = dev_get_platdata(&pdev->dev);
  1784. if (!pdata) {
  1785. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1786. __func__);
  1787. ret = -EINVAL;
  1788. goto rtn;
  1789. }
  1790. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1791. &dig_cdc_addr);
  1792. if (ret) {
  1793. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1794. __func__, "reg");
  1795. return ret;
  1796. }
  1797. msm_dig_cdc->dig_base = ioremap(dig_cdc_addr,
  1798. MSM89XX_CDC_CORE_MAX_REGISTER);
  1799. if (msm_dig_cdc->dig_base == NULL) {
  1800. dev_err(&pdev->dev, "%s ioremap failed\n", __func__);
  1801. return -ENOMEM;
  1802. }
  1803. msm_dig_cdc->regmap =
  1804. devm_regmap_init_mmio_clk(&pdev->dev, NULL,
  1805. msm_dig_cdc->dig_base, &msm_digital_regmap_config);
  1806. msm_dig_cdc->update_clkdiv = pdata->update_clkdiv;
  1807. msm_dig_cdc->get_cdc_version = pdata->get_cdc_version;
  1808. msm_dig_cdc->handle = pdata->handle;
  1809. msm_dig_cdc->register_notifier = pdata->register_notifier;
  1810. dev_set_drvdata(&pdev->dev, msm_dig_cdc);
  1811. snd_soc_register_codec(&pdev->dev, &soc_msm_dig_codec,
  1812. msm_codec_dais, ARRAY_SIZE(msm_codec_dais));
  1813. dev_dbg(&pdev->dev, "%s: registered DIG CODEC 0x%x\n",
  1814. __func__, dig_cdc_addr);
  1815. rtn:
  1816. return ret;
  1817. }
  1818. static int msm_dig_cdc_remove(struct platform_device *pdev)
  1819. {
  1820. snd_soc_unregister_codec(&pdev->dev);
  1821. return 0;
  1822. }
  1823. #ifdef CONFIG_PM
  1824. static int msm_dig_suspend(struct device *dev)
  1825. {
  1826. struct msm_asoc_mach_data *pdata;
  1827. struct msm_dig_priv *msm_dig_cdc = dev_get_drvdata(dev);
  1828. if (!registered_digcodec || !msm_dig_cdc) {
  1829. pr_debug("%s:digcodec not initialized, return\n", __func__);
  1830. return 0;
  1831. }
  1832. pdata = snd_soc_card_get_drvdata(registered_digcodec->component.card);
  1833. if (!pdata) {
  1834. pr_debug("%s:card not initialized, return\n", __func__);
  1835. return 0;
  1836. }
  1837. if (msm_dig_cdc->dapm_bias_off) {
  1838. pr_debug("%s: mclk cnt = %d, mclk_enabled = %d\n",
  1839. __func__, atomic_read(&pdata->int_mclk0_rsc_ref),
  1840. atomic_read(&pdata->int_mclk0_enabled));
  1841. if (atomic_read(&pdata->int_mclk0_enabled) == true) {
  1842. cancel_delayed_work_sync(
  1843. &pdata->disable_int_mclk0_work);
  1844. mutex_lock(&pdata->cdc_int_mclk0_mutex);
  1845. pdata->digital_cdc_core_clk.enable = 0;
  1846. afe_set_lpass_clock_v2(AFE_PORT_ID_INT0_MI2S_RX,
  1847. &pdata->digital_cdc_core_clk);
  1848. atomic_set(&pdata->int_mclk0_enabled, false);
  1849. mutex_unlock(&pdata->cdc_int_mclk0_mutex);
  1850. }
  1851. }
  1852. return 0;
  1853. }
  1854. static int msm_dig_resume(struct device *dev)
  1855. {
  1856. return 0;
  1857. }
  1858. static const struct dev_pm_ops msm_dig_pm_ops = {
  1859. .suspend_late = msm_dig_suspend,
  1860. .resume_early = msm_dig_resume,
  1861. };
  1862. #endif
  1863. static const struct of_device_id msm_dig_cdc_of_match[] = {
  1864. {.compatible = "qcom,msm-digital-codec"},
  1865. {},
  1866. };
  1867. static struct platform_driver msm_digcodec_driver = {
  1868. .driver = {
  1869. .owner = THIS_MODULE,
  1870. .name = DRV_NAME,
  1871. .of_match_table = msm_dig_cdc_of_match,
  1872. #ifdef CONFIG_PM
  1873. .pm = &msm_dig_pm_ops,
  1874. #endif
  1875. },
  1876. .probe = msm_dig_cdc_probe,
  1877. .remove = msm_dig_cdc_remove,
  1878. };
  1879. module_platform_driver(msm_digcodec_driver);
  1880. MODULE_DESCRIPTION("MSM Audio Digital codec driver");
  1881. MODULE_LICENSE("GPL v2");