cam_cdm_util.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/types.h>
  7. #include <linux/kernel.h>
  8. #include <linux/errno.h>
  9. #include <linux/bug.h>
  10. #include "cam_cdm_intf_api.h"
  11. #include "cam_cdm_util.h"
  12. #include "cam_cdm.h"
  13. #include "cam_io_util.h"
  14. #define CAM_CDM_DWORD 4
  15. #define CAM_CDM_SW_CMD_COUNT 2
  16. #define CAM_CMD_LENGTH_MASK 0xFFFF
  17. #define CAM_CDM_COMMAND_OFFSET 24
  18. #define CAM_CDM_REG_OFFSET_MASK 0x00FFFFFF
  19. #define CAM_CDM_DMI_DATA_HI_OFFSET 8
  20. #define CAM_CDM_DMI_DATA_OFFSET 8
  21. #define CAM_CDM_DMI_DATA_LO_OFFSET 12
  22. static unsigned int CDMCmdHeaderSizes[
  23. CAM_CDM_CMD_PRIVATE_BASE + CAM_CDM_SW_CMD_COUNT] = {
  24. 0, /* UNUSED*/
  25. 3, /* DMI*/
  26. 0, /* UNUSED*/
  27. 2, /* RegContinuous*/
  28. 1, /* RegRandom*/
  29. 2, /* BUFFER_INDIREC*/
  30. 2, /* GenerateIRQ*/
  31. 3, /* WaitForEvent*/
  32. 1, /* ChangeBase*/
  33. 1, /* PERF_CONTROL*/
  34. 3, /* DMI32*/
  35. 3, /* DMI64*/
  36. 3, /* WaitCompEvent*/
  37. 3, /* ClearCompEvent*/
  38. 3, /* WaitPrefetchDisable*/
  39. };
  40. /**
  41. * struct cdm_regrandom_cmd - Definition for CDM random register command.
  42. * @count: Number of register writes
  43. * @reserved: reserved bits
  44. * @cmd: Command ID (CDMCmd)
  45. */
  46. struct cdm_regrandom_cmd {
  47. unsigned int count : 16;
  48. unsigned int reserved : 8;
  49. unsigned int cmd : 8;
  50. } __attribute__((__packed__));
  51. /**
  52. * struct cdm_regcontinuous_cmd - Definition for a CDM register range command.
  53. * @count: Number of register writes
  54. * @reserved0: reserved bits
  55. * @cmd: Command ID (CDMCmd)
  56. * @offset: Start address of the range of registers
  57. * @reserved1: reserved bits
  58. */
  59. struct cdm_regcontinuous_cmd {
  60. unsigned int count : 16;
  61. unsigned int reserved0 : 8;
  62. unsigned int cmd : 8;
  63. unsigned int offset : 24;
  64. unsigned int reserved1 : 8;
  65. } __attribute__((__packed__));
  66. /**
  67. * struct cdm_dmi_cmd - Definition for a CDM DMI command.
  68. * @length: Number of bytes in LUT - 1
  69. * @reserved: reserved bits
  70. * @cmd: Command ID (CDMCmd)
  71. * @addr: Address of the LUT in memory
  72. * @DMIAddr: Address of the target DMI config register
  73. * @DMISel: DMI identifier
  74. */
  75. struct cdm_dmi_cmd {
  76. unsigned int length : 16;
  77. unsigned int reserved : 8;
  78. unsigned int cmd : 8;
  79. unsigned int addr;
  80. unsigned int DMIAddr : 24;
  81. unsigned int DMISel : 8;
  82. } __attribute__((__packed__));
  83. /**
  84. * struct cdm_indirect_cmd - Definition for a CDM indirect buffer command.
  85. * @length: Number of bytes in buffer - 1
  86. * @reserved: reserved bits
  87. * @cmd: Command ID (CDMCmd)
  88. * @addr: Device address of the indirect buffer
  89. */
  90. struct cdm_indirect_cmd {
  91. unsigned int length : 16;
  92. unsigned int reserved : 8;
  93. unsigned int cmd : 8;
  94. unsigned int addr;
  95. } __attribute__((__packed__));
  96. /**
  97. * struct cdm_changebase_cmd - Definition for CDM base address change command.
  98. * @base: Base address to be changed to
  99. * @cmd:Command ID (CDMCmd)
  100. */
  101. struct cdm_changebase_cmd {
  102. unsigned int base : 24;
  103. unsigned int cmd : 8;
  104. } __attribute__((__packed__));
  105. /**
  106. * struct cdm_wait_event_cmd - Definition for a CDM Gen IRQ command.
  107. * @mask: Mask for the events
  108. * @id: ID to read back for debug
  109. * @iw_reserved: reserved bits
  110. * @iw: iw AHB write bit
  111. * @cmd:Command ID (CDMCmd)
  112. * @offset: Offset to where data is written
  113. * @offset_reserved: reserved bits
  114. * @data: data returned in IRQ_USR_DATA
  115. */
  116. struct cdm_wait_event_cmd {
  117. unsigned int mask : 8;
  118. unsigned int id : 8;
  119. unsigned int iw_reserved : 7;
  120. unsigned int iw : 1;
  121. unsigned int cmd : 8;
  122. unsigned int offset : 24;
  123. unsigned int offset_reserved : 8;
  124. unsigned int data;
  125. } __attribute__((__packed__));
  126. /**
  127. * struct cdm_genirq_cmd - Definition for a CDM Wait event command.
  128. * @reserved: reserved bits
  129. * @cmd:Command ID (CDMCmd)
  130. * @userdata: userdata returned in IRQ_USR_DATA
  131. */
  132. struct cdm_genirq_cmd {
  133. unsigned int reserved : 24;
  134. unsigned int cmd : 8;
  135. unsigned int userdata;
  136. } __attribute__((__packed__));
  137. /**
  138. * struct cdm_perf_ctrl_cmd_t - Definition for CDM perf control command.
  139. * @perf: perf command
  140. * @reserved: reserved bits
  141. * @cmd:Command ID (CDMCmd)
  142. */
  143. struct cdm_perf_ctrl_cmd {
  144. unsigned int perf : 2;
  145. unsigned int reserved : 22;
  146. unsigned int cmd : 8;
  147. } __attribute__((__packed__));
  148. struct cdm_wait_comp_event_cmd {
  149. unsigned int reserved : 8;
  150. unsigned int id : 8;
  151. unsigned int id_reserved: 8;
  152. unsigned int cmd : 8;
  153. unsigned int mask1;
  154. unsigned int mask2;
  155. } __attribute__((__packed__));
  156. struct cdm_clear_comp_event_cmd {
  157. unsigned int reserved : 8;
  158. unsigned int id : 8;
  159. unsigned int id_reserved: 8;
  160. unsigned int cmd : 8;
  161. unsigned int mask1;
  162. unsigned int mask2;
  163. } __attribute__((__packed__));
  164. struct cdm_prefetch_disable_event_cmd {
  165. unsigned int reserved : 8;
  166. unsigned int id : 8;
  167. unsigned int id_reserved: 8;
  168. unsigned int cmd : 8;
  169. unsigned int mask1;
  170. unsigned int mask2;
  171. } __attribute__((__packed__));
  172. uint32_t cam_cdm_get_cmd_header_size(unsigned int command)
  173. {
  174. return CDMCmdHeaderSizes[command];
  175. }
  176. uint32_t cam_cdm_required_size_dmi(void)
  177. {
  178. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_DMI);
  179. }
  180. uint32_t cam_cdm_required_size_reg_continuous(uint32_t numVals)
  181. {
  182. if (!numVals) {
  183. CAM_WARN(CAM_CDM, "numVals cant be 0");
  184. return 0;
  185. }
  186. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT) + numVals;
  187. }
  188. uint32_t cam_cdm_required_size_reg_random(uint32_t numRegVals)
  189. {
  190. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_RANDOM) +
  191. (2 * numRegVals);
  192. }
  193. uint32_t cam_cdm_required_size_indirect(void)
  194. {
  195. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_BUFF_INDIRECT);
  196. }
  197. uint32_t cam_cdm_required_size_genirq(void)
  198. {
  199. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_GEN_IRQ);
  200. }
  201. uint32_t cam_cdm_required_size_wait_event(void)
  202. {
  203. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_WAIT_EVENT);
  204. }
  205. uint32_t cam_cdm_required_size_changebase(void)
  206. {
  207. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_CHANGE_BASE);
  208. }
  209. uint32_t cam_cdm_required_size_comp_wait(void)
  210. {
  211. return cam_cdm_get_cmd_header_size(CAM_CDM_CMD_COMP_WAIT);
  212. }
  213. uint32_t cam_cdm_required_size_clear_comp_event(void)
  214. {
  215. return cam_cdm_get_cmd_header_size(CAM_CDM_CLEAR_COMP_WAIT);
  216. }
  217. uint32_t cam_cdm_required_size_prefetch_disable(void)
  218. {
  219. return cam_cdm_get_cmd_header_size(CAM_CDM_WAIT_PREFETCH_DISABLE);
  220. }
  221. uint32_t cam_cdm_offsetof_dmi_addr(void)
  222. {
  223. return offsetof(struct cdm_dmi_cmd, addr);
  224. }
  225. uint32_t cam_cdm_offsetof_indirect_addr(void)
  226. {
  227. return offsetof(struct cdm_indirect_cmd, addr);
  228. }
  229. uint32_t *cam_cdm_write_dmi(uint32_t *pCmdBuffer, uint8_t dmiCmd,
  230. uint32_t DMIAddr, uint8_t DMISel, uint32_t dmiBufferAddr,
  231. uint32_t length)
  232. {
  233. struct cdm_dmi_cmd *pHeader = (struct cdm_dmi_cmd *)pCmdBuffer;
  234. pHeader->cmd = CAM_CDM_CMD_DMI;
  235. pHeader->addr = dmiBufferAddr;
  236. pHeader->length = length;
  237. pHeader->DMIAddr = DMIAddr;
  238. pHeader->DMISel = DMISel;
  239. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_DMI);
  240. return pCmdBuffer;
  241. }
  242. uint32_t *cam_cdm_write_regcontinuous(uint32_t *pCmdBuffer, uint32_t reg,
  243. uint32_t numVals, uint32_t *pVals)
  244. {
  245. uint32_t i;
  246. struct cdm_regcontinuous_cmd *pHeader =
  247. (struct cdm_regcontinuous_cmd *)pCmdBuffer;
  248. pHeader->count = numVals;
  249. pHeader->cmd = CAM_CDM_CMD_REG_CONT;
  250. pHeader->reserved0 = 0;
  251. pHeader->reserved1 = 0;
  252. pHeader->offset = reg;
  253. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT);
  254. for (i = 0; i < numVals; i++)
  255. (((uint32_t *)pCmdBuffer)[i]) = (((uint32_t *)pVals)[i]);
  256. pCmdBuffer += numVals;
  257. return pCmdBuffer;
  258. }
  259. uint32_t *cam_cdm_write_regrandom(uint32_t *pCmdBuffer, uint32_t numRegVals,
  260. uint32_t *pRegVals)
  261. {
  262. uint32_t i;
  263. uint32_t *dst, *src;
  264. struct cdm_regrandom_cmd *pHeader =
  265. (struct cdm_regrandom_cmd *)pCmdBuffer;
  266. if (!numRegVals) {
  267. CAM_ERR(CAM_CDM, "Number of reg-val pairs can not be 0");
  268. return pCmdBuffer;
  269. }
  270. pHeader->count = numRegVals;
  271. pHeader->cmd = CAM_CDM_CMD_REG_RANDOM;
  272. pHeader->reserved = 0;
  273. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_RANDOM);
  274. dst = pCmdBuffer;
  275. src = pRegVals;
  276. for (i = 0; i < numRegVals; i++) {
  277. *dst++ = *src++;
  278. *dst++ = *src++;
  279. }
  280. return dst;
  281. }
  282. uint32_t *cam_cdm_write_indirect(uint32_t *pCmdBuffer, uint32_t indirectBufAddr,
  283. uint32_t length)
  284. {
  285. struct cdm_indirect_cmd *pHeader =
  286. (struct cdm_indirect_cmd *)pCmdBuffer;
  287. pHeader->cmd = CAM_CDM_CMD_BUFF_INDIRECT;
  288. pHeader->addr = indirectBufAddr;
  289. pHeader->length = length - 1;
  290. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_BUFF_INDIRECT);
  291. return pCmdBuffer;
  292. }
  293. void cam_cdm_write_genirq(uint32_t *pCmdBuffer, uint32_t userdata,
  294. bool bit_wr_enable, uint32_t fifo_idx)
  295. {
  296. struct cdm_genirq_cmd *pHeader = (struct cdm_genirq_cmd *)pCmdBuffer;
  297. CAM_DBG(CAM_CDM, "userdata 0x%x, fifo_idx %d",
  298. userdata, fifo_idx);
  299. if (bit_wr_enable)
  300. pHeader->reserved = (unsigned int)((fifo_idx << 1)
  301. | (unsigned int)(bit_wr_enable));
  302. pHeader->cmd = CAM_CDM_CMD_GEN_IRQ;
  303. pHeader->userdata = (userdata << (8 * fifo_idx));
  304. }
  305. uint32_t *cam_cdm_write_wait_event(uint32_t *pcmdbuffer, uint32_t iw,
  306. uint32_t id, uint32_t mask,
  307. uint32_t offset, uint32_t data)
  308. {
  309. struct cdm_wait_event_cmd *pheader =
  310. (struct cdm_wait_event_cmd *)pcmdbuffer;
  311. pheader->cmd = CAM_CDM_CMD_WAIT_EVENT;
  312. pheader->mask = mask;
  313. pheader->data = data;
  314. pheader->id = id;
  315. pheader->iw = iw;
  316. pheader->offset = offset;
  317. pheader->iw_reserved = 0;
  318. pheader->offset_reserved = 0;
  319. pcmdbuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_WAIT_EVENT);
  320. return pcmdbuffer;
  321. }
  322. uint32_t *cam_cdm_write_changebase(uint32_t *pCmdBuffer, uint32_t base)
  323. {
  324. struct cdm_changebase_cmd *pHeader =
  325. (struct cdm_changebase_cmd *)pCmdBuffer;
  326. CAM_DBG(CAM_CDM, "Change to base 0x%x", base);
  327. pHeader->cmd = CAM_CDM_CMD_CHANGE_BASE;
  328. pHeader->base = base;
  329. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_CHANGE_BASE);
  330. return pCmdBuffer;
  331. }
  332. uint32_t *cam_cdm_write_wait_comp_event(
  333. uint32_t *pCmdBuffer, uint32_t mask1, uint32_t mask2)
  334. {
  335. struct cdm_wait_comp_event_cmd *pHeader =
  336. (struct cdm_wait_comp_event_cmd *)pCmdBuffer;
  337. pHeader->cmd = CAM_CDM_CMD_COMP_WAIT;
  338. pHeader->mask1 = mask1;
  339. pHeader->mask2 = mask2;
  340. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_COMP_WAIT);
  341. return pCmdBuffer;
  342. }
  343. uint32_t *cam_cdm_write_clear_comp_event(
  344. uint32_t *pCmdBuffer, uint32_t mask1, uint32_t mask2)
  345. {
  346. struct cdm_clear_comp_event_cmd *pHeader =
  347. (struct cdm_clear_comp_event_cmd *)pCmdBuffer;
  348. pHeader->cmd = CAM_CDM_CLEAR_COMP_WAIT;
  349. pHeader->mask1 = mask1;
  350. pHeader->mask2 = mask2;
  351. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_CLEAR_COMP_WAIT);
  352. return pCmdBuffer;
  353. }
  354. uint32_t *cam_cdm_write_wait_prefetch_disable(
  355. uint32_t *pCmdBuffer,
  356. uint32_t id,
  357. uint32_t mask1,
  358. uint32_t mask2)
  359. {
  360. struct cdm_prefetch_disable_event_cmd *pHeader =
  361. (struct cdm_prefetch_disable_event_cmd *)pCmdBuffer;
  362. pHeader->cmd = CAM_CDM_WAIT_PREFETCH_DISABLE;
  363. pHeader->id = id;
  364. pHeader->mask1 = mask1;
  365. pHeader->mask2 = mask2;
  366. pCmdBuffer += cam_cdm_get_cmd_header_size(CAM_CDM_WAIT_PREFETCH_DISABLE);
  367. return pCmdBuffer;
  368. }
  369. struct cam_cdm_utils_ops CDM170_ops = {
  370. .cdm_get_cmd_header_size = cam_cdm_get_cmd_header_size,
  371. .cdm_required_size_dmi = cam_cdm_required_size_dmi,
  372. .cdm_required_size_reg_continuous = cam_cdm_required_size_reg_continuous,
  373. .cdm_required_size_reg_random = cam_cdm_required_size_reg_random,
  374. .cdm_required_size_indirect = cam_cdm_required_size_indirect,
  375. .cdm_required_size_genirq = cam_cdm_required_size_genirq,
  376. .cdm_required_size_wait_event = cam_cdm_required_size_wait_event,
  377. .cdm_required_size_changebase = cam_cdm_required_size_changebase,
  378. .cdm_required_size_comp_wait = cam_cdm_required_size_comp_wait,
  379. .cdm_required_size_clear_comp_event = cam_cdm_required_size_clear_comp_event,
  380. .cdm_required_size_prefetch_disable = cam_cdm_required_size_prefetch_disable,
  381. .cdm_offsetof_dmi_addr = cam_cdm_offsetof_dmi_addr,
  382. .cdm_offsetof_indirect_addr = cam_cdm_offsetof_indirect_addr,
  383. .cdm_write_dmi = cam_cdm_write_dmi,
  384. .cdm_write_regcontinuous = cam_cdm_write_regcontinuous,
  385. .cdm_write_regrandom = cam_cdm_write_regrandom,
  386. .cdm_write_indirect = cam_cdm_write_indirect,
  387. .cdm_write_genirq = cam_cdm_write_genirq,
  388. .cdm_write_wait_event = cam_cdm_write_wait_event,
  389. .cdm_write_changebase = cam_cdm_write_changebase,
  390. .cdm_write_wait_comp_event = cam_cdm_write_wait_comp_event,
  391. .cdm_write_clear_comp_event = cam_cdm_write_clear_comp_event,
  392. .cdm_write_wait_prefetch_disable = cam_cdm_write_wait_prefetch_disable,
  393. };
  394. int cam_cdm_get_ioremap_from_base(uint32_t hw_base,
  395. uint32_t base_array_size,
  396. struct cam_soc_reg_map *base_table[CAM_SOC_MAX_BLOCK],
  397. void __iomem **device_base)
  398. {
  399. int ret = -EINVAL, i;
  400. for (i = 0; i < base_array_size; i++) {
  401. if (base_table[i])
  402. CAM_DBG(CAM_CDM, "In loop %d ioremap for %x addr=%x",
  403. i, (base_table[i])->mem_cam_base, hw_base);
  404. if ((base_table[i]) &&
  405. ((base_table[i])->mem_cam_base == hw_base)) {
  406. *device_base = (base_table[i])->mem_base;
  407. ret = 0;
  408. break;
  409. }
  410. }
  411. return ret;
  412. }
  413. static int cam_cdm_util_reg_cont_write(void __iomem *base_addr,
  414. uint32_t *cmd_buf, uint32_t cmd_buf_size, uint32_t *used_bytes)
  415. {
  416. int ret = 0;
  417. uint32_t *data;
  418. struct cdm_regcontinuous_cmd *reg_cont;
  419. if ((cmd_buf_size < cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT)) ||
  420. (!base_addr)) {
  421. CAM_ERR(CAM_CDM, "invalid base addr and data length %d %pK",
  422. cmd_buf_size, base_addr);
  423. return -EINVAL;
  424. }
  425. reg_cont = (struct cdm_regcontinuous_cmd *)cmd_buf;
  426. if ((!reg_cont->count) || (((reg_cont->count * sizeof(uint32_t)) +
  427. cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT)) >
  428. cmd_buf_size)) {
  429. CAM_ERR(CAM_CDM, "buffer size %d is not sufficient for count%d",
  430. cmd_buf_size, reg_cont->count);
  431. return -EINVAL;
  432. }
  433. data = cmd_buf + cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT);
  434. cam_io_memcpy(base_addr + reg_cont->offset, data,
  435. reg_cont->count * sizeof(uint32_t));
  436. *used_bytes = (reg_cont->count * sizeof(uint32_t)) +
  437. (4 * cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT));
  438. return ret;
  439. }
  440. static int cam_cdm_util_reg_random_write(void __iomem *base_addr,
  441. uint32_t *cmd_buf, uint32_t cmd_buf_size, uint32_t *used_bytes)
  442. {
  443. uint32_t i;
  444. struct cdm_regrandom_cmd *reg_random;
  445. uint32_t *data;
  446. if (!base_addr) {
  447. CAM_ERR(CAM_CDM, "invalid base address");
  448. return -EINVAL;
  449. }
  450. reg_random = (struct cdm_regrandom_cmd *) cmd_buf;
  451. if ((!reg_random->count) || (((reg_random->count * (sizeof(uint32_t) * 2)) +
  452. cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_RANDOM)) >
  453. cmd_buf_size)) {
  454. CAM_ERR(CAM_CDM, "invalid reg_count %d cmd_buf_size %d",
  455. reg_random->count, cmd_buf_size);
  456. return -EINVAL;
  457. }
  458. data = cmd_buf + cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_RANDOM);
  459. for (i = 0; i < reg_random->count; i++) {
  460. CAM_DBG(CAM_CDM, "reg random: offset %pK, value 0x%x",
  461. ((void __iomem *)(base_addr + data[0])),
  462. data[1]);
  463. cam_io_w(data[1], base_addr + data[0]);
  464. data += 2;
  465. }
  466. *used_bytes = ((reg_random->count * (sizeof(uint32_t) * 2)) +
  467. (4 * cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_RANDOM)));
  468. return 0;
  469. }
  470. static int cam_cdm_util_swd_dmi_write(uint32_t cdm_cmd_type,
  471. void __iomem *base_addr, uint32_t *cmd_buf, uint32_t cmd_buf_size,
  472. uint32_t *used_bytes)
  473. {
  474. uint32_t i;
  475. struct cdm_dmi_cmd *swd_dmi;
  476. uint32_t *data;
  477. swd_dmi = (struct cdm_dmi_cmd *)cmd_buf;
  478. if (cmd_buf_size < (cam_cdm_required_size_dmi() + swd_dmi->length + 1)) {
  479. CAM_ERR(CAM_CDM, "invalid CDM_SWD_DMI length %d",
  480. swd_dmi->length + 1);
  481. return -EINVAL;
  482. }
  483. data = cmd_buf + cam_cdm_required_size_dmi();
  484. if (cdm_cmd_type == CAM_CDM_CMD_SWD_DMI_64) {
  485. for (i = 0; i < (swd_dmi->length + 1)/8; i++) {
  486. cam_io_w_mb(data[0], base_addr +
  487. swd_dmi->DMIAddr + CAM_CDM_DMI_DATA_LO_OFFSET);
  488. cam_io_w_mb(data[1], base_addr +
  489. swd_dmi->DMIAddr + CAM_CDM_DMI_DATA_HI_OFFSET);
  490. data += 2;
  491. }
  492. } else if (cdm_cmd_type == CAM_CDM_CMD_DMI) {
  493. for (i = 0; i < (swd_dmi->length + 1)/4; i++) {
  494. cam_io_w_mb(data[0], base_addr +
  495. swd_dmi->DMIAddr + CAM_CDM_DMI_DATA_OFFSET);
  496. data += 1;
  497. }
  498. } else {
  499. for (i = 0; i < (swd_dmi->length + 1)/4; i++) {
  500. cam_io_w_mb(data[0], base_addr +
  501. swd_dmi->DMIAddr + CAM_CDM_DMI_DATA_LO_OFFSET);
  502. data += 1;
  503. }
  504. }
  505. *used_bytes = (4 * cam_cdm_required_size_dmi()) + swd_dmi->length + 1;
  506. return 0;
  507. }
  508. int cam_cdm_util_cmd_buf_write(void __iomem **current_device_base,
  509. uint32_t *cmd_buf, uint32_t cmd_buf_size,
  510. struct cam_soc_reg_map *base_table[CAM_SOC_MAX_BLOCK],
  511. uint32_t base_array_size, uint8_t bl_tag)
  512. {
  513. int ret = 0;
  514. uint32_t cdm_cmd_type = 0;
  515. uint32_t used_bytes = 0;
  516. while (cmd_buf_size > 0) {
  517. CAM_DBG(CAM_CDM, "cmd data=%x", *cmd_buf);
  518. cdm_cmd_type = (*cmd_buf >> CAM_CDM_COMMAND_OFFSET);
  519. switch (cdm_cmd_type) {
  520. case CAM_CDM_CMD_REG_CONT: {
  521. ret = cam_cdm_util_reg_cont_write(*current_device_base,
  522. cmd_buf, cmd_buf_size, &used_bytes);
  523. if (ret)
  524. break;
  525. if (used_bytes > 0) {
  526. cmd_buf_size -= used_bytes;
  527. cmd_buf += used_bytes/4;
  528. }
  529. }
  530. break;
  531. case CAM_CDM_CMD_REG_RANDOM: {
  532. ret = cam_cdm_util_reg_random_write(
  533. *current_device_base, cmd_buf, cmd_buf_size,
  534. &used_bytes);
  535. if (ret)
  536. break;
  537. if (used_bytes > 0) {
  538. cmd_buf_size -= used_bytes;
  539. cmd_buf += used_bytes / 4;
  540. }
  541. }
  542. break;
  543. case CAM_CDM_CMD_DMI:
  544. case CAM_CDM_CMD_SWD_DMI_32:
  545. case CAM_CDM_CMD_SWD_DMI_64: {
  546. if (*current_device_base == 0) {
  547. CAM_ERR(CAM_CDM,
  548. "Got SWI DMI cmd =%d for invalid hw",
  549. cdm_cmd_type);
  550. ret = -EINVAL;
  551. break;
  552. }
  553. ret = cam_cdm_util_swd_dmi_write(cdm_cmd_type,
  554. *current_device_base, cmd_buf, cmd_buf_size,
  555. &used_bytes);
  556. if (ret)
  557. break;
  558. if (used_bytes > 0) {
  559. cmd_buf_size -= used_bytes;
  560. cmd_buf += used_bytes / 4;
  561. }
  562. }
  563. break;
  564. case CAM_CDM_CMD_CHANGE_BASE: {
  565. struct cdm_changebase_cmd *change_base_cmd =
  566. (struct cdm_changebase_cmd *)cmd_buf;
  567. ret = cam_cdm_get_ioremap_from_base(
  568. change_base_cmd->base, base_array_size,
  569. base_table, current_device_base);
  570. if (ret != 0) {
  571. CAM_ERR(CAM_CDM,
  572. "Get ioremap change base failed %x",
  573. change_base_cmd->base);
  574. break;
  575. }
  576. CAM_DBG(CAM_CDM, "Got ioremap for %x addr=%pK",
  577. change_base_cmd->base,
  578. current_device_base);
  579. cmd_buf_size -= (4 *
  580. cam_cdm_required_size_changebase());
  581. cmd_buf += cam_cdm_required_size_changebase();
  582. }
  583. break;
  584. default:
  585. CAM_ERR(CAM_CDM, "unsupported cdm_cmd_type type 0%x",
  586. cdm_cmd_type);
  587. ret = -EINVAL;
  588. break;
  589. }
  590. if (ret < 0)
  591. break;
  592. }
  593. return ret;
  594. }
  595. static long cam_cdm_util_dump_dmi_cmd(uint32_t *cmd_buf_addr,
  596. uint32_t *cmd_buf_addr_end)
  597. {
  598. long ret = 0;
  599. struct cdm_dmi_cmd *p_dmi_cmd;
  600. uint32_t *temp_ptr = cmd_buf_addr;
  601. p_dmi_cmd = (struct cdm_dmi_cmd *)cmd_buf_addr;
  602. temp_ptr += CDMCmdHeaderSizes[CAM_CDM_CMD_DMI];
  603. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_DMI];
  604. if (temp_ptr > cmd_buf_addr_end)
  605. CAM_ERR(CAM_CDM,
  606. "Invalid cmd start addr:%pK end addr:%pK",
  607. temp_ptr, cmd_buf_addr_end);
  608. CAM_INFO(CAM_CDM,
  609. "DMI: LEN: %u DMIAddr: 0x%X DMISel: 0x%X LUT_addr: 0x%X",
  610. p_dmi_cmd->length, p_dmi_cmd->DMIAddr,
  611. p_dmi_cmd->DMISel, p_dmi_cmd->addr);
  612. return ret;
  613. }
  614. static long cam_cdm_util_dump_buff_indirect(uint32_t *cmd_buf_addr,
  615. uint32_t *cmd_buf_addr_end)
  616. {
  617. long ret = 0;
  618. struct cdm_indirect_cmd *p_indirect_cmd;
  619. uint32_t *temp_ptr = cmd_buf_addr;
  620. p_indirect_cmd = (struct cdm_indirect_cmd *)cmd_buf_addr;
  621. temp_ptr += CDMCmdHeaderSizes[CAM_CDM_CMD_BUFF_INDIRECT];
  622. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_BUFF_INDIRECT];
  623. if (temp_ptr > cmd_buf_addr_end)
  624. CAM_ERR(CAM_CDM,
  625. "Invalid cmd start addr:%pK end addr:%pK",
  626. temp_ptr, cmd_buf_addr_end);
  627. CAM_INFO(CAM_CDM,
  628. "Buff Indirect: LEN: %u addr: 0x%X",
  629. p_indirect_cmd->length, p_indirect_cmd->addr);
  630. return ret;
  631. }
  632. static long cam_cdm_util_dump_reg_cont_cmd(uint32_t *cmd_buf_addr,
  633. uint32_t *cmd_buf_addr_end)
  634. {
  635. long ret = 0;
  636. struct cdm_regcontinuous_cmd *p_regcont_cmd;
  637. uint32_t *temp_ptr = cmd_buf_addr;
  638. int i = 0;
  639. p_regcont_cmd = (struct cdm_regcontinuous_cmd *)temp_ptr;
  640. temp_ptr += CDMCmdHeaderSizes[CAM_CDM_CMD_REG_CONT];
  641. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_REG_CONT];
  642. CAM_INFO(CAM_CDM, "REG_CONT: COUNT: %u OFFSET: 0x%X",
  643. p_regcont_cmd->count, p_regcont_cmd->offset);
  644. for (i = 0; i < p_regcont_cmd->count; i++) {
  645. if (temp_ptr > cmd_buf_addr_end) {
  646. CAM_ERR(CAM_CDM,
  647. "Invalid cmd(%d) start addr:%pK end addr:%pK",
  648. i, temp_ptr, cmd_buf_addr_end);
  649. break;
  650. }
  651. CAM_INFO(CAM_CDM, "DATA_%d: 0x%X", i,
  652. *temp_ptr);
  653. temp_ptr++;
  654. ret++;
  655. }
  656. return ret;
  657. }
  658. static long cam_cdm_util_dump_reg_random_cmd(uint32_t *cmd_buf_addr,
  659. uint32_t *cmd_buf_addr_end)
  660. {
  661. struct cdm_regrandom_cmd *p_regrand_cmd;
  662. uint32_t *temp_ptr = cmd_buf_addr;
  663. long ret = 0;
  664. int i = 0;
  665. p_regrand_cmd = (struct cdm_regrandom_cmd *)temp_ptr;
  666. temp_ptr += CDMCmdHeaderSizes[CAM_CDM_CMD_REG_RANDOM];
  667. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_REG_RANDOM];
  668. CAM_INFO(CAM_CDM, "REG_RAND: COUNT: %u",
  669. p_regrand_cmd->count);
  670. for (i = 0; i < p_regrand_cmd->count; i++) {
  671. if (temp_ptr > cmd_buf_addr_end) {
  672. CAM_ERR(CAM_CDM,
  673. "Invalid cmd(%d) start addr:%pK end addr:%pK",
  674. i, temp_ptr, cmd_buf_addr_end);
  675. break;
  676. }
  677. CAM_INFO(CAM_CDM, "OFFSET_%d: 0x%X DATA_%d: 0x%X",
  678. i, *temp_ptr & CAM_CDM_REG_OFFSET_MASK, i,
  679. *(temp_ptr + 1));
  680. temp_ptr += 2;
  681. ret += 2;
  682. }
  683. return ret;
  684. }
  685. static long cam_cdm_util_dump_gen_irq_cmd(uint32_t *cmd_buf_addr)
  686. {
  687. long ret = 0;
  688. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_GEN_IRQ];
  689. CAM_INFO(CAM_CDM, "GEN_IRQ");
  690. return ret;
  691. }
  692. static long cam_cdm_util_dump_wait_event_cmd(uint32_t *cmd_buf_addr)
  693. {
  694. long ret = 0;
  695. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_WAIT_EVENT];
  696. CAM_INFO(CAM_CDM, "WAIT_EVENT");
  697. return ret;
  698. }
  699. static long cam_cdm_util_dump_change_base_cmd(uint32_t *cmd_buf_addr,
  700. uint32_t *cmd_buf_addr_end)
  701. {
  702. long ret = 0;
  703. struct cdm_changebase_cmd *p_cbase_cmd;
  704. uint32_t *temp_ptr = cmd_buf_addr;
  705. if (temp_ptr > cmd_buf_addr_end) {
  706. CAM_ERR(CAM_CDM,
  707. "Invalid cmd start addr:%pK end addr:%pK",
  708. temp_ptr, cmd_buf_addr_end);
  709. return 0;
  710. }
  711. p_cbase_cmd = (struct cdm_changebase_cmd *)temp_ptr;
  712. temp_ptr += CDMCmdHeaderSizes[CAM_CDM_CMD_CHANGE_BASE];
  713. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_CHANGE_BASE];
  714. CAM_INFO(CAM_CDM, "CHANGE_BASE: 0x%X, curr cmd addr: %pK",
  715. p_cbase_cmd->base, temp_ptr);
  716. return ret;
  717. }
  718. static long cam_cdm_util_dump_comp_wait_event_cmd(uint32_t *cmd_buf_addr)
  719. {
  720. long ret = 0;
  721. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_COMP_WAIT];
  722. CAM_INFO(CAM_CDM, "WAIT_EVENT");
  723. return ret;
  724. }
  725. static long cam_cdm_util_dump_perf_ctrl_cmd(uint32_t *cmd_buf_addr)
  726. {
  727. long ret = 0;
  728. ret += CDMCmdHeaderSizes[CAM_CDM_CMD_PERF_CTRL];
  729. CAM_INFO(CAM_CDM, "PERF_CTRL");
  730. return ret;
  731. }
  732. void cam_cdm_util_dump_cmd_buf(
  733. uint32_t *cmd_buf_start, uint32_t *cmd_buf_end)
  734. {
  735. uint32_t *buf_now = cmd_buf_start;
  736. uint32_t *buf_end = cmd_buf_end;
  737. uint32_t cmd = 0;
  738. if (!cmd_buf_start || !cmd_buf_end) {
  739. CAM_ERR(CAM_CDM, "Invalid args");
  740. return;
  741. }
  742. do {
  743. cmd = *buf_now;
  744. cmd = cmd >> CAM_CDM_COMMAND_OFFSET;
  745. switch (cmd) {
  746. case CAM_CDM_CMD_DMI:
  747. case CAM_CDM_CMD_DMI_32:
  748. case CAM_CDM_CMD_DMI_64:
  749. buf_now += cam_cdm_util_dump_dmi_cmd(buf_now,
  750. buf_end);
  751. break;
  752. case CAM_CDM_CMD_REG_CONT:
  753. buf_now += cam_cdm_util_dump_reg_cont_cmd(buf_now,
  754. buf_end);
  755. break;
  756. case CAM_CDM_CMD_REG_RANDOM:
  757. buf_now += cam_cdm_util_dump_reg_random_cmd(buf_now,
  758. buf_end);
  759. break;
  760. case CAM_CDM_CMD_BUFF_INDIRECT:
  761. buf_now += cam_cdm_util_dump_buff_indirect(buf_now,
  762. buf_end);
  763. break;
  764. case CAM_CDM_CMD_GEN_IRQ:
  765. buf_now += cam_cdm_util_dump_gen_irq_cmd(buf_now);
  766. break;
  767. case CAM_CDM_CMD_WAIT_EVENT:
  768. buf_now += cam_cdm_util_dump_wait_event_cmd(buf_now);
  769. break;
  770. case CAM_CDM_CMD_CHANGE_BASE:
  771. buf_now += cam_cdm_util_dump_change_base_cmd(buf_now,
  772. buf_end);
  773. break;
  774. case CAM_CDM_CMD_PERF_CTRL:
  775. buf_now += cam_cdm_util_dump_perf_ctrl_cmd(buf_now);
  776. break;
  777. case CAM_CDM_CMD_COMP_WAIT:
  778. buf_now +=
  779. cam_cdm_util_dump_comp_wait_event_cmd(buf_now);
  780. break;
  781. default:
  782. CAM_ERR(CAM_CDM, "Invalid CMD: 0x%x buf 0x%x",
  783. cmd, *buf_now);
  784. buf_now++;
  785. break;
  786. }
  787. } while (buf_now <= cmd_buf_end);
  788. }
  789. static uint32_t cam_cdm_util_dump_reg_cont_cmd_v2(
  790. uint32_t *cmd_buf_addr,
  791. struct cam_cdm_cmd_buf_dump_info *dump_info)
  792. {
  793. int i;
  794. long ret;
  795. uint8_t *dst;
  796. size_t remain_len;
  797. uint32_t *temp_ptr = cmd_buf_addr;
  798. uint32_t *addr, *start;
  799. uint32_t min_len;
  800. struct cdm_regcontinuous_cmd *p_regcont_cmd;
  801. struct cam_cdm_cmd_dump_header *hdr;
  802. p_regcont_cmd = (struct cdm_regcontinuous_cmd *)temp_ptr;
  803. temp_ptr += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT);
  804. ret = cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_CONT);
  805. min_len = (sizeof(uint32_t) * p_regcont_cmd->count) +
  806. sizeof(struct cam_cdm_cmd_dump_header) +
  807. (2 * sizeof(uint32_t));
  808. remain_len = dump_info->dst_max_size - dump_info->dst_offset;
  809. if (remain_len < min_len) {
  810. CAM_WARN_RATE_LIMIT(CAM_CDM,
  811. "Dump buffer exhaust remain %zu min %u",
  812. remain_len, min_len);
  813. return ret;
  814. }
  815. dst = (char *)dump_info->dst_start + dump_info->dst_offset;
  816. hdr = (struct cam_cdm_cmd_dump_header *)dst;
  817. scnprintf(hdr->tag, CAM_CDM_CMD_TAG_MAX_LEN, "CDM_REG_CONT:");
  818. hdr->word_size = sizeof(uint32_t);
  819. addr = (uint32_t *)(dst + sizeof(struct cam_cdm_cmd_dump_header));
  820. start = addr;
  821. *addr++ = p_regcont_cmd->offset;
  822. *addr++ = p_regcont_cmd->count;
  823. for (i = 0; i < p_regcont_cmd->count; i++) {
  824. *addr = *temp_ptr;
  825. temp_ptr++;
  826. addr++;
  827. ret++;
  828. }
  829. hdr->size = hdr->word_size * (addr - start);
  830. dump_info->dst_offset += hdr->size +
  831. sizeof(struct cam_cdm_cmd_dump_header);
  832. return ret;
  833. }
  834. static uint32_t cam_cdm_util_dump_reg_random_cmd_v2(
  835. uint32_t *cmd_buf_addr,
  836. struct cam_cdm_cmd_buf_dump_info *dump_info)
  837. {
  838. int i;
  839. long ret;
  840. uint8_t *dst;
  841. uint32_t *temp_ptr = cmd_buf_addr;
  842. uint32_t *addr, *start;
  843. size_t remain_len;
  844. uint32_t min_len;
  845. struct cdm_regrandom_cmd *p_regrand_cmd;
  846. struct cam_cdm_cmd_dump_header *hdr;
  847. p_regrand_cmd = (struct cdm_regrandom_cmd *)temp_ptr;
  848. temp_ptr += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_RANDOM);
  849. ret = cam_cdm_get_cmd_header_size(CAM_CDM_CMD_REG_RANDOM);
  850. min_len = (2 * sizeof(uint32_t) * p_regrand_cmd->count) +
  851. sizeof(struct cam_cdm_cmd_dump_header) + sizeof(uint32_t);
  852. remain_len = dump_info->dst_max_size - dump_info->dst_offset;
  853. if (remain_len < min_len) {
  854. CAM_WARN_RATE_LIMIT(CAM_CDM,
  855. "Dump buffer exhaust remain %zu min %u",
  856. remain_len, min_len);
  857. return ret;
  858. }
  859. dst = (char *)dump_info->dst_start + dump_info->dst_offset;
  860. hdr = (struct cam_cdm_cmd_dump_header *)dst;
  861. scnprintf(hdr->tag, CAM_CDM_CMD_TAG_MAX_LEN, "CDM_REG_RANDOM:");
  862. hdr->word_size = sizeof(uint32_t);
  863. addr = (uint32_t *)(dst + sizeof(struct cam_cdm_cmd_dump_header));
  864. start = addr;
  865. *addr++ = p_regrand_cmd->count;
  866. for (i = 0; i < p_regrand_cmd->count; i++) {
  867. addr[0] = temp_ptr[0] & CAM_CDM_REG_OFFSET_MASK;
  868. addr[1] = temp_ptr[1];
  869. temp_ptr += 2;
  870. addr += 2;
  871. ret += 2;
  872. }
  873. hdr->size = hdr->word_size * (addr - start);
  874. dump_info->dst_offset += hdr->size +
  875. sizeof(struct cam_cdm_cmd_dump_header);
  876. return ret;
  877. }
  878. int cam_cdm_util_dump_cmd_bufs_v2(
  879. struct cam_cdm_cmd_buf_dump_info *dump_info)
  880. {
  881. uint32_t cmd;
  882. uint32_t *buf_now;
  883. int rc = 0;
  884. if (!dump_info || !dump_info->src_start || !dump_info->src_end ||
  885. !dump_info->dst_start) {
  886. CAM_INFO(CAM_CDM, "Invalid args");
  887. return -EINVAL;
  888. }
  889. buf_now = dump_info->src_start;
  890. do {
  891. if (dump_info->dst_offset >= dump_info->dst_max_size) {
  892. CAM_WARN(CAM_CDM,
  893. "Dump overshoot offset %zu size %zu",
  894. dump_info->dst_offset,
  895. dump_info->dst_max_size);
  896. return -ENOSPC;
  897. }
  898. cmd = *buf_now;
  899. cmd = cmd >> CAM_CDM_COMMAND_OFFSET;
  900. switch (cmd) {
  901. case CAM_CDM_CMD_DMI:
  902. case CAM_CDM_CMD_DMI_32:
  903. case CAM_CDM_CMD_DMI_64:
  904. buf_now += cam_cdm_get_cmd_header_size(CAM_CDM_CMD_DMI);
  905. break;
  906. case CAM_CDM_CMD_REG_CONT:
  907. buf_now += cam_cdm_util_dump_reg_cont_cmd_v2(buf_now,
  908. dump_info);
  909. break;
  910. case CAM_CDM_CMD_REG_RANDOM:
  911. buf_now += cam_cdm_util_dump_reg_random_cmd_v2(buf_now,
  912. dump_info);
  913. break;
  914. case CAM_CDM_CMD_BUFF_INDIRECT:
  915. buf_now += cam_cdm_get_cmd_header_size(
  916. CAM_CDM_CMD_BUFF_INDIRECT);
  917. break;
  918. case CAM_CDM_CMD_GEN_IRQ:
  919. buf_now += cam_cdm_get_cmd_header_size(
  920. CAM_CDM_CMD_GEN_IRQ);
  921. break;
  922. case CAM_CDM_CMD_WAIT_EVENT:
  923. buf_now += cam_cdm_get_cmd_header_size(
  924. CAM_CDM_CMD_WAIT_EVENT);
  925. break;
  926. case CAM_CDM_CMD_CHANGE_BASE:
  927. buf_now += cam_cdm_get_cmd_header_size(
  928. CAM_CDM_CMD_CHANGE_BASE);
  929. break;
  930. case CAM_CDM_CMD_PERF_CTRL:
  931. buf_now += cam_cdm_get_cmd_header_size(
  932. CAM_CDM_CMD_PERF_CTRL);
  933. break;
  934. case CAM_CDM_CMD_COMP_WAIT:
  935. buf_now += cam_cdm_get_cmd_header_size(
  936. CAM_CDM_CMD_COMP_WAIT);
  937. break;
  938. default:
  939. CAM_ERR(CAM_CDM, "Invalid CMD: 0x%x", cmd);
  940. buf_now++;
  941. break;
  942. }
  943. } while (buf_now <= dump_info->src_end);
  944. return rc;
  945. }