dsi_ctrl.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const struct of_device_id msm_dsi_of_match[] = {
  47. {
  48. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  49. .data = &dsi_ctrl_v1_4,
  50. },
  51. {
  52. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  53. .data = &dsi_ctrl_v2_0,
  54. },
  55. {
  56. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  57. .data = &dsi_ctrl_v2_2,
  58. },
  59. {
  60. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  61. .data = &dsi_ctrl_v2_3,
  62. },
  63. {
  64. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  65. .data = &dsi_ctrl_v2_4,
  66. },
  67. {
  68. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  69. .data = &dsi_ctrl_v2_5,
  70. },
  71. {}
  72. };
  73. #ifdef CONFIG_DEBUG_FS
  74. static ssize_t debugfs_state_info_read(struct file *file,
  75. char __user *buff,
  76. size_t count,
  77. loff_t *ppos)
  78. {
  79. struct dsi_ctrl *dsi_ctrl = file->private_data;
  80. char *buf;
  81. u32 len = 0;
  82. if (!dsi_ctrl)
  83. return -ENODEV;
  84. if (*ppos)
  85. return 0;
  86. buf = kzalloc(SZ_4K, GFP_KERNEL);
  87. if (!buf)
  88. return -ENOMEM;
  89. /* Dump current state */
  90. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  91. len += snprintf((buf + len), (SZ_4K - len),
  92. "\tCTRL_ENGINE = %s\n",
  93. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  94. len += snprintf((buf + len), (SZ_4K - len),
  95. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  96. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  97. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  98. /* Dump clock information */
  99. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  100. len += snprintf((buf + len), (SZ_4K - len),
  101. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  102. dsi_ctrl->clk_freq.byte_clk_rate,
  103. dsi_ctrl->clk_freq.pix_clk_rate,
  104. dsi_ctrl->clk_freq.esc_clk_rate);
  105. if (len > count)
  106. len = count;
  107. len = min_t(size_t, len, SZ_4K);
  108. if (copy_to_user(buff, buf, len)) {
  109. kfree(buf);
  110. return -EFAULT;
  111. }
  112. *ppos += len;
  113. kfree(buf);
  114. return len;
  115. }
  116. static ssize_t debugfs_reg_dump_read(struct file *file,
  117. char __user *buff,
  118. size_t count,
  119. loff_t *ppos)
  120. {
  121. struct dsi_ctrl *dsi_ctrl = file->private_data;
  122. char *buf;
  123. u32 len = 0;
  124. struct dsi_clk_ctrl_info clk_info;
  125. int rc = 0;
  126. if (!dsi_ctrl)
  127. return -ENODEV;
  128. if (*ppos)
  129. return 0;
  130. buf = kzalloc(SZ_4K, GFP_KERNEL);
  131. if (!buf)
  132. return -ENOMEM;
  133. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  134. clk_info.clk_type = DSI_CORE_CLK;
  135. clk_info.clk_state = DSI_CLK_ON;
  136. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  137. if (rc) {
  138. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  139. kfree(buf);
  140. return rc;
  141. }
  142. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  143. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  144. buf, SZ_4K);
  145. clk_info.clk_state = DSI_CLK_OFF;
  146. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  147. if (rc) {
  148. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  149. kfree(buf);
  150. return rc;
  151. }
  152. if (len > count)
  153. len = count;
  154. len = min_t(size_t, len, SZ_4K);
  155. if (copy_to_user(buff, buf, len)) {
  156. kfree(buf);
  157. return -EFAULT;
  158. }
  159. *ppos += len;
  160. kfree(buf);
  161. return len;
  162. }
  163. static const struct file_operations state_info_fops = {
  164. .open = simple_open,
  165. .read = debugfs_state_info_read,
  166. };
  167. static const struct file_operations reg_dump_fops = {
  168. .open = simple_open,
  169. .read = debugfs_reg_dump_read,
  170. };
  171. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  172. struct dentry *parent)
  173. {
  174. int rc = 0;
  175. struct dentry *dir, *state_file, *reg_dump;
  176. char dbg_name[DSI_DEBUG_NAME_LEN];
  177. if (!dsi_ctrl || !parent) {
  178. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  179. return -EINVAL;
  180. }
  181. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  182. if (IS_ERR_OR_NULL(dir)) {
  183. rc = PTR_ERR(dir);
  184. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  185. rc);
  186. goto error;
  187. }
  188. state_file = debugfs_create_file("state_info",
  189. 0444,
  190. dir,
  191. dsi_ctrl,
  192. &state_info_fops);
  193. if (IS_ERR_OR_NULL(state_file)) {
  194. rc = PTR_ERR(state_file);
  195. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  196. goto error_remove_dir;
  197. }
  198. reg_dump = debugfs_create_file("reg_dump",
  199. 0444,
  200. dir,
  201. dsi_ctrl,
  202. &reg_dump_fops);
  203. if (IS_ERR_OR_NULL(reg_dump)) {
  204. rc = PTR_ERR(reg_dump);
  205. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  206. goto error_remove_dir;
  207. }
  208. dsi_ctrl->debugfs_root = dir;
  209. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  210. dsi_ctrl->cell_index);
  211. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  212. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  213. error_remove_dir:
  214. debugfs_remove(dir);
  215. error:
  216. return rc;
  217. }
  218. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  219. {
  220. debugfs_remove(dsi_ctrl->debugfs_root);
  221. return 0;
  222. }
  223. #else
  224. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  225. struct dentry *parent)
  226. {
  227. return 0;
  228. }
  229. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  230. {
  231. return 0;
  232. }
  233. #endif /* CONFIG_DEBUG_FS */
  234. static inline struct msm_gem_address_space*
  235. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  236. int domain)
  237. {
  238. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  239. return NULL;
  240. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  241. }
  242. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  243. {
  244. /*
  245. * If a command is triggered right after another command,
  246. * check if the previous command transfer is completed. If
  247. * transfer is done, cancel any work that has been
  248. * queued. Otherwise wait till the work is scheduled and
  249. * completed before triggering the next command by
  250. * flushing the workqueue.
  251. */
  252. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  253. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  254. } else {
  255. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  256. }
  257. }
  258. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  259. {
  260. int ret = 0;
  261. struct dsi_ctrl *dsi_ctrl = NULL;
  262. u32 status;
  263. u32 mask = DSI_CMD_MODE_DMA_DONE;
  264. struct dsi_ctrl_hw_ops dsi_hw_ops;
  265. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  266. dsi_hw_ops = dsi_ctrl->hw.ops;
  267. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  268. /*
  269. * This atomic state will be set if ISR has been triggered,
  270. * so the wait is not needed.
  271. */
  272. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  273. goto done;
  274. ret = wait_for_completion_timeout(
  275. &dsi_ctrl->irq_info.cmd_dma_done,
  276. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  277. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  278. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  279. if (status & mask) {
  280. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  281. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  282. status);
  283. DSI_CTRL_WARN(dsi_ctrl,
  284. "dma_tx done but irq not triggered\n");
  285. } else {
  286. DSI_CTRL_ERR(dsi_ctrl,
  287. "Command transfer failed\n");
  288. }
  289. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  290. DSI_SINT_CMD_MODE_DMA_DONE);
  291. }
  292. done:
  293. dsi_ctrl->dma_wait_queued = false;
  294. }
  295. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  296. enum dsi_ctrl_driver_ops op,
  297. u32 op_state)
  298. {
  299. int rc = 0;
  300. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  301. SDE_EVT32(dsi_ctrl->cell_index, op);
  302. switch (op) {
  303. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  304. if (state->power_state == op_state) {
  305. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  306. op_state);
  307. rc = -EINVAL;
  308. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  309. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  310. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  311. op_state,
  312. state->vid_engine_state);
  313. rc = -EINVAL;
  314. }
  315. }
  316. break;
  317. case DSI_CTRL_OP_CMD_ENGINE:
  318. if (state->cmd_engine_state == op_state) {
  319. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  320. op_state);
  321. rc = -EINVAL;
  322. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  323. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  324. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  325. op,
  326. state->power_state,
  327. state->controller_state);
  328. rc = -EINVAL;
  329. }
  330. break;
  331. case DSI_CTRL_OP_VID_ENGINE:
  332. if (state->vid_engine_state == op_state) {
  333. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  334. op_state);
  335. rc = -EINVAL;
  336. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  337. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  338. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  339. op,
  340. state->power_state,
  341. state->controller_state);
  342. rc = -EINVAL;
  343. }
  344. break;
  345. case DSI_CTRL_OP_HOST_ENGINE:
  346. if (state->controller_state == op_state) {
  347. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  348. op_state);
  349. rc = -EINVAL;
  350. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  351. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  352. op_state,
  353. state->power_state);
  354. rc = -EINVAL;
  355. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  356. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  357. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  358. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  359. op_state,
  360. state->cmd_engine_state,
  361. state->vid_engine_state);
  362. rc = -EINVAL;
  363. }
  364. break;
  365. case DSI_CTRL_OP_CMD_TX:
  366. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  367. (!state->host_initialized) ||
  368. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  369. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  370. op,
  371. state->power_state,
  372. state->host_initialized,
  373. state->cmd_engine_state);
  374. rc = -EINVAL;
  375. }
  376. break;
  377. case DSI_CTRL_OP_HOST_INIT:
  378. if (state->host_initialized == op_state) {
  379. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  380. op_state);
  381. rc = -EINVAL;
  382. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  383. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  384. op, state->power_state);
  385. rc = -EINVAL;
  386. }
  387. break;
  388. case DSI_CTRL_OP_TPG:
  389. if (state->tpg_enabled == op_state) {
  390. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  391. op_state);
  392. rc = -EINVAL;
  393. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  394. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  395. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  396. op,
  397. state->power_state,
  398. state->controller_state);
  399. rc = -EINVAL;
  400. }
  401. break;
  402. case DSI_CTRL_OP_PHY_SW_RESET:
  403. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  404. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  405. op, state->power_state);
  406. rc = -EINVAL;
  407. }
  408. break;
  409. case DSI_CTRL_OP_ASYNC_TIMING:
  410. if (state->vid_engine_state != op_state) {
  411. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  412. op_state);
  413. rc = -EINVAL;
  414. }
  415. break;
  416. default:
  417. rc = -ENOTSUPP;
  418. break;
  419. }
  420. return rc;
  421. }
  422. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  423. {
  424. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  425. if (!state) {
  426. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  427. return -EINVAL;
  428. }
  429. if (!state->host_initialized)
  430. return false;
  431. return true;
  432. }
  433. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  434. enum dsi_ctrl_driver_ops op,
  435. u32 op_state)
  436. {
  437. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  438. switch (op) {
  439. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  440. state->power_state = op_state;
  441. break;
  442. case DSI_CTRL_OP_CMD_ENGINE:
  443. state->cmd_engine_state = op_state;
  444. break;
  445. case DSI_CTRL_OP_VID_ENGINE:
  446. state->vid_engine_state = op_state;
  447. break;
  448. case DSI_CTRL_OP_HOST_ENGINE:
  449. state->controller_state = op_state;
  450. break;
  451. case DSI_CTRL_OP_HOST_INIT:
  452. state->host_initialized = (op_state == 1) ? true : false;
  453. break;
  454. case DSI_CTRL_OP_TPG:
  455. state->tpg_enabled = (op_state == 1) ? true : false;
  456. break;
  457. case DSI_CTRL_OP_CMD_TX:
  458. case DSI_CTRL_OP_PHY_SW_RESET:
  459. default:
  460. break;
  461. }
  462. }
  463. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  464. struct dsi_ctrl *ctrl)
  465. {
  466. int rc = 0;
  467. void __iomem *ptr;
  468. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  469. if (IS_ERR(ptr)) {
  470. rc = PTR_ERR(ptr);
  471. return rc;
  472. }
  473. ctrl->hw.base = ptr;
  474. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  475. switch (ctrl->version) {
  476. case DSI_CTRL_VERSION_1_4:
  477. case DSI_CTRL_VERSION_2_0:
  478. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  479. if (IS_ERR(ptr)) {
  480. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  481. rc = PTR_ERR(ptr);
  482. return rc;
  483. }
  484. ctrl->hw.mmss_misc_base = ptr;
  485. ctrl->hw.disp_cc_base = NULL;
  486. break;
  487. case DSI_CTRL_VERSION_2_2:
  488. case DSI_CTRL_VERSION_2_3:
  489. case DSI_CTRL_VERSION_2_4:
  490. case DSI_CTRL_VERSION_2_5:
  491. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  492. if (IS_ERR(ptr)) {
  493. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  494. rc = PTR_ERR(ptr);
  495. return rc;
  496. }
  497. ctrl->hw.disp_cc_base = ptr;
  498. ctrl->hw.mmss_misc_base = NULL;
  499. break;
  500. default:
  501. break;
  502. }
  503. return rc;
  504. }
  505. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  506. {
  507. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  508. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  509. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  510. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  511. if (core->mdp_core_clk)
  512. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  513. if (core->iface_clk)
  514. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  515. if (core->core_mmss_clk)
  516. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  517. if (core->bus_clk)
  518. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  519. if (core->mnoc_clk)
  520. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  521. memset(core, 0x0, sizeof(*core));
  522. if (hs_link->byte_clk)
  523. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  524. if (hs_link->pixel_clk)
  525. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  526. if (lp_link->esc_clk)
  527. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  528. if (hs_link->byte_intf_clk)
  529. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  530. memset(hs_link, 0x0, sizeof(*hs_link));
  531. memset(lp_link, 0x0, sizeof(*lp_link));
  532. if (rcg->byte_clk)
  533. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  534. if (rcg->pixel_clk)
  535. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  536. memset(rcg, 0x0, sizeof(*rcg));
  537. return 0;
  538. }
  539. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  540. struct dsi_ctrl *ctrl)
  541. {
  542. int rc = 0;
  543. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  544. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  545. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  546. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  547. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  548. if (IS_ERR(core->mdp_core_clk)) {
  549. core->mdp_core_clk = NULL;
  550. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  551. }
  552. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  553. if (IS_ERR(core->iface_clk)) {
  554. core->iface_clk = NULL;
  555. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  556. }
  557. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  558. if (IS_ERR(core->core_mmss_clk)) {
  559. core->core_mmss_clk = NULL;
  560. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  561. rc);
  562. }
  563. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  564. if (IS_ERR(core->bus_clk)) {
  565. core->bus_clk = NULL;
  566. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  567. }
  568. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  569. if (IS_ERR(core->mnoc_clk)) {
  570. core->mnoc_clk = NULL;
  571. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  572. }
  573. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  574. if (IS_ERR(hs_link->byte_clk)) {
  575. rc = PTR_ERR(hs_link->byte_clk);
  576. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  577. goto fail;
  578. }
  579. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  580. if (IS_ERR(hs_link->pixel_clk)) {
  581. rc = PTR_ERR(hs_link->pixel_clk);
  582. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  583. goto fail;
  584. }
  585. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  586. if (IS_ERR(lp_link->esc_clk)) {
  587. rc = PTR_ERR(lp_link->esc_clk);
  588. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  589. goto fail;
  590. }
  591. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  592. if (IS_ERR(hs_link->byte_intf_clk)) {
  593. hs_link->byte_intf_clk = NULL;
  594. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  595. }
  596. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  597. if (IS_ERR(rcg->byte_clk)) {
  598. rc = PTR_ERR(rcg->byte_clk);
  599. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  600. goto fail;
  601. }
  602. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  603. if (IS_ERR(rcg->pixel_clk)) {
  604. rc = PTR_ERR(rcg->pixel_clk);
  605. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  606. goto fail;
  607. }
  608. return 0;
  609. fail:
  610. dsi_ctrl_clocks_deinit(ctrl);
  611. return rc;
  612. }
  613. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  614. {
  615. int i = 0;
  616. int rc = 0;
  617. struct dsi_regulator_info *regs;
  618. regs = &ctrl->pwr_info.digital;
  619. for (i = 0; i < regs->count; i++) {
  620. if (!regs->vregs[i].vreg)
  621. DSI_CTRL_ERR(ctrl,
  622. "vreg is NULL, should not reach here\n");
  623. else
  624. devm_regulator_put(regs->vregs[i].vreg);
  625. }
  626. regs = &ctrl->pwr_info.host_pwr;
  627. for (i = 0; i < regs->count; i++) {
  628. if (!regs->vregs[i].vreg)
  629. DSI_CTRL_ERR(ctrl,
  630. "vreg is NULL, should not reach here\n");
  631. else
  632. devm_regulator_put(regs->vregs[i].vreg);
  633. }
  634. if (!ctrl->pwr_info.host_pwr.vregs) {
  635. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  636. ctrl->pwr_info.host_pwr.vregs = NULL;
  637. ctrl->pwr_info.host_pwr.count = 0;
  638. }
  639. if (!ctrl->pwr_info.digital.vregs) {
  640. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  641. ctrl->pwr_info.digital.vregs = NULL;
  642. ctrl->pwr_info.digital.count = 0;
  643. }
  644. return rc;
  645. }
  646. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  647. struct dsi_ctrl *ctrl)
  648. {
  649. int rc = 0;
  650. int i = 0;
  651. struct dsi_regulator_info *regs;
  652. struct regulator *vreg = NULL;
  653. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  654. &ctrl->pwr_info.digital,
  655. "qcom,core-supply-entries");
  656. if (rc)
  657. DSI_CTRL_DEBUG(ctrl,
  658. "failed to get digital supply, rc = %d\n", rc);
  659. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  660. &ctrl->pwr_info.host_pwr,
  661. "qcom,ctrl-supply-entries");
  662. if (rc) {
  663. DSI_CTRL_ERR(ctrl,
  664. "failed to get host power supplies, rc = %d\n", rc);
  665. goto error_digital;
  666. }
  667. regs = &ctrl->pwr_info.digital;
  668. for (i = 0; i < regs->count; i++) {
  669. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  670. if (IS_ERR(vreg)) {
  671. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  672. regs->vregs[i].vreg_name);
  673. rc = PTR_ERR(vreg);
  674. goto error_host_pwr;
  675. }
  676. regs->vregs[i].vreg = vreg;
  677. }
  678. regs = &ctrl->pwr_info.host_pwr;
  679. for (i = 0; i < regs->count; i++) {
  680. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  681. if (IS_ERR(vreg)) {
  682. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  683. regs->vregs[i].vreg_name);
  684. for (--i; i >= 0; i--)
  685. devm_regulator_put(regs->vregs[i].vreg);
  686. rc = PTR_ERR(vreg);
  687. goto error_digital_put;
  688. }
  689. regs->vregs[i].vreg = vreg;
  690. }
  691. return rc;
  692. error_digital_put:
  693. regs = &ctrl->pwr_info.digital;
  694. for (i = 0; i < regs->count; i++)
  695. devm_regulator_put(regs->vregs[i].vreg);
  696. error_host_pwr:
  697. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  698. ctrl->pwr_info.host_pwr.vregs = NULL;
  699. ctrl->pwr_info.host_pwr.count = 0;
  700. error_digital:
  701. if (ctrl->pwr_info.digital.vregs)
  702. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  703. ctrl->pwr_info.digital.vregs = NULL;
  704. ctrl->pwr_info.digital.count = 0;
  705. return rc;
  706. }
  707. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  708. struct dsi_host_config *config)
  709. {
  710. int rc = 0;
  711. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  712. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  713. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  714. config->panel_mode);
  715. rc = -EINVAL;
  716. goto err;
  717. }
  718. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  719. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  720. rc = -EINVAL;
  721. goto err;
  722. }
  723. err:
  724. return rc;
  725. }
  726. /* Function returns number of bits per pxl */
  727. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  728. {
  729. u32 bpp = 0;
  730. switch (dst_format) {
  731. case DSI_PIXEL_FORMAT_RGB111:
  732. bpp = 3;
  733. break;
  734. case DSI_PIXEL_FORMAT_RGB332:
  735. bpp = 8;
  736. break;
  737. case DSI_PIXEL_FORMAT_RGB444:
  738. bpp = 12;
  739. break;
  740. case DSI_PIXEL_FORMAT_RGB565:
  741. bpp = 16;
  742. break;
  743. case DSI_PIXEL_FORMAT_RGB666:
  744. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  745. bpp = 18;
  746. break;
  747. case DSI_PIXEL_FORMAT_RGB888:
  748. bpp = 24;
  749. break;
  750. default:
  751. bpp = 24;
  752. break;
  753. }
  754. return bpp;
  755. }
  756. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  757. struct dsi_host_config *config, void *clk_handle,
  758. struct dsi_display_mode *mode)
  759. {
  760. int rc = 0;
  761. u32 num_of_lanes = 0;
  762. u32 bpp, frame_time_us, byte_intf_clk_div;
  763. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  764. byte_clk_rate, byte_intf_clk_rate;
  765. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  766. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  767. struct dsi_mode_info *timing = &config->video_timing;
  768. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  769. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  770. /* Get bits per pxl in destination format */
  771. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  772. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  773. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  774. num_of_lanes++;
  775. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  776. num_of_lanes++;
  777. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  778. num_of_lanes++;
  779. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  780. num_of_lanes++;
  781. if (split_link->split_link_enabled)
  782. num_of_lanes = split_link->lanes_per_sublink;
  783. config->common_config.num_data_lanes = num_of_lanes;
  784. config->common_config.bpp = bpp;
  785. if (config->bit_clk_rate_hz_override != 0) {
  786. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  787. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  788. /* Calculate the bit rate needed to match dsi transfer time */
  789. bit_rate = min_dsi_clk_hz * frame_time_us;
  790. do_div(bit_rate, dsi_transfer_time_us);
  791. bit_rate = bit_rate * num_of_lanes;
  792. } else {
  793. h_period = dsi_h_total_dce(timing);
  794. v_period = DSI_V_TOTAL(timing);
  795. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  796. }
  797. bit_rate_per_lane = bit_rate;
  798. do_div(bit_rate_per_lane, num_of_lanes);
  799. pclk_rate = bit_rate;
  800. do_div(pclk_rate, bpp);
  801. byte_clk_rate = bit_rate_per_lane;
  802. do_div(byte_clk_rate, 8);
  803. byte_intf_clk_rate = byte_clk_rate;
  804. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  805. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  806. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  807. bit_rate, bit_rate_per_lane);
  808. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  809. byte_clk_rate, byte_intf_clk_rate);
  810. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  811. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  812. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  813. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  814. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  815. config->bit_clk_rate_hz = dsi_ctrl->clk_freq.byte_clk_rate * 8;
  816. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  817. dsi_ctrl->cell_index);
  818. if (rc)
  819. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  820. return rc;
  821. }
  822. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  823. {
  824. int rc = 0;
  825. if (enable) {
  826. if (!dsi_ctrl->current_state.host_initialized) {
  827. rc = dsi_pwr_enable_regulator(
  828. &dsi_ctrl->pwr_info.host_pwr, true);
  829. if (rc) {
  830. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  831. goto error;
  832. }
  833. }
  834. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  835. true);
  836. if (rc) {
  837. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  838. rc);
  839. (void)dsi_pwr_enable_regulator(
  840. &dsi_ctrl->pwr_info.host_pwr,
  841. false
  842. );
  843. goto error;
  844. }
  845. } else {
  846. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  847. false);
  848. if (rc) {
  849. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  850. rc);
  851. goto error;
  852. }
  853. if (!dsi_ctrl->current_state.host_initialized) {
  854. rc = dsi_pwr_enable_regulator(
  855. &dsi_ctrl->pwr_info.host_pwr, false);
  856. if (rc) {
  857. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  858. goto error;
  859. }
  860. }
  861. }
  862. error:
  863. return rc;
  864. }
  865. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  866. const struct mipi_dsi_packet *packet,
  867. u8 **buffer,
  868. u32 *size)
  869. {
  870. int rc = 0;
  871. u8 *buf = NULL;
  872. u32 len, i;
  873. u8 cmd_type = 0;
  874. len = packet->size;
  875. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  876. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  877. if (!buf)
  878. return -ENOMEM;
  879. for (i = 0; i < len; i++) {
  880. if (i >= packet->size)
  881. buf[i] = 0xFF;
  882. else if (i < sizeof(packet->header))
  883. buf[i] = packet->header[i];
  884. else
  885. buf[i] = packet->payload[i - sizeof(packet->header)];
  886. }
  887. if (packet->payload_length > 0)
  888. buf[3] |= BIT(6);
  889. /* Swap BYTE order in the command buffer for MSM */
  890. buf[0] = packet->header[1];
  891. buf[1] = packet->header[2];
  892. buf[2] = packet->header[0];
  893. /* send embedded BTA for read commands */
  894. cmd_type = buf[2] & 0x3f;
  895. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  896. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  897. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  898. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  899. buf[3] |= BIT(5);
  900. *buffer = buf;
  901. *size = len;
  902. return rc;
  903. }
  904. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  905. {
  906. int rc = 0;
  907. if (!dsi_ctrl) {
  908. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  909. return -EINVAL;
  910. }
  911. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  912. return -EINVAL;
  913. mutex_lock(&dsi_ctrl->ctrl_lock);
  914. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  915. mutex_unlock(&dsi_ctrl->ctrl_lock);
  916. return rc;
  917. }
  918. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  919. {
  920. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  921. struct dsi_mode_info *timing;
  922. /**
  923. * No need to wait if the panel is not video mode or
  924. * if DSI controller supports command DMA scheduling or
  925. * if we are sending init commands.
  926. */
  927. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  928. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  929. (dsi_ctrl->current_state.vid_engine_state !=
  930. DSI_CTRL_ENGINE_ON))
  931. return;
  932. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  933. DSI_VIDEO_MODE_FRAME_DONE);
  934. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  935. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  936. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  937. ret = wait_for_completion_timeout(
  938. &dsi_ctrl->irq_info.vid_frame_done,
  939. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  940. if (ret <= 0)
  941. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  942. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  943. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  944. timing = &(dsi_ctrl->host_config.video_timing);
  945. v_total = timing->v_sync_width + timing->v_back_porch +
  946. timing->v_front_porch + timing->v_active;
  947. v_blank = timing->v_sync_width + timing->v_back_porch;
  948. fps = timing->refresh_rate;
  949. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  950. udelay(sleep_ms * 1000);
  951. }
  952. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl,
  953. u32 cmd_len,
  954. u32 *flags)
  955. {
  956. /**
  957. * Setup the mode of transmission
  958. * override cmd fetch mode during secure session
  959. */
  960. if (dsi_ctrl->secure_mode) {
  961. *flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  962. *flags |= DSI_CTRL_CMD_FIFO_STORE;
  963. DSI_CTRL_DEBUG(dsi_ctrl,
  964. "override to TPG during secure session\n");
  965. return;
  966. }
  967. /* Check to see if cmd len plus header is greater than fifo size */
  968. if ((cmd_len + 4) > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  969. *flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  970. DSI_CTRL_DEBUG(dsi_ctrl, "override to non-embedded mode,cmd len =%d\n",
  971. cmd_len);
  972. return;
  973. }
  974. }
  975. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  976. u32 cmd_len,
  977. u32 *flags)
  978. {
  979. int rc = 0;
  980. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  981. /* if command size plus header is greater than fifo size */
  982. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  983. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  984. return -ENOTSUPP;
  985. }
  986. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  987. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  988. return -ENOTSUPP;
  989. }
  990. }
  991. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  992. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  993. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  994. return -ENOTSUPP;
  995. }
  996. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  997. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  998. return -ENOTSUPP;
  999. }
  1000. if ((cmd_len + 4) > SZ_4K) {
  1001. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1002. return -ENOTSUPP;
  1003. }
  1004. }
  1005. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1006. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1007. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1008. return -ENOTSUPP;
  1009. }
  1010. }
  1011. return rc;
  1012. }
  1013. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1014. const struct mipi_dsi_msg *msg,
  1015. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1016. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1017. u32 flags)
  1018. {
  1019. u32 hw_flags = 0;
  1020. u32 line_no = 0x1;
  1021. struct dsi_mode_info *timing;
  1022. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1023. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1024. /* check if custom dma scheduling line needed */
  1025. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1026. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1027. line_no = dsi_ctrl->host_config.u.video_engine.dma_sched_line;
  1028. timing = &(dsi_ctrl->host_config.video_timing);
  1029. if (timing)
  1030. line_no += timing->v_back_porch + timing->v_sync_width +
  1031. timing->v_active;
  1032. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1033. dsi_hw_ops.schedule_dma_cmd &&
  1034. (dsi_ctrl->current_state.vid_engine_state ==
  1035. DSI_CTRL_ENGINE_ON))
  1036. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw,
  1037. line_no);
  1038. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1039. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1040. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1041. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1042. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1043. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1044. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1045. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1046. &dsi_ctrl->hw,
  1047. cmd_mem,
  1048. hw_flags);
  1049. } else {
  1050. dsi_hw_ops.kickoff_command(
  1051. &dsi_ctrl->hw,
  1052. cmd_mem,
  1053. hw_flags);
  1054. }
  1055. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1056. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1057. cmd,
  1058. hw_flags);
  1059. }
  1060. }
  1061. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1062. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1063. if (dsi_hw_ops.mask_error_intr)
  1064. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1065. BIT(DSI_FIFO_OVERFLOW), true);
  1066. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1067. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1068. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1069. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1070. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1071. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1072. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1073. &dsi_ctrl->hw,
  1074. cmd_mem,
  1075. hw_flags);
  1076. } else {
  1077. dsi_hw_ops.kickoff_command(
  1078. &dsi_ctrl->hw,
  1079. cmd_mem,
  1080. hw_flags);
  1081. }
  1082. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1083. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1084. cmd,
  1085. hw_flags);
  1086. }
  1087. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1088. dsi_ctrl->dma_wait_queued = true;
  1089. queue_work(dsi_ctrl->dma_cmd_workq,
  1090. &dsi_ctrl->dma_cmd_wait);
  1091. } else {
  1092. dsi_ctrl->dma_wait_queued = false;
  1093. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1094. }
  1095. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  1096. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1097. BIT(DSI_FIFO_OVERFLOW), false);
  1098. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1099. /*
  1100. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1101. * mode command followed by embedded mode. Otherwise it will
  1102. * result in smmu write faults with DSI as client.
  1103. */
  1104. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1105. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1106. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1107. dsi_ctrl->cmd_len = 0;
  1108. }
  1109. }
  1110. }
  1111. static void dsi_ctrl_validate_msg_flags(struct dsi_ctrl *dsi_ctrl,
  1112. const struct mipi_dsi_msg *msg,
  1113. u32 *flags)
  1114. {
  1115. /*
  1116. * ASYNC command wait mode is not supported for
  1117. * - commands sent using DSI FIFO memory
  1118. * - DSI read commands
  1119. * - DCS commands sent in non-embedded mode
  1120. * - whenever an explicit wait time is specificed for the command
  1121. * since the wait time cannot be guaranteed in async mode
  1122. * - video mode panels
  1123. * If async override is set, skip async flag reset
  1124. */
  1125. if (((*flags & DSI_CTRL_CMD_FIFO_STORE) ||
  1126. *flags & DSI_CTRL_CMD_READ ||
  1127. *flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE ||
  1128. msg->wait_ms ||
  1129. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) &&
  1130. !(msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE))
  1131. *flags &= ~DSI_CTRL_CMD_ASYNC_WAIT;
  1132. }
  1133. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl,
  1134. const struct mipi_dsi_msg *msg,
  1135. u32 *flags)
  1136. {
  1137. int rc = 0;
  1138. struct mipi_dsi_packet packet;
  1139. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1140. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1141. u32 length = 0;
  1142. u8 *buffer = NULL;
  1143. u32 cnt = 0;
  1144. u8 *cmdbuf;
  1145. /* Select the tx mode to transfer the command */
  1146. dsi_message_setup_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1147. /* Validate the mode before sending the command */
  1148. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1149. if (rc) {
  1150. DSI_CTRL_ERR(dsi_ctrl,
  1151. "Cmd tx validation failed, cannot transfer cmd\n");
  1152. rc = -ENOTSUPP;
  1153. goto error;
  1154. }
  1155. dsi_ctrl_validate_msg_flags(dsi_ctrl, msg, flags);
  1156. if (dsi_ctrl->dma_wait_queued)
  1157. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1158. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1159. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1160. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1161. true : false;
  1162. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1163. true : false;
  1164. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1165. true : false;
  1166. cmd_mem.datatype = msg->type;
  1167. cmd_mem.length = msg->tx_len;
  1168. dsi_ctrl->cmd_len = msg->tx_len;
  1169. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1170. DSI_CTRL_DEBUG(dsi_ctrl,
  1171. "non-embedded mode , size of command =%zd\n",
  1172. msg->tx_len);
  1173. goto kickoff;
  1174. }
  1175. rc = mipi_dsi_create_packet(&packet, msg);
  1176. if (rc) {
  1177. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1178. rc);
  1179. goto error;
  1180. }
  1181. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1182. &packet,
  1183. &buffer,
  1184. &length);
  1185. if (rc) {
  1186. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1187. goto error;
  1188. }
  1189. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1190. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1191. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1192. /* Embedded mode config is selected */
  1193. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1194. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1195. true : false;
  1196. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1197. true : false;
  1198. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1199. true : false;
  1200. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1201. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1202. for (cnt = 0; cnt < length; cnt++)
  1203. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1204. dsi_ctrl->cmd_len += length;
  1205. if (!(msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  1206. goto error;
  1207. } else {
  1208. cmd_mem.length = dsi_ctrl->cmd_len;
  1209. dsi_ctrl->cmd_len = 0;
  1210. }
  1211. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1212. cmd.command = (u32 *)buffer;
  1213. cmd.size = length;
  1214. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1215. true : false;
  1216. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1217. true : false;
  1218. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1219. true : false;
  1220. }
  1221. kickoff:
  1222. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1223. error:
  1224. if (buffer)
  1225. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1226. return rc;
  1227. }
  1228. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl,
  1229. const struct mipi_dsi_msg *rx_msg,
  1230. u32 size)
  1231. {
  1232. int rc = 0;
  1233. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1234. u32 flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1235. u16 dflags = rx_msg->flags;
  1236. struct mipi_dsi_msg msg = {
  1237. .channel = rx_msg->channel,
  1238. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1239. .tx_len = 2,
  1240. .tx_buf = tx,
  1241. .flags = rx_msg->flags,
  1242. };
  1243. /* remove last message flag to batch max packet cmd to read command */
  1244. dflags &= ~BIT(3);
  1245. msg.flags = dflags;
  1246. rc = dsi_message_tx(dsi_ctrl, &msg, &flags);
  1247. if (rc)
  1248. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1249. rc);
  1250. return rc;
  1251. }
  1252. /* Helper functions to support DCS read operation */
  1253. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1254. unsigned char *buff)
  1255. {
  1256. u8 *data = msg->rx_buf;
  1257. int read_len = 1;
  1258. if (!data)
  1259. return 0;
  1260. /* remove dcs type */
  1261. if (msg->rx_len >= 1)
  1262. data[0] = buff[1];
  1263. else
  1264. read_len = 0;
  1265. return read_len;
  1266. }
  1267. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1268. unsigned char *buff)
  1269. {
  1270. u8 *data = msg->rx_buf;
  1271. int read_len = 2;
  1272. if (!data)
  1273. return 0;
  1274. /* remove dcs type */
  1275. if (msg->rx_len >= 2) {
  1276. data[0] = buff[1];
  1277. data[1] = buff[2];
  1278. } else {
  1279. read_len = 0;
  1280. }
  1281. return read_len;
  1282. }
  1283. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1284. unsigned char *buff)
  1285. {
  1286. if (!msg->rx_buf)
  1287. return 0;
  1288. /* remove dcs type */
  1289. if (msg->rx_buf && msg->rx_len)
  1290. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1291. return msg->rx_len;
  1292. }
  1293. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl,
  1294. const struct mipi_dsi_msg *msg,
  1295. u32 *flags)
  1296. {
  1297. int rc = 0;
  1298. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1299. u32 current_read_len = 0, total_bytes_read = 0;
  1300. bool short_resp = false;
  1301. bool read_done = false;
  1302. u32 dlen, diff, rlen;
  1303. unsigned char *buff;
  1304. char cmd;
  1305. if (!msg) {
  1306. DSI_CTRL_ERR(dsi_ctrl, "Invalid msg\n");
  1307. rc = -EINVAL;
  1308. goto error;
  1309. }
  1310. rlen = msg->rx_len;
  1311. if (msg->rx_len <= 2) {
  1312. short_resp = true;
  1313. rd_pkt_size = msg->rx_len;
  1314. total_read_len = 4;
  1315. } else {
  1316. short_resp = false;
  1317. current_read_len = 10;
  1318. if (msg->rx_len < current_read_len)
  1319. rd_pkt_size = msg->rx_len;
  1320. else
  1321. rd_pkt_size = current_read_len;
  1322. total_read_len = current_read_len + 6;
  1323. }
  1324. buff = msg->rx_buf;
  1325. while (!read_done) {
  1326. rc = dsi_set_max_return_size(dsi_ctrl, msg, rd_pkt_size);
  1327. if (rc) {
  1328. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1329. rc);
  1330. goto error;
  1331. }
  1332. /* clear RDBK_DATA registers before proceeding */
  1333. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1334. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  1335. if (rc) {
  1336. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1337. rc);
  1338. goto error;
  1339. }
  1340. /*
  1341. * wait before reading rdbk_data register, if any delay is
  1342. * required after sending the read command.
  1343. */
  1344. if (msg->wait_ms)
  1345. usleep_range(msg->wait_ms * 1000,
  1346. ((msg->wait_ms * 1000) + 10));
  1347. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1348. buff, total_bytes_read,
  1349. total_read_len, rd_pkt_size,
  1350. &hw_read_cnt);
  1351. if (!dlen)
  1352. goto error;
  1353. if (short_resp)
  1354. break;
  1355. if (rlen <= current_read_len) {
  1356. diff = current_read_len - rlen;
  1357. read_done = true;
  1358. } else {
  1359. diff = 0;
  1360. rlen -= current_read_len;
  1361. }
  1362. dlen -= 2; /* 2 bytes of CRC */
  1363. dlen -= diff;
  1364. buff += dlen;
  1365. total_bytes_read += dlen;
  1366. if (!read_done) {
  1367. current_read_len = 14; /* Not first read */
  1368. if (rlen < current_read_len)
  1369. rd_pkt_size += rlen;
  1370. else
  1371. rd_pkt_size += current_read_len;
  1372. }
  1373. }
  1374. if (hw_read_cnt < 16 && !short_resp)
  1375. buff = msg->rx_buf + (16 - hw_read_cnt);
  1376. else
  1377. buff = msg->rx_buf;
  1378. /* parse the data read from panel */
  1379. cmd = buff[0];
  1380. switch (cmd) {
  1381. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1382. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1383. rc = 0;
  1384. break;
  1385. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1386. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1387. rc = dsi_parse_short_read1_resp(msg, buff);
  1388. break;
  1389. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1390. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1391. rc = dsi_parse_short_read2_resp(msg, buff);
  1392. break;
  1393. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1394. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1395. rc = dsi_parse_long_read_resp(msg, buff);
  1396. break;
  1397. default:
  1398. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1399. rc = 0;
  1400. }
  1401. error:
  1402. return rc;
  1403. }
  1404. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1405. {
  1406. int rc = 0;
  1407. u32 lanes = 0;
  1408. u32 ulps_lanes;
  1409. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1410. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1411. if (rc) {
  1412. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1413. return rc;
  1414. }
  1415. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1416. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1417. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1418. return 0;
  1419. }
  1420. lanes |= DSI_CLOCK_LANE;
  1421. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1422. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1423. if ((lanes & ulps_lanes) != lanes) {
  1424. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1425. lanes, ulps_lanes);
  1426. rc = -EIO;
  1427. }
  1428. return rc;
  1429. }
  1430. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1431. {
  1432. int rc = 0;
  1433. u32 ulps_lanes, lanes = 0;
  1434. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1435. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1436. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1437. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1438. return 0;
  1439. }
  1440. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1441. lanes |= DSI_CLOCK_LANE;
  1442. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1443. if ((lanes & ulps_lanes) != lanes)
  1444. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1445. lanes &= ulps_lanes;
  1446. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1447. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1448. if (ulps_lanes & lanes) {
  1449. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1450. ulps_lanes);
  1451. rc = -EIO;
  1452. }
  1453. return rc;
  1454. }
  1455. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1456. {
  1457. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1458. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1459. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1460. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1461. 0xFF00A0);
  1462. else
  1463. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1464. 0xFF00E0);
  1465. }
  1466. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1467. {
  1468. int rc = 0;
  1469. bool splash_enabled = false;
  1470. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1471. if (!splash_enabled) {
  1472. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1473. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1474. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1475. }
  1476. return rc;
  1477. }
  1478. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1479. {
  1480. struct msm_gem_address_space *aspace = NULL;
  1481. if (dsi_ctrl->tx_cmd_buf) {
  1482. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1483. MSM_SMMU_DOMAIN_UNSECURE);
  1484. if (!aspace) {
  1485. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1486. return -ENOMEM;
  1487. }
  1488. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1489. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1490. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1491. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1492. dsi_ctrl->tx_cmd_buf = NULL;
  1493. }
  1494. return 0;
  1495. }
  1496. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1497. {
  1498. int rc = 0;
  1499. u64 iova = 0;
  1500. struct msm_gem_address_space *aspace = NULL;
  1501. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1502. if (!aspace) {
  1503. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1504. return -ENOMEM;
  1505. }
  1506. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1507. SZ_4K,
  1508. MSM_BO_UNCACHED);
  1509. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1510. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1511. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1512. dsi_ctrl->tx_cmd_buf = NULL;
  1513. goto error;
  1514. }
  1515. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1516. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1517. if (rc) {
  1518. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1519. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1520. goto error;
  1521. }
  1522. if (iova & 0x07) {
  1523. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1524. rc = -ENOTSUPP;
  1525. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1526. goto error;
  1527. }
  1528. error:
  1529. return rc;
  1530. }
  1531. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1532. bool enable, bool ulps_enabled)
  1533. {
  1534. u32 lanes = 0;
  1535. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1536. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1537. lanes |= DSI_CLOCK_LANE;
  1538. if (enable)
  1539. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1540. lanes, ulps_enabled);
  1541. else
  1542. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1543. lanes, ulps_enabled);
  1544. return 0;
  1545. }
  1546. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1547. struct device_node *of_node)
  1548. {
  1549. u32 index = 0, frame_threshold_time_us = 0;
  1550. int rc = 0;
  1551. if (!dsi_ctrl || !of_node) {
  1552. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1553. dsi_ctrl != NULL, of_node != NULL);
  1554. return -EINVAL;
  1555. }
  1556. rc = of_property_read_u32(of_node, "cell-index", &index);
  1557. if (rc) {
  1558. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1559. index = 0;
  1560. }
  1561. dsi_ctrl->cell_index = index;
  1562. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1563. if (!dsi_ctrl->name)
  1564. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1565. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1566. "qcom,dsi-phy-isolation-enabled");
  1567. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1568. "qcom,null-insertion-enabled");
  1569. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1570. "qcom,split-link-supported");
  1571. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1572. &frame_threshold_time_us);
  1573. if (rc) {
  1574. DSI_CTRL_DEBUG(dsi_ctrl,
  1575. "frame-threshold-time not specified, defaulting\n");
  1576. frame_threshold_time_us = 2666;
  1577. }
  1578. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1579. return 0;
  1580. }
  1581. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1582. {
  1583. struct dsi_ctrl *dsi_ctrl;
  1584. struct dsi_ctrl_list_item *item;
  1585. const struct of_device_id *id;
  1586. enum dsi_ctrl_version version;
  1587. int rc = 0;
  1588. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1589. if (!id)
  1590. return -ENODEV;
  1591. version = *(enum dsi_ctrl_version *)id->data;
  1592. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1593. if (!item)
  1594. return -ENOMEM;
  1595. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1596. if (!dsi_ctrl)
  1597. return -ENOMEM;
  1598. dsi_ctrl->version = version;
  1599. dsi_ctrl->irq_info.irq_num = -1;
  1600. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1601. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1602. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1603. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1604. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1605. if (rc) {
  1606. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1607. goto fail;
  1608. }
  1609. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1610. if (rc) {
  1611. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1612. rc);
  1613. goto fail;
  1614. }
  1615. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1616. if (rc) {
  1617. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1618. rc);
  1619. goto fail;
  1620. }
  1621. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1622. if (rc) {
  1623. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1624. rc);
  1625. goto fail_supplies;
  1626. }
  1627. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1628. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1629. dsi_ctrl->null_insertion_enabled);
  1630. if (rc) {
  1631. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1632. dsi_ctrl->version);
  1633. goto fail_clks;
  1634. }
  1635. item->ctrl = dsi_ctrl;
  1636. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1637. mutex_lock(&dsi_ctrl_list_lock);
  1638. list_add(&item->list, &dsi_ctrl_list);
  1639. mutex_unlock(&dsi_ctrl_list_lock);
  1640. mutex_init(&dsi_ctrl->ctrl_lock);
  1641. dsi_ctrl->secure_mode = false;
  1642. dsi_ctrl->pdev = pdev;
  1643. platform_set_drvdata(pdev, dsi_ctrl);
  1644. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1645. return 0;
  1646. fail_clks:
  1647. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1648. fail_supplies:
  1649. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1650. fail:
  1651. return rc;
  1652. }
  1653. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1654. {
  1655. int rc = 0;
  1656. struct dsi_ctrl *dsi_ctrl;
  1657. struct list_head *pos, *tmp;
  1658. dsi_ctrl = platform_get_drvdata(pdev);
  1659. mutex_lock(&dsi_ctrl_list_lock);
  1660. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1661. struct dsi_ctrl_list_item *n = list_entry(pos,
  1662. struct dsi_ctrl_list_item,
  1663. list);
  1664. if (n->ctrl == dsi_ctrl) {
  1665. list_del(&n->list);
  1666. break;
  1667. }
  1668. }
  1669. mutex_unlock(&dsi_ctrl_list_lock);
  1670. mutex_lock(&dsi_ctrl->ctrl_lock);
  1671. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1672. if (rc)
  1673. DSI_CTRL_ERR(dsi_ctrl,
  1674. "failed to deinitialize voltage supplies, rc=%d\n",
  1675. rc);
  1676. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1677. if (rc)
  1678. DSI_CTRL_ERR(dsi_ctrl,
  1679. "failed to deinitialize clocks, rc=%d\n", rc);
  1680. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1681. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1682. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1683. devm_kfree(&pdev->dev, dsi_ctrl);
  1684. platform_set_drvdata(pdev, NULL);
  1685. return 0;
  1686. }
  1687. static struct platform_driver dsi_ctrl_driver = {
  1688. .probe = dsi_ctrl_dev_probe,
  1689. .remove = dsi_ctrl_dev_remove,
  1690. .driver = {
  1691. .name = "drm_dsi_ctrl",
  1692. .of_match_table = msm_dsi_of_match,
  1693. .suppress_bind_attrs = true,
  1694. },
  1695. };
  1696. /**
  1697. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1698. * @of_node: of_node of the DSI controller.
  1699. *
  1700. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1701. * is incremented to one and all subsequent gets will fail until the original
  1702. * clients calls a put.
  1703. *
  1704. * Return: DSI Controller handle.
  1705. */
  1706. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1707. {
  1708. struct list_head *pos, *tmp;
  1709. struct dsi_ctrl *ctrl = NULL;
  1710. mutex_lock(&dsi_ctrl_list_lock);
  1711. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1712. struct dsi_ctrl_list_item *n;
  1713. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1714. if (n->ctrl->pdev->dev.of_node == of_node) {
  1715. ctrl = n->ctrl;
  1716. break;
  1717. }
  1718. }
  1719. mutex_unlock(&dsi_ctrl_list_lock);
  1720. if (!ctrl) {
  1721. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1722. -EPROBE_DEFER);
  1723. ctrl = ERR_PTR(-EPROBE_DEFER);
  1724. return ctrl;
  1725. }
  1726. mutex_lock(&ctrl->ctrl_lock);
  1727. if (ctrl->refcount == 1) {
  1728. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1729. mutex_unlock(&ctrl->ctrl_lock);
  1730. ctrl = ERR_PTR(-EBUSY);
  1731. return ctrl;
  1732. }
  1733. ctrl->refcount++;
  1734. mutex_unlock(&ctrl->ctrl_lock);
  1735. return ctrl;
  1736. }
  1737. /**
  1738. * dsi_ctrl_put() - releases a dsi controller handle.
  1739. * @dsi_ctrl: DSI controller handle.
  1740. *
  1741. * Releases the DSI controller. Driver will clean up all resources and puts back
  1742. * the DSI controller into reset state.
  1743. */
  1744. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1745. {
  1746. mutex_lock(&dsi_ctrl->ctrl_lock);
  1747. if (dsi_ctrl->refcount == 0)
  1748. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1749. else
  1750. dsi_ctrl->refcount--;
  1751. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1752. }
  1753. /**
  1754. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1755. * @dsi_ctrl: DSI controller handle.
  1756. * @parent: Parent directory for debug fs.
  1757. *
  1758. * Initializes DSI controller driver. Driver should be initialized after
  1759. * dsi_ctrl_get() succeeds.
  1760. *
  1761. * Return: error code.
  1762. */
  1763. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1764. {
  1765. int rc = 0;
  1766. if (!dsi_ctrl) {
  1767. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1768. return -EINVAL;
  1769. }
  1770. mutex_lock(&dsi_ctrl->ctrl_lock);
  1771. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1772. if (rc) {
  1773. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1774. rc);
  1775. goto error;
  1776. }
  1777. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1778. if (rc) {
  1779. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1780. goto error;
  1781. }
  1782. error:
  1783. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1784. return rc;
  1785. }
  1786. /**
  1787. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1788. * @dsi_ctrl: DSI controller handle.
  1789. *
  1790. * Releases all resources acquired by dsi_ctrl_drv_init().
  1791. *
  1792. * Return: error code.
  1793. */
  1794. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1795. {
  1796. int rc = 0;
  1797. if (!dsi_ctrl) {
  1798. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1799. return -EINVAL;
  1800. }
  1801. mutex_lock(&dsi_ctrl->ctrl_lock);
  1802. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1803. if (rc)
  1804. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1805. rc);
  1806. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1807. if (rc)
  1808. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1809. rc);
  1810. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1811. return rc;
  1812. }
  1813. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1814. struct clk_ctrl_cb *clk_cb)
  1815. {
  1816. if (!dsi_ctrl || !clk_cb) {
  1817. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1818. return -EINVAL;
  1819. }
  1820. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  1821. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  1822. return 0;
  1823. }
  1824. /**
  1825. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  1826. * @dsi_ctrl: DSI controller handle.
  1827. *
  1828. * Performs a PHY software reset on the DSI controller. Reset should be done
  1829. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  1830. * not enabled.
  1831. *
  1832. * This function will fail if driver is in any other state.
  1833. *
  1834. * Return: error code.
  1835. */
  1836. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  1837. {
  1838. int rc = 0;
  1839. if (!dsi_ctrl) {
  1840. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1841. return -EINVAL;
  1842. }
  1843. mutex_lock(&dsi_ctrl->ctrl_lock);
  1844. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  1845. if (rc) {
  1846. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1847. rc);
  1848. goto error;
  1849. }
  1850. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  1851. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  1852. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  1853. error:
  1854. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1855. return rc;
  1856. }
  1857. /**
  1858. * dsi_ctrl_seamless_timing_update() - update only controller timing
  1859. * @dsi_ctrl: DSI controller handle.
  1860. * @timing: New DSI timing info
  1861. *
  1862. * Updates host timing values to conduct a seamless transition to new timing
  1863. * For example, to update the porch values in a dynamic fps switch.
  1864. *
  1865. * Return: error code.
  1866. */
  1867. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  1868. struct dsi_mode_info *timing)
  1869. {
  1870. struct dsi_mode_info *host_mode;
  1871. int rc = 0;
  1872. if (!dsi_ctrl || !timing) {
  1873. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1874. return -EINVAL;
  1875. }
  1876. mutex_lock(&dsi_ctrl->ctrl_lock);
  1877. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  1878. DSI_CTRL_ENGINE_ON);
  1879. if (rc) {
  1880. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1881. rc);
  1882. goto exit;
  1883. }
  1884. host_mode = &dsi_ctrl->host_config.video_timing;
  1885. memcpy(host_mode, timing, sizeof(*host_mode));
  1886. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  1887. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  1888. exit:
  1889. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1890. return rc;
  1891. }
  1892. /**
  1893. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  1894. * @dsi_ctrl: DSI controller handle.
  1895. * @enable: Enable/disable Timing DB register
  1896. *
  1897. * Update timing db register value during dfps usecases
  1898. *
  1899. * Return: error code.
  1900. */
  1901. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  1902. bool enable)
  1903. {
  1904. int rc = 0;
  1905. if (!dsi_ctrl) {
  1906. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  1907. return -EINVAL;
  1908. }
  1909. mutex_lock(&dsi_ctrl->ctrl_lock);
  1910. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  1911. DSI_CTRL_ENGINE_ON);
  1912. if (rc) {
  1913. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1914. rc);
  1915. goto exit;
  1916. }
  1917. /*
  1918. * Add HW recommended delay for dfps feature.
  1919. * When prefetch is enabled, MDSS HW works on 2 vsync
  1920. * boundaries i.e. mdp_vsync and panel_vsync.
  1921. * In the current implementation we are only waiting
  1922. * for mdp_vsync. We need to make sure that interface
  1923. * flush is after panel_vsync. So, added the recommended
  1924. * delays after dfps update.
  1925. */
  1926. usleep_range(2000, 2010);
  1927. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  1928. exit:
  1929. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1930. return rc;
  1931. }
  1932. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  1933. {
  1934. int rc = 0;
  1935. if (!dsi_ctrl) {
  1936. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1937. return -EINVAL;
  1938. }
  1939. mutex_lock(&dsi_ctrl->ctrl_lock);
  1940. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  1941. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  1942. &dsi_ctrl->host_config.common_config,
  1943. &dsi_ctrl->host_config.u.cmd_engine);
  1944. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  1945. &dsi_ctrl->host_config.video_timing,
  1946. &dsi_ctrl->host_config.common_config,
  1947. 0x0,
  1948. &dsi_ctrl->roi);
  1949. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  1950. } else {
  1951. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  1952. &dsi_ctrl->host_config.common_config,
  1953. &dsi_ctrl->host_config.u.video_engine);
  1954. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  1955. &dsi_ctrl->host_config.video_timing);
  1956. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  1957. }
  1958. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1959. return rc;
  1960. }
  1961. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  1962. {
  1963. int rc = 0;
  1964. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  1965. if (rc)
  1966. return -EINVAL;
  1967. mutex_lock(&dsi_ctrl->ctrl_lock);
  1968. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  1969. &dsi_ctrl->host_config.lane_map);
  1970. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  1971. &dsi_ctrl->host_config.common_config);
  1972. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  1973. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  1974. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  1975. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1976. return rc;
  1977. }
  1978. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  1979. bool *changed)
  1980. {
  1981. int rc = 0;
  1982. if (!dsi_ctrl || !roi || !changed) {
  1983. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1984. return -EINVAL;
  1985. }
  1986. mutex_lock(&dsi_ctrl->ctrl_lock);
  1987. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  1988. dsi_ctrl->modeupdated) {
  1989. *changed = true;
  1990. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  1991. dsi_ctrl->modeupdated = false;
  1992. } else
  1993. *changed = false;
  1994. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1995. return rc;
  1996. }
  1997. /**
  1998. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  1999. * @dsi_ctrl: DSI controller handle.
  2000. * @enable: Enable/disable DSI PHY clk gating
  2001. * @clk_selection: clock to enable/disable clock gating
  2002. *
  2003. * Return: error code.
  2004. */
  2005. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2006. enum dsi_clk_gate_type clk_selection)
  2007. {
  2008. if (!dsi_ctrl) {
  2009. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2010. return -EINVAL;
  2011. }
  2012. if (dsi_ctrl->hw.ops.config_clk_gating)
  2013. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2014. clk_selection);
  2015. return 0;
  2016. }
  2017. /**
  2018. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2019. * to DSI PHY hardware.
  2020. * @dsi_ctrl: DSI controller handle.
  2021. * @enable: Mask/unmask the PHY reset signal.
  2022. *
  2023. * Return: error code.
  2024. */
  2025. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2026. {
  2027. if (!dsi_ctrl) {
  2028. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2029. return -EINVAL;
  2030. }
  2031. if (dsi_ctrl->hw.ops.phy_reset_config)
  2032. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2033. return 0;
  2034. }
  2035. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2036. struct dsi_ctrl *dsi_ctrl)
  2037. {
  2038. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2039. const unsigned int interrupt_threshold = 15;
  2040. unsigned long jiffies_now = jiffies;
  2041. if (!dsi_ctrl) {
  2042. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2043. return false;
  2044. }
  2045. if (dsi_ctrl->jiffies_start == 0)
  2046. dsi_ctrl->jiffies_start = jiffies;
  2047. dsi_ctrl->error_interrupt_count++;
  2048. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2049. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2050. DSI_CTRL_WARN(dsi_ctrl, "Detected spurious interrupts on dsi ctrl\n");
  2051. return true;
  2052. }
  2053. } else {
  2054. dsi_ctrl->jiffies_start = jiffies;
  2055. dsi_ctrl->error_interrupt_count = 1;
  2056. }
  2057. return false;
  2058. }
  2059. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2060. unsigned long error)
  2061. {
  2062. struct dsi_event_cb_info cb_info;
  2063. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2064. /* disable error interrupts */
  2065. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2066. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2067. /* clear error interrupts first */
  2068. if (dsi_ctrl->hw.ops.clear_error_status)
  2069. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2070. error);
  2071. /* DTLN PHY error */
  2072. if (error & 0x3000E00)
  2073. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2074. error);
  2075. /* ignore TX timeout if blpp_lp11 is disabled */
  2076. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2077. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2078. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2079. error &= ~DSI_HS_TX_TIMEOUT;
  2080. /* TX timeout error */
  2081. if (error & 0xE0) {
  2082. if (error & 0xA0) {
  2083. if (cb_info.event_cb) {
  2084. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2085. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2086. cb_info.event_idx,
  2087. dsi_ctrl->cell_index,
  2088. 0, 0, 0, 0);
  2089. }
  2090. }
  2091. DSI_CTRL_ERR(dsi_ctrl, "tx timeout error: 0x%lx\n", error);
  2092. }
  2093. /* DSI FIFO OVERFLOW error */
  2094. if (error & 0xF0000) {
  2095. u32 mask = 0;
  2096. if (dsi_ctrl->hw.ops.get_error_mask)
  2097. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2098. /* no need to report FIFO overflow if already masked */
  2099. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2100. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2101. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2102. cb_info.event_idx,
  2103. dsi_ctrl->cell_index,
  2104. 0, 0, 0, 0);
  2105. DSI_CTRL_ERR(dsi_ctrl, "dsi FIFO OVERFLOW error: 0x%lx\n",
  2106. error);
  2107. }
  2108. }
  2109. /* DSI FIFO UNDERFLOW error */
  2110. if (error & 0xF00000) {
  2111. if (cb_info.event_cb) {
  2112. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2113. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2114. cb_info.event_idx,
  2115. dsi_ctrl->cell_index,
  2116. 0, 0, 0, 0);
  2117. }
  2118. DSI_CTRL_ERR(dsi_ctrl, "dsi FIFO UNDERFLOW error: 0x%lx\n",
  2119. error);
  2120. }
  2121. /* DSI PLL UNLOCK error */
  2122. if (error & BIT(8))
  2123. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2124. /* ACK error */
  2125. if (error & 0xF)
  2126. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2127. /*
  2128. * DSI Phy can go into bad state during ESD influence. This can
  2129. * manifest as various types of spurious error interrupts on
  2130. * DSI controller. This check will allow us to handle afore mentioned
  2131. * case and prevent us from re enabling interrupts until a full ESD
  2132. * recovery is completed.
  2133. */
  2134. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2135. dsi_ctrl->esd_check_underway) {
  2136. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2137. return;
  2138. }
  2139. /* enable back DSI interrupts */
  2140. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2141. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2142. }
  2143. /**
  2144. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2145. * @irq: Incoming IRQ number
  2146. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2147. * Returns: IRQ_HANDLED if no further action required
  2148. */
  2149. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2150. {
  2151. struct dsi_ctrl *dsi_ctrl;
  2152. struct dsi_event_cb_info cb_info;
  2153. unsigned long flags;
  2154. uint32_t status = 0x0, i;
  2155. uint64_t errors = 0x0;
  2156. if (!ptr)
  2157. return IRQ_NONE;
  2158. dsi_ctrl = ptr;
  2159. /* check status interrupts */
  2160. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2161. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2162. /* check error interrupts */
  2163. if (dsi_ctrl->hw.ops.get_error_status)
  2164. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2165. /* clear interrupts */
  2166. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2167. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2168. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2169. /* handle DSI error recovery */
  2170. if (status & DSI_ERROR)
  2171. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2172. if (status & DSI_CMD_MODE_DMA_DONE) {
  2173. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2174. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2175. DSI_SINT_CMD_MODE_DMA_DONE);
  2176. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2177. }
  2178. if (status & DSI_CMD_FRAME_DONE) {
  2179. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2180. DSI_SINT_CMD_FRAME_DONE);
  2181. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2182. }
  2183. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2184. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2185. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2186. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2187. }
  2188. if (status & DSI_BTA_DONE) {
  2189. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2190. DSI_DLN1_HS_FIFO_OVERFLOW |
  2191. DSI_DLN2_HS_FIFO_OVERFLOW |
  2192. DSI_DLN3_HS_FIFO_OVERFLOW);
  2193. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2194. DSI_SINT_BTA_DONE);
  2195. complete_all(&dsi_ctrl->irq_info.bta_done);
  2196. if (dsi_ctrl->hw.ops.clear_error_status)
  2197. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2198. fifo_overflow_mask);
  2199. }
  2200. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2201. if (status & 0x1) {
  2202. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2203. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2204. spin_unlock_irqrestore(
  2205. &dsi_ctrl->irq_info.irq_lock, flags);
  2206. if (cb_info.event_cb)
  2207. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2208. cb_info.event_idx,
  2209. dsi_ctrl->cell_index,
  2210. irq, 0, 0, 0);
  2211. }
  2212. status >>= 1;
  2213. }
  2214. return IRQ_HANDLED;
  2215. }
  2216. /**
  2217. * _dsi_ctrl_setup_isr - register ISR handler
  2218. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2219. * Returns: Zero on success
  2220. */
  2221. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2222. {
  2223. int irq_num, rc;
  2224. if (!dsi_ctrl)
  2225. return -EINVAL;
  2226. if (dsi_ctrl->irq_info.irq_num != -1)
  2227. return 0;
  2228. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2229. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2230. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2231. init_completion(&dsi_ctrl->irq_info.bta_done);
  2232. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2233. if (irq_num < 0) {
  2234. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2235. irq_num);
  2236. rc = irq_num;
  2237. } else {
  2238. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2239. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2240. if (rc) {
  2241. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2242. rc);
  2243. } else {
  2244. dsi_ctrl->irq_info.irq_num = irq_num;
  2245. disable_irq_nosync(irq_num);
  2246. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2247. }
  2248. }
  2249. return rc;
  2250. }
  2251. /**
  2252. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2253. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2254. */
  2255. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2256. {
  2257. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2258. return;
  2259. if (dsi_ctrl->irq_info.irq_num != -1) {
  2260. devm_free_irq(&dsi_ctrl->pdev->dev,
  2261. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2262. dsi_ctrl->irq_info.irq_num = -1;
  2263. }
  2264. }
  2265. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2266. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2267. {
  2268. unsigned long flags;
  2269. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2270. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2271. return;
  2272. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2273. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2274. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2275. /* enable irq on first request */
  2276. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2277. enable_irq(dsi_ctrl->irq_info.irq_num);
  2278. /* update hardware mask */
  2279. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2280. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2281. dsi_ctrl->irq_info.irq_stat_mask);
  2282. }
  2283. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2284. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2285. dsi_ctrl->irq_info.irq_stat_mask);
  2286. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2287. if (event_info)
  2288. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2289. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2290. }
  2291. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2292. uint32_t intr_idx)
  2293. {
  2294. unsigned long flags;
  2295. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2296. return;
  2297. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2298. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2299. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2300. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2301. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2302. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2303. dsi_ctrl->irq_info.irq_stat_mask);
  2304. /* don't need irq if no lines are enabled */
  2305. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2306. dsi_ctrl->irq_info.irq_num != -1)
  2307. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2308. }
  2309. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2310. }
  2311. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2312. {
  2313. if (!dsi_ctrl) {
  2314. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2315. return -EINVAL;
  2316. }
  2317. if (dsi_ctrl->hw.ops.host_setup)
  2318. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2319. &dsi_ctrl->host_config.common_config);
  2320. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2321. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2322. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2323. &dsi_ctrl->host_config.common_config,
  2324. &dsi_ctrl->host_config.u.cmd_engine);
  2325. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2326. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2327. &dsi_ctrl->host_config.video_timing,
  2328. &dsi_ctrl->host_config.common_config,
  2329. 0x0, NULL);
  2330. } else {
  2331. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2332. return -EINVAL;
  2333. }
  2334. return 0;
  2335. }
  2336. /**
  2337. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2338. * @dsi_ctrl: DSI controller handle.
  2339. * @op: ctrl driver ops
  2340. * @enable: boolean signifying host state.
  2341. *
  2342. * Update the host status only while exiting from ulps during suspend state.
  2343. *
  2344. * Return: error code.
  2345. */
  2346. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2347. enum dsi_ctrl_driver_ops op, bool enable)
  2348. {
  2349. int rc = 0;
  2350. u32 state = enable ? 0x1 : 0x0;
  2351. if (!dsi_ctrl)
  2352. return rc;
  2353. mutex_lock(&dsi_ctrl->ctrl_lock);
  2354. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2355. if (rc) {
  2356. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2357. rc);
  2358. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2359. return rc;
  2360. }
  2361. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2362. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2363. return rc;
  2364. }
  2365. /**
  2366. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2367. * @dsi_ctrl: DSI controller handle.
  2368. * @is_splash_enabled: boolean signifying splash status.
  2369. *
  2370. * Initializes DSI controller hardware with host configuration provided by
  2371. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2372. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2373. * performed.
  2374. *
  2375. * Return: error code.
  2376. */
  2377. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool is_splash_enabled)
  2378. {
  2379. int rc = 0;
  2380. if (!dsi_ctrl) {
  2381. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2382. return -EINVAL;
  2383. }
  2384. mutex_lock(&dsi_ctrl->ctrl_lock);
  2385. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2386. if (rc) {
  2387. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2388. rc);
  2389. goto error;
  2390. }
  2391. /* For Splash usecases we omit hw operations as bootloader
  2392. * already takes care of them
  2393. */
  2394. if (!is_splash_enabled) {
  2395. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2396. &dsi_ctrl->host_config.lane_map);
  2397. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2398. &dsi_ctrl->host_config.common_config);
  2399. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2400. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2401. &dsi_ctrl->host_config.common_config,
  2402. &dsi_ctrl->host_config.u.cmd_engine);
  2403. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2404. &dsi_ctrl->host_config.video_timing,
  2405. &dsi_ctrl->host_config.common_config,
  2406. 0x0,
  2407. NULL);
  2408. } else {
  2409. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2410. &dsi_ctrl->host_config.common_config,
  2411. &dsi_ctrl->host_config.u.video_engine);
  2412. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2413. &dsi_ctrl->host_config.video_timing);
  2414. }
  2415. }
  2416. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2417. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2418. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, continuous splash status:%d\n",
  2419. is_splash_enabled);
  2420. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2421. error:
  2422. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2423. return rc;
  2424. }
  2425. /**
  2426. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2427. * @dsi_ctrl: DSI controller handle.
  2428. * @enable: variable to control register/deregister isr
  2429. */
  2430. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2431. {
  2432. if (!dsi_ctrl)
  2433. return;
  2434. mutex_lock(&dsi_ctrl->ctrl_lock);
  2435. if (enable)
  2436. _dsi_ctrl_setup_isr(dsi_ctrl);
  2437. else
  2438. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2439. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2440. }
  2441. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2442. {
  2443. if (!dsi_ctrl)
  2444. return;
  2445. mutex_lock(&dsi_ctrl->ctrl_lock);
  2446. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2447. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2448. }
  2449. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2450. {
  2451. if (!dsi_ctrl)
  2452. return;
  2453. mutex_lock(&dsi_ctrl->ctrl_lock);
  2454. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2455. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2456. }
  2457. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2458. {
  2459. if (!dsi_ctrl)
  2460. return -EINVAL;
  2461. mutex_lock(&dsi_ctrl->ctrl_lock);
  2462. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2463. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2464. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2465. return 0;
  2466. }
  2467. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2468. {
  2469. int rc = 0;
  2470. if (!dsi_ctrl)
  2471. return -EINVAL;
  2472. mutex_lock(&dsi_ctrl->ctrl_lock);
  2473. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2474. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2475. return rc;
  2476. }
  2477. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2478. {
  2479. int rc = 0;
  2480. if (!dsi_ctrl)
  2481. return -EINVAL;
  2482. mutex_lock(&dsi_ctrl->ctrl_lock);
  2483. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2484. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2485. return rc;
  2486. }
  2487. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2488. {
  2489. int rc = 0;
  2490. if (!dsi_ctrl)
  2491. return -EINVAL;
  2492. mutex_lock(&dsi_ctrl->ctrl_lock);
  2493. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2494. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2495. return rc;
  2496. }
  2497. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2498. {
  2499. if (!dsi_ctrl)
  2500. return -EINVAL;
  2501. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2502. mutex_lock(&dsi_ctrl->ctrl_lock);
  2503. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2504. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2505. }
  2506. return 0;
  2507. }
  2508. /**
  2509. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2510. * @dsi_ctrl: DSI controller handle.
  2511. *
  2512. * De-initializes DSI controller hardware. It can be performed only during
  2513. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2514. *
  2515. * Return: error code.
  2516. */
  2517. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2518. {
  2519. int rc = 0;
  2520. if (!dsi_ctrl) {
  2521. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2522. return -EINVAL;
  2523. }
  2524. mutex_lock(&dsi_ctrl->ctrl_lock);
  2525. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2526. if (rc) {
  2527. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2528. rc);
  2529. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2530. rc);
  2531. goto error;
  2532. }
  2533. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2534. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2535. error:
  2536. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2537. return rc;
  2538. }
  2539. /**
  2540. * dsi_ctrl_update_host_config() - update dsi host configuration
  2541. * @dsi_ctrl: DSI controller handle.
  2542. * @config: DSI host configuration.
  2543. * @flags: dsi_mode_flags modifying the behavior
  2544. *
  2545. * Updates driver with new Host configuration to use for host initialization.
  2546. * This function call will only update the software context. The stored
  2547. * configuration information will be used when the host is initialized.
  2548. *
  2549. * Return: error code.
  2550. */
  2551. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2552. struct dsi_host_config *config,
  2553. struct dsi_display_mode *mode, int flags,
  2554. void *clk_handle)
  2555. {
  2556. int rc = 0;
  2557. if (!ctrl || !config) {
  2558. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2559. return -EINVAL;
  2560. }
  2561. mutex_lock(&ctrl->ctrl_lock);
  2562. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2563. if (rc) {
  2564. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2565. goto error;
  2566. }
  2567. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2568. DSI_MODE_FLAG_DYN_CLK))) {
  2569. /*
  2570. * for dynamic clk switch case link frequence would
  2571. * be updated dsi_display_dynamic_clk_switch().
  2572. */
  2573. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2574. mode);
  2575. if (rc) {
  2576. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2577. rc);
  2578. goto error;
  2579. }
  2580. }
  2581. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2582. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2583. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2584. ctrl->horiz_index;
  2585. ctrl->mode_bounds.y = 0;
  2586. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2587. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2588. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2589. ctrl->modeupdated = true;
  2590. ctrl->roi.x = 0;
  2591. error:
  2592. mutex_unlock(&ctrl->ctrl_lock);
  2593. return rc;
  2594. }
  2595. /**
  2596. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2597. * @dsi_ctrl: DSI controller handle.
  2598. * @timing: Pointer to timing data.
  2599. *
  2600. * Driver will validate if the timing configuration is supported on the
  2601. * controller hardware.
  2602. *
  2603. * Return: error code if timing is not supported.
  2604. */
  2605. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2606. struct dsi_mode_info *mode)
  2607. {
  2608. int rc = 0;
  2609. if (!dsi_ctrl || !mode) {
  2610. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2611. return -EINVAL;
  2612. }
  2613. return rc;
  2614. }
  2615. /**
  2616. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2617. * @dsi_ctrl: DSI controller handle.
  2618. * @msg: Message to transfer on DSI link.
  2619. * @flags: Modifiers for message transfer.
  2620. *
  2621. * Command transfer can be done only when command engine is enabled. The
  2622. * transfer API will block until either the command transfer finishes or
  2623. * the timeout value is reached. If the trigger is deferred, it will return
  2624. * without triggering the transfer. Command parameters are programmed to
  2625. * hardware.
  2626. *
  2627. * Return: error code.
  2628. */
  2629. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  2630. const struct mipi_dsi_msg *msg,
  2631. u32 *flags)
  2632. {
  2633. int rc = 0;
  2634. if (!dsi_ctrl || !msg) {
  2635. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2636. return -EINVAL;
  2637. }
  2638. mutex_lock(&dsi_ctrl->ctrl_lock);
  2639. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2640. if (rc) {
  2641. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2642. rc);
  2643. goto error;
  2644. }
  2645. if (*flags & DSI_CTRL_CMD_READ) {
  2646. rc = dsi_message_rx(dsi_ctrl, msg, flags);
  2647. if (rc <= 0)
  2648. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2649. rc);
  2650. } else {
  2651. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  2652. if (rc)
  2653. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2654. rc);
  2655. }
  2656. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2657. error:
  2658. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2659. return rc;
  2660. }
  2661. /**
  2662. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2663. * @dsi_ctrl: DSI controller handle.
  2664. * @flags: Modifiers.
  2665. *
  2666. * Return: error code.
  2667. */
  2668. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2669. {
  2670. int rc = 0;
  2671. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2672. if (!dsi_ctrl) {
  2673. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2674. return -EINVAL;
  2675. }
  2676. dsi_hw_ops = dsi_ctrl->hw.ops;
  2677. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2678. /* Dont trigger the command if this is not the last ocmmand */
  2679. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2680. return rc;
  2681. mutex_lock(&dsi_ctrl->ctrl_lock);
  2682. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER))
  2683. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2684. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2685. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2686. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2687. if (dsi_hw_ops.mask_error_intr)
  2688. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2689. BIT(DSI_FIFO_OVERFLOW), true);
  2690. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2691. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2692. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2693. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2694. /* trigger command */
  2695. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2696. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2697. dsi_ctrl->dma_wait_queued = true;
  2698. queue_work(dsi_ctrl->dma_cmd_workq,
  2699. &dsi_ctrl->dma_cmd_wait);
  2700. } else {
  2701. dsi_ctrl->dma_wait_queued = false;
  2702. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2703. }
  2704. if (dsi_hw_ops.mask_error_intr &&
  2705. !dsi_ctrl->esd_check_underway)
  2706. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2707. BIT(DSI_FIFO_OVERFLOW), false);
  2708. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2709. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2710. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2711. dsi_ctrl->cmd_len = 0;
  2712. }
  2713. }
  2714. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2715. return rc;
  2716. }
  2717. /**
  2718. * dsi_ctrl_cache_misr - Cache frame MISR value
  2719. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2720. */
  2721. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2722. {
  2723. u32 misr;
  2724. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2725. return;
  2726. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2727. dsi_ctrl->host_config.panel_mode);
  2728. if (misr)
  2729. dsi_ctrl->misr_cache = misr;
  2730. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2731. }
  2732. /**
  2733. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2734. * @dsi_ctrl: DSI controller handle.
  2735. * @state: Controller initialization state
  2736. *
  2737. * Return: error code.
  2738. */
  2739. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2740. bool *state)
  2741. {
  2742. if (!dsi_ctrl || !state) {
  2743. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2744. return -EINVAL;
  2745. }
  2746. mutex_lock(&dsi_ctrl->ctrl_lock);
  2747. *state = dsi_ctrl->current_state.host_initialized;
  2748. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2749. return 0;
  2750. }
  2751. /**
  2752. * dsi_ctrl_update_host_engine_state_for_cont_splash() -
  2753. * set engine state for dsi controller during continuous splash
  2754. * @dsi_ctrl: DSI controller handle.
  2755. * @state: Engine state.
  2756. *
  2757. * Set host engine state for DSI controller during continuous splash.
  2758. *
  2759. * Return: error code.
  2760. */
  2761. int dsi_ctrl_update_host_engine_state_for_cont_splash(struct dsi_ctrl *dsi_ctrl,
  2762. enum dsi_engine_state state)
  2763. {
  2764. int rc = 0;
  2765. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2766. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2767. return -EINVAL;
  2768. }
  2769. mutex_lock(&dsi_ctrl->ctrl_lock);
  2770. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2771. if (rc) {
  2772. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2773. rc);
  2774. goto error;
  2775. }
  2776. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  2777. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2778. error:
  2779. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2780. return rc;
  2781. }
  2782. /**
  2783. * dsi_ctrl_set_power_state() - set power state for dsi controller
  2784. * @dsi_ctrl: DSI controller handle.
  2785. * @state: Power state.
  2786. *
  2787. * Set power state for DSI controller. Power state can be changed only when
  2788. * Controller, Video and Command engines are turned off.
  2789. *
  2790. * Return: error code.
  2791. */
  2792. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  2793. enum dsi_power_state state)
  2794. {
  2795. int rc = 0;
  2796. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  2797. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2798. return -EINVAL;
  2799. }
  2800. mutex_lock(&dsi_ctrl->ctrl_lock);
  2801. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  2802. state);
  2803. if (rc) {
  2804. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2805. rc);
  2806. goto error;
  2807. }
  2808. if (state == DSI_CTRL_POWER_VREG_ON) {
  2809. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  2810. if (rc) {
  2811. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  2812. rc);
  2813. goto error;
  2814. }
  2815. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  2816. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  2817. if (rc) {
  2818. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  2819. rc);
  2820. goto error;
  2821. }
  2822. }
  2823. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  2824. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  2825. error:
  2826. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2827. return rc;
  2828. }
  2829. /**
  2830. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  2831. * @dsi_ctrl: DSI controller handle.
  2832. * @on: enable/disable test pattern.
  2833. *
  2834. * Test pattern can be enabled only after Video engine (for video mode panels)
  2835. * or command engine (for cmd mode panels) is enabled.
  2836. *
  2837. * Return: error code.
  2838. */
  2839. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  2840. {
  2841. int rc = 0;
  2842. if (!dsi_ctrl) {
  2843. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2844. return -EINVAL;
  2845. }
  2846. mutex_lock(&dsi_ctrl->ctrl_lock);
  2847. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  2848. if (rc) {
  2849. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2850. rc);
  2851. goto error;
  2852. }
  2853. if (on) {
  2854. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2855. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  2856. DSI_TEST_PATTERN_INC,
  2857. 0xFFFF);
  2858. } else {
  2859. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  2860. &dsi_ctrl->hw,
  2861. DSI_TEST_PATTERN_INC,
  2862. 0xFFFF,
  2863. 0x0);
  2864. }
  2865. }
  2866. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  2867. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  2868. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  2869. error:
  2870. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2871. return rc;
  2872. }
  2873. /**
  2874. * dsi_ctrl_set_host_engine_state() - set host engine state
  2875. * @dsi_ctrl: DSI Controller handle.
  2876. * @state: Engine state.
  2877. *
  2878. * Host engine state can be modified only when DSI controller power state is
  2879. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  2880. *
  2881. * Return: error code.
  2882. */
  2883. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  2884. enum dsi_engine_state state)
  2885. {
  2886. int rc = 0;
  2887. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2888. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2889. return -EINVAL;
  2890. }
  2891. mutex_lock(&dsi_ctrl->ctrl_lock);
  2892. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2893. if (rc) {
  2894. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2895. rc);
  2896. goto error;
  2897. }
  2898. if (state == DSI_CTRL_ENGINE_ON)
  2899. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2900. else
  2901. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  2902. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  2903. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2904. error:
  2905. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2906. return rc;
  2907. }
  2908. /**
  2909. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  2910. * @dsi_ctrl: DSI Controller handle.
  2911. * @state: Engine state.
  2912. *
  2913. * Command engine state can be modified only when DSI controller power state is
  2914. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  2915. *
  2916. * Return: error code.
  2917. */
  2918. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  2919. enum dsi_engine_state state)
  2920. {
  2921. int rc = 0;
  2922. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2923. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2924. return -EINVAL;
  2925. }
  2926. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  2927. if (rc) {
  2928. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2929. rc);
  2930. goto error;
  2931. }
  2932. if (state == DSI_CTRL_ENGINE_ON)
  2933. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2934. else
  2935. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  2936. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state = %d\n", state);
  2937. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  2938. error:
  2939. return rc;
  2940. }
  2941. /**
  2942. * dsi_ctrl_set_vid_engine_state() - set video engine state
  2943. * @dsi_ctrl: DSI Controller handle.
  2944. * @state: Engine state.
  2945. *
  2946. * Video engine state can be modified only when DSI controller power state is
  2947. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  2948. *
  2949. * Return: error code.
  2950. */
  2951. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  2952. enum dsi_engine_state state)
  2953. {
  2954. int rc = 0;
  2955. bool on;
  2956. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2957. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2958. return -EINVAL;
  2959. }
  2960. mutex_lock(&dsi_ctrl->ctrl_lock);
  2961. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  2962. if (rc) {
  2963. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2964. rc);
  2965. goto error;
  2966. }
  2967. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  2968. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2969. /* perform a reset when turning off video engine */
  2970. if (!on)
  2971. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2972. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state = %d\n", state);
  2973. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  2974. error:
  2975. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2976. return rc;
  2977. }
  2978. /**
  2979. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  2980. * @dsi_ctrl: DSI controller handle.
  2981. * @enable: enable/disable ULPS.
  2982. *
  2983. * ULPS can be enabled/disabled after DSI host engine is turned on.
  2984. *
  2985. * Return: error code.
  2986. */
  2987. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  2988. {
  2989. int rc = 0;
  2990. if (!dsi_ctrl) {
  2991. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2992. return -EINVAL;
  2993. }
  2994. mutex_lock(&dsi_ctrl->ctrl_lock);
  2995. if (enable)
  2996. rc = dsi_enable_ulps(dsi_ctrl);
  2997. else
  2998. rc = dsi_disable_ulps(dsi_ctrl);
  2999. if (rc) {
  3000. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3001. enable, rc);
  3002. goto error;
  3003. }
  3004. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3005. error:
  3006. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3007. return rc;
  3008. }
  3009. /**
  3010. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3011. * @dsi_ctrl: DSI controller handle.
  3012. * @enable: enable/disable clamping.
  3013. *
  3014. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3015. *
  3016. * Return: error code.
  3017. */
  3018. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3019. bool enable, bool ulps_enabled)
  3020. {
  3021. int rc = 0;
  3022. if (!dsi_ctrl) {
  3023. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3024. return -EINVAL;
  3025. }
  3026. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3027. !dsi_ctrl->hw.ops.clamp_disable) {
  3028. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3029. return 0;
  3030. }
  3031. mutex_lock(&dsi_ctrl->ctrl_lock);
  3032. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3033. if (rc) {
  3034. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3035. goto error;
  3036. }
  3037. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3038. error:
  3039. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3040. return rc;
  3041. }
  3042. /**
  3043. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3044. * @dsi_ctrl: DSI controller handle.
  3045. * @source_clks: Source clocks for DSI link clocks.
  3046. *
  3047. * Clock source should be changed while link clocks are disabled.
  3048. *
  3049. * Return: error code.
  3050. */
  3051. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3052. struct dsi_clk_link_set *source_clks)
  3053. {
  3054. int rc = 0;
  3055. if (!dsi_ctrl || !source_clks) {
  3056. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3057. return -EINVAL;
  3058. }
  3059. mutex_lock(&dsi_ctrl->ctrl_lock);
  3060. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3061. if (rc) {
  3062. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3063. rc);
  3064. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3065. &dsi_ctrl->clk_info.rcg_clks);
  3066. goto error;
  3067. }
  3068. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3069. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3070. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3071. error:
  3072. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3073. return rc;
  3074. }
  3075. /**
  3076. * dsi_ctrl_setup_misr() - Setup frame MISR
  3077. * @dsi_ctrl: DSI controller handle.
  3078. * @enable: enable/disable MISR.
  3079. * @frame_count: Number of frames to accumulate MISR.
  3080. *
  3081. * Return: error code.
  3082. */
  3083. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3084. bool enable,
  3085. u32 frame_count)
  3086. {
  3087. if (!dsi_ctrl) {
  3088. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3089. return -EINVAL;
  3090. }
  3091. if (!dsi_ctrl->hw.ops.setup_misr)
  3092. return 0;
  3093. mutex_lock(&dsi_ctrl->ctrl_lock);
  3094. dsi_ctrl->misr_enable = enable;
  3095. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3096. dsi_ctrl->host_config.panel_mode,
  3097. enable, frame_count);
  3098. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3099. return 0;
  3100. }
  3101. /**
  3102. * dsi_ctrl_collect_misr() - Read frame MISR
  3103. * @dsi_ctrl: DSI controller handle.
  3104. *
  3105. * Return: MISR value.
  3106. */
  3107. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3108. {
  3109. u32 misr;
  3110. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3111. return 0;
  3112. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3113. dsi_ctrl->host_config.panel_mode);
  3114. if (!misr)
  3115. misr = dsi_ctrl->misr_cache;
  3116. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3117. dsi_ctrl->misr_cache, misr);
  3118. return misr;
  3119. }
  3120. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3121. bool mask_enable)
  3122. {
  3123. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3124. || !dsi_ctrl->hw.ops.clear_error_status) {
  3125. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3126. return;
  3127. }
  3128. /*
  3129. * Mask DSI error status interrupts and clear error status
  3130. * register
  3131. */
  3132. mutex_lock(&dsi_ctrl->ctrl_lock);
  3133. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3134. /*
  3135. * The behavior of mask_enable is different in ctrl register
  3136. * and mask register and hence mask_enable is manipulated for
  3137. * selective error interrupt masking vs total error interrupt
  3138. * masking.
  3139. */
  3140. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3141. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3142. DSI_ERROR_INTERRUPT_COUNT);
  3143. } else {
  3144. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3145. mask_enable);
  3146. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3147. DSI_ERROR_INTERRUPT_COUNT);
  3148. }
  3149. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3150. }
  3151. /**
  3152. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3153. * interrupts at any time.
  3154. * @dsi_ctrl: DSI controller handle.
  3155. * @enable: variable to enable/disable irq
  3156. */
  3157. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3158. {
  3159. if (!dsi_ctrl)
  3160. return;
  3161. mutex_lock(&dsi_ctrl->ctrl_lock);
  3162. if (enable)
  3163. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3164. DSI_SINT_ERROR, NULL);
  3165. else
  3166. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3167. DSI_SINT_ERROR);
  3168. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3169. }
  3170. /**
  3171. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3172. * done interrupt.
  3173. * @dsi_ctrl: DSI controller handle.
  3174. */
  3175. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3176. {
  3177. int rc = 0;
  3178. if (!ctrl)
  3179. return 0;
  3180. mutex_lock(&ctrl->ctrl_lock);
  3181. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3182. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3183. mutex_unlock(&ctrl->ctrl_lock);
  3184. return rc;
  3185. }
  3186. /**
  3187. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3188. */
  3189. void dsi_ctrl_drv_register(void)
  3190. {
  3191. platform_driver_register(&dsi_ctrl_driver);
  3192. }
  3193. /**
  3194. * dsi_ctrl_drv_unregister() - unregister platform driver
  3195. */
  3196. void dsi_ctrl_drv_unregister(void)
  3197. {
  3198. platform_driver_unregister(&dsi_ctrl_driver);
  3199. }