dp_be_tx.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "cdp_txrx_cmn_struct.h"
  20. #include "dp_types.h"
  21. #include "dp_tx.h"
  22. #include "dp_be_tx.h"
  23. #include "dp_tx_desc.h"
  24. #include "hal_tx.h"
  25. #include <hal_be_api.h>
  26. #include <hal_be_tx.h>
  27. #include <dp_htt.h>
  28. #ifdef FEATURE_WDS
  29. #include "dp_txrx_wds.h"
  30. #endif
  31. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  32. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_mutex_create(lock)
  33. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_mutex_destroy(lock)
  34. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_mutex_acquire(lock)
  35. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_mutex_release(lock)
  36. #else
  37. #define DP_TX_BANK_LOCK_CREATE(lock) qdf_spinlock_create(lock)
  38. #define DP_TX_BANK_LOCK_DESTROY(lock) qdf_spinlock_destroy(lock)
  39. #define DP_TX_BANK_LOCK_ACQUIRE(lock) qdf_spin_lock_bh(lock)
  40. #define DP_TX_BANK_LOCK_RELEASE(lock) qdf_spin_unlock_bh(lock)
  41. #endif
  42. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP)
  43. #ifdef WLAN_MCAST_MLO
  44. /* MLO peer id for reinject*/
  45. #define DP_MLO_MCAST_REINJECT_PEER_ID 0XFFFD
  46. #define MAX_GSN_NUM 0x0FFF
  47. #endif
  48. #endif
  49. #define DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(_var) \
  50. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var)
  51. #define DP_TX_WBM_COMPLETION_V3_VALID_GET(_var) \
  52. HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var)
  53. #define DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(_var) \
  54. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var)
  55. #define DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(_var) \
  56. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var)
  57. #define DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(_var) \
  58. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var)
  59. #define DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(_var) \
  60. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var)
  61. extern uint8_t sec_type_map[MAX_CDP_SEC_TYPE];
  62. #ifdef DP_USE_REDUCED_PEER_ID_FIELD_WIDTH
  63. static inline uint16_t dp_tx_comp_get_peer_id(struct dp_soc *soc,
  64. void *tx_comp_hal_desc)
  65. {
  66. uint16_t peer_id = hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  67. struct dp_tx_comp_peer_id *tx_peer_id =
  68. (struct dp_tx_comp_peer_id *)&peer_id;
  69. return (tx_peer_id->peer_id |
  70. (tx_peer_id->ml_peer_valid << soc->peer_id_shift));
  71. }
  72. #else
  73. /* Combine ml_peer_valid and peer_id field */
  74. #define DP_BE_TX_COMP_PEER_ID_MASK 0x00003fff
  75. #define DP_BE_TX_COMP_PEER_ID_SHIFT 0
  76. static inline uint16_t dp_tx_comp_get_peer_id(struct dp_soc *soc,
  77. void *tx_comp_hal_desc)
  78. {
  79. uint16_t peer_id = hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  80. return ((peer_id & DP_BE_TX_COMP_PEER_ID_MASK) >>
  81. DP_BE_TX_COMP_PEER_ID_SHIFT);
  82. }
  83. #endif
  84. #ifdef DP_FEATURE_HW_COOKIE_CONVERSION
  85. #ifdef DP_HW_COOKIE_CONVERT_EXCEPTION
  86. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  87. void *tx_comp_hal_desc,
  88. struct dp_tx_desc_s **r_tx_desc)
  89. {
  90. uint32_t tx_desc_id;
  91. if (qdf_likely(
  92. hal_tx_comp_get_cookie_convert_done(tx_comp_hal_desc))) {
  93. /* HW cookie conversion done */
  94. *r_tx_desc = (struct dp_tx_desc_s *)
  95. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  96. } else {
  97. /* SW do cookie conversion to VA */
  98. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  99. *r_tx_desc =
  100. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  101. }
  102. if (*r_tx_desc)
  103. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  104. tx_comp_hal_desc);
  105. }
  106. #else
  107. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  108. void *tx_comp_hal_desc,
  109. struct dp_tx_desc_s **r_tx_desc)
  110. {
  111. *r_tx_desc = (struct dp_tx_desc_s *)
  112. hal_tx_comp_get_desc_va(tx_comp_hal_desc);
  113. if (*r_tx_desc)
  114. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  115. tx_comp_hal_desc);
  116. }
  117. #endif /* DP_HW_COOKIE_CONVERT_EXCEPTION */
  118. #else
  119. void dp_tx_comp_get_params_from_hal_desc_be(struct dp_soc *soc,
  120. void *tx_comp_hal_desc,
  121. struct dp_tx_desc_s **r_tx_desc)
  122. {
  123. uint32_t tx_desc_id;
  124. /* SW do cookie conversion to VA */
  125. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  126. *r_tx_desc =
  127. (struct dp_tx_desc_s *)dp_cc_desc_find(soc, tx_desc_id);
  128. if (*r_tx_desc)
  129. (*r_tx_desc)->peer_id = dp_tx_comp_get_peer_id(soc,
  130. tx_comp_hal_desc);
  131. }
  132. #endif /* DP_FEATURE_HW_COOKIE_CONVERSION */
  133. static inline
  134. void dp_tx_process_mec_notify_be(struct dp_soc *soc, uint8_t *status)
  135. {
  136. struct dp_vdev *vdev;
  137. uint8_t vdev_id;
  138. uint32_t *htt_desc = (uint32_t *)status;
  139. qdf_assert_always(!soc->mec_fw_offload);
  140. /*
  141. * Get vdev id from HTT status word in case of MEC
  142. * notification
  143. */
  144. vdev_id = DP_TX_WBM_COMPLETION_V3_VDEV_ID_GET(htt_desc[4]);
  145. if (qdf_unlikely(vdev_id >= MAX_VDEV_CNT))
  146. return;
  147. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  148. DP_MOD_ID_HTT_COMP);
  149. if (!vdev)
  150. return;
  151. dp_tx_mec_handler(vdev, status);
  152. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  153. }
  154. void dp_tx_process_htt_completion_be(struct dp_soc *soc,
  155. struct dp_tx_desc_s *tx_desc,
  156. uint8_t *status,
  157. uint8_t ring_id)
  158. {
  159. uint8_t tx_status;
  160. struct dp_pdev *pdev;
  161. struct dp_vdev *vdev = NULL;
  162. struct hal_tx_completion_status ts = {0};
  163. uint32_t *htt_desc = (uint32_t *)status;
  164. struct dp_peer *peer;
  165. struct cdp_tid_tx_stats *tid_stats = NULL;
  166. struct htt_soc *htt_handle;
  167. uint8_t vdev_id;
  168. tx_status = HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(htt_desc[0]);
  169. htt_handle = (struct htt_soc *)soc->htt_handle;
  170. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  171. /*
  172. * There can be scenario where WBM consuming descriptor enqueued
  173. * from TQM2WBM first and TQM completion can happen before MEC
  174. * notification comes from FW2WBM. Avoid access any field of tx
  175. * descriptor in case of MEC notify.
  176. */
  177. if (tx_status == HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY)
  178. return dp_tx_process_mec_notify_be(soc, status);
  179. /*
  180. * If the descriptor is already freed in vdev_detach,
  181. * continue to next descriptor
  182. */
  183. if (qdf_unlikely(!tx_desc->flags)) {
  184. dp_tx_comp_info_rl("Descriptor freed in vdev_detach %d",
  185. tx_desc->id);
  186. return;
  187. }
  188. if (qdf_unlikely(tx_desc->vdev_id == DP_INVALID_VDEV_ID)) {
  189. dp_tx_comp_info_rl("Invalid vdev_id %d", tx_desc->id);
  190. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  191. goto release_tx_desc;
  192. }
  193. pdev = tx_desc->pdev;
  194. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  195. dp_tx_comp_info_rl("pdev in down state %d", tx_desc->id);
  196. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  197. goto release_tx_desc;
  198. }
  199. qdf_assert(tx_desc->pdev);
  200. vdev_id = tx_desc->vdev_id;
  201. vdev = dp_vdev_get_ref_by_id(soc, vdev_id,
  202. DP_MOD_ID_HTT_COMP);
  203. if (qdf_unlikely(!vdev)) {
  204. dp_tx_comp_info_rl("Unable to get vdev ref %d", tx_desc->id);
  205. tx_desc->flags |= DP_TX_DESC_FLAG_TX_COMP_ERR;
  206. goto release_tx_desc;
  207. }
  208. switch (tx_status) {
  209. case HTT_TX_FW2WBM_TX_STATUS_OK:
  210. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  211. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  212. {
  213. uint8_t tid;
  214. if (DP_TX_WBM_COMPLETION_V3_VALID_GET(htt_desc[3])) {
  215. ts.peer_id =
  216. DP_TX_WBM_COMPLETION_V3_SW_PEER_ID_GET(
  217. htt_desc[3]);
  218. ts.tid =
  219. DP_TX_WBM_COMPLETION_V3_TID_NUM_GET(
  220. htt_desc[3]);
  221. } else {
  222. ts.peer_id = HTT_INVALID_PEER;
  223. ts.tid = HTT_INVALID_TID;
  224. }
  225. ts.release_src = HAL_TX_COMP_RELEASE_SOURCE_FW;
  226. ts.ppdu_id =
  227. DP_TX_WBM_COMPLETION_V3_SCH_CMD_ID_GET(
  228. htt_desc[2]);
  229. ts.ack_frame_rssi =
  230. DP_TX_WBM_COMPLETION_V3_ACK_FRAME_RSSI_GET(
  231. htt_desc[2]);
  232. ts.tsf = htt_desc[4];
  233. ts.first_msdu = 1;
  234. ts.last_msdu = 1;
  235. tid = ts.tid;
  236. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  237. tid = CDP_MAX_DATA_TIDS - 1;
  238. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  239. if (qdf_unlikely(pdev->delay_stats_flag))
  240. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  241. if (tx_status < CDP_MAX_TX_HTT_STATUS)
  242. tid_stats->htt_status_cnt[tx_status]++;
  243. peer = dp_peer_get_ref_by_id(soc, ts.peer_id,
  244. DP_MOD_ID_HTT_COMP);
  245. if (qdf_likely(peer))
  246. dp_tx_update_peer_basic_stats(
  247. peer,
  248. qdf_nbuf_len(tx_desc->nbuf),
  249. tx_status,
  250. pdev->enhanced_stats_en);
  251. dp_tx_comp_process_tx_status(soc, tx_desc, &ts, peer, ring_id);
  252. dp_tx_comp_process_desc(soc, tx_desc, &ts, peer);
  253. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  254. if (qdf_likely(peer))
  255. dp_peer_unref_delete(peer, DP_MOD_ID_HTT_COMP);
  256. break;
  257. }
  258. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  259. {
  260. uint8_t reinject_reason;
  261. reinject_reason =
  262. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(
  263. htt_desc[1]);
  264. dp_tx_reinject_handler(soc, vdev, tx_desc,
  265. status, reinject_reason);
  266. break;
  267. }
  268. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  269. {
  270. dp_tx_inspect_handler(soc, vdev, tx_desc, status);
  271. break;
  272. }
  273. case HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH:
  274. {
  275. DP_STATS_INC(vdev, tx_i.dropped.fail_per_pkt_vdev_id_check, 1);
  276. goto release_tx_desc;
  277. }
  278. default:
  279. dp_tx_comp_err("Invalid HTT tx_status %d\n",
  280. tx_status);
  281. goto release_tx_desc;
  282. }
  283. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  284. return;
  285. release_tx_desc:
  286. dp_tx_comp_free_buf(soc, tx_desc);
  287. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  288. if (vdev)
  289. dp_vdev_unref_delete(soc, vdev, DP_MOD_ID_HTT_COMP);
  290. }
  291. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  292. #ifdef DP_TX_IMPLICIT_RBM_MAPPING
  293. /*
  294. * dp_tx_get_rbm_id()- Get the RBM ID for data transmission completion.
  295. * @dp_soc - DP soc structure pointer
  296. * @ring_id - Transmit Queue/ring_id to be used when XPS is enabled
  297. *
  298. * Return - RBM ID corresponding to TCL ring_id
  299. */
  300. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  301. uint8_t ring_id)
  302. {
  303. return 0;
  304. }
  305. #else
  306. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  307. uint8_t ring_id)
  308. {
  309. return (ring_id ? soc->wbm_sw0_bm_id + (ring_id - 1) :
  310. HAL_WBM_SW2_BM_ID(soc->wbm_sw0_bm_id));
  311. }
  312. #endif /*DP_TX_IMPLICIT_RBM_MAPPING*/
  313. #else
  314. static inline uint8_t dp_tx_get_rbm_id_be(struct dp_soc *soc,
  315. uint8_t tcl_index)
  316. {
  317. uint8_t rbm;
  318. rbm = wlan_cfg_get_rbm_id_for_index(soc->wlan_cfg_ctx, tcl_index);
  319. dp_verbose_debug("tcl_id %u rbm %u", tcl_index, rbm);
  320. return rbm;
  321. }
  322. #endif
  323. #if defined(WLAN_FEATURE_11BE_MLO) && defined(WLAN_MLO_MULTI_CHIP) && \
  324. defined(WLAN_MCAST_MLO)
  325. void
  326. dp_tx_mlo_mcast_pkt_send(struct dp_vdev_be *be_vdev,
  327. struct dp_vdev *ptnr_vdev,
  328. void *arg)
  329. {
  330. qdf_nbuf_t nbuf = (qdf_nbuf_t)arg;
  331. qdf_nbuf_t nbuf_clone;
  332. struct dp_vdev_be *be_ptnr_vdev = NULL;
  333. struct dp_tx_msdu_info_s msdu_info;
  334. be_ptnr_vdev = dp_get_be_vdev_from_dp_vdev(ptnr_vdev);
  335. if (be_vdev != be_ptnr_vdev) {
  336. nbuf_clone = qdf_nbuf_clone(nbuf);
  337. if (qdf_unlikely(!nbuf_clone)) {
  338. dp_tx_debug("nbuf clone failed");
  339. return;
  340. }
  341. } else {
  342. nbuf_clone = nbuf;
  343. }
  344. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  345. dp_tx_get_queue(ptnr_vdev, nbuf_clone, &msdu_info.tx_queue);
  346. msdu_info.gsn = be_vdev->seq_num;
  347. be_ptnr_vdev->seq_num = be_vdev->seq_num;
  348. nbuf_clone = dp_tx_send_msdu_single(
  349. ptnr_vdev,
  350. nbuf_clone,
  351. &msdu_info,
  352. DP_MLO_MCAST_REINJECT_PEER_ID,
  353. NULL);
  354. if (qdf_unlikely(nbuf_clone)) {
  355. dp_info("pkt send failed");
  356. qdf_nbuf_free(nbuf_clone);
  357. return;
  358. }
  359. }
  360. static inline void
  361. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  362. struct dp_vdev *vdev,
  363. struct dp_tx_msdu_info_s *msdu_info)
  364. {
  365. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, msdu_info->vdev_id);
  366. }
  367. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  368. struct dp_vdev *vdev,
  369. qdf_nbuf_t nbuf)
  370. {
  371. struct dp_vdev_be *be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  372. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  373. /* send frame on partner vdevs */
  374. dp_mcast_mlo_iter_ptnr_vdev(be_soc, be_vdev,
  375. dp_tx_mlo_mcast_pkt_send,
  376. nbuf, DP_MOD_ID_TX);
  377. /* send frame on mcast primary vdev */
  378. dp_tx_mlo_mcast_pkt_send(be_vdev, vdev, nbuf);
  379. if (qdf_unlikely(be_vdev->seq_num > MAX_GSN_NUM))
  380. be_vdev->seq_num = 0;
  381. else
  382. be_vdev->seq_num++;
  383. }
  384. #else
  385. static inline void
  386. dp_tx_vdev_id_set_hal_tx_desc(uint32_t *hal_tx_desc_cached,
  387. struct dp_vdev *vdev,
  388. struct dp_tx_msdu_info_s *msdu_info)
  389. {
  390. hal_tx_desc_set_vdev_id(hal_tx_desc_cached, vdev->vdev_id);
  391. }
  392. #endif
  393. #if defined(WLAN_FEATURE_11BE_MLO) && !defined(WLAN_MLO_MULTI_CHIP) && \
  394. !defined(WLAN_MCAST_MLO)
  395. void dp_tx_mlo_mcast_handler_be(struct dp_soc *soc,
  396. struct dp_vdev *vdev,
  397. qdf_nbuf_t nbuf)
  398. {
  399. }
  400. #endif
  401. QDF_STATUS
  402. dp_tx_hw_enqueue_be(struct dp_soc *soc, struct dp_vdev *vdev,
  403. struct dp_tx_desc_s *tx_desc, uint16_t fw_metadata,
  404. struct cdp_tx_exception_metadata *tx_exc_metadata,
  405. struct dp_tx_msdu_info_s *msdu_info)
  406. {
  407. void *hal_tx_desc;
  408. uint32_t *hal_tx_desc_cached;
  409. int coalesce = 0;
  410. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  411. uint8_t ring_id = tx_q->ring_id;
  412. uint8_t tid = msdu_info->tid;
  413. struct dp_vdev_be *be_vdev;
  414. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  415. uint8_t bm_id = dp_tx_get_rbm_id_be(soc, ring_id);
  416. hal_ring_handle_t hal_ring_hdl = NULL;
  417. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  418. be_vdev = dp_get_be_vdev_from_dp_vdev(vdev);
  419. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  420. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  421. return QDF_STATUS_E_RESOURCES;
  422. }
  423. if (qdf_unlikely(tx_exc_metadata)) {
  424. qdf_assert_always((tx_exc_metadata->tx_encap_type ==
  425. CDP_INVALID_TX_ENCAP_TYPE) ||
  426. (tx_exc_metadata->tx_encap_type ==
  427. vdev->tx_encap_type));
  428. if (tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)
  429. qdf_assert_always((tx_exc_metadata->sec_type ==
  430. CDP_INVALID_SEC_TYPE) ||
  431. tx_exc_metadata->sec_type ==
  432. vdev->sec_type);
  433. }
  434. hal_tx_desc_cached = (void *)cached_desc;
  435. hal_tx_desc_set_buf_addr_be(soc->hal_soc, hal_tx_desc_cached,
  436. tx_desc->dma_addr, bm_id, tx_desc->id,
  437. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG));
  438. hal_tx_desc_set_lmac_id_be(soc->hal_soc, hal_tx_desc_cached,
  439. vdev->lmac_id);
  440. hal_tx_desc_set_search_index_be(soc->hal_soc, hal_tx_desc_cached,
  441. vdev->bss_ast_idx);
  442. /*
  443. * Bank_ID is used as DSCP_TABLE number in beryllium
  444. * So there is no explicit field used for DSCP_TID_TABLE_NUM.
  445. */
  446. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  447. (vdev->bss_ast_hash & 0xF));
  448. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  449. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  450. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  451. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  452. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  453. /* verify checksum offload configuration*/
  454. if ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) ==
  455. QDF_NBUF_TX_CKSUM_TCP_UDP) ||
  456. qdf_nbuf_is_tso(tx_desc->nbuf)) {
  457. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  458. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  459. }
  460. hal_tx_desc_set_bank_id(hal_tx_desc_cached, be_vdev->bank_id);
  461. dp_tx_vdev_id_set_hal_tx_desc(hal_tx_desc_cached, vdev, msdu_info);
  462. if (tid != HTT_TX_EXT_TID_INVALID)
  463. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  464. if (qdf_unlikely(vdev->pdev->delay_stats_flag) ||
  465. qdf_unlikely(wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)))
  466. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  467. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  468. tx_desc->length,
  469. (tx_desc->flags & DP_TX_DESC_FLAG_FRAG),
  470. (uint64_t)tx_desc->dma_addr, tx_desc->pkt_offset,
  471. tx_desc->id);
  472. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  473. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  474. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  475. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  476. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  477. return status;
  478. }
  479. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  480. if (qdf_unlikely(!hal_tx_desc)) {
  481. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  482. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  483. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  484. goto ring_access_fail;
  485. }
  486. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  487. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  488. /* Sync cached descriptor with HW */
  489. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  490. coalesce = dp_tx_attempt_coalescing(soc, vdev, tx_desc, tid);
  491. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  492. dp_tx_update_stats(soc, tx_desc->nbuf);
  493. status = QDF_STATUS_SUCCESS;
  494. dp_tx_hw_desc_update_evt((uint8_t *)hal_tx_desc_cached,
  495. hal_ring_hdl, soc);
  496. ring_access_fail:
  497. dp_tx_ring_access_end_wrapper(soc, hal_ring_hdl, coalesce);
  498. return status;
  499. }
  500. QDF_STATUS dp_tx_init_bank_profiles(struct dp_soc_be *be_soc)
  501. {
  502. int i, num_tcl_banks;
  503. num_tcl_banks = hal_tx_get_num_tcl_banks(be_soc->soc.hal_soc);
  504. qdf_assert_always(num_tcl_banks);
  505. be_soc->num_bank_profiles = num_tcl_banks;
  506. be_soc->bank_profiles = qdf_mem_malloc(num_tcl_banks *
  507. sizeof(*be_soc->bank_profiles));
  508. if (!be_soc->bank_profiles) {
  509. dp_err("unable to allocate memory for DP TX Profiles!");
  510. return QDF_STATUS_E_NOMEM;
  511. }
  512. DP_TX_BANK_LOCK_CREATE(&be_soc->tx_bank_lock);
  513. for (i = 0; i < num_tcl_banks; i++) {
  514. be_soc->bank_profiles[i].is_configured = false;
  515. qdf_atomic_init(&be_soc->bank_profiles[i].ref_count);
  516. }
  517. dp_info("initialized %u bank profiles", be_soc->num_bank_profiles);
  518. return QDF_STATUS_SUCCESS;
  519. }
  520. void dp_tx_deinit_bank_profiles(struct dp_soc_be *be_soc)
  521. {
  522. qdf_mem_free(be_soc->bank_profiles);
  523. DP_TX_BANK_LOCK_DESTROY(&be_soc->tx_bank_lock);
  524. }
  525. static
  526. void dp_tx_get_vdev_bank_config(struct dp_vdev_be *be_vdev,
  527. union hal_tx_bank_config *bank_config)
  528. {
  529. struct dp_vdev *vdev = &be_vdev->vdev;
  530. struct dp_soc *soc = vdev->pdev->soc;
  531. bank_config->epd = 0;
  532. bank_config->encap_type = vdev->tx_encap_type;
  533. /* Only valid for raw frames. Needs work for RAW mode */
  534. if (vdev->tx_encap_type == htt_cmn_pkt_type_raw) {
  535. bank_config->encrypt_type = sec_type_map[vdev->sec_type];
  536. } else {
  537. bank_config->encrypt_type = 0;
  538. }
  539. bank_config->src_buffer_swap = 0;
  540. bank_config->link_meta_swap = 0;
  541. if ((soc->sta_mode_search_policy == HAL_TX_ADDR_INDEX_SEARCH) &&
  542. vdev->opmode == wlan_op_mode_sta) {
  543. bank_config->index_lookup_enable = 1;
  544. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_MEC_NOTIFY;
  545. bank_config->addrx_en = 0;
  546. bank_config->addry_en = 0;
  547. } else {
  548. bank_config->index_lookup_enable = 0;
  549. bank_config->mcast_pkt_ctrl = HAL_TX_MCAST_CTRL_FW_EXCEPTION;
  550. bank_config->addrx_en =
  551. (vdev->hal_desc_addr_search_flags &
  552. HAL_TX_DESC_ADDRX_EN) ? 1 : 0;
  553. bank_config->addry_en =
  554. (vdev->hal_desc_addr_search_flags &
  555. HAL_TX_DESC_ADDRY_EN) ? 1 : 0;
  556. }
  557. bank_config->mesh_enable = vdev->mesh_vdev ? 1 : 0;
  558. bank_config->dscp_tid_map_id = vdev->dscp_tid_map_id;
  559. /* Disabling vdev id check for now. Needs revist. */
  560. bank_config->vdev_id_check_en = be_vdev->vdev_id_check_en;
  561. bank_config->pmac_id = vdev->lmac_id;
  562. }
  563. int dp_tx_get_bank_profile(struct dp_soc_be *be_soc,
  564. struct dp_vdev_be *be_vdev)
  565. {
  566. char *temp_str = "";
  567. bool found_match = false;
  568. int bank_id = DP_BE_INVALID_BANK_ID;
  569. int i;
  570. int unconfigured_slot = DP_BE_INVALID_BANK_ID;
  571. int zero_ref_count_slot = DP_BE_INVALID_BANK_ID;
  572. union hal_tx_bank_config vdev_config = {0};
  573. /* convert vdev params into hal_tx_bank_config */
  574. dp_tx_get_vdev_bank_config(be_vdev, &vdev_config);
  575. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  576. /* go over all banks and find a matching/unconfigured/unsed bank */
  577. for (i = 0; i < be_soc->num_bank_profiles; i++) {
  578. if (be_soc->bank_profiles[i].is_configured &&
  579. (be_soc->bank_profiles[i].bank_config.val ^
  580. vdev_config.val) == 0) {
  581. found_match = true;
  582. break;
  583. }
  584. if (unconfigured_slot == DP_BE_INVALID_BANK_ID &&
  585. !be_soc->bank_profiles[i].is_configured)
  586. unconfigured_slot = i;
  587. else if (zero_ref_count_slot == DP_BE_INVALID_BANK_ID &&
  588. !qdf_atomic_read(&be_soc->bank_profiles[i].ref_count))
  589. zero_ref_count_slot = i;
  590. }
  591. if (found_match) {
  592. temp_str = "matching";
  593. bank_id = i;
  594. goto inc_ref_and_return;
  595. }
  596. if (unconfigured_slot != DP_BE_INVALID_BANK_ID) {
  597. temp_str = "unconfigured";
  598. bank_id = unconfigured_slot;
  599. goto configure_and_return;
  600. }
  601. if (zero_ref_count_slot != DP_BE_INVALID_BANK_ID) {
  602. temp_str = "zero_ref_count";
  603. bank_id = zero_ref_count_slot;
  604. }
  605. if (bank_id == DP_BE_INVALID_BANK_ID) {
  606. dp_alert("unable to find TX bank!");
  607. QDF_BUG(0);
  608. return bank_id;
  609. }
  610. configure_and_return:
  611. be_soc->bank_profiles[bank_id].is_configured = true;
  612. be_soc->bank_profiles[bank_id].bank_config.val = vdev_config.val;
  613. hal_tx_populate_bank_register(be_soc->soc.hal_soc,
  614. &be_soc->bank_profiles[bank_id].bank_config,
  615. bank_id);
  616. inc_ref_and_return:
  617. qdf_atomic_inc(&be_soc->bank_profiles[bank_id].ref_count);
  618. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  619. dp_info("found %s slot at index %d, input:0x%x match:0x%x ref_count %u",
  620. temp_str, bank_id, vdev_config.val,
  621. be_soc->bank_profiles[bank_id].bank_config.val,
  622. qdf_atomic_read(&be_soc->bank_profiles[bank_id].ref_count));
  623. dp_info("epd:%x encap:%x encryp:%x src_buf_swap:%x link_meta_swap:%x addrx_en:%x addry_en:%x mesh_en:%x vdev_id_check:%x pmac_id:%x mcast_pkt_ctrl:%x",
  624. be_soc->bank_profiles[bank_id].bank_config.epd,
  625. be_soc->bank_profiles[bank_id].bank_config.encap_type,
  626. be_soc->bank_profiles[bank_id].bank_config.encrypt_type,
  627. be_soc->bank_profiles[bank_id].bank_config.src_buffer_swap,
  628. be_soc->bank_profiles[bank_id].bank_config.link_meta_swap,
  629. be_soc->bank_profiles[bank_id].bank_config.addrx_en,
  630. be_soc->bank_profiles[bank_id].bank_config.addry_en,
  631. be_soc->bank_profiles[bank_id].bank_config.mesh_enable,
  632. be_soc->bank_profiles[bank_id].bank_config.vdev_id_check_en,
  633. be_soc->bank_profiles[bank_id].bank_config.pmac_id,
  634. be_soc->bank_profiles[bank_id].bank_config.mcast_pkt_ctrl);
  635. return bank_id;
  636. }
  637. void dp_tx_put_bank_profile(struct dp_soc_be *be_soc,
  638. struct dp_vdev_be *be_vdev)
  639. {
  640. DP_TX_BANK_LOCK_ACQUIRE(&be_soc->tx_bank_lock);
  641. qdf_atomic_dec(&be_soc->bank_profiles[be_vdev->bank_id].ref_count);
  642. DP_TX_BANK_LOCK_RELEASE(&be_soc->tx_bank_lock);
  643. }
  644. void dp_tx_update_bank_profile(struct dp_soc_be *be_soc,
  645. struct dp_vdev_be *be_vdev)
  646. {
  647. dp_tx_put_bank_profile(be_soc, be_vdev);
  648. be_vdev->bank_id = dp_tx_get_bank_profile(be_soc, be_vdev);
  649. }
  650. QDF_STATUS dp_tx_desc_pool_init_be(struct dp_soc *soc,
  651. uint16_t num_elem,
  652. uint8_t pool_id)
  653. {
  654. struct dp_tx_desc_pool_s *tx_desc_pool;
  655. struct dp_hw_cookie_conversion_t *cc_ctx;
  656. struct dp_soc_be *be_soc;
  657. struct dp_spt_page_desc *page_desc;
  658. struct dp_tx_desc_s *tx_desc;
  659. uint32_t ppt_idx = 0;
  660. uint32_t avail_entry_index = 0;
  661. if (!num_elem) {
  662. dp_err("desc_num 0 !!");
  663. return QDF_STATUS_E_FAILURE;
  664. }
  665. be_soc = dp_get_be_soc_from_dp_soc(soc);
  666. tx_desc_pool = &soc->tx_desc[pool_id];
  667. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  668. tx_desc = tx_desc_pool->freelist;
  669. page_desc = &cc_ctx->page_desc_base[0];
  670. while (tx_desc) {
  671. if (avail_entry_index == 0) {
  672. if (ppt_idx >= cc_ctx->total_page_num) {
  673. dp_alert("insufficient secondary page tables");
  674. qdf_assert_always(0);
  675. }
  676. page_desc = &cc_ctx->page_desc_base[ppt_idx++];
  677. }
  678. /* put each TX Desc VA to SPT pages and
  679. * get corresponding ID
  680. */
  681. DP_CC_SPT_PAGE_UPDATE_VA(page_desc->page_v_addr,
  682. avail_entry_index,
  683. tx_desc);
  684. tx_desc->id =
  685. dp_cc_desc_id_generate(page_desc->ppt_index,
  686. avail_entry_index);
  687. tx_desc->pool_id = pool_id;
  688. tx_desc = tx_desc->next;
  689. avail_entry_index = (avail_entry_index + 1) &
  690. DP_CC_SPT_PAGE_MAX_ENTRIES_MASK;
  691. }
  692. return QDF_STATUS_SUCCESS;
  693. }
  694. void dp_tx_desc_pool_deinit_be(struct dp_soc *soc,
  695. struct dp_tx_desc_pool_s *tx_desc_pool,
  696. uint8_t pool_id)
  697. {
  698. struct dp_spt_page_desc *page_desc;
  699. struct dp_soc_be *be_soc;
  700. int i = 0;
  701. struct dp_hw_cookie_conversion_t *cc_ctx;
  702. be_soc = dp_get_be_soc_from_dp_soc(soc);
  703. cc_ctx = &be_soc->tx_cc_ctx[pool_id];
  704. for (i = 0; i < cc_ctx->total_page_num; i++) {
  705. page_desc = &cc_ctx->page_desc_base[i];
  706. qdf_mem_zero(page_desc->page_v_addr, qdf_page_size);
  707. }
  708. }
  709. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  710. uint32_t dp_tx_comp_nf_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  711. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  712. uint32_t quota)
  713. {
  714. struct dp_srng *tx_comp_ring = &soc->tx_comp_ring[ring_id];
  715. uint32_t work_done = 0;
  716. if (dp_srng_get_near_full_level(soc, tx_comp_ring) <
  717. DP_SRNG_THRESH_NEAR_FULL)
  718. return 0;
  719. qdf_atomic_set(&tx_comp_ring->near_full, 1);
  720. work_done++;
  721. return work_done;
  722. }
  723. #endif