dsi_ctrl.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  46. static const struct of_device_id msm_dsi_of_match[] = {
  47. {
  48. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  49. .data = &dsi_ctrl_v1_4,
  50. },
  51. {
  52. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  53. .data = &dsi_ctrl_v2_0,
  54. },
  55. {
  56. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  57. .data = &dsi_ctrl_v2_2,
  58. },
  59. {
  60. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  61. .data = &dsi_ctrl_v2_3,
  62. },
  63. {
  64. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  65. .data = &dsi_ctrl_v2_4,
  66. },
  67. {
  68. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  69. .data = &dsi_ctrl_v2_5,
  70. },
  71. {}
  72. };
  73. #ifdef CONFIG_DEBUG_FS
  74. static ssize_t debugfs_state_info_read(struct file *file,
  75. char __user *buff,
  76. size_t count,
  77. loff_t *ppos)
  78. {
  79. struct dsi_ctrl *dsi_ctrl = file->private_data;
  80. char *buf;
  81. u32 len = 0;
  82. if (!dsi_ctrl)
  83. return -ENODEV;
  84. if (*ppos)
  85. return 0;
  86. buf = kzalloc(SZ_4K, GFP_KERNEL);
  87. if (!buf)
  88. return -ENOMEM;
  89. /* Dump current state */
  90. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  91. len += snprintf((buf + len), (SZ_4K - len),
  92. "\tCTRL_ENGINE = %s\n",
  93. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  94. len += snprintf((buf + len), (SZ_4K - len),
  95. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  96. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  97. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  98. /* Dump clock information */
  99. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  100. len += snprintf((buf + len), (SZ_4K - len),
  101. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  102. dsi_ctrl->clk_freq.byte_clk_rate,
  103. dsi_ctrl->clk_freq.pix_clk_rate,
  104. dsi_ctrl->clk_freq.esc_clk_rate);
  105. if (len > count)
  106. len = count;
  107. len = min_t(size_t, len, SZ_4K);
  108. if (copy_to_user(buff, buf, len)) {
  109. kfree(buf);
  110. return -EFAULT;
  111. }
  112. *ppos += len;
  113. kfree(buf);
  114. return len;
  115. }
  116. static ssize_t debugfs_reg_dump_read(struct file *file,
  117. char __user *buff,
  118. size_t count,
  119. loff_t *ppos)
  120. {
  121. struct dsi_ctrl *dsi_ctrl = file->private_data;
  122. char *buf;
  123. u32 len = 0;
  124. struct dsi_clk_ctrl_info clk_info;
  125. int rc = 0;
  126. if (!dsi_ctrl)
  127. return -ENODEV;
  128. if (*ppos)
  129. return 0;
  130. buf = kzalloc(SZ_4K, GFP_KERNEL);
  131. if (!buf)
  132. return -ENOMEM;
  133. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  134. clk_info.clk_type = DSI_CORE_CLK;
  135. clk_info.clk_state = DSI_CLK_ON;
  136. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  137. if (rc) {
  138. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  139. kfree(buf);
  140. return rc;
  141. }
  142. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  143. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  144. buf, SZ_4K);
  145. clk_info.clk_state = DSI_CLK_OFF;
  146. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  147. if (rc) {
  148. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  149. kfree(buf);
  150. return rc;
  151. }
  152. if (len > count)
  153. len = count;
  154. len = min_t(size_t, len, SZ_4K);
  155. if (copy_to_user(buff, buf, len)) {
  156. kfree(buf);
  157. return -EFAULT;
  158. }
  159. *ppos += len;
  160. kfree(buf);
  161. return len;
  162. }
  163. static ssize_t debugfs_line_count_read(struct file *file,
  164. char __user *user_buf,
  165. size_t user_len,
  166. loff_t *ppos)
  167. {
  168. struct dsi_ctrl *dsi_ctrl = file->private_data;
  169. char *buf;
  170. int rc = 0;
  171. u32 len = 0;
  172. size_t max_len = min_t(size_t, user_len, SZ_4K);
  173. if (!dsi_ctrl)
  174. return -ENODEV;
  175. if (*ppos)
  176. return 0;
  177. buf = kzalloc(max_len, GFP_KERNEL);
  178. if (ZERO_OR_NULL_PTR(buf))
  179. return -ENOMEM;
  180. mutex_lock(&dsi_ctrl->ctrl_lock);
  181. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  182. dsi_ctrl->cmd_trigger_line);
  183. len += scnprintf((buf + len), max_len - len,
  184. "Command triggered at frame: %04x\n",
  185. dsi_ctrl->cmd_trigger_frame);
  186. len += scnprintf((buf + len), max_len - len,
  187. "Command successful at line: %04x\n",
  188. dsi_ctrl->cmd_success_line);
  189. len += scnprintf((buf + len), max_len - len,
  190. "Command successful at frame: %04x\n",
  191. dsi_ctrl->cmd_success_frame);
  192. mutex_unlock(&dsi_ctrl->ctrl_lock);
  193. if (len > max_len)
  194. len = max_len;
  195. if (copy_to_user(user_buf, buf, len)) {
  196. rc = -EFAULT;
  197. goto error;
  198. }
  199. *ppos += len;
  200. error:
  201. kfree(buf);
  202. return len;
  203. }
  204. static const struct file_operations state_info_fops = {
  205. .open = simple_open,
  206. .read = debugfs_state_info_read,
  207. };
  208. static const struct file_operations reg_dump_fops = {
  209. .open = simple_open,
  210. .read = debugfs_reg_dump_read,
  211. };
  212. static const struct file_operations cmd_dma_stats_fops = {
  213. .open = simple_open,
  214. .read = debugfs_line_count_read,
  215. };
  216. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  217. struct dentry *parent)
  218. {
  219. int rc = 0;
  220. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  221. char dbg_name[DSI_DEBUG_NAME_LEN];
  222. if (!dsi_ctrl || !parent) {
  223. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  224. return -EINVAL;
  225. }
  226. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  227. if (IS_ERR_OR_NULL(dir)) {
  228. rc = PTR_ERR(dir);
  229. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  230. rc);
  231. goto error;
  232. }
  233. state_file = debugfs_create_file("state_info",
  234. 0444,
  235. dir,
  236. dsi_ctrl,
  237. &state_info_fops);
  238. if (IS_ERR_OR_NULL(state_file)) {
  239. rc = PTR_ERR(state_file);
  240. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  241. goto error_remove_dir;
  242. }
  243. reg_dump = debugfs_create_file("reg_dump",
  244. 0444,
  245. dir,
  246. dsi_ctrl,
  247. &reg_dump_fops);
  248. if (IS_ERR_OR_NULL(reg_dump)) {
  249. rc = PTR_ERR(reg_dump);
  250. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  251. goto error_remove_dir;
  252. }
  253. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  254. 0600,
  255. dir,
  256. &dsi_ctrl->enable_cmd_dma_stats);
  257. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  258. rc = PTR_ERR(cmd_dma_logs);
  259. DSI_CTRL_ERR(dsi_ctrl,
  260. "enable cmd dma stats failed, rc=%d\n",
  261. rc);
  262. goto error_remove_dir;
  263. }
  264. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  265. 0444,
  266. dir,
  267. dsi_ctrl,
  268. &cmd_dma_stats_fops);
  269. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  270. rc = PTR_ERR(cmd_dma_logs);
  271. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  272. rc);
  273. goto error_remove_dir;
  274. }
  275. dsi_ctrl->debugfs_root = dir;
  276. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  277. dsi_ctrl->cell_index);
  278. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  279. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  280. error_remove_dir:
  281. debugfs_remove(dir);
  282. error:
  283. return rc;
  284. }
  285. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  286. {
  287. debugfs_remove(dsi_ctrl->debugfs_root);
  288. return 0;
  289. }
  290. #else
  291. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  292. struct dentry *parent)
  293. {
  294. return 0;
  295. }
  296. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  297. {
  298. return 0;
  299. }
  300. #endif /* CONFIG_DEBUG_FS */
  301. static inline struct msm_gem_address_space*
  302. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  303. int domain)
  304. {
  305. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  306. return NULL;
  307. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  308. }
  309. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  310. {
  311. /*
  312. * If a command is triggered right after another command,
  313. * check if the previous command transfer is completed. If
  314. * transfer is done, cancel any work that has been
  315. * queued. Otherwise wait till the work is scheduled and
  316. * completed before triggering the next command by
  317. * flushing the workqueue.
  318. */
  319. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  320. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  321. } else {
  322. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  323. }
  324. }
  325. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  326. {
  327. int ret = 0;
  328. struct dsi_ctrl *dsi_ctrl = NULL;
  329. u32 status;
  330. u32 mask = DSI_CMD_MODE_DMA_DONE;
  331. struct dsi_ctrl_hw_ops dsi_hw_ops;
  332. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  333. dsi_hw_ops = dsi_ctrl->hw.ops;
  334. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  335. /*
  336. * This atomic state will be set if ISR has been triggered,
  337. * so the wait is not needed.
  338. */
  339. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  340. goto done;
  341. ret = wait_for_completion_timeout(
  342. &dsi_ctrl->irq_info.cmd_dma_done,
  343. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  344. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  345. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  346. if (status & mask) {
  347. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  348. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  349. status);
  350. DSI_CTRL_WARN(dsi_ctrl,
  351. "dma_tx done but irq not triggered\n");
  352. } else {
  353. DSI_CTRL_ERR(dsi_ctrl,
  354. "Command transfer failed\n");
  355. }
  356. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  357. DSI_SINT_CMD_MODE_DMA_DONE);
  358. }
  359. done:
  360. dsi_ctrl->dma_wait_queued = false;
  361. }
  362. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  363. enum dsi_ctrl_driver_ops op,
  364. u32 op_state)
  365. {
  366. int rc = 0;
  367. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  368. SDE_EVT32(dsi_ctrl->cell_index, op);
  369. switch (op) {
  370. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  371. if (state->power_state == op_state) {
  372. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  373. op_state);
  374. rc = -EINVAL;
  375. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  376. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  377. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  378. op_state,
  379. state->vid_engine_state);
  380. rc = -EINVAL;
  381. }
  382. }
  383. break;
  384. case DSI_CTRL_OP_CMD_ENGINE:
  385. if (state->cmd_engine_state == op_state) {
  386. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  387. op_state);
  388. rc = -EINVAL;
  389. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  390. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  391. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  392. op,
  393. state->power_state,
  394. state->controller_state);
  395. rc = -EINVAL;
  396. }
  397. break;
  398. case DSI_CTRL_OP_VID_ENGINE:
  399. if (state->vid_engine_state == op_state) {
  400. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  401. op_state);
  402. rc = -EINVAL;
  403. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  404. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  405. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  406. op,
  407. state->power_state,
  408. state->controller_state);
  409. rc = -EINVAL;
  410. }
  411. break;
  412. case DSI_CTRL_OP_HOST_ENGINE:
  413. if (state->controller_state == op_state) {
  414. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  415. op_state);
  416. rc = -EINVAL;
  417. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  418. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  419. op_state,
  420. state->power_state);
  421. rc = -EINVAL;
  422. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  423. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  424. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  425. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  426. op_state,
  427. state->cmd_engine_state,
  428. state->vid_engine_state);
  429. rc = -EINVAL;
  430. }
  431. break;
  432. case DSI_CTRL_OP_CMD_TX:
  433. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  434. (!state->host_initialized) ||
  435. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  436. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  437. op,
  438. state->power_state,
  439. state->host_initialized,
  440. state->cmd_engine_state);
  441. rc = -EINVAL;
  442. }
  443. break;
  444. case DSI_CTRL_OP_HOST_INIT:
  445. if (state->host_initialized == op_state) {
  446. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  447. op_state);
  448. rc = -EINVAL;
  449. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  450. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  451. op, state->power_state);
  452. rc = -EINVAL;
  453. }
  454. break;
  455. case DSI_CTRL_OP_TPG:
  456. if (state->tpg_enabled == op_state) {
  457. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  458. op_state);
  459. rc = -EINVAL;
  460. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  461. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  462. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  463. op,
  464. state->power_state,
  465. state->controller_state);
  466. rc = -EINVAL;
  467. }
  468. break;
  469. case DSI_CTRL_OP_PHY_SW_RESET:
  470. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  471. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  472. op, state->power_state);
  473. rc = -EINVAL;
  474. }
  475. break;
  476. case DSI_CTRL_OP_ASYNC_TIMING:
  477. if (state->vid_engine_state != op_state) {
  478. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  479. op_state);
  480. rc = -EINVAL;
  481. }
  482. break;
  483. default:
  484. rc = -ENOTSUPP;
  485. break;
  486. }
  487. return rc;
  488. }
  489. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  490. {
  491. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  492. if (!state) {
  493. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  494. return -EINVAL;
  495. }
  496. if (!state->host_initialized)
  497. return false;
  498. return true;
  499. }
  500. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  501. enum dsi_ctrl_driver_ops op,
  502. u32 op_state)
  503. {
  504. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  505. switch (op) {
  506. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  507. state->power_state = op_state;
  508. break;
  509. case DSI_CTRL_OP_CMD_ENGINE:
  510. state->cmd_engine_state = op_state;
  511. break;
  512. case DSI_CTRL_OP_VID_ENGINE:
  513. state->vid_engine_state = op_state;
  514. break;
  515. case DSI_CTRL_OP_HOST_ENGINE:
  516. state->controller_state = op_state;
  517. break;
  518. case DSI_CTRL_OP_HOST_INIT:
  519. state->host_initialized = (op_state == 1) ? true : false;
  520. break;
  521. case DSI_CTRL_OP_TPG:
  522. state->tpg_enabled = (op_state == 1) ? true : false;
  523. break;
  524. case DSI_CTRL_OP_CMD_TX:
  525. case DSI_CTRL_OP_PHY_SW_RESET:
  526. default:
  527. break;
  528. }
  529. }
  530. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  531. struct dsi_ctrl *ctrl)
  532. {
  533. int rc = 0;
  534. void __iomem *ptr;
  535. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  536. if (IS_ERR(ptr)) {
  537. rc = PTR_ERR(ptr);
  538. return rc;
  539. }
  540. ctrl->hw.base = ptr;
  541. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  542. switch (ctrl->version) {
  543. case DSI_CTRL_VERSION_1_4:
  544. case DSI_CTRL_VERSION_2_0:
  545. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  546. if (IS_ERR(ptr)) {
  547. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  548. rc = PTR_ERR(ptr);
  549. return rc;
  550. }
  551. ctrl->hw.mmss_misc_base = ptr;
  552. ctrl->hw.disp_cc_base = NULL;
  553. break;
  554. case DSI_CTRL_VERSION_2_2:
  555. case DSI_CTRL_VERSION_2_3:
  556. case DSI_CTRL_VERSION_2_4:
  557. case DSI_CTRL_VERSION_2_5:
  558. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  559. if (IS_ERR(ptr)) {
  560. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  561. rc = PTR_ERR(ptr);
  562. return rc;
  563. }
  564. ctrl->hw.disp_cc_base = ptr;
  565. ctrl->hw.mmss_misc_base = NULL;
  566. break;
  567. default:
  568. break;
  569. }
  570. return rc;
  571. }
  572. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  573. {
  574. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  575. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  576. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  577. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  578. if (core->mdp_core_clk)
  579. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  580. if (core->iface_clk)
  581. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  582. if (core->core_mmss_clk)
  583. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  584. if (core->bus_clk)
  585. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  586. if (core->mnoc_clk)
  587. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  588. memset(core, 0x0, sizeof(*core));
  589. if (hs_link->byte_clk)
  590. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  591. if (hs_link->pixel_clk)
  592. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  593. if (lp_link->esc_clk)
  594. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  595. if (hs_link->byte_intf_clk)
  596. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  597. memset(hs_link, 0x0, sizeof(*hs_link));
  598. memset(lp_link, 0x0, sizeof(*lp_link));
  599. if (rcg->byte_clk)
  600. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  601. if (rcg->pixel_clk)
  602. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  603. memset(rcg, 0x0, sizeof(*rcg));
  604. return 0;
  605. }
  606. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  607. struct dsi_ctrl *ctrl)
  608. {
  609. int rc = 0;
  610. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  611. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  612. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  613. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  614. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  615. if (IS_ERR(core->mdp_core_clk)) {
  616. core->mdp_core_clk = NULL;
  617. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  618. }
  619. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  620. if (IS_ERR(core->iface_clk)) {
  621. core->iface_clk = NULL;
  622. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  623. }
  624. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  625. if (IS_ERR(core->core_mmss_clk)) {
  626. core->core_mmss_clk = NULL;
  627. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  628. rc);
  629. }
  630. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  631. if (IS_ERR(core->bus_clk)) {
  632. core->bus_clk = NULL;
  633. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  634. }
  635. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  636. if (IS_ERR(core->mnoc_clk)) {
  637. core->mnoc_clk = NULL;
  638. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  639. }
  640. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  641. if (IS_ERR(hs_link->byte_clk)) {
  642. rc = PTR_ERR(hs_link->byte_clk);
  643. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  644. goto fail;
  645. }
  646. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  647. if (IS_ERR(hs_link->pixel_clk)) {
  648. rc = PTR_ERR(hs_link->pixel_clk);
  649. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  650. goto fail;
  651. }
  652. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  653. if (IS_ERR(lp_link->esc_clk)) {
  654. rc = PTR_ERR(lp_link->esc_clk);
  655. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  656. goto fail;
  657. }
  658. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  659. if (IS_ERR(hs_link->byte_intf_clk)) {
  660. hs_link->byte_intf_clk = NULL;
  661. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  662. }
  663. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  664. if (IS_ERR(rcg->byte_clk)) {
  665. rc = PTR_ERR(rcg->byte_clk);
  666. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  667. goto fail;
  668. }
  669. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  670. if (IS_ERR(rcg->pixel_clk)) {
  671. rc = PTR_ERR(rcg->pixel_clk);
  672. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  673. goto fail;
  674. }
  675. return 0;
  676. fail:
  677. dsi_ctrl_clocks_deinit(ctrl);
  678. return rc;
  679. }
  680. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  681. {
  682. int i = 0;
  683. int rc = 0;
  684. struct dsi_regulator_info *regs;
  685. regs = &ctrl->pwr_info.digital;
  686. for (i = 0; i < regs->count; i++) {
  687. if (!regs->vregs[i].vreg)
  688. DSI_CTRL_ERR(ctrl,
  689. "vreg is NULL, should not reach here\n");
  690. else
  691. devm_regulator_put(regs->vregs[i].vreg);
  692. }
  693. regs = &ctrl->pwr_info.host_pwr;
  694. for (i = 0; i < regs->count; i++) {
  695. if (!regs->vregs[i].vreg)
  696. DSI_CTRL_ERR(ctrl,
  697. "vreg is NULL, should not reach here\n");
  698. else
  699. devm_regulator_put(regs->vregs[i].vreg);
  700. }
  701. if (!ctrl->pwr_info.host_pwr.vregs) {
  702. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  703. ctrl->pwr_info.host_pwr.vregs = NULL;
  704. ctrl->pwr_info.host_pwr.count = 0;
  705. }
  706. if (!ctrl->pwr_info.digital.vregs) {
  707. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  708. ctrl->pwr_info.digital.vregs = NULL;
  709. ctrl->pwr_info.digital.count = 0;
  710. }
  711. return rc;
  712. }
  713. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  714. struct dsi_ctrl *ctrl)
  715. {
  716. int rc = 0;
  717. int i = 0;
  718. struct dsi_regulator_info *regs;
  719. struct regulator *vreg = NULL;
  720. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  721. &ctrl->pwr_info.digital,
  722. "qcom,core-supply-entries");
  723. if (rc)
  724. DSI_CTRL_DEBUG(ctrl,
  725. "failed to get digital supply, rc = %d\n", rc);
  726. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  727. &ctrl->pwr_info.host_pwr,
  728. "qcom,ctrl-supply-entries");
  729. if (rc) {
  730. DSI_CTRL_ERR(ctrl,
  731. "failed to get host power supplies, rc = %d\n", rc);
  732. goto error_digital;
  733. }
  734. regs = &ctrl->pwr_info.digital;
  735. for (i = 0; i < regs->count; i++) {
  736. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  737. if (IS_ERR(vreg)) {
  738. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  739. regs->vregs[i].vreg_name);
  740. rc = PTR_ERR(vreg);
  741. goto error_host_pwr;
  742. }
  743. regs->vregs[i].vreg = vreg;
  744. }
  745. regs = &ctrl->pwr_info.host_pwr;
  746. for (i = 0; i < regs->count; i++) {
  747. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  748. if (IS_ERR(vreg)) {
  749. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  750. regs->vregs[i].vreg_name);
  751. for (--i; i >= 0; i--)
  752. devm_regulator_put(regs->vregs[i].vreg);
  753. rc = PTR_ERR(vreg);
  754. goto error_digital_put;
  755. }
  756. regs->vregs[i].vreg = vreg;
  757. }
  758. return rc;
  759. error_digital_put:
  760. regs = &ctrl->pwr_info.digital;
  761. for (i = 0; i < regs->count; i++)
  762. devm_regulator_put(regs->vregs[i].vreg);
  763. error_host_pwr:
  764. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  765. ctrl->pwr_info.host_pwr.vregs = NULL;
  766. ctrl->pwr_info.host_pwr.count = 0;
  767. error_digital:
  768. if (ctrl->pwr_info.digital.vregs)
  769. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  770. ctrl->pwr_info.digital.vregs = NULL;
  771. ctrl->pwr_info.digital.count = 0;
  772. return rc;
  773. }
  774. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  775. struct dsi_host_config *config)
  776. {
  777. int rc = 0;
  778. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  779. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  780. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  781. config->panel_mode);
  782. rc = -EINVAL;
  783. goto err;
  784. }
  785. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  786. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  787. rc = -EINVAL;
  788. goto err;
  789. }
  790. err:
  791. return rc;
  792. }
  793. /* Function returns number of bits per pxl */
  794. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  795. {
  796. u32 bpp = 0;
  797. switch (dst_format) {
  798. case DSI_PIXEL_FORMAT_RGB111:
  799. bpp = 3;
  800. break;
  801. case DSI_PIXEL_FORMAT_RGB332:
  802. bpp = 8;
  803. break;
  804. case DSI_PIXEL_FORMAT_RGB444:
  805. bpp = 12;
  806. break;
  807. case DSI_PIXEL_FORMAT_RGB565:
  808. bpp = 16;
  809. break;
  810. case DSI_PIXEL_FORMAT_RGB666:
  811. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  812. bpp = 18;
  813. break;
  814. case DSI_PIXEL_FORMAT_RGB888:
  815. bpp = 24;
  816. break;
  817. default:
  818. bpp = 24;
  819. break;
  820. }
  821. return bpp;
  822. }
  823. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  824. struct dsi_host_config *config, void *clk_handle,
  825. struct dsi_display_mode *mode)
  826. {
  827. int rc = 0;
  828. u32 num_of_lanes = 0;
  829. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  830. u32 bpp, frame_time_us, byte_intf_clk_div;
  831. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  832. byte_clk_rate, byte_intf_clk_rate;
  833. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  834. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  835. struct dsi_mode_info *timing = &config->video_timing;
  836. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  837. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  838. /* Get bits per pxl in destination format */
  839. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  840. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  841. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  842. num_of_lanes++;
  843. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  844. num_of_lanes++;
  845. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  846. num_of_lanes++;
  847. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  848. num_of_lanes++;
  849. if (split_link->split_link_enabled)
  850. num_of_lanes = split_link->lanes_per_sublink;
  851. config->common_config.num_data_lanes = num_of_lanes;
  852. config->common_config.bpp = bpp;
  853. if (config->bit_clk_rate_hz_override != 0) {
  854. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  855. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  856. bit_rate *= bits_per_symbol;
  857. do_div(bit_rate, num_of_symbols);
  858. }
  859. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  860. /* Calculate the bit rate needed to match dsi transfer time */
  861. bit_rate = min_dsi_clk_hz * frame_time_us;
  862. do_div(bit_rate, dsi_transfer_time_us);
  863. bit_rate = bit_rate * num_of_lanes;
  864. } else {
  865. h_period = dsi_h_total_dce(timing);
  866. v_period = DSI_V_TOTAL(timing);
  867. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  868. }
  869. pclk_rate = bit_rate;
  870. do_div(pclk_rate, bpp);
  871. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  872. bit_rate_per_lane = bit_rate;
  873. do_div(bit_rate_per_lane, num_of_lanes);
  874. byte_clk_rate = bit_rate_per_lane;
  875. do_div(byte_clk_rate, 8);
  876. byte_intf_clk_rate = byte_clk_rate;
  877. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  878. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  879. config->bit_clk_rate_hz = byte_clk_rate * 8;
  880. } else {
  881. do_div(bit_rate, bits_per_symbol);
  882. bit_rate *= num_of_symbols;
  883. bit_rate_per_lane = bit_rate;
  884. do_div(bit_rate_per_lane, num_of_lanes);
  885. byte_clk_rate = bit_rate_per_lane;
  886. do_div(byte_clk_rate, 7);
  887. /* For CPHY, byte_intf_clk is same as byte_clk */
  888. byte_intf_clk_rate = byte_clk_rate;
  889. config->bit_clk_rate_hz = byte_clk_rate * 7;
  890. }
  891. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  892. bit_rate, bit_rate_per_lane);
  893. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  894. byte_clk_rate, byte_intf_clk_rate);
  895. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  896. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  897. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  898. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  899. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  900. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  901. dsi_ctrl->cell_index);
  902. if (rc)
  903. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  904. return rc;
  905. }
  906. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  907. {
  908. int rc = 0;
  909. if (enable) {
  910. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  911. if (rc < 0) {
  912. DSI_CTRL_ERR(dsi_ctrl,
  913. "Power resource enable failed, rc=%d\n", rc);
  914. goto error;
  915. }
  916. if (!dsi_ctrl->current_state.host_initialized) {
  917. rc = dsi_pwr_enable_regulator(
  918. &dsi_ctrl->pwr_info.host_pwr, true);
  919. if (rc) {
  920. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  921. goto error_get_sync;
  922. }
  923. }
  924. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  925. true);
  926. if (rc) {
  927. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  928. rc);
  929. (void)dsi_pwr_enable_regulator(
  930. &dsi_ctrl->pwr_info.host_pwr,
  931. false
  932. );
  933. goto error_get_sync;
  934. }
  935. return rc;
  936. } else {
  937. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  938. false);
  939. if (rc) {
  940. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  941. rc);
  942. goto error;
  943. }
  944. if (!dsi_ctrl->current_state.host_initialized) {
  945. rc = dsi_pwr_enable_regulator(
  946. &dsi_ctrl->pwr_info.host_pwr, false);
  947. if (rc) {
  948. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  949. goto error;
  950. }
  951. }
  952. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  953. return rc;
  954. }
  955. error_get_sync:
  956. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  957. error:
  958. return rc;
  959. }
  960. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  961. const struct mipi_dsi_packet *packet,
  962. u8 **buffer,
  963. u32 *size)
  964. {
  965. int rc = 0;
  966. u8 *buf = NULL;
  967. u32 len, i;
  968. u8 cmd_type = 0;
  969. len = packet->size;
  970. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  971. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  972. if (!buf)
  973. return -ENOMEM;
  974. for (i = 0; i < len; i++) {
  975. if (i >= packet->size)
  976. buf[i] = 0xFF;
  977. else if (i < sizeof(packet->header))
  978. buf[i] = packet->header[i];
  979. else
  980. buf[i] = packet->payload[i - sizeof(packet->header)];
  981. }
  982. if (packet->payload_length > 0)
  983. buf[3] |= BIT(6);
  984. /* Swap BYTE order in the command buffer for MSM */
  985. buf[0] = packet->header[1];
  986. buf[1] = packet->header[2];
  987. buf[2] = packet->header[0];
  988. /* send embedded BTA for read commands */
  989. cmd_type = buf[2] & 0x3f;
  990. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  991. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  992. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  993. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  994. buf[3] |= BIT(5);
  995. *buffer = buf;
  996. *size = len;
  997. return rc;
  998. }
  999. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1000. {
  1001. int rc = 0;
  1002. if (!dsi_ctrl) {
  1003. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1004. return -EINVAL;
  1005. }
  1006. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1007. return -EINVAL;
  1008. mutex_lock(&dsi_ctrl->ctrl_lock);
  1009. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1010. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1011. return rc;
  1012. }
  1013. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  1014. {
  1015. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  1016. struct dsi_mode_info *timing;
  1017. /**
  1018. * No need to wait if the panel is not video mode or
  1019. * if DSI controller supports command DMA scheduling or
  1020. * if we are sending init commands.
  1021. */
  1022. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  1023. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  1024. (dsi_ctrl->current_state.vid_engine_state !=
  1025. DSI_CTRL_ENGINE_ON))
  1026. return;
  1027. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  1028. DSI_VIDEO_MODE_FRAME_DONE);
  1029. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1030. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  1031. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  1032. ret = wait_for_completion_timeout(
  1033. &dsi_ctrl->irq_info.vid_frame_done,
  1034. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  1035. if (ret <= 0)
  1036. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  1037. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  1038. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  1039. timing = &(dsi_ctrl->host_config.video_timing);
  1040. v_total = timing->v_sync_width + timing->v_back_porch +
  1041. timing->v_front_porch + timing->v_active;
  1042. v_blank = timing->v_sync_width + timing->v_back_porch;
  1043. fps = timing->refresh_rate;
  1044. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  1045. udelay(sleep_ms * 1000);
  1046. }
  1047. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1048. u32 cmd_len,
  1049. u32 *flags)
  1050. {
  1051. /**
  1052. * Setup the mode of transmission
  1053. * override cmd fetch mode during secure session
  1054. */
  1055. if (dsi_ctrl->secure_mode) {
  1056. *flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  1057. *flags |= DSI_CTRL_CMD_FIFO_STORE;
  1058. DSI_CTRL_DEBUG(dsi_ctrl,
  1059. "override to TPG during secure session\n");
  1060. return;
  1061. }
  1062. /* Check to see if cmd len plus header is greater than fifo size */
  1063. if ((cmd_len + 4) > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  1064. *flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  1065. DSI_CTRL_DEBUG(dsi_ctrl, "override to non-embedded mode,cmd len =%d\n",
  1066. cmd_len);
  1067. return;
  1068. }
  1069. }
  1070. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1071. u32 cmd_len,
  1072. u32 *flags)
  1073. {
  1074. int rc = 0;
  1075. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1076. /* if command size plus header is greater than fifo size */
  1077. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1078. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1079. return -ENOTSUPP;
  1080. }
  1081. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1082. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1083. return -ENOTSUPP;
  1084. }
  1085. }
  1086. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1087. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1088. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1089. return -ENOTSUPP;
  1090. }
  1091. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1092. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1093. return -ENOTSUPP;
  1094. }
  1095. if ((cmd_len + 4) > SZ_4K) {
  1096. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1097. return -ENOTSUPP;
  1098. }
  1099. }
  1100. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1101. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1102. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1103. return -ENOTSUPP;
  1104. }
  1105. }
  1106. return rc;
  1107. }
  1108. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1109. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1110. {
  1111. u32 line_no = 0, window = 0, sched_line_no = 0;
  1112. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1113. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1114. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1115. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1116. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1117. /*
  1118. * In case of command scheduling in video mode, the line at which
  1119. * the command is scheduled can revert to the default value i.e. 1
  1120. * for the following cases:
  1121. * 1) No schedule line defined by the panel.
  1122. * 2) schedule line defined is greater than VFP.
  1123. */
  1124. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1125. dsi_hw_ops.schedule_dma_cmd &&
  1126. (dsi_ctrl->current_state.vid_engine_state ==
  1127. DSI_CTRL_ENGINE_ON)) {
  1128. sched_line_no = (line_no == 0) ? 1 : line_no;
  1129. if (timing) {
  1130. if (sched_line_no >= timing->v_front_porch)
  1131. sched_line_no = 1;
  1132. sched_line_no += timing->v_back_porch +
  1133. timing->v_sync_width + timing->v_active;
  1134. }
  1135. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1136. }
  1137. /*
  1138. * In case of command scheduling in command mode, the window size
  1139. * is reset to zero, if the total scheduling window is greater
  1140. * than the panel height.
  1141. */
  1142. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1143. dsi_hw_ops.configure_cmddma_window) {
  1144. sched_line_no = line_no;
  1145. if ((sched_line_no + window) > timing->v_active)
  1146. window = 0;
  1147. sched_line_no += timing->v_active;
  1148. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1149. sched_line_no, window);
  1150. }
  1151. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1152. sched_line_no, window);
  1153. }
  1154. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1155. const struct mipi_dsi_msg *msg,
  1156. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1157. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1158. u32 flags)
  1159. {
  1160. u32 hw_flags = 0;
  1161. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1162. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1163. if (dsi_ctrl->hw.reset_trig_ctrl)
  1164. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1165. &dsi_ctrl->host_config.common_config);
  1166. /* check if custom dma scheduling line needed */
  1167. if (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED)
  1168. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1169. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1170. DSI_OP_CMD_MODE);
  1171. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1172. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1173. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1174. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1175. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1176. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1177. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1178. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1179. &dsi_ctrl->hw,
  1180. cmd_mem,
  1181. hw_flags);
  1182. } else {
  1183. dsi_hw_ops.kickoff_command(
  1184. &dsi_ctrl->hw,
  1185. cmd_mem,
  1186. hw_flags);
  1187. }
  1188. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1189. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1190. cmd,
  1191. hw_flags);
  1192. }
  1193. }
  1194. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1195. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1196. dsi_ctrl_mask_overflow(dsi_ctrl, true);
  1197. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1198. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1199. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1200. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1201. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1202. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1203. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1204. &dsi_ctrl->hw,
  1205. cmd_mem,
  1206. hw_flags);
  1207. } else {
  1208. dsi_hw_ops.kickoff_command(
  1209. &dsi_ctrl->hw,
  1210. cmd_mem,
  1211. hw_flags);
  1212. }
  1213. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1214. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1215. cmd,
  1216. hw_flags);
  1217. }
  1218. if (dsi_ctrl->enable_cmd_dma_stats) {
  1219. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1220. dsi_ctrl->cmd_mode);
  1221. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1222. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1223. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1224. dsi_ctrl->cmd_trigger_line,
  1225. dsi_ctrl->cmd_trigger_frame);
  1226. }
  1227. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1228. dsi_ctrl->dma_wait_queued = true;
  1229. queue_work(dsi_ctrl->dma_cmd_workq,
  1230. &dsi_ctrl->dma_cmd_wait);
  1231. } else {
  1232. dsi_ctrl->dma_wait_queued = false;
  1233. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1234. }
  1235. dsi_ctrl_mask_overflow(dsi_ctrl, false);
  1236. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1237. /*
  1238. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1239. * mode command followed by embedded mode. Otherwise it will
  1240. * result in smmu write faults with DSI as client.
  1241. */
  1242. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1243. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1244. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1245. dsi_ctrl->cmd_len = 0;
  1246. }
  1247. }
  1248. }
  1249. static void dsi_ctrl_validate_msg_flags(struct dsi_ctrl *dsi_ctrl,
  1250. const struct mipi_dsi_msg *msg,
  1251. u32 *flags)
  1252. {
  1253. /*
  1254. * ASYNC command wait mode is not supported for
  1255. * - commands sent using DSI FIFO memory
  1256. * - DSI read commands
  1257. * - DCS commands sent in non-embedded mode
  1258. * - whenever an explicit wait time is specificed for the command
  1259. * since the wait time cannot be guaranteed in async mode
  1260. * - video mode panels
  1261. * If async override is set, skip async flag reset
  1262. */
  1263. if (((*flags & DSI_CTRL_CMD_FIFO_STORE) ||
  1264. *flags & DSI_CTRL_CMD_READ ||
  1265. *flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE ||
  1266. msg->wait_ms ||
  1267. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) &&
  1268. !(msg->flags & MIPI_DSI_MSG_ASYNC_OVERRIDE))
  1269. *flags &= ~DSI_CTRL_CMD_ASYNC_WAIT;
  1270. }
  1271. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl,
  1272. const struct mipi_dsi_msg *msg,
  1273. u32 *flags)
  1274. {
  1275. int rc = 0;
  1276. struct mipi_dsi_packet packet;
  1277. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1278. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1279. u32 length = 0;
  1280. u8 *buffer = NULL;
  1281. u32 cnt = 0;
  1282. u8 *cmdbuf;
  1283. /* Select the tx mode to transfer the command */
  1284. dsi_message_setup_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1285. /* Validate the mode before sending the command */
  1286. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1287. if (rc) {
  1288. DSI_CTRL_ERR(dsi_ctrl,
  1289. "Cmd tx validation failed, cannot transfer cmd\n");
  1290. rc = -ENOTSUPP;
  1291. goto error;
  1292. }
  1293. dsi_ctrl_validate_msg_flags(dsi_ctrl, msg, flags);
  1294. if (dsi_ctrl->dma_wait_queued)
  1295. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1296. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1297. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1298. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1299. true : false;
  1300. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1301. true : false;
  1302. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1303. true : false;
  1304. cmd_mem.datatype = msg->type;
  1305. cmd_mem.length = msg->tx_len;
  1306. dsi_ctrl->cmd_len = msg->tx_len;
  1307. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1308. DSI_CTRL_DEBUG(dsi_ctrl,
  1309. "non-embedded mode , size of command =%zd\n",
  1310. msg->tx_len);
  1311. goto kickoff;
  1312. }
  1313. rc = mipi_dsi_create_packet(&packet, msg);
  1314. if (rc) {
  1315. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1316. rc);
  1317. goto error;
  1318. }
  1319. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1320. &packet,
  1321. &buffer,
  1322. &length);
  1323. if (rc) {
  1324. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1325. goto error;
  1326. }
  1327. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1328. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1329. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1330. /* Embedded mode config is selected */
  1331. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1332. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1333. true : false;
  1334. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1335. true : false;
  1336. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1337. true : false;
  1338. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1339. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1340. for (cnt = 0; cnt < length; cnt++)
  1341. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1342. dsi_ctrl->cmd_len += length;
  1343. if (!(msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  1344. goto error;
  1345. } else {
  1346. cmd_mem.length = dsi_ctrl->cmd_len;
  1347. dsi_ctrl->cmd_len = 0;
  1348. }
  1349. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1350. cmd.command = (u32 *)buffer;
  1351. cmd.size = length;
  1352. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1353. true : false;
  1354. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1355. true : false;
  1356. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1357. true : false;
  1358. }
  1359. kickoff:
  1360. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1361. error:
  1362. if (buffer)
  1363. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1364. return rc;
  1365. }
  1366. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl,
  1367. const struct mipi_dsi_msg *rx_msg,
  1368. u32 size)
  1369. {
  1370. int rc = 0;
  1371. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1372. u32 flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1373. u16 dflags = rx_msg->flags;
  1374. struct mipi_dsi_msg msg = {
  1375. .channel = rx_msg->channel,
  1376. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1377. .tx_len = 2,
  1378. .tx_buf = tx,
  1379. .flags = rx_msg->flags,
  1380. };
  1381. /* remove last message flag to batch max packet cmd to read command */
  1382. dflags &= ~BIT(3);
  1383. msg.flags = dflags;
  1384. rc = dsi_message_tx(dsi_ctrl, &msg, &flags);
  1385. if (rc)
  1386. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1387. rc);
  1388. return rc;
  1389. }
  1390. /* Helper functions to support DCS read operation */
  1391. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1392. unsigned char *buff)
  1393. {
  1394. u8 *data = msg->rx_buf;
  1395. int read_len = 1;
  1396. if (!data)
  1397. return 0;
  1398. /* remove dcs type */
  1399. if (msg->rx_len >= 1)
  1400. data[0] = buff[1];
  1401. else
  1402. read_len = 0;
  1403. return read_len;
  1404. }
  1405. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1406. unsigned char *buff)
  1407. {
  1408. u8 *data = msg->rx_buf;
  1409. int read_len = 2;
  1410. if (!data)
  1411. return 0;
  1412. /* remove dcs type */
  1413. if (msg->rx_len >= 2) {
  1414. data[0] = buff[1];
  1415. data[1] = buff[2];
  1416. } else {
  1417. read_len = 0;
  1418. }
  1419. return read_len;
  1420. }
  1421. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1422. unsigned char *buff)
  1423. {
  1424. if (!msg->rx_buf)
  1425. return 0;
  1426. /* remove dcs type */
  1427. if (msg->rx_buf && msg->rx_len)
  1428. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1429. return msg->rx_len;
  1430. }
  1431. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl,
  1432. const struct mipi_dsi_msg *msg,
  1433. u32 *flags)
  1434. {
  1435. int rc = 0;
  1436. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1437. u32 current_read_len = 0, total_bytes_read = 0;
  1438. bool short_resp = false;
  1439. bool read_done = false;
  1440. u32 dlen, diff, rlen;
  1441. unsigned char *buff;
  1442. char cmd;
  1443. if (!msg) {
  1444. DSI_CTRL_ERR(dsi_ctrl, "Invalid msg\n");
  1445. rc = -EINVAL;
  1446. goto error;
  1447. }
  1448. rlen = msg->rx_len;
  1449. if (msg->rx_len <= 2) {
  1450. short_resp = true;
  1451. rd_pkt_size = msg->rx_len;
  1452. total_read_len = 4;
  1453. } else {
  1454. short_resp = false;
  1455. current_read_len = 10;
  1456. if (msg->rx_len < current_read_len)
  1457. rd_pkt_size = msg->rx_len;
  1458. else
  1459. rd_pkt_size = current_read_len;
  1460. total_read_len = current_read_len + 6;
  1461. }
  1462. buff = msg->rx_buf;
  1463. while (!read_done) {
  1464. rc = dsi_set_max_return_size(dsi_ctrl, msg, rd_pkt_size);
  1465. if (rc) {
  1466. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1467. rc);
  1468. goto error;
  1469. }
  1470. /* clear RDBK_DATA registers before proceeding */
  1471. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1472. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  1473. if (rc) {
  1474. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1475. rc);
  1476. goto error;
  1477. }
  1478. /*
  1479. * wait before reading rdbk_data register, if any delay is
  1480. * required after sending the read command.
  1481. */
  1482. if (msg->wait_ms)
  1483. usleep_range(msg->wait_ms * 1000,
  1484. ((msg->wait_ms * 1000) + 10));
  1485. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1486. buff, total_bytes_read,
  1487. total_read_len, rd_pkt_size,
  1488. &hw_read_cnt);
  1489. if (!dlen)
  1490. goto error;
  1491. if (short_resp)
  1492. break;
  1493. if (rlen <= current_read_len) {
  1494. diff = current_read_len - rlen;
  1495. read_done = true;
  1496. } else {
  1497. diff = 0;
  1498. rlen -= current_read_len;
  1499. }
  1500. dlen -= 2; /* 2 bytes of CRC */
  1501. dlen -= diff;
  1502. buff += dlen;
  1503. total_bytes_read += dlen;
  1504. if (!read_done) {
  1505. current_read_len = 14; /* Not first read */
  1506. if (rlen < current_read_len)
  1507. rd_pkt_size += rlen;
  1508. else
  1509. rd_pkt_size += current_read_len;
  1510. }
  1511. }
  1512. if (hw_read_cnt < 16 && !short_resp)
  1513. buff = msg->rx_buf + (16 - hw_read_cnt);
  1514. else
  1515. buff = msg->rx_buf;
  1516. /* parse the data read from panel */
  1517. cmd = buff[0];
  1518. switch (cmd) {
  1519. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1520. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1521. rc = 0;
  1522. break;
  1523. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1524. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1525. rc = dsi_parse_short_read1_resp(msg, buff);
  1526. break;
  1527. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1528. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1529. rc = dsi_parse_short_read2_resp(msg, buff);
  1530. break;
  1531. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1532. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1533. rc = dsi_parse_long_read_resp(msg, buff);
  1534. break;
  1535. default:
  1536. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1537. rc = 0;
  1538. }
  1539. error:
  1540. return rc;
  1541. }
  1542. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1543. {
  1544. int rc = 0;
  1545. u32 lanes = 0;
  1546. u32 ulps_lanes;
  1547. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1548. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1549. if (rc) {
  1550. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1551. return rc;
  1552. }
  1553. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1554. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1555. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1556. return 0;
  1557. }
  1558. lanes |= DSI_CLOCK_LANE;
  1559. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1560. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1561. if ((lanes & ulps_lanes) != lanes) {
  1562. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1563. lanes, ulps_lanes);
  1564. rc = -EIO;
  1565. }
  1566. return rc;
  1567. }
  1568. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1569. {
  1570. int rc = 0;
  1571. u32 ulps_lanes, lanes = 0;
  1572. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1573. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1574. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1575. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1576. return 0;
  1577. }
  1578. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1579. lanes |= DSI_CLOCK_LANE;
  1580. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1581. if ((lanes & ulps_lanes) != lanes)
  1582. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1583. lanes &= ulps_lanes;
  1584. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1585. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1586. if (ulps_lanes & lanes) {
  1587. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1588. ulps_lanes);
  1589. rc = -EIO;
  1590. }
  1591. return rc;
  1592. }
  1593. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1594. {
  1595. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1596. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1597. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1598. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1599. 0xFF00A0);
  1600. else
  1601. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1602. 0xFF00E0);
  1603. }
  1604. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1605. {
  1606. int rc = 0;
  1607. bool splash_enabled = false;
  1608. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1609. if (!splash_enabled) {
  1610. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1611. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1612. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1613. }
  1614. return rc;
  1615. }
  1616. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1617. {
  1618. struct msm_gem_address_space *aspace = NULL;
  1619. if (dsi_ctrl->tx_cmd_buf) {
  1620. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1621. MSM_SMMU_DOMAIN_UNSECURE);
  1622. if (!aspace) {
  1623. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1624. return -ENOMEM;
  1625. }
  1626. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1627. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1628. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1629. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1630. dsi_ctrl->tx_cmd_buf = NULL;
  1631. }
  1632. return 0;
  1633. }
  1634. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1635. {
  1636. int rc = 0;
  1637. u64 iova = 0;
  1638. struct msm_gem_address_space *aspace = NULL;
  1639. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1640. if (!aspace) {
  1641. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1642. return -ENOMEM;
  1643. }
  1644. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1645. SZ_4K,
  1646. MSM_BO_UNCACHED);
  1647. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1648. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1649. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1650. dsi_ctrl->tx_cmd_buf = NULL;
  1651. goto error;
  1652. }
  1653. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1654. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1655. if (rc) {
  1656. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1657. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1658. goto error;
  1659. }
  1660. if (iova & 0x07) {
  1661. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1662. rc = -ENOTSUPP;
  1663. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1664. goto error;
  1665. }
  1666. error:
  1667. return rc;
  1668. }
  1669. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1670. bool enable, bool ulps_enabled)
  1671. {
  1672. u32 lanes = 0;
  1673. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1674. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1675. lanes |= DSI_CLOCK_LANE;
  1676. if (enable)
  1677. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1678. lanes, ulps_enabled);
  1679. else
  1680. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1681. lanes, ulps_enabled);
  1682. return 0;
  1683. }
  1684. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1685. struct device_node *of_node)
  1686. {
  1687. u32 index = 0, frame_threshold_time_us = 0;
  1688. int rc = 0;
  1689. if (!dsi_ctrl || !of_node) {
  1690. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1691. dsi_ctrl != NULL, of_node != NULL);
  1692. return -EINVAL;
  1693. }
  1694. rc = of_property_read_u32(of_node, "cell-index", &index);
  1695. if (rc) {
  1696. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1697. index = 0;
  1698. }
  1699. dsi_ctrl->cell_index = index;
  1700. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1701. if (!dsi_ctrl->name)
  1702. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1703. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1704. "qcom,dsi-phy-isolation-enabled");
  1705. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1706. "qcom,null-insertion-enabled");
  1707. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1708. "qcom,split-link-supported");
  1709. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1710. &frame_threshold_time_us);
  1711. if (rc) {
  1712. DSI_CTRL_DEBUG(dsi_ctrl,
  1713. "frame-threshold-time not specified, defaulting\n");
  1714. frame_threshold_time_us = 2666;
  1715. }
  1716. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1717. return 0;
  1718. }
  1719. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1720. {
  1721. struct dsi_ctrl *dsi_ctrl;
  1722. struct dsi_ctrl_list_item *item;
  1723. const struct of_device_id *id;
  1724. enum dsi_ctrl_version version;
  1725. int rc = 0;
  1726. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1727. if (!id)
  1728. return -ENODEV;
  1729. version = *(enum dsi_ctrl_version *)id->data;
  1730. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1731. if (!item)
  1732. return -ENOMEM;
  1733. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1734. if (!dsi_ctrl)
  1735. return -ENOMEM;
  1736. dsi_ctrl->version = version;
  1737. dsi_ctrl->irq_info.irq_num = -1;
  1738. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1739. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1740. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1741. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1742. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1743. if (rc) {
  1744. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1745. goto fail;
  1746. }
  1747. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1748. if (rc) {
  1749. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1750. rc);
  1751. goto fail;
  1752. }
  1753. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1754. if (rc) {
  1755. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1756. rc);
  1757. goto fail;
  1758. }
  1759. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1760. if (rc) {
  1761. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1762. rc);
  1763. goto fail_supplies;
  1764. }
  1765. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1766. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1767. dsi_ctrl->null_insertion_enabled);
  1768. if (rc) {
  1769. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1770. dsi_ctrl->version);
  1771. goto fail_clks;
  1772. }
  1773. if (dsi_ctrl->hw.ops.map_mdp_regs)
  1774. dsi_ctrl->hw.ops.map_mdp_regs(pdev, &dsi_ctrl->hw);
  1775. item->ctrl = dsi_ctrl;
  1776. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1777. mutex_lock(&dsi_ctrl_list_lock);
  1778. list_add(&item->list, &dsi_ctrl_list);
  1779. mutex_unlock(&dsi_ctrl_list_lock);
  1780. mutex_init(&dsi_ctrl->ctrl_lock);
  1781. dsi_ctrl->secure_mode = false;
  1782. dsi_ctrl->pdev = pdev;
  1783. platform_set_drvdata(pdev, dsi_ctrl);
  1784. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1785. return 0;
  1786. fail_clks:
  1787. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1788. fail_supplies:
  1789. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1790. fail:
  1791. return rc;
  1792. }
  1793. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1794. {
  1795. int rc = 0;
  1796. struct dsi_ctrl *dsi_ctrl;
  1797. struct list_head *pos, *tmp;
  1798. dsi_ctrl = platform_get_drvdata(pdev);
  1799. mutex_lock(&dsi_ctrl_list_lock);
  1800. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1801. struct dsi_ctrl_list_item *n = list_entry(pos,
  1802. struct dsi_ctrl_list_item,
  1803. list);
  1804. if (n->ctrl == dsi_ctrl) {
  1805. list_del(&n->list);
  1806. break;
  1807. }
  1808. }
  1809. mutex_unlock(&dsi_ctrl_list_lock);
  1810. mutex_lock(&dsi_ctrl->ctrl_lock);
  1811. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1812. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1813. if (rc)
  1814. DSI_CTRL_ERR(dsi_ctrl,
  1815. "failed to deinitialize voltage supplies, rc=%d\n",
  1816. rc);
  1817. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1818. if (rc)
  1819. DSI_CTRL_ERR(dsi_ctrl,
  1820. "failed to deinitialize clocks, rc=%d\n", rc);
  1821. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1822. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1823. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1824. devm_kfree(&pdev->dev, dsi_ctrl);
  1825. platform_set_drvdata(pdev, NULL);
  1826. return 0;
  1827. }
  1828. static struct platform_driver dsi_ctrl_driver = {
  1829. .probe = dsi_ctrl_dev_probe,
  1830. .remove = dsi_ctrl_dev_remove,
  1831. .driver = {
  1832. .name = "drm_dsi_ctrl",
  1833. .of_match_table = msm_dsi_of_match,
  1834. .suppress_bind_attrs = true,
  1835. },
  1836. };
  1837. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1838. {
  1839. int rc = 0;
  1840. struct dsi_ctrl_list_item *dsi_ctrl;
  1841. mutex_lock(&dsi_ctrl_list_lock);
  1842. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1843. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1844. if (rc) {
  1845. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1846. "failed to get io mem, rc = %d\n", rc);
  1847. return rc;
  1848. }
  1849. }
  1850. mutex_unlock(&dsi_ctrl_list_lock);
  1851. return rc;
  1852. }
  1853. /**
  1854. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1855. * @of_node: of_node of the DSI controller.
  1856. *
  1857. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1858. * is incremented to one and all subsequent gets will fail until the original
  1859. * clients calls a put.
  1860. *
  1861. * Return: DSI Controller handle.
  1862. */
  1863. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1864. {
  1865. struct list_head *pos, *tmp;
  1866. struct dsi_ctrl *ctrl = NULL;
  1867. mutex_lock(&dsi_ctrl_list_lock);
  1868. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1869. struct dsi_ctrl_list_item *n;
  1870. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1871. if (n->ctrl->pdev->dev.of_node == of_node) {
  1872. ctrl = n->ctrl;
  1873. break;
  1874. }
  1875. }
  1876. mutex_unlock(&dsi_ctrl_list_lock);
  1877. if (!ctrl) {
  1878. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1879. -EPROBE_DEFER);
  1880. ctrl = ERR_PTR(-EPROBE_DEFER);
  1881. return ctrl;
  1882. }
  1883. mutex_lock(&ctrl->ctrl_lock);
  1884. if (ctrl->refcount == 1) {
  1885. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1886. mutex_unlock(&ctrl->ctrl_lock);
  1887. ctrl = ERR_PTR(-EBUSY);
  1888. return ctrl;
  1889. }
  1890. ctrl->refcount++;
  1891. mutex_unlock(&ctrl->ctrl_lock);
  1892. return ctrl;
  1893. }
  1894. /**
  1895. * dsi_ctrl_put() - releases a dsi controller handle.
  1896. * @dsi_ctrl: DSI controller handle.
  1897. *
  1898. * Releases the DSI controller. Driver will clean up all resources and puts back
  1899. * the DSI controller into reset state.
  1900. */
  1901. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1902. {
  1903. mutex_lock(&dsi_ctrl->ctrl_lock);
  1904. if (dsi_ctrl->refcount == 0)
  1905. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1906. else
  1907. dsi_ctrl->refcount--;
  1908. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1909. }
  1910. /**
  1911. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1912. * @dsi_ctrl: DSI controller handle.
  1913. * @parent: Parent directory for debug fs.
  1914. *
  1915. * Initializes DSI controller driver. Driver should be initialized after
  1916. * dsi_ctrl_get() succeeds.
  1917. *
  1918. * Return: error code.
  1919. */
  1920. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1921. {
  1922. int rc = 0;
  1923. if (!dsi_ctrl) {
  1924. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1925. return -EINVAL;
  1926. }
  1927. mutex_lock(&dsi_ctrl->ctrl_lock);
  1928. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1929. if (rc) {
  1930. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1931. rc);
  1932. goto error;
  1933. }
  1934. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1935. if (rc) {
  1936. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1937. goto error;
  1938. }
  1939. error:
  1940. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1941. return rc;
  1942. }
  1943. /**
  1944. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1945. * @dsi_ctrl: DSI controller handle.
  1946. *
  1947. * Releases all resources acquired by dsi_ctrl_drv_init().
  1948. *
  1949. * Return: error code.
  1950. */
  1951. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1952. {
  1953. int rc = 0;
  1954. if (!dsi_ctrl) {
  1955. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1956. return -EINVAL;
  1957. }
  1958. mutex_lock(&dsi_ctrl->ctrl_lock);
  1959. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1960. if (rc)
  1961. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1962. rc);
  1963. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1964. if (rc)
  1965. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1966. rc);
  1967. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1968. return rc;
  1969. }
  1970. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1971. struct clk_ctrl_cb *clk_cb)
  1972. {
  1973. if (!dsi_ctrl || !clk_cb) {
  1974. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1975. return -EINVAL;
  1976. }
  1977. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  1978. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  1979. return 0;
  1980. }
  1981. /**
  1982. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  1983. * @dsi_ctrl: DSI controller handle.
  1984. *
  1985. * Performs a PHY software reset on the DSI controller. Reset should be done
  1986. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  1987. * not enabled.
  1988. *
  1989. * This function will fail if driver is in any other state.
  1990. *
  1991. * Return: error code.
  1992. */
  1993. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  1994. {
  1995. int rc = 0;
  1996. if (!dsi_ctrl) {
  1997. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1998. return -EINVAL;
  1999. }
  2000. mutex_lock(&dsi_ctrl->ctrl_lock);
  2001. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2002. if (rc) {
  2003. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2004. rc);
  2005. goto error;
  2006. }
  2007. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2008. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2009. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2010. error:
  2011. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2012. return rc;
  2013. }
  2014. /**
  2015. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2016. * @dsi_ctrl: DSI controller handle.
  2017. * @timing: New DSI timing info
  2018. *
  2019. * Updates host timing values to conduct a seamless transition to new timing
  2020. * For example, to update the porch values in a dynamic fps switch.
  2021. *
  2022. * Return: error code.
  2023. */
  2024. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2025. struct dsi_mode_info *timing)
  2026. {
  2027. struct dsi_mode_info *host_mode;
  2028. int rc = 0;
  2029. if (!dsi_ctrl || !timing) {
  2030. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2031. return -EINVAL;
  2032. }
  2033. mutex_lock(&dsi_ctrl->ctrl_lock);
  2034. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2035. DSI_CTRL_ENGINE_ON);
  2036. if (rc) {
  2037. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2038. rc);
  2039. goto exit;
  2040. }
  2041. host_mode = &dsi_ctrl->host_config.video_timing;
  2042. memcpy(host_mode, timing, sizeof(*host_mode));
  2043. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2044. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2045. exit:
  2046. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2047. return rc;
  2048. }
  2049. /**
  2050. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2051. * @dsi_ctrl: DSI controller handle.
  2052. * @enable: Enable/disable Timing DB register
  2053. *
  2054. * Update timing db register value during dfps usecases
  2055. *
  2056. * Return: error code.
  2057. */
  2058. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2059. bool enable)
  2060. {
  2061. int rc = 0;
  2062. if (!dsi_ctrl) {
  2063. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2064. return -EINVAL;
  2065. }
  2066. mutex_lock(&dsi_ctrl->ctrl_lock);
  2067. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2068. DSI_CTRL_ENGINE_ON);
  2069. if (rc) {
  2070. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2071. rc);
  2072. goto exit;
  2073. }
  2074. /*
  2075. * Add HW recommended delay for dfps feature.
  2076. * When prefetch is enabled, MDSS HW works on 2 vsync
  2077. * boundaries i.e. mdp_vsync and panel_vsync.
  2078. * In the current implementation we are only waiting
  2079. * for mdp_vsync. We need to make sure that interface
  2080. * flush is after panel_vsync. So, added the recommended
  2081. * delays after dfps update.
  2082. */
  2083. usleep_range(2000, 2010);
  2084. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2085. exit:
  2086. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2087. return rc;
  2088. }
  2089. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2090. {
  2091. int rc = 0;
  2092. if (!dsi_ctrl) {
  2093. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2094. return -EINVAL;
  2095. }
  2096. mutex_lock(&dsi_ctrl->ctrl_lock);
  2097. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2098. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2099. &dsi_ctrl->host_config.common_config,
  2100. &dsi_ctrl->host_config.u.cmd_engine);
  2101. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2102. &dsi_ctrl->host_config.video_timing,
  2103. &dsi_ctrl->host_config.common_config,
  2104. 0x0,
  2105. &dsi_ctrl->roi);
  2106. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2107. } else {
  2108. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2109. &dsi_ctrl->host_config.common_config,
  2110. &dsi_ctrl->host_config.u.video_engine);
  2111. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2112. &dsi_ctrl->host_config.video_timing);
  2113. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2114. }
  2115. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2116. return rc;
  2117. }
  2118. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2119. {
  2120. int rc = 0;
  2121. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2122. if (rc)
  2123. return -EINVAL;
  2124. mutex_lock(&dsi_ctrl->ctrl_lock);
  2125. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2126. &dsi_ctrl->host_config.lane_map);
  2127. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2128. &dsi_ctrl->host_config.common_config);
  2129. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2130. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2131. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2132. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2133. return rc;
  2134. }
  2135. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2136. bool *changed)
  2137. {
  2138. int rc = 0;
  2139. if (!dsi_ctrl || !roi || !changed) {
  2140. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2141. return -EINVAL;
  2142. }
  2143. mutex_lock(&dsi_ctrl->ctrl_lock);
  2144. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2145. dsi_ctrl->modeupdated) {
  2146. *changed = true;
  2147. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2148. dsi_ctrl->modeupdated = false;
  2149. } else
  2150. *changed = false;
  2151. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2152. return rc;
  2153. }
  2154. /**
  2155. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2156. * @dsi_ctrl: DSI controller handle.
  2157. * @enable: Enable/disable DSI PHY clk gating
  2158. * @clk_selection: clock to enable/disable clock gating
  2159. *
  2160. * Return: error code.
  2161. */
  2162. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2163. enum dsi_clk_gate_type clk_selection)
  2164. {
  2165. if (!dsi_ctrl) {
  2166. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2167. return -EINVAL;
  2168. }
  2169. if (dsi_ctrl->hw.ops.config_clk_gating)
  2170. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2171. clk_selection);
  2172. return 0;
  2173. }
  2174. /**
  2175. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2176. * to DSI PHY hardware.
  2177. * @dsi_ctrl: DSI controller handle.
  2178. * @enable: Mask/unmask the PHY reset signal.
  2179. *
  2180. * Return: error code.
  2181. */
  2182. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2183. {
  2184. if (!dsi_ctrl) {
  2185. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2186. return -EINVAL;
  2187. }
  2188. if (dsi_ctrl->hw.ops.phy_reset_config)
  2189. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2190. return 0;
  2191. }
  2192. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2193. struct dsi_ctrl *dsi_ctrl)
  2194. {
  2195. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2196. const unsigned int interrupt_threshold = 15;
  2197. unsigned long jiffies_now = jiffies;
  2198. if (!dsi_ctrl) {
  2199. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2200. return false;
  2201. }
  2202. if (dsi_ctrl->jiffies_start == 0)
  2203. dsi_ctrl->jiffies_start = jiffies;
  2204. dsi_ctrl->error_interrupt_count++;
  2205. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2206. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2207. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2208. dsi_ctrl->error_interrupt_count,
  2209. interrupt_threshold);
  2210. return true;
  2211. }
  2212. } else {
  2213. dsi_ctrl->jiffies_start = jiffies;
  2214. dsi_ctrl->error_interrupt_count = 1;
  2215. }
  2216. return false;
  2217. }
  2218. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2219. unsigned long error)
  2220. {
  2221. struct dsi_event_cb_info cb_info;
  2222. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2223. /* disable error interrupts */
  2224. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2225. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2226. /* clear error interrupts first */
  2227. if (dsi_ctrl->hw.ops.clear_error_status)
  2228. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2229. error);
  2230. /* DTLN PHY error */
  2231. if (error & 0x3000E00)
  2232. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2233. error);
  2234. /* ignore TX timeout if blpp_lp11 is disabled */
  2235. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2236. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2237. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2238. error &= ~DSI_HS_TX_TIMEOUT;
  2239. /* TX timeout error */
  2240. if (error & 0xE0) {
  2241. if (error & 0xA0) {
  2242. if (cb_info.event_cb) {
  2243. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2244. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2245. cb_info.event_idx,
  2246. dsi_ctrl->cell_index,
  2247. 0, 0, 0, 0);
  2248. }
  2249. }
  2250. }
  2251. /* DSI FIFO OVERFLOW error */
  2252. if (error & 0xF0000) {
  2253. u32 mask = 0;
  2254. if (dsi_ctrl->hw.ops.get_error_mask)
  2255. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2256. /* no need to report FIFO overflow if already masked */
  2257. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2258. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2259. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2260. cb_info.event_idx,
  2261. dsi_ctrl->cell_index,
  2262. 0, 0, 0, 0);
  2263. }
  2264. }
  2265. /* DSI FIFO UNDERFLOW error */
  2266. if (error & 0xF00000) {
  2267. if (cb_info.event_cb) {
  2268. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2269. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2270. cb_info.event_idx,
  2271. dsi_ctrl->cell_index,
  2272. 0, 0, 0, 0);
  2273. }
  2274. }
  2275. /* DSI PLL UNLOCK error */
  2276. if (error & BIT(8))
  2277. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2278. /* ACK error */
  2279. if (error & 0xF)
  2280. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2281. /*
  2282. * DSI Phy can go into bad state during ESD influence. This can
  2283. * manifest as various types of spurious error interrupts on
  2284. * DSI controller. This check will allow us to handle afore mentioned
  2285. * case and prevent us from re enabling interrupts until a full ESD
  2286. * recovery is completed.
  2287. */
  2288. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2289. dsi_ctrl->esd_check_underway) {
  2290. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2291. return;
  2292. }
  2293. /* enable back DSI interrupts */
  2294. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2295. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2296. }
  2297. /**
  2298. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2299. * @irq: Incoming IRQ number
  2300. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2301. * Returns: IRQ_HANDLED if no further action required
  2302. */
  2303. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2304. {
  2305. struct dsi_ctrl *dsi_ctrl;
  2306. struct dsi_event_cb_info cb_info;
  2307. unsigned long flags;
  2308. uint32_t status = 0x0, i;
  2309. uint64_t errors = 0x0;
  2310. if (!ptr)
  2311. return IRQ_NONE;
  2312. dsi_ctrl = ptr;
  2313. /* check status interrupts */
  2314. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2315. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2316. /* check error interrupts */
  2317. if (dsi_ctrl->hw.ops.get_error_status)
  2318. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2319. /* clear interrupts */
  2320. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2321. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2322. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2323. /* handle DSI error recovery */
  2324. if (status & DSI_ERROR)
  2325. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2326. if (status & DSI_CMD_MODE_DMA_DONE) {
  2327. if (dsi_ctrl->enable_cmd_dma_stats) {
  2328. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2329. dsi_ctrl->cmd_mode);
  2330. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2331. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2332. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2333. dsi_ctrl->cmd_success_line,
  2334. dsi_ctrl->cmd_success_frame);
  2335. }
  2336. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2337. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2338. DSI_SINT_CMD_MODE_DMA_DONE);
  2339. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2340. }
  2341. if (status & DSI_CMD_FRAME_DONE) {
  2342. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2343. DSI_SINT_CMD_FRAME_DONE);
  2344. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2345. }
  2346. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2347. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2348. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2349. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2350. }
  2351. if (status & DSI_BTA_DONE) {
  2352. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2353. DSI_DLN1_HS_FIFO_OVERFLOW |
  2354. DSI_DLN2_HS_FIFO_OVERFLOW |
  2355. DSI_DLN3_HS_FIFO_OVERFLOW);
  2356. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2357. DSI_SINT_BTA_DONE);
  2358. complete_all(&dsi_ctrl->irq_info.bta_done);
  2359. if (dsi_ctrl->hw.ops.clear_error_status)
  2360. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2361. fifo_overflow_mask);
  2362. }
  2363. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2364. if (status & 0x1) {
  2365. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2366. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2367. spin_unlock_irqrestore(
  2368. &dsi_ctrl->irq_info.irq_lock, flags);
  2369. if (cb_info.event_cb)
  2370. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2371. cb_info.event_idx,
  2372. dsi_ctrl->cell_index,
  2373. irq, 0, 0, 0);
  2374. }
  2375. status >>= 1;
  2376. }
  2377. return IRQ_HANDLED;
  2378. }
  2379. /**
  2380. * _dsi_ctrl_setup_isr - register ISR handler
  2381. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2382. * Returns: Zero on success
  2383. */
  2384. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2385. {
  2386. int irq_num, rc;
  2387. if (!dsi_ctrl)
  2388. return -EINVAL;
  2389. if (dsi_ctrl->irq_info.irq_num != -1)
  2390. return 0;
  2391. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2392. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2393. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2394. init_completion(&dsi_ctrl->irq_info.bta_done);
  2395. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2396. if (irq_num < 0) {
  2397. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2398. irq_num);
  2399. rc = irq_num;
  2400. } else {
  2401. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2402. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2403. if (rc) {
  2404. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2405. rc);
  2406. } else {
  2407. dsi_ctrl->irq_info.irq_num = irq_num;
  2408. disable_irq_nosync(irq_num);
  2409. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2410. }
  2411. }
  2412. return rc;
  2413. }
  2414. /**
  2415. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2416. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2417. */
  2418. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2419. {
  2420. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2421. return;
  2422. if (dsi_ctrl->irq_info.irq_num != -1) {
  2423. devm_free_irq(&dsi_ctrl->pdev->dev,
  2424. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2425. dsi_ctrl->irq_info.irq_num = -1;
  2426. }
  2427. }
  2428. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2429. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2430. {
  2431. unsigned long flags;
  2432. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2433. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2434. return;
  2435. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2436. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2437. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2438. /* enable irq on first request */
  2439. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2440. enable_irq(dsi_ctrl->irq_info.irq_num);
  2441. /* update hardware mask */
  2442. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2443. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2444. dsi_ctrl->irq_info.irq_stat_mask);
  2445. }
  2446. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2447. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2448. dsi_ctrl->irq_info.irq_stat_mask);
  2449. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2450. if (event_info)
  2451. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2452. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2453. }
  2454. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2455. uint32_t intr_idx)
  2456. {
  2457. unsigned long flags;
  2458. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2459. return;
  2460. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2461. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2462. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2463. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2464. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2465. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2466. dsi_ctrl->irq_info.irq_stat_mask);
  2467. /* don't need irq if no lines are enabled */
  2468. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2469. dsi_ctrl->irq_info.irq_num != -1)
  2470. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2471. }
  2472. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2473. }
  2474. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2475. {
  2476. if (!dsi_ctrl) {
  2477. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2478. return -EINVAL;
  2479. }
  2480. if (dsi_ctrl->hw.ops.host_setup)
  2481. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2482. &dsi_ctrl->host_config.common_config);
  2483. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2484. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2485. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2486. &dsi_ctrl->host_config.common_config,
  2487. &dsi_ctrl->host_config.u.cmd_engine);
  2488. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2489. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2490. &dsi_ctrl->host_config.video_timing,
  2491. &dsi_ctrl->host_config.common_config,
  2492. 0x0, NULL);
  2493. } else {
  2494. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2495. return -EINVAL;
  2496. }
  2497. return 0;
  2498. }
  2499. /**
  2500. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2501. * @dsi_ctrl: DSI controller handle.
  2502. * @op: ctrl driver ops
  2503. * @enable: boolean signifying host state.
  2504. *
  2505. * Update the host status only while exiting from ulps during suspend state.
  2506. *
  2507. * Return: error code.
  2508. */
  2509. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2510. enum dsi_ctrl_driver_ops op, bool enable)
  2511. {
  2512. int rc = 0;
  2513. u32 state = enable ? 0x1 : 0x0;
  2514. if (!dsi_ctrl)
  2515. return rc;
  2516. mutex_lock(&dsi_ctrl->ctrl_lock);
  2517. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2518. if (rc) {
  2519. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2520. rc);
  2521. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2522. return rc;
  2523. }
  2524. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2525. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2526. return rc;
  2527. }
  2528. /**
  2529. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2530. * @dsi_ctrl: DSI controller handle.
  2531. * @skip_op: Boolean to indicate few operations can be skipped.
  2532. * Set during the cont-splash or trusted-vm enable case.
  2533. *
  2534. * Initializes DSI controller hardware with host configuration provided by
  2535. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2536. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2537. * performed.
  2538. *
  2539. * Return: error code.
  2540. */
  2541. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2542. {
  2543. int rc = 0;
  2544. if (!dsi_ctrl) {
  2545. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2546. return -EINVAL;
  2547. }
  2548. mutex_lock(&dsi_ctrl->ctrl_lock);
  2549. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2550. if (rc) {
  2551. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2552. rc);
  2553. goto error;
  2554. }
  2555. /*
  2556. * For continuous splash/trusted vm usecases we omit hw operations
  2557. * as bootloader/primary vm takes care of them respectively
  2558. */
  2559. if (!skip_op) {
  2560. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2561. &dsi_ctrl->host_config.lane_map);
  2562. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2563. &dsi_ctrl->host_config.common_config);
  2564. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2565. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2566. &dsi_ctrl->host_config.common_config,
  2567. &dsi_ctrl->host_config.u.cmd_engine);
  2568. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2569. &dsi_ctrl->host_config.video_timing,
  2570. &dsi_ctrl->host_config.common_config,
  2571. 0x0,
  2572. NULL);
  2573. } else {
  2574. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2575. &dsi_ctrl->host_config.common_config,
  2576. &dsi_ctrl->host_config.u.video_engine);
  2577. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2578. &dsi_ctrl->host_config.video_timing);
  2579. }
  2580. }
  2581. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2582. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2583. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2584. skip_op);
  2585. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2586. error:
  2587. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2588. return rc;
  2589. }
  2590. /**
  2591. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2592. * @dsi_ctrl: DSI controller handle.
  2593. * @enable: variable to control register/deregister isr
  2594. */
  2595. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2596. {
  2597. if (!dsi_ctrl)
  2598. return;
  2599. mutex_lock(&dsi_ctrl->ctrl_lock);
  2600. if (enable)
  2601. _dsi_ctrl_setup_isr(dsi_ctrl);
  2602. else
  2603. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2604. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2605. }
  2606. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2607. {
  2608. if (!dsi_ctrl)
  2609. return;
  2610. mutex_lock(&dsi_ctrl->ctrl_lock);
  2611. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2612. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2613. }
  2614. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2615. {
  2616. if (!dsi_ctrl)
  2617. return;
  2618. mutex_lock(&dsi_ctrl->ctrl_lock);
  2619. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2620. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2621. }
  2622. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2623. {
  2624. if (!dsi_ctrl)
  2625. return -EINVAL;
  2626. mutex_lock(&dsi_ctrl->ctrl_lock);
  2627. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2628. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2629. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2630. return 0;
  2631. }
  2632. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2633. {
  2634. int rc = 0;
  2635. if (!dsi_ctrl)
  2636. return -EINVAL;
  2637. mutex_lock(&dsi_ctrl->ctrl_lock);
  2638. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2639. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2640. return rc;
  2641. }
  2642. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2643. {
  2644. int rc = 0;
  2645. if (!dsi_ctrl)
  2646. return -EINVAL;
  2647. mutex_lock(&dsi_ctrl->ctrl_lock);
  2648. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2649. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2650. return rc;
  2651. }
  2652. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2653. {
  2654. int rc = 0;
  2655. if (!dsi_ctrl)
  2656. return -EINVAL;
  2657. mutex_lock(&dsi_ctrl->ctrl_lock);
  2658. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2659. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2660. return rc;
  2661. }
  2662. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2663. {
  2664. if (!dsi_ctrl)
  2665. return -EINVAL;
  2666. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2667. mutex_lock(&dsi_ctrl->ctrl_lock);
  2668. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2669. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2670. }
  2671. return 0;
  2672. }
  2673. /**
  2674. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2675. * @dsi_ctrl: DSI controller handle.
  2676. *
  2677. * De-initializes DSI controller hardware. It can be performed only during
  2678. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2679. *
  2680. * Return: error code.
  2681. */
  2682. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2683. {
  2684. int rc = 0;
  2685. if (!dsi_ctrl) {
  2686. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2687. return -EINVAL;
  2688. }
  2689. mutex_lock(&dsi_ctrl->ctrl_lock);
  2690. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2691. if (rc) {
  2692. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2693. rc);
  2694. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2695. rc);
  2696. goto error;
  2697. }
  2698. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2699. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2700. error:
  2701. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2702. return rc;
  2703. }
  2704. /**
  2705. * dsi_ctrl_update_host_config() - update dsi host configuration
  2706. * @dsi_ctrl: DSI controller handle.
  2707. * @config: DSI host configuration.
  2708. * @flags: dsi_mode_flags modifying the behavior
  2709. *
  2710. * Updates driver with new Host configuration to use for host initialization.
  2711. * This function call will only update the software context. The stored
  2712. * configuration information will be used when the host is initialized.
  2713. *
  2714. * Return: error code.
  2715. */
  2716. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2717. struct dsi_host_config *config,
  2718. struct dsi_display_mode *mode, int flags,
  2719. void *clk_handle)
  2720. {
  2721. int rc = 0;
  2722. if (!ctrl || !config) {
  2723. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2724. return -EINVAL;
  2725. }
  2726. mutex_lock(&ctrl->ctrl_lock);
  2727. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2728. if (rc) {
  2729. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2730. goto error;
  2731. }
  2732. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2733. DSI_MODE_FLAG_DYN_CLK))) {
  2734. /*
  2735. * for dynamic clk switch case link frequence would
  2736. * be updated dsi_display_dynamic_clk_switch().
  2737. */
  2738. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2739. mode);
  2740. if (rc) {
  2741. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2742. rc);
  2743. goto error;
  2744. }
  2745. }
  2746. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2747. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2748. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2749. ctrl->horiz_index;
  2750. ctrl->mode_bounds.y = 0;
  2751. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2752. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2753. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2754. ctrl->modeupdated = true;
  2755. ctrl->roi.x = 0;
  2756. error:
  2757. mutex_unlock(&ctrl->ctrl_lock);
  2758. return rc;
  2759. }
  2760. /**
  2761. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2762. * @dsi_ctrl: DSI controller handle.
  2763. * @timing: Pointer to timing data.
  2764. *
  2765. * Driver will validate if the timing configuration is supported on the
  2766. * controller hardware.
  2767. *
  2768. * Return: error code if timing is not supported.
  2769. */
  2770. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2771. struct dsi_mode_info *mode)
  2772. {
  2773. int rc = 0;
  2774. if (!dsi_ctrl || !mode) {
  2775. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2776. return -EINVAL;
  2777. }
  2778. return rc;
  2779. }
  2780. /**
  2781. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2782. * @dsi_ctrl: DSI controller handle.
  2783. * @msg: Message to transfer on DSI link.
  2784. * @flags: Modifiers for message transfer.
  2785. *
  2786. * Command transfer can be done only when command engine is enabled. The
  2787. * transfer API will block until either the command transfer finishes or
  2788. * the timeout value is reached. If the trigger is deferred, it will return
  2789. * without triggering the transfer. Command parameters are programmed to
  2790. * hardware.
  2791. *
  2792. * Return: error code.
  2793. */
  2794. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  2795. const struct mipi_dsi_msg *msg,
  2796. u32 *flags)
  2797. {
  2798. int rc = 0;
  2799. if (!dsi_ctrl || !msg) {
  2800. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2801. return -EINVAL;
  2802. }
  2803. mutex_lock(&dsi_ctrl->ctrl_lock);
  2804. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2805. if (rc) {
  2806. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2807. rc);
  2808. goto error;
  2809. }
  2810. if (*flags & DSI_CTRL_CMD_READ) {
  2811. rc = dsi_message_rx(dsi_ctrl, msg, flags);
  2812. if (rc <= 0)
  2813. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2814. rc);
  2815. } else {
  2816. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  2817. if (rc)
  2818. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2819. rc);
  2820. }
  2821. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2822. error:
  2823. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2824. return rc;
  2825. }
  2826. /**
  2827. * dsi_ctrl_mask_overflow() - API to mask/unmask overflow error.
  2828. * @dsi_ctrl: DSI controller handle.
  2829. * @enable: variable to control masking/unmasking.
  2830. */
  2831. void dsi_ctrl_mask_overflow(struct dsi_ctrl *dsi_ctrl, bool enable)
  2832. {
  2833. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2834. dsi_hw_ops = dsi_ctrl->hw.ops;
  2835. if (enable) {
  2836. if (dsi_hw_ops.mask_error_intr)
  2837. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2838. BIT(DSI_FIFO_OVERFLOW), true);
  2839. } else {
  2840. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  2841. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2842. BIT(DSI_FIFO_OVERFLOW), false);
  2843. }
  2844. }
  2845. /**
  2846. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2847. * @dsi_ctrl: DSI controller handle.
  2848. * @flags: Modifiers.
  2849. *
  2850. * Return: error code.
  2851. */
  2852. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2853. {
  2854. int rc = 0;
  2855. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2856. if (!dsi_ctrl) {
  2857. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2858. return -EINVAL;
  2859. }
  2860. dsi_hw_ops = dsi_ctrl->hw.ops;
  2861. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2862. /* Dont trigger the command if this is not the last ocmmand */
  2863. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2864. return rc;
  2865. mutex_lock(&dsi_ctrl->ctrl_lock);
  2866. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2867. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2868. if (dsi_ctrl->enable_cmd_dma_stats) {
  2869. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2870. dsi_ctrl->cmd_mode);
  2871. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2872. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2873. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2874. dsi_ctrl->cmd_trigger_line,
  2875. dsi_ctrl->cmd_trigger_frame);
  2876. }
  2877. }
  2878. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2879. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2880. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2881. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2882. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2883. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2884. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2885. /* trigger command */
  2886. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2887. if (dsi_ctrl->enable_cmd_dma_stats) {
  2888. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  2889. dsi_ctrl->cmd_mode);
  2890. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  2891. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  2892. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2893. dsi_ctrl->cmd_trigger_line,
  2894. dsi_ctrl->cmd_trigger_frame);
  2895. }
  2896. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2897. dsi_ctrl->dma_wait_queued = true;
  2898. queue_work(dsi_ctrl->dma_cmd_workq,
  2899. &dsi_ctrl->dma_cmd_wait);
  2900. } else {
  2901. dsi_ctrl->dma_wait_queued = false;
  2902. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2903. }
  2904. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2905. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  2906. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2907. dsi_ctrl->cmd_len = 0;
  2908. }
  2909. }
  2910. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2911. return rc;
  2912. }
  2913. /**
  2914. * dsi_ctrl_cache_misr - Cache frame MISR value
  2915. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2916. */
  2917. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2918. {
  2919. u32 misr;
  2920. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2921. return;
  2922. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2923. dsi_ctrl->host_config.panel_mode);
  2924. if (misr)
  2925. dsi_ctrl->misr_cache = misr;
  2926. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2927. }
  2928. /**
  2929. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2930. * @dsi_ctrl: DSI controller handle.
  2931. * @state: Controller initialization state
  2932. *
  2933. * Return: error code.
  2934. */
  2935. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2936. bool *state)
  2937. {
  2938. if (!dsi_ctrl || !state) {
  2939. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2940. return -EINVAL;
  2941. }
  2942. mutex_lock(&dsi_ctrl->ctrl_lock);
  2943. *state = dsi_ctrl->current_state.host_initialized;
  2944. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2945. return 0;
  2946. }
  2947. /**
  2948. * dsi_ctrl_set_power_state() - set power state for dsi controller
  2949. * @dsi_ctrl: DSI controller handle.
  2950. * @state: Power state.
  2951. *
  2952. * Set power state for DSI controller. Power state can be changed only when
  2953. * Controller, Video and Command engines are turned off.
  2954. *
  2955. * Return: error code.
  2956. */
  2957. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  2958. enum dsi_power_state state)
  2959. {
  2960. int rc = 0;
  2961. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  2962. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2963. return -EINVAL;
  2964. }
  2965. mutex_lock(&dsi_ctrl->ctrl_lock);
  2966. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  2967. state);
  2968. if (rc) {
  2969. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2970. rc);
  2971. goto error;
  2972. }
  2973. if (state == DSI_CTRL_POWER_VREG_ON) {
  2974. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  2975. if (rc) {
  2976. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  2977. rc);
  2978. goto error;
  2979. }
  2980. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  2981. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  2982. if (rc) {
  2983. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  2984. rc);
  2985. goto error;
  2986. }
  2987. }
  2988. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  2989. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  2990. error:
  2991. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2992. return rc;
  2993. }
  2994. /**
  2995. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  2996. * @dsi_ctrl: DSI controller handle.
  2997. * @on: enable/disable test pattern.
  2998. *
  2999. * Test pattern can be enabled only after Video engine (for video mode panels)
  3000. * or command engine (for cmd mode panels) is enabled.
  3001. *
  3002. * Return: error code.
  3003. */
  3004. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3005. {
  3006. int rc = 0;
  3007. if (!dsi_ctrl) {
  3008. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3009. return -EINVAL;
  3010. }
  3011. mutex_lock(&dsi_ctrl->ctrl_lock);
  3012. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3013. if (rc) {
  3014. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3015. rc);
  3016. goto error;
  3017. }
  3018. if (on) {
  3019. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3020. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3021. DSI_TEST_PATTERN_INC,
  3022. 0xFFFF);
  3023. } else {
  3024. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3025. &dsi_ctrl->hw,
  3026. DSI_TEST_PATTERN_INC,
  3027. 0xFFFF,
  3028. 0x0);
  3029. }
  3030. }
  3031. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3032. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3033. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3034. error:
  3035. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3036. return rc;
  3037. }
  3038. /**
  3039. * dsi_ctrl_set_host_engine_state() - set host engine state
  3040. * @dsi_ctrl: DSI Controller handle.
  3041. * @state: Engine state.
  3042. * @skip_op: Boolean to indicate few operations can be skipped.
  3043. * Set during the cont-splash or trusted-vm enable case.
  3044. *
  3045. * Host engine state can be modified only when DSI controller power state is
  3046. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3047. *
  3048. * Return: error code.
  3049. */
  3050. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3051. enum dsi_engine_state state, bool skip_op)
  3052. {
  3053. int rc = 0;
  3054. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3055. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3056. return -EINVAL;
  3057. }
  3058. mutex_lock(&dsi_ctrl->ctrl_lock);
  3059. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3060. if (rc) {
  3061. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3062. rc);
  3063. goto error;
  3064. }
  3065. if (!skip_op) {
  3066. if (state == DSI_CTRL_ENGINE_ON)
  3067. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3068. else
  3069. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3070. }
  3071. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3072. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3073. error:
  3074. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3075. return rc;
  3076. }
  3077. /**
  3078. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3079. * @dsi_ctrl: DSI Controller handle.
  3080. * @state: Engine state.
  3081. * @skip_op: Boolean to indicate few operations can be skipped.
  3082. * Set during the cont-splash or trusted-vm enable case.
  3083. *
  3084. * Command engine state can be modified only when DSI controller power state is
  3085. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3086. *
  3087. * Return: error code.
  3088. */
  3089. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3090. enum dsi_engine_state state, bool skip_op)
  3091. {
  3092. int rc = 0;
  3093. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3094. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3095. return -EINVAL;
  3096. }
  3097. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3098. if (rc) {
  3099. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3100. rc);
  3101. goto error;
  3102. }
  3103. if (!skip_op) {
  3104. if (state == DSI_CTRL_ENGINE_ON)
  3105. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3106. else
  3107. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3108. }
  3109. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d\n",
  3110. state, skip_op);
  3111. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3112. error:
  3113. return rc;
  3114. }
  3115. /**
  3116. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3117. * @dsi_ctrl: DSI Controller handle.
  3118. * @state: Engine state.
  3119. * @skip_op: Boolean to indicate few operations can be skipped.
  3120. * Set during the cont-splash or trusted-vm enable case.
  3121. *
  3122. * Video engine state can be modified only when DSI controller power state is
  3123. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3124. *
  3125. * Return: error code.
  3126. */
  3127. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3128. enum dsi_engine_state state, bool skip_op)
  3129. {
  3130. int rc = 0;
  3131. bool on;
  3132. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3133. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3134. return -EINVAL;
  3135. }
  3136. mutex_lock(&dsi_ctrl->ctrl_lock);
  3137. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3138. if (rc) {
  3139. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3140. rc);
  3141. goto error;
  3142. }
  3143. if (!skip_op) {
  3144. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3145. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3146. /* perform a reset when turning off video engine */
  3147. if (!on && dsi_ctrl->version < DSI_CTRL_VERSION_1_3)
  3148. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3149. }
  3150. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3151. state, skip_op);
  3152. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3153. error:
  3154. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3155. return rc;
  3156. }
  3157. /**
  3158. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3159. * @dsi_ctrl: DSI controller handle.
  3160. * @enable: enable/disable ULPS.
  3161. *
  3162. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3163. *
  3164. * Return: error code.
  3165. */
  3166. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3167. {
  3168. int rc = 0;
  3169. if (!dsi_ctrl) {
  3170. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3171. return -EINVAL;
  3172. }
  3173. mutex_lock(&dsi_ctrl->ctrl_lock);
  3174. if (enable)
  3175. rc = dsi_enable_ulps(dsi_ctrl);
  3176. else
  3177. rc = dsi_disable_ulps(dsi_ctrl);
  3178. if (rc) {
  3179. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3180. enable, rc);
  3181. goto error;
  3182. }
  3183. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3184. error:
  3185. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3186. return rc;
  3187. }
  3188. /**
  3189. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3190. * @dsi_ctrl: DSI controller handle.
  3191. * @enable: enable/disable clamping.
  3192. *
  3193. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3194. *
  3195. * Return: error code.
  3196. */
  3197. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3198. bool enable, bool ulps_enabled)
  3199. {
  3200. int rc = 0;
  3201. if (!dsi_ctrl) {
  3202. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3203. return -EINVAL;
  3204. }
  3205. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3206. !dsi_ctrl->hw.ops.clamp_disable) {
  3207. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3208. return 0;
  3209. }
  3210. mutex_lock(&dsi_ctrl->ctrl_lock);
  3211. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3212. if (rc) {
  3213. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3214. goto error;
  3215. }
  3216. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3217. error:
  3218. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3219. return rc;
  3220. }
  3221. /**
  3222. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3223. * @dsi_ctrl: DSI controller handle.
  3224. * @source_clks: Source clocks for DSI link clocks.
  3225. *
  3226. * Clock source should be changed while link clocks are disabled.
  3227. *
  3228. * Return: error code.
  3229. */
  3230. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3231. struct dsi_clk_link_set *source_clks)
  3232. {
  3233. int rc = 0;
  3234. if (!dsi_ctrl || !source_clks) {
  3235. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3236. return -EINVAL;
  3237. }
  3238. mutex_lock(&dsi_ctrl->ctrl_lock);
  3239. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3240. if (rc) {
  3241. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3242. rc);
  3243. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3244. &dsi_ctrl->clk_info.rcg_clks);
  3245. goto error;
  3246. }
  3247. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3248. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3249. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3250. error:
  3251. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3252. return rc;
  3253. }
  3254. /**
  3255. * dsi_ctrl_setup_misr() - Setup frame MISR
  3256. * @dsi_ctrl: DSI controller handle.
  3257. * @enable: enable/disable MISR.
  3258. * @frame_count: Number of frames to accumulate MISR.
  3259. *
  3260. * Return: error code.
  3261. */
  3262. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3263. bool enable,
  3264. u32 frame_count)
  3265. {
  3266. if (!dsi_ctrl) {
  3267. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3268. return -EINVAL;
  3269. }
  3270. if (!dsi_ctrl->hw.ops.setup_misr)
  3271. return 0;
  3272. mutex_lock(&dsi_ctrl->ctrl_lock);
  3273. dsi_ctrl->misr_enable = enable;
  3274. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3275. dsi_ctrl->host_config.panel_mode,
  3276. enable, frame_count);
  3277. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3278. return 0;
  3279. }
  3280. /**
  3281. * dsi_ctrl_collect_misr() - Read frame MISR
  3282. * @dsi_ctrl: DSI controller handle.
  3283. *
  3284. * Return: MISR value.
  3285. */
  3286. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3287. {
  3288. u32 misr;
  3289. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3290. return 0;
  3291. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3292. dsi_ctrl->host_config.panel_mode);
  3293. if (!misr)
  3294. misr = dsi_ctrl->misr_cache;
  3295. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3296. dsi_ctrl->misr_cache, misr);
  3297. return misr;
  3298. }
  3299. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3300. bool mask_enable)
  3301. {
  3302. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3303. || !dsi_ctrl->hw.ops.clear_error_status) {
  3304. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3305. return;
  3306. }
  3307. /*
  3308. * Mask DSI error status interrupts and clear error status
  3309. * register
  3310. */
  3311. mutex_lock(&dsi_ctrl->ctrl_lock);
  3312. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3313. /*
  3314. * The behavior of mask_enable is different in ctrl register
  3315. * and mask register and hence mask_enable is manipulated for
  3316. * selective error interrupt masking vs total error interrupt
  3317. * masking.
  3318. */
  3319. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3320. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3321. DSI_ERROR_INTERRUPT_COUNT);
  3322. } else {
  3323. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3324. mask_enable);
  3325. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3326. DSI_ERROR_INTERRUPT_COUNT);
  3327. }
  3328. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3329. }
  3330. /**
  3331. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3332. * interrupts at any time.
  3333. * @dsi_ctrl: DSI controller handle.
  3334. * @enable: variable to enable/disable irq
  3335. */
  3336. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3337. {
  3338. if (!dsi_ctrl)
  3339. return;
  3340. mutex_lock(&dsi_ctrl->ctrl_lock);
  3341. if (enable)
  3342. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3343. DSI_SINT_ERROR, NULL);
  3344. else
  3345. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3346. DSI_SINT_ERROR);
  3347. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3348. }
  3349. /**
  3350. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3351. * done interrupt.
  3352. * @dsi_ctrl: DSI controller handle.
  3353. */
  3354. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3355. {
  3356. int rc = 0;
  3357. if (!ctrl)
  3358. return 0;
  3359. mutex_lock(&ctrl->ctrl_lock);
  3360. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3361. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3362. mutex_unlock(&ctrl->ctrl_lock);
  3363. return rc;
  3364. }
  3365. /**
  3366. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3367. */
  3368. void dsi_ctrl_drv_register(void)
  3369. {
  3370. platform_driver_register(&dsi_ctrl_driver);
  3371. }
  3372. /**
  3373. * dsi_ctrl_drv_unregister() - unregister platform driver
  3374. */
  3375. void dsi_ctrl_drv_unregister(void)
  3376. {
  3377. platform_driver_unregister(&dsi_ctrl_driver);
  3378. }