lahaina-port-config.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _LAHAINA_PORT_CONFIG
  6. #define _LAHAINA_PORT_CONFIG
  7. #include <soc/swr-common.h>
  8. #define WSA_MSTR_PORT_MASK 0xFF
  9. /*
  10. * Add port configuration in the format
  11. *{ si, off1, off2, hstart, hstop, wd_len, bp_mode, bgp_ctrl, lane_ctrl, dir,
  12. * stream_type}
  13. */
  14. static struct port_params wsa_frame_params_default[SWR_MSTR_PORT_LEN] = {
  15. {7, 1, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00},
  16. {31, 2, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00},
  17. {63, 12, 31, 0xFF, 0xFF, 0xFF, 0x1, 0xFF, 0xFF, 0x00, 0x00},
  18. {7, 6, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00},
  19. {31, 18, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00},
  20. {63, 13, 31, 0xFF, 0xFF, 0xFF, 0x1, 0xFF, 0xFF, 0x00, 0x00},
  21. {15, 7, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00},
  22. {15, 10, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x00},
  23. };
  24. static struct port_params rx_frame_params_dsd[SWR_MSTR_PORT_LEN] = {
  25. {3, 0, 0, 0xFF, 0xFF, 1, 0xFF, 0xFF, 1, 0x00, 0x00},
  26. {31, 0, 0, 3, 6, 7, 0, 0xFF, 0, 0x00, 0x00},
  27. {31, 11, 11, 0xFF, 0xFF, 4, 1, 0xFF, 0, 0x00, 0x00},
  28. {7, 9, 0, 0xFF, 0xFF, 0xFF, 0xFF, 1, 0, 0x00, 0x00},
  29. {3, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 3, 0, 0x00, 0x00},
  30. };
  31. /* Headset + PCM Haptics */
  32. static struct port_params rx_frame_params_default[SWR_MSTR_PORT_LEN] = {
  33. {3, 0, 0, 0xFF, 0xFF, 1, 0xFF, 0xFF, 1, 0x00, 0x00}, /* HPH/EAR */
  34. {31, 0, 0, 3, 6, 7, 0, 0xFF, 0, 0x00, 0x00}, /* HPH_CLH */
  35. {31, 11, 11, 0xFF, 0xFF, 4, 1, 0xFF, 0, 0x00, 0x00}, /* HPH_CMP */
  36. {7, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* LO/AUX */
  37. {0, 0, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0, 0x00, 0x00}, /* DSD */
  38. {0x18F, 0, 0, 0x8, 0x8, 0x0F, 0x00, 0, 0, 0x00, 0x01}, /* PCM_OUT */
  39. };
  40. /* Headset(44.1K) + PCM Haptics */
  41. static struct port_params rx_frame_params_44p1KHz[SWR_MSTR_PORT_LEN] = {
  42. {3, 0, 0, 0xFF, 0xFF, 1, 0xFF, 0xFF, 1, 0x00, 0x00}, /* HPH/EAR */
  43. {63, 0, 0, 3, 6, 7, 0, 0xFF, 0, 0x00, 0x00}, /* HPH_CLH */
  44. {31, 11, 11, 0xFF, 0xFF, 4, 1, 0xFF, 0, 0x00, 0x00}, /* HPH_CMP */
  45. {3, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0x01, 0, 0x00, 0x00}, /* LO/AUX */
  46. {0, 0, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0, 0x00, 0x00}, /* DSD */
  47. {0x1FF, 0, 0, 0x8, 0x8, 0x0F, 0, 0, 0, 0x00, 0x01}, /* PCM_OUT */
  48. };
  49. /* TX UC1: TX1: 1ch, TX2: 2chs, TX3: 1ch(MBHC) */
  50. static struct port_params tx_frame_params_default[SWR_MSTR_PORT_LEN] = {
  51. {7, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX1 */
  52. {3, 0, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 1, 0x00, 0x00}, /* TX2 */
  53. {7, 5, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX3 */
  54. };
  55. /* TX UC1: TX1: 1ch, TX2: 2chs, TX3: 1ch(MBHC) */
  56. static struct port_params tx_frame_params_shima[SWR_MSTR_PORT_LEN] = {
  57. {3, 0, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 1, 0x00, 0x00}, /* TX1 */
  58. {3, 2, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX2 */
  59. {7, 2, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX3 */
  60. };
  61. /* 4.8 MHz clock */
  62. static struct port_params tx_frame_params_4p8MHz[SWR_MSTR_PORT_LEN] = {
  63. {15, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX1 */
  64. {3, 0, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 1, 0x00, 0x00}, /* TX2 */
  65. {3, 2, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX3 */
  66. };
  67. /* 0.6 MHz clock */
  68. static struct port_params tx_frame_params_0p6MHz[SWR_MSTR_PORT_LEN] = {
  69. {1, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX1 */
  70. {1, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX2 */
  71. {1, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX3 */
  72. };
  73. /* 4.8 MHz clock */
  74. static struct port_params tx_frame_params_shima_4p8MHz[SWR_MSTR_PORT_LEN] = {
  75. {3, 0, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 1, 0x00, 0x00}, /* TX1 */
  76. {3, 2, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX2 */
  77. {7, 2, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX3 */
  78. };
  79. /* 0.6 MHz clock */
  80. static struct port_params tx_frame_params_shima_0p6MHz[SWR_MSTR_PORT_LEN] = {
  81. {1, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX1 */
  82. {1, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX2 */
  83. {1, 1, 0, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0, 0x00, 0x00}, /* TX3 */
  84. };
  85. static struct swr_mstr_port_map sm_port_map[] = {
  86. {TX_MACRO, SWR_UC0, tx_frame_params_default},
  87. {TX_MACRO, SWR_UC1, tx_frame_params_4p8MHz},
  88. {TX_MACRO, SWR_UC2, tx_frame_params_0p6MHz},
  89. {RX_MACRO, SWR_UC0, rx_frame_params_default},
  90. {RX_MACRO, SWR_UC1, rx_frame_params_dsd},
  91. {RX_MACRO, SWR_UC2, rx_frame_params_44p1KHz},
  92. {WSA_MACRO, SWR_UC0, wsa_frame_params_default},
  93. };
  94. static struct swr_mstr_port_map sm_port_map_shima[] = {
  95. {TX_MACRO, SWR_UC0, tx_frame_params_shima},
  96. {TX_MACRO, SWR_UC1, tx_frame_params_shima_4p8MHz},
  97. {TX_MACRO, SWR_UC2, tx_frame_params_shima_0p6MHz},
  98. {RX_MACRO, SWR_UC0, rx_frame_params_default},
  99. {RX_MACRO, SWR_UC1, rx_frame_params_dsd},
  100. {RX_MACRO, SWR_UC2, rx_frame_params_44p1KHz},
  101. {WSA_MACRO, SWR_UC0, wsa_frame_params_default},
  102. };
  103. #endif /* _LAHAINA_PORT_CONFIG */