lpass-cdc-wsa2-macro.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/thermal.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "lpass-cdc.h"
  18. #include "lpass-cdc-comp.h"
  19. #include "lpass-cdc-registers.h"
  20. #include "lpass-cdc-wsa2-macro.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  24. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  25. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define NUM_INTERPOLATORS 2
  38. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  39. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  40. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  41. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  42. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  43. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET 0x40
  44. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET 0x40
  45. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET 0x80
  46. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  47. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  48. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  49. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  50. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  51. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  52. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  53. enum {
  54. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  55. LPASS_CDC_WSA2_MACRO_RX1,
  56. LPASS_CDC_WSA2_MACRO_RX_MIX,
  57. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  58. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  59. LPASS_CDC_WSA2_MACRO_RX_MAX,
  60. };
  61. enum {
  62. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  63. LPASS_CDC_WSA2_MACRO_TX1,
  64. LPASS_CDC_WSA2_MACRO_TX_MAX,
  65. };
  66. enum {
  67. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  68. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  69. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  73. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  74. LPASS_CDC_WSA2_MACRO_COMP_MAX
  75. };
  76. enum {
  77. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  78. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  79. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  80. };
  81. enum {
  82. INTn_1_INP_SEL_ZERO = 0,
  83. INTn_1_INP_SEL_RX0,
  84. INTn_1_INP_SEL_RX1,
  85. INTn_1_INP_SEL_RX2,
  86. INTn_1_INP_SEL_RX3,
  87. INTn_1_INP_SEL_DEC0,
  88. INTn_1_INP_SEL_DEC1,
  89. };
  90. enum {
  91. INTn_2_INP_SEL_ZERO = 0,
  92. INTn_2_INP_SEL_RX0,
  93. INTn_2_INP_SEL_RX1,
  94. INTn_2_INP_SEL_RX2,
  95. INTn_2_INP_SEL_RX3,
  96. };
  97. enum {
  98. WSA2_MODE_21DB,
  99. WSA2_MODE_19P5DB,
  100. WSA2_MODE_18DB,
  101. WSA2_MODE_16P5DB,
  102. WSA2_MODE_15DB,
  103. WSA2_MODE_13P5DB,
  104. WSA2_MODE_12DB,
  105. WSA2_MODE_10P5DB,
  106. WSA2_MODE_9DB,
  107. WSA2_MODE_MAX
  108. };
  109. static struct lpass_cdc_comp_setting comp_setting_table[WSA2_MODE_MAX] =
  110. {
  111. {42, 0, 42},
  112. {39, 0, 42},
  113. {36, 0, 42},
  114. {33, 0, 42},
  115. {30, 0, 42},
  116. {27, 0, 42},
  117. {24, 0, 42},
  118. {21, 0, 42},
  119. {18, 0, 42},
  120. };
  121. struct interp_sample_rate {
  122. int sample_rate;
  123. int rate_val;
  124. };
  125. /*
  126. * Structure used to update codec
  127. * register defaults after reset
  128. */
  129. struct lpass_cdc_wsa2_macro_reg_mask_val {
  130. u16 reg;
  131. u8 mask;
  132. u8 val;
  133. };
  134. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  135. {8000, 0x0}, /* 8K */
  136. {16000, 0x1}, /* 16K */
  137. {24000, -EINVAL},/* 24K */
  138. {32000, 0x3}, /* 32K */
  139. {48000, 0x4}, /* 48K */
  140. {96000, 0x5}, /* 96K */
  141. {192000, 0x6}, /* 192K */
  142. {384000, 0x7}, /* 384K */
  143. {44100, 0x8}, /* 44.1K */
  144. };
  145. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  146. {48000, 0x4}, /* 48K */
  147. {96000, 0x5}, /* 96K */
  148. {192000, 0x6}, /* 192K */
  149. };
  150. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  151. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  152. struct snd_pcm_hw_params *params,
  153. struct snd_soc_dai *dai);
  154. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  155. unsigned int *tx_num, unsigned int *tx_slot,
  156. unsigned int *rx_num, unsigned int *rx_slot);
  157. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  158. /* Hold instance to soundwire platform device */
  159. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  160. struct platform_device *wsa2_swr_pdev;
  161. };
  162. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  163. void *handle; /* holds codec private data */
  164. int (*read)(void *handle, int reg);
  165. int (*write)(void *handle, int reg, int val);
  166. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  167. int (*clk)(void *handle, bool enable);
  168. int (*core_vote)(void *handle, bool enable);
  169. int (*handle_irq)(void *handle,
  170. irqreturn_t (*swrm_irq_handler)(int irq,
  171. void *data),
  172. void *swrm_handle,
  173. int action);
  174. };
  175. struct lpass_cdc_wsa2_macro_bcl_pmic_params {
  176. u8 id;
  177. u8 sid;
  178. u8 ppid;
  179. };
  180. enum {
  181. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  182. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  183. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  184. LPASS_CDC_WSA2_MACRO_AIF_VI,
  185. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  186. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  187. };
  188. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  189. /*
  190. * @dev: wsa2 macro device pointer
  191. * @comp_enabled: compander enable mixer value set
  192. * @ec_hq: echo HQ enable mixer value set
  193. * @prim_int_users: Users of interpolator
  194. * @wsa2_mclk_users: WSA2 MCLK users count
  195. * @swr_clk_users: SWR clk users count
  196. * @vi_feed_value: VI sense mask
  197. * @mclk_lock: to lock mclk operations
  198. * @swr_clk_lock: to lock swr master clock operations
  199. * @swr_ctrl_data: SoundWire data structure
  200. * @swr_plat_data: Soundwire platform data
  201. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  202. * @wsa2_swr_gpio_p: used by pinctrl API
  203. * @component: codec handle
  204. * @rx_0_count: RX0 interpolation users
  205. * @rx_1_count: RX1 interpolation users
  206. * @active_ch_mask: channel mask for all AIF DAIs
  207. * @active_ch_cnt: channel count of all AIF DAIs
  208. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  209. * @wsa2_io_base: Base address of WSA2 macro addr space
  210. */
  211. struct lpass_cdc_wsa2_macro_priv {
  212. struct device *dev;
  213. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  214. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  215. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  216. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  217. u16 wsa2_mclk_users;
  218. u16 swr_clk_users;
  219. bool dapm_mclk_enable;
  220. bool reset_swr;
  221. unsigned int vi_feed_value;
  222. struct mutex mclk_lock;
  223. struct mutex swr_clk_lock;
  224. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  225. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  226. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  227. struct device_node *wsa2_swr_gpio_p;
  228. struct snd_soc_component *component;
  229. int rx_0_count;
  230. int rx_1_count;
  231. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  232. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  233. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  234. char __iomem *wsa2_io_base;
  235. struct platform_device *pdev_child_devices
  236. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  237. int child_count;
  238. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  239. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  240. struct lpass_cdc_wsa2_macro_bcl_pmic_params bcl_pmic_params;
  241. char __iomem *mclk_mode_muxsel;
  242. u16 default_clk_id;
  243. u32 pcm_rate_vi;
  244. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  245. struct thermal_cooling_device *tcdev;
  246. uint32_t thermal_cur_state;
  247. uint32_t thermal_max_state;
  248. };
  249. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  250. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  251. static const char *const rx_text[] = {
  252. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  253. };
  254. static const char *const rx_mix_text[] = {
  255. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  256. };
  257. static const char *const rx_mix_ec_text[] = {
  258. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  259. };
  260. static const char *const rx_mux_text[] = {
  261. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  262. };
  263. static const char *const rx_sidetone_mix_text[] = {
  264. "ZERO", "SRC0"
  265. };
  266. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  267. "OFF", "ON"
  268. };
  269. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  270. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  271. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  272. };
  273. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  274. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  275. };
  276. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  277. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  278. };
  279. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  280. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  281. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  282. lpass_cdc_wsa2_macro_comp_mode_text);
  283. /* RX INT0 */
  284. static const struct soc_enum rx0_prim_inp0_chain_enum =
  285. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  286. 0, 7, rx_text);
  287. static const struct soc_enum rx0_prim_inp1_chain_enum =
  288. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  289. 3, 7, rx_text);
  290. static const struct soc_enum rx0_prim_inp2_chain_enum =
  291. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  292. 3, 7, rx_text);
  293. static const struct soc_enum rx0_mix_chain_enum =
  294. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  295. 0, 5, rx_mix_text);
  296. static const struct soc_enum rx0_sidetone_mix_enum =
  297. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  298. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  299. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  300. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  301. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  302. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  303. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  304. static const struct snd_kcontrol_new rx0_mix_mux =
  305. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  306. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  307. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  308. /* RX INT1 */
  309. static const struct soc_enum rx1_prim_inp0_chain_enum =
  310. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  311. 0, 7, rx_text);
  312. static const struct soc_enum rx1_prim_inp1_chain_enum =
  313. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  314. 3, 7, rx_text);
  315. static const struct soc_enum rx1_prim_inp2_chain_enum =
  316. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  317. 3, 7, rx_text);
  318. static const struct soc_enum rx1_mix_chain_enum =
  319. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  320. 0, 5, rx_mix_text);
  321. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  322. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  323. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  324. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  325. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  326. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  327. static const struct snd_kcontrol_new rx1_mix_mux =
  328. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  329. static const struct soc_enum rx_mix_ec0_enum =
  330. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  331. 0, 3, rx_mix_ec_text);
  332. static const struct soc_enum rx_mix_ec1_enum =
  333. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  334. 3, 3, rx_mix_ec_text);
  335. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  336. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  337. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  338. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  339. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  340. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  341. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  342. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  343. };
  344. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  345. {
  346. .name = "lpass_cdc_wsa2_macro_rx1",
  347. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  348. .playback = {
  349. .stream_name = "WSA2_AIF1 Playback",
  350. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  351. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  352. .rate_max = 384000,
  353. .rate_min = 8000,
  354. .channels_min = 1,
  355. .channels_max = 2,
  356. },
  357. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  358. },
  359. {
  360. .name = "lpass_cdc_wsa2_macro_rx_mix",
  361. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  362. .playback = {
  363. .stream_name = "WSA2_AIF_MIX1 Playback",
  364. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  365. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  366. .rate_max = 192000,
  367. .rate_min = 48000,
  368. .channels_min = 1,
  369. .channels_max = 2,
  370. },
  371. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  372. },
  373. {
  374. .name = "lpass_cdc_wsa2_macro_vifeedback",
  375. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  376. .capture = {
  377. .stream_name = "WSA2_AIF_VI Capture",
  378. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  379. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  380. .rate_max = 48000,
  381. .rate_min = 8000,
  382. .channels_min = 1,
  383. .channels_max = 4,
  384. },
  385. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  386. },
  387. {
  388. .name = "lpass_cdc_wsa2_macro_echo",
  389. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  390. .capture = {
  391. .stream_name = "WSA2_AIF_ECHO Capture",
  392. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  393. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  394. .rate_max = 48000,
  395. .rate_min = 8000,
  396. .channels_min = 1,
  397. .channels_max = 2,
  398. },
  399. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  400. },
  401. };
  402. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  403. struct device **wsa2_dev,
  404. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  405. const char *func_name)
  406. {
  407. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  408. WSA2_MACRO);
  409. if (!(*wsa2_dev)) {
  410. dev_err(component->dev,
  411. "%s: null device for macro!\n", func_name);
  412. return false;
  413. }
  414. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  415. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  416. dev_err(component->dev,
  417. "%s: priv is null for macro!\n", func_name);
  418. return false;
  419. }
  420. return true;
  421. }
  422. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  423. u32 usecase, u32 size, void *data)
  424. {
  425. struct device *wsa2_dev = NULL;
  426. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  427. struct swrm_port_config port_cfg;
  428. int ret = 0;
  429. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  430. return -EINVAL;
  431. memset(&port_cfg, 0, sizeof(port_cfg));
  432. port_cfg.uc = usecase;
  433. port_cfg.size = size;
  434. port_cfg.params = data;
  435. if (wsa2_priv->swr_ctrl_data)
  436. ret = swrm_wcd_notify(
  437. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  438. SWR_SET_PORT_MAP, &port_cfg);
  439. return ret;
  440. }
  441. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  442. u8 int_prim_fs_rate_reg_val,
  443. u32 sample_rate)
  444. {
  445. u8 int_1_mix1_inp;
  446. u32 j, port;
  447. u16 int_mux_cfg0, int_mux_cfg1;
  448. u16 int_fs_reg;
  449. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  450. u8 inp0_sel, inp1_sel, inp2_sel;
  451. struct snd_soc_component *component = dai->component;
  452. struct device *wsa2_dev = NULL;
  453. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  454. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  455. return -EINVAL;
  456. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  457. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  458. int_1_mix1_inp = port;
  459. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  460. (int_1_mix1_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  461. dev_err(wsa2_dev,
  462. "%s: Invalid RX port, Dai ID is %d\n",
  463. __func__, dai->id);
  464. return -EINVAL;
  465. }
  466. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  467. /*
  468. * Loop through all interpolator MUX inputs and find out
  469. * to which interpolator input, the cdc_dma rx port
  470. * is connected
  471. */
  472. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  473. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  474. int_mux_cfg0_val = snd_soc_component_read(component,
  475. int_mux_cfg0);
  476. int_mux_cfg1_val = snd_soc_component_read(component,
  477. int_mux_cfg1);
  478. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  479. inp1_sel = (int_mux_cfg0_val >>
  480. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  481. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  482. inp2_sel = (int_mux_cfg1_val >>
  483. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  484. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  485. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  486. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  487. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  488. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  489. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  490. dev_dbg(wsa2_dev,
  491. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  492. __func__, dai->id, j);
  493. dev_dbg(wsa2_dev,
  494. "%s: set INT%u_1 sample rate to %u\n",
  495. __func__, j, sample_rate);
  496. /* sample_rate is in Hz */
  497. snd_soc_component_update_bits(component,
  498. int_fs_reg,
  499. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  500. int_prim_fs_rate_reg_val);
  501. }
  502. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  503. }
  504. }
  505. return 0;
  506. }
  507. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  508. u8 int_mix_fs_rate_reg_val,
  509. u32 sample_rate)
  510. {
  511. u8 int_2_inp;
  512. u32 j, port;
  513. u16 int_mux_cfg1, int_fs_reg;
  514. u8 int_mux_cfg1_val;
  515. struct snd_soc_component *component = dai->component;
  516. struct device *wsa2_dev = NULL;
  517. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  518. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  519. return -EINVAL;
  520. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  521. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  522. int_2_inp = port;
  523. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  524. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  525. dev_err(wsa2_dev,
  526. "%s: Invalid RX port, Dai ID is %d\n",
  527. __func__, dai->id);
  528. return -EINVAL;
  529. }
  530. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  531. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  532. int_mux_cfg1_val = snd_soc_component_read(component,
  533. int_mux_cfg1) &
  534. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  535. if (int_mux_cfg1_val == int_2_inp +
  536. INTn_2_INP_SEL_RX0) {
  537. int_fs_reg =
  538. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  539. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  540. dev_dbg(wsa2_dev,
  541. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  542. __func__, dai->id, j);
  543. dev_dbg(wsa2_dev,
  544. "%s: set INT%u_2 sample rate to %u\n",
  545. __func__, j, sample_rate);
  546. snd_soc_component_update_bits(component,
  547. int_fs_reg,
  548. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  549. int_mix_fs_rate_reg_val);
  550. }
  551. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  552. }
  553. }
  554. return 0;
  555. }
  556. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  557. u32 sample_rate)
  558. {
  559. int rate_val = 0;
  560. int i, ret;
  561. /* set mixing path rate */
  562. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  563. if (sample_rate ==
  564. int_mix_sample_rate_val[i].sample_rate) {
  565. rate_val =
  566. int_mix_sample_rate_val[i].rate_val;
  567. break;
  568. }
  569. }
  570. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  571. (rate_val < 0))
  572. goto prim_rate;
  573. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  574. (u8) rate_val, sample_rate);
  575. prim_rate:
  576. /* set primary path sample rate */
  577. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  578. if (sample_rate ==
  579. int_prim_sample_rate_val[i].sample_rate) {
  580. rate_val =
  581. int_prim_sample_rate_val[i].rate_val;
  582. break;
  583. }
  584. }
  585. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  586. (rate_val < 0))
  587. return -EINVAL;
  588. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  589. (u8) rate_val, sample_rate);
  590. return ret;
  591. }
  592. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  593. struct snd_pcm_hw_params *params,
  594. struct snd_soc_dai *dai)
  595. {
  596. struct snd_soc_component *component = dai->component;
  597. int ret;
  598. struct device *wsa2_dev = NULL;
  599. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  600. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  601. return -EINVAL;
  602. wsa2_priv = dev_get_drvdata(wsa2_dev);
  603. if (!wsa2_priv)
  604. return -EINVAL;
  605. dev_dbg(component->dev,
  606. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  607. dai->name, dai->id, params_rate(params),
  608. params_channels(params));
  609. switch (substream->stream) {
  610. case SNDRV_PCM_STREAM_PLAYBACK:
  611. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  612. if (ret) {
  613. dev_err(component->dev,
  614. "%s: cannot set sample rate: %u\n",
  615. __func__, params_rate(params));
  616. return ret;
  617. }
  618. break;
  619. case SNDRV_PCM_STREAM_CAPTURE:
  620. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  621. wsa2_priv->pcm_rate_vi = params_rate(params);
  622. default:
  623. break;
  624. }
  625. return 0;
  626. }
  627. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  628. unsigned int *tx_num, unsigned int *tx_slot,
  629. unsigned int *rx_num, unsigned int *rx_slot)
  630. {
  631. struct snd_soc_component *component = dai->component;
  632. struct device *wsa2_dev = NULL;
  633. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  634. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  635. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  636. return -EINVAL;
  637. wsa2_priv = dev_get_drvdata(wsa2_dev);
  638. if (!wsa2_priv)
  639. return -EINVAL;
  640. switch (dai->id) {
  641. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  642. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  643. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  644. break;
  645. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  646. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  647. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  648. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  649. mask |= (1 << temp);
  650. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  651. break;
  652. }
  653. if (mask & 0x0C)
  654. mask = mask >> 0x2;
  655. *rx_slot = mask;
  656. *rx_num = cnt;
  657. break;
  658. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  659. val = snd_soc_component_read(component,
  660. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  661. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  662. mask |= 0x2;
  663. cnt++;
  664. }
  665. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  666. mask |= 0x1;
  667. cnt++;
  668. }
  669. *tx_slot = mask;
  670. *tx_num = cnt;
  671. break;
  672. default:
  673. dev_err(wsa2_dev, "%s: Invalid AIF\n", __func__);
  674. break;
  675. }
  676. return 0;
  677. }
  678. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  679. {
  680. struct snd_soc_component *component = dai->component;
  681. struct device *wsa2_dev = NULL;
  682. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  683. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  684. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  685. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  686. bool adie_lb = false;
  687. if (mute)
  688. return 0;
  689. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  690. return -EINVAL;
  691. switch (dai->id) {
  692. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  693. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  694. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  695. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  696. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  697. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  698. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  699. dsm_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  700. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET) +
  701. LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET;
  702. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  703. int_mux_cfg1 = int_mux_cfg0 + 4;
  704. int_mux_cfg0_val = snd_soc_component_read(component,
  705. int_mux_cfg0);
  706. int_mux_cfg1_val = snd_soc_component_read(component,
  707. int_mux_cfg1);
  708. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  709. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  710. snd_soc_component_update_bits(component, reg,
  711. 0x20, 0x20);
  712. if (int_mux_cfg1_val & 0x07) {
  713. snd_soc_component_update_bits(component, reg,
  714. 0x20, 0x20);
  715. snd_soc_component_update_bits(component,
  716. mix_reg, 0x20, 0x20);
  717. }
  718. }
  719. }
  720. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  721. break;
  722. default:
  723. break;
  724. }
  725. return 0;
  726. }
  727. static int lpass_cdc_wsa2_macro_mclk_enable(
  728. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  729. bool mclk_enable, bool dapm)
  730. {
  731. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  732. int ret = 0;
  733. if (regmap == NULL) {
  734. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  735. return -EINVAL;
  736. }
  737. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  738. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  739. mutex_lock(&wsa2_priv->mclk_lock);
  740. if (mclk_enable) {
  741. if (wsa2_priv->wsa2_mclk_users == 0) {
  742. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  743. wsa2_priv->default_clk_id,
  744. wsa2_priv->default_clk_id,
  745. true);
  746. if (ret < 0) {
  747. dev_err_ratelimited(wsa2_priv->dev,
  748. "%s: wsa2 request clock enable failed\n",
  749. __func__);
  750. goto exit;
  751. }
  752. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  753. true);
  754. regcache_mark_dirty(regmap);
  755. regcache_sync_region(regmap,
  756. WSA2_START_OFFSET,
  757. WSA2_MAX_OFFSET);
  758. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  759. regmap_update_bits(regmap,
  760. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  761. regmap_update_bits(regmap,
  762. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  763. 0x01, 0x01);
  764. regmap_update_bits(regmap,
  765. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  766. 0x01, 0x01);
  767. }
  768. wsa2_priv->wsa2_mclk_users++;
  769. } else {
  770. if (wsa2_priv->wsa2_mclk_users <= 0) {
  771. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  772. __func__);
  773. wsa2_priv->wsa2_mclk_users = 0;
  774. goto exit;
  775. }
  776. wsa2_priv->wsa2_mclk_users--;
  777. if (wsa2_priv->wsa2_mclk_users == 0) {
  778. regmap_update_bits(regmap,
  779. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  780. 0x01, 0x00);
  781. regmap_update_bits(regmap,
  782. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  783. 0x01, 0x00);
  784. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  785. false);
  786. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  787. wsa2_priv->default_clk_id,
  788. wsa2_priv->default_clk_id,
  789. false);
  790. }
  791. }
  792. exit:
  793. mutex_unlock(&wsa2_priv->mclk_lock);
  794. return ret;
  795. }
  796. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  797. struct snd_kcontrol *kcontrol, int event)
  798. {
  799. struct snd_soc_component *component =
  800. snd_soc_dapm_to_component(w->dapm);
  801. int ret = 0;
  802. struct device *wsa2_dev = NULL;
  803. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  804. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  805. return -EINVAL;
  806. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  807. switch (event) {
  808. case SND_SOC_DAPM_PRE_PMU:
  809. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  810. if (ret)
  811. wsa2_priv->dapm_mclk_enable = false;
  812. else
  813. wsa2_priv->dapm_mclk_enable = true;
  814. break;
  815. case SND_SOC_DAPM_POST_PMD:
  816. if (wsa2_priv->dapm_mclk_enable)
  817. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  818. break;
  819. default:
  820. dev_err(wsa2_priv->dev,
  821. "%s: invalid DAPM event %d\n", __func__, event);
  822. ret = -EINVAL;
  823. }
  824. return ret;
  825. }
  826. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  827. u16 event, u32 data)
  828. {
  829. struct device *wsa2_dev = NULL;
  830. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  831. int ret = 0;
  832. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  833. return -EINVAL;
  834. switch (event) {
  835. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  836. trace_printk("%s, enter SSR down\n", __func__);
  837. if (wsa2_priv->swr_ctrl_data) {
  838. swrm_wcd_notify(
  839. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  840. SWR_DEVICE_SSR_DOWN, NULL);
  841. }
  842. if ((!pm_runtime_enabled(wsa2_dev) ||
  843. !pm_runtime_suspended(wsa2_dev))) {
  844. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  845. if (!ret) {
  846. pm_runtime_disable(wsa2_dev);
  847. pm_runtime_set_suspended(wsa2_dev);
  848. pm_runtime_enable(wsa2_dev);
  849. }
  850. }
  851. break;
  852. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  853. /* enable&disable WSA_CORE_CLK to reset GFMUX reg */
  854. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  855. wsa2_priv->default_clk_id,
  856. WSA_CORE_CLK, true);
  857. if (ret < 0)
  858. dev_err_ratelimited(wsa2_priv->dev,
  859. "%s, failed to enable clk, ret:%d\n",
  860. __func__, ret);
  861. else
  862. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  863. wsa2_priv->default_clk_id,
  864. WSA_CORE_CLK, false);
  865. break;
  866. case LPASS_CDC_MACRO_EVT_SSR_UP:
  867. trace_printk("%s, enter SSR up\n", __func__);
  868. /* reset swr after ssr/pdr */
  869. wsa2_priv->reset_swr = true;
  870. if (wsa2_priv->swr_ctrl_data)
  871. swrm_wcd_notify(
  872. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  873. SWR_DEVICE_SSR_UP, NULL);
  874. break;
  875. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  876. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA_CORE_CLK);
  877. break;
  878. }
  879. return 0;
  880. }
  881. static int lpass_cdc_wsa2_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  882. struct snd_kcontrol *kcontrol,
  883. int event)
  884. {
  885. struct snd_soc_component *component =
  886. snd_soc_dapm_to_component(w->dapm);
  887. struct device *wsa2_dev = NULL;
  888. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  889. u8 val = 0x0;
  890. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  891. return -EINVAL;
  892. switch (wsa2_priv->pcm_rate_vi) {
  893. case 48000:
  894. val = 0x04;
  895. break;
  896. case 24000:
  897. val = 0x02;
  898. break;
  899. case 8000:
  900. default:
  901. val = 0x00;
  902. break;
  903. }
  904. switch (event) {
  905. case SND_SOC_DAPM_POST_PMU:
  906. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  907. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  908. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  909. /* Enable V&I sensing */
  910. snd_soc_component_update_bits(component,
  911. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  912. 0x20, 0x20);
  913. snd_soc_component_update_bits(component,
  914. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  915. 0x20, 0x20);
  916. snd_soc_component_update_bits(component,
  917. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  918. 0x0F, val);
  919. snd_soc_component_update_bits(component,
  920. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  921. 0x0F, val);
  922. snd_soc_component_update_bits(component,
  923. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  924. 0x10, 0x10);
  925. snd_soc_component_update_bits(component,
  926. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  927. 0x10, 0x10);
  928. snd_soc_component_update_bits(component,
  929. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  930. 0x20, 0x00);
  931. snd_soc_component_update_bits(component,
  932. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  933. 0x20, 0x00);
  934. }
  935. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  936. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  937. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  938. /* Enable V&I sensing */
  939. snd_soc_component_update_bits(component,
  940. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  941. 0x20, 0x20);
  942. snd_soc_component_update_bits(component,
  943. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  944. 0x20, 0x20);
  945. snd_soc_component_update_bits(component,
  946. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  947. 0x0F, val);
  948. snd_soc_component_update_bits(component,
  949. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  950. 0x0F, val);
  951. snd_soc_component_update_bits(component,
  952. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  953. 0x10, 0x10);
  954. snd_soc_component_update_bits(component,
  955. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  956. 0x10, 0x10);
  957. snd_soc_component_update_bits(component,
  958. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  959. 0x20, 0x00);
  960. snd_soc_component_update_bits(component,
  961. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  962. 0x20, 0x00);
  963. }
  964. break;
  965. case SND_SOC_DAPM_POST_PMD:
  966. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  967. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  968. /* Disable V&I sensing */
  969. snd_soc_component_update_bits(component,
  970. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  971. 0x20, 0x20);
  972. snd_soc_component_update_bits(component,
  973. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  974. 0x20, 0x20);
  975. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  976. snd_soc_component_update_bits(component,
  977. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  978. 0x10, 0x00);
  979. snd_soc_component_update_bits(component,
  980. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  981. 0x10, 0x00);
  982. }
  983. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  984. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  985. /* Disable V&I sensing */
  986. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  987. snd_soc_component_update_bits(component,
  988. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  989. 0x20, 0x20);
  990. snd_soc_component_update_bits(component,
  991. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  992. 0x20, 0x20);
  993. snd_soc_component_update_bits(component,
  994. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  995. 0x10, 0x00);
  996. snd_soc_component_update_bits(component,
  997. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  998. 0x10, 0x00);
  999. }
  1000. break;
  1001. }
  1002. return 0;
  1003. }
  1004. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1005. u16 reg, int event)
  1006. {
  1007. u16 hd2_scale_reg;
  1008. u16 hd2_enable_reg = 0;
  1009. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1010. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1011. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1012. }
  1013. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1014. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1015. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1016. }
  1017. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1018. snd_soc_component_update_bits(component, hd2_scale_reg,
  1019. 0x3C, 0x10);
  1020. snd_soc_component_update_bits(component, hd2_scale_reg,
  1021. 0x03, 0x01);
  1022. snd_soc_component_update_bits(component, hd2_enable_reg,
  1023. 0x04, 0x04);
  1024. }
  1025. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1026. snd_soc_component_update_bits(component, hd2_enable_reg,
  1027. 0x04, 0x00);
  1028. snd_soc_component_update_bits(component, hd2_scale_reg,
  1029. 0x03, 0x00);
  1030. snd_soc_component_update_bits(component, hd2_scale_reg,
  1031. 0x3C, 0x00);
  1032. }
  1033. }
  1034. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1035. struct snd_kcontrol *kcontrol, int event)
  1036. {
  1037. struct snd_soc_component *component =
  1038. snd_soc_dapm_to_component(w->dapm);
  1039. int ch_cnt;
  1040. struct device *wsa2_dev = NULL;
  1041. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1042. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1043. return -EINVAL;
  1044. switch (event) {
  1045. case SND_SOC_DAPM_PRE_PMU:
  1046. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1047. !wsa2_priv->rx_0_count)
  1048. wsa2_priv->rx_0_count++;
  1049. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1050. !wsa2_priv->rx_1_count)
  1051. wsa2_priv->rx_1_count++;
  1052. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1053. if (wsa2_priv->swr_ctrl_data) {
  1054. swrm_wcd_notify(
  1055. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1056. SWR_DEVICE_UP, NULL);
  1057. swrm_wcd_notify(
  1058. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1059. SWR_SET_NUM_RX_CH, &ch_cnt);
  1060. }
  1061. break;
  1062. case SND_SOC_DAPM_POST_PMD:
  1063. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1064. wsa2_priv->rx_0_count)
  1065. wsa2_priv->rx_0_count--;
  1066. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1067. wsa2_priv->rx_1_count)
  1068. wsa2_priv->rx_1_count--;
  1069. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1070. if (wsa2_priv->swr_ctrl_data)
  1071. swrm_wcd_notify(
  1072. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1073. SWR_SET_NUM_RX_CH, &ch_cnt);
  1074. break;
  1075. }
  1076. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1077. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1078. return 0;
  1079. }
  1080. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1081. struct snd_kcontrol *kcontrol, int event)
  1082. {
  1083. struct snd_soc_component *component =
  1084. snd_soc_dapm_to_component(w->dapm);
  1085. u16 gain_reg;
  1086. int offset_val = 0;
  1087. int val = 0;
  1088. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1089. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1090. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1091. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1092. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1093. } else {
  1094. dev_err(component->dev, "%s: No gain register avail for %s\n",
  1095. __func__, w->name);
  1096. return 0;
  1097. }
  1098. switch (event) {
  1099. case SND_SOC_DAPM_PRE_PMU:
  1100. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1101. val = snd_soc_component_read(component, gain_reg);
  1102. val += offset_val;
  1103. snd_soc_component_write(component, gain_reg, val);
  1104. break;
  1105. case SND_SOC_DAPM_POST_PMD:
  1106. snd_soc_component_update_bits(component,
  1107. w->reg, 0x20, 0x00);
  1108. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1109. break;
  1110. }
  1111. return 0;
  1112. }
  1113. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1114. int comp, int event)
  1115. {
  1116. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1117. struct device *wsa2_dev = NULL;
  1118. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1119. u16 mode = 0;
  1120. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1121. return -EINVAL;
  1122. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1123. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1124. if (!wsa2_priv->comp_enabled[comp])
  1125. return 0;
  1126. mode = wsa2_priv->comp_mode[comp];
  1127. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1128. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1129. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1130. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1131. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1132. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1133. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1134. lpass_cdc_update_compander_setting(component,
  1135. comp_ctl8_reg,
  1136. &comp_setting_table[mode]);
  1137. /* Enable Compander Clock */
  1138. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1139. 0x01, 0x01);
  1140. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1141. 0x02, 0x02);
  1142. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1143. 0x02, 0x00);
  1144. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1145. 0x02, 0x02);
  1146. }
  1147. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1148. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1149. 0x04, 0x04);
  1150. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1151. 0x02, 0x00);
  1152. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1153. 0x02, 0x02);
  1154. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1155. 0x02, 0x00);
  1156. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1157. 0x01, 0x00);
  1158. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1159. 0x04, 0x00);
  1160. }
  1161. return 0;
  1162. }
  1163. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1164. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1165. int path,
  1166. bool enable)
  1167. {
  1168. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1169. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1170. u8 softclip_mux_mask = (1 << path);
  1171. u8 softclip_mux_value = (1 << path);
  1172. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1173. __func__, path, enable);
  1174. if (enable) {
  1175. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1176. snd_soc_component_update_bits(component,
  1177. softclip_clk_reg, 0x01, 0x01);
  1178. snd_soc_component_update_bits(component,
  1179. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1180. softclip_mux_mask, softclip_mux_value);
  1181. }
  1182. wsa2_priv->softclip_clk_users[path]++;
  1183. } else {
  1184. wsa2_priv->softclip_clk_users[path]--;
  1185. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1186. snd_soc_component_update_bits(component,
  1187. softclip_clk_reg, 0x01, 0x00);
  1188. snd_soc_component_update_bits(component,
  1189. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1190. softclip_mux_mask, 0x00);
  1191. }
  1192. }
  1193. }
  1194. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1195. int path, int event)
  1196. {
  1197. u16 softclip_ctrl_reg = 0;
  1198. struct device *wsa2_dev = NULL;
  1199. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1200. int softclip_path = 0;
  1201. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1202. return -EINVAL;
  1203. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1204. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1205. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1206. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1207. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1208. __func__, event, softclip_path,
  1209. wsa2_priv->is_softclip_on[softclip_path]);
  1210. if (!wsa2_priv->is_softclip_on[softclip_path])
  1211. return 0;
  1212. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1213. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1214. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1215. /* Enable Softclip clock and mux */
  1216. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1217. softclip_path, true);
  1218. /* Enable Softclip control */
  1219. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1220. 0x01, 0x01);
  1221. }
  1222. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1223. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1224. 0x01, 0x00);
  1225. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1226. softclip_path, false);
  1227. }
  1228. return 0;
  1229. }
  1230. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1231. int interp_idx)
  1232. {
  1233. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1234. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1235. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1236. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1237. int_mux_cfg1 = int_mux_cfg0 + 4;
  1238. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1239. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1240. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1241. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1242. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1243. return true;
  1244. int_n_inp1 = int_mux_cfg0_val >> 4;
  1245. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1246. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1247. return true;
  1248. int_n_inp2 = int_mux_cfg1_val >> 4;
  1249. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1250. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1251. return true;
  1252. return false;
  1253. }
  1254. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1255. struct snd_kcontrol *kcontrol,
  1256. int event)
  1257. {
  1258. struct snd_soc_component *component =
  1259. snd_soc_dapm_to_component(w->dapm);
  1260. u16 reg = 0;
  1261. struct device *wsa2_dev = NULL;
  1262. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1263. bool adie_lb = false;
  1264. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1265. return -EINVAL;
  1266. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1267. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1268. switch (event) {
  1269. case SND_SOC_DAPM_PRE_PMU:
  1270. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1271. adie_lb = true;
  1272. snd_soc_component_update_bits(component,
  1273. reg, 0x20, 0x20);
  1274. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1275. }
  1276. break;
  1277. default:
  1278. break;
  1279. }
  1280. return 0;
  1281. }
  1282. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1283. {
  1284. u16 prim_int_reg = 0;
  1285. switch (reg) {
  1286. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1287. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1288. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1289. *ind = 0;
  1290. break;
  1291. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1292. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1293. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1294. *ind = 1;
  1295. break;
  1296. }
  1297. return prim_int_reg;
  1298. }
  1299. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1300. struct snd_soc_component *component,
  1301. u16 reg, int event)
  1302. {
  1303. u16 prim_int_reg;
  1304. u16 ind = 0;
  1305. struct device *wsa2_dev = NULL;
  1306. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1307. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1308. return -EINVAL;
  1309. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1310. switch (event) {
  1311. case SND_SOC_DAPM_PRE_PMU:
  1312. wsa2_priv->prim_int_users[ind]++;
  1313. if (wsa2_priv->prim_int_users[ind] == 1) {
  1314. snd_soc_component_update_bits(component,
  1315. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1316. 0x03, 0x03);
  1317. snd_soc_component_update_bits(component, prim_int_reg,
  1318. 0x10, 0x10);
  1319. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1320. snd_soc_component_update_bits(component,
  1321. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1322. 0x1, 0x1);
  1323. }
  1324. if ((reg != prim_int_reg) &&
  1325. ((snd_soc_component_read(
  1326. component, prim_int_reg)) & 0x10))
  1327. snd_soc_component_update_bits(component, reg,
  1328. 0x10, 0x10);
  1329. break;
  1330. case SND_SOC_DAPM_POST_PMD:
  1331. wsa2_priv->prim_int_users[ind]--;
  1332. if (wsa2_priv->prim_int_users[ind] == 0) {
  1333. snd_soc_component_update_bits(component, prim_int_reg,
  1334. 1 << 0x5, 0 << 0x5);
  1335. snd_soc_component_update_bits(component,
  1336. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1337. 0x1, 0x0);
  1338. snd_soc_component_update_bits(component, prim_int_reg,
  1339. 0x40, 0x40);
  1340. snd_soc_component_update_bits(component, prim_int_reg,
  1341. 0x40, 0x00);
  1342. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1343. }
  1344. break;
  1345. }
  1346. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1347. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1348. return 0;
  1349. }
  1350. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1351. struct snd_kcontrol *kcontrol,
  1352. int event)
  1353. {
  1354. struct snd_soc_component *component =
  1355. snd_soc_dapm_to_component(w->dapm);
  1356. u16 reg = 0;
  1357. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1358. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1359. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1360. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1361. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1362. } else {
  1363. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1364. __func__);
  1365. return -EINVAL;
  1366. }
  1367. switch (event) {
  1368. case SND_SOC_DAPM_PRE_PMU:
  1369. /* Reset if needed */
  1370. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1371. break;
  1372. case SND_SOC_DAPM_POST_PMU:
  1373. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1374. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1375. break;
  1376. case SND_SOC_DAPM_POST_PMD:
  1377. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1378. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1379. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1380. break;
  1381. }
  1382. return 0;
  1383. }
  1384. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1385. struct snd_kcontrol *kcontrol,
  1386. int event)
  1387. {
  1388. struct snd_soc_component *component =
  1389. snd_soc_dapm_to_component(w->dapm);
  1390. u16 boost_path_ctl, boost_path_cfg1;
  1391. u16 reg, reg_mix;
  1392. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1393. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1394. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1395. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1396. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1397. reg_mix = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL;
  1398. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1399. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1400. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1401. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1402. reg_mix = LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL;
  1403. } else {
  1404. dev_err(component->dev, "%s: unknown widget: %s\n",
  1405. __func__, w->name);
  1406. return -EINVAL;
  1407. }
  1408. switch (event) {
  1409. case SND_SOC_DAPM_PRE_PMU:
  1410. snd_soc_component_update_bits(component, boost_path_cfg1,
  1411. 0x01, 0x01);
  1412. snd_soc_component_update_bits(component, boost_path_ctl,
  1413. 0x10, 0x10);
  1414. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1415. snd_soc_component_update_bits(component, reg_mix,
  1416. 0x10, 0x00);
  1417. break;
  1418. case SND_SOC_DAPM_POST_PMU:
  1419. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1420. break;
  1421. case SND_SOC_DAPM_POST_PMD:
  1422. snd_soc_component_update_bits(component, boost_path_ctl,
  1423. 0x10, 0x00);
  1424. snd_soc_component_update_bits(component, boost_path_cfg1,
  1425. 0x01, 0x00);
  1426. break;
  1427. }
  1428. return 0;
  1429. }
  1430. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1431. struct snd_kcontrol *kcontrol,
  1432. int event)
  1433. {
  1434. struct snd_soc_component *component =
  1435. snd_soc_dapm_to_component(w->dapm);
  1436. struct device *wsa2_dev = NULL;
  1437. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1438. u16 vbat_path_cfg = 0;
  1439. int softclip_path = 0;
  1440. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1441. return -EINVAL;
  1442. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1443. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1444. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1445. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1446. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1447. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1448. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1449. }
  1450. switch (event) {
  1451. case SND_SOC_DAPM_PRE_PMU:
  1452. /* Enable clock for VBAT block */
  1453. snd_soc_component_update_bits(component,
  1454. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1455. /* Enable VBAT block */
  1456. snd_soc_component_update_bits(component,
  1457. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1458. /* Update interpolator with 384K path */
  1459. snd_soc_component_update_bits(component, vbat_path_cfg,
  1460. 0x80, 0x80);
  1461. /* Use attenuation mode */
  1462. snd_soc_component_update_bits(component,
  1463. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1464. /*
  1465. * BCL block needs softclip clock and mux config to be enabled
  1466. */
  1467. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1468. softclip_path, true);
  1469. /* Enable VBAT at channel level */
  1470. snd_soc_component_update_bits(component, vbat_path_cfg,
  1471. 0x02, 0x02);
  1472. /* Set the ATTK1 gain */
  1473. snd_soc_component_update_bits(component,
  1474. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1475. 0xFF, 0xFF);
  1476. snd_soc_component_update_bits(component,
  1477. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1478. 0xFF, 0x03);
  1479. snd_soc_component_update_bits(component,
  1480. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1481. 0xFF, 0x00);
  1482. /* Set the ATTK2 gain */
  1483. snd_soc_component_update_bits(component,
  1484. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1485. 0xFF, 0xFF);
  1486. snd_soc_component_update_bits(component,
  1487. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1488. 0xFF, 0x03);
  1489. snd_soc_component_update_bits(component,
  1490. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1491. 0xFF, 0x00);
  1492. /* Set the ATTK3 gain */
  1493. snd_soc_component_update_bits(component,
  1494. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1495. 0xFF, 0xFF);
  1496. snd_soc_component_update_bits(component,
  1497. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1498. 0xFF, 0x03);
  1499. snd_soc_component_update_bits(component,
  1500. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1501. 0xFF, 0x00);
  1502. break;
  1503. case SND_SOC_DAPM_POST_PMD:
  1504. snd_soc_component_update_bits(component, vbat_path_cfg,
  1505. 0x80, 0x00);
  1506. snd_soc_component_update_bits(component,
  1507. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1508. 0x02, 0x02);
  1509. snd_soc_component_update_bits(component, vbat_path_cfg,
  1510. 0x02, 0x00);
  1511. snd_soc_component_update_bits(component,
  1512. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1513. 0xFF, 0x00);
  1514. snd_soc_component_update_bits(component,
  1515. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1516. 0xFF, 0x00);
  1517. snd_soc_component_update_bits(component,
  1518. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1519. 0xFF, 0x00);
  1520. snd_soc_component_update_bits(component,
  1521. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1522. 0xFF, 0x00);
  1523. snd_soc_component_update_bits(component,
  1524. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1525. 0xFF, 0x00);
  1526. snd_soc_component_update_bits(component,
  1527. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1528. 0xFF, 0x00);
  1529. snd_soc_component_update_bits(component,
  1530. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1531. 0xFF, 0x00);
  1532. snd_soc_component_update_bits(component,
  1533. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1534. 0xFF, 0x00);
  1535. snd_soc_component_update_bits(component,
  1536. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1537. 0xFF, 0x00);
  1538. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1539. softclip_path, false);
  1540. snd_soc_component_update_bits(component,
  1541. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1542. snd_soc_component_update_bits(component,
  1543. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1544. break;
  1545. default:
  1546. dev_err(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1547. break;
  1548. }
  1549. return 0;
  1550. }
  1551. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1552. struct snd_kcontrol *kcontrol,
  1553. int event)
  1554. {
  1555. struct snd_soc_component *component =
  1556. snd_soc_dapm_to_component(w->dapm);
  1557. struct device *wsa2_dev = NULL;
  1558. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1559. u16 val, ec_tx = 0, ec_hq_reg;
  1560. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1561. return -EINVAL;
  1562. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1563. val = snd_soc_component_read(component,
  1564. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1565. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1566. ec_tx = (val & 0x07) - 1;
  1567. else
  1568. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1569. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1570. dev_err(wsa2_dev, "%s: EC mix control not set correctly\n",
  1571. __func__);
  1572. return -EINVAL;
  1573. }
  1574. if (wsa2_priv->ec_hq[ec_tx]) {
  1575. snd_soc_component_update_bits(component,
  1576. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1577. 0x1 << ec_tx, 0x1 << ec_tx);
  1578. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1579. 0x40 * ec_tx;
  1580. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1581. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1582. 0x40 * ec_tx;
  1583. /* default set to 48k */
  1584. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1585. }
  1586. return 0;
  1587. }
  1588. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1589. struct snd_ctl_elem_value *ucontrol)
  1590. {
  1591. struct snd_soc_component *component =
  1592. snd_soc_kcontrol_component(kcontrol);
  1593. int ec_tx = ((struct soc_multi_mixer_control *)
  1594. kcontrol->private_value)->shift;
  1595. struct device *wsa2_dev = NULL;
  1596. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1597. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1598. return -EINVAL;
  1599. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1600. return 0;
  1601. }
  1602. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1603. struct snd_ctl_elem_value *ucontrol)
  1604. {
  1605. struct snd_soc_component *component =
  1606. snd_soc_kcontrol_component(kcontrol);
  1607. int ec_tx = ((struct soc_multi_mixer_control *)
  1608. kcontrol->private_value)->shift;
  1609. int value = ucontrol->value.integer.value[0];
  1610. struct device *wsa2_dev = NULL;
  1611. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1612. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1613. return -EINVAL;
  1614. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1615. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1616. wsa2_priv->ec_hq[ec_tx] = value;
  1617. return 0;
  1618. }
  1619. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1620. struct snd_ctl_elem_value *ucontrol)
  1621. {
  1622. struct snd_soc_component *component =
  1623. snd_soc_kcontrol_component(kcontrol);
  1624. struct device *wsa2_dev = NULL;
  1625. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1626. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1627. kcontrol->private_value)->shift;
  1628. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1629. return -EINVAL;
  1630. ucontrol->value.integer.value[0] =
  1631. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1632. return 0;
  1633. }
  1634. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1635. struct snd_ctl_elem_value *ucontrol)
  1636. {
  1637. struct snd_soc_component *component =
  1638. snd_soc_kcontrol_component(kcontrol);
  1639. struct device *wsa2_dev = NULL;
  1640. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1641. int value = ucontrol->value.integer.value[0];
  1642. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1643. kcontrol->private_value)->shift;
  1644. int ret = 0;
  1645. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1646. return -EINVAL;
  1647. pm_runtime_get_sync(wsa2_priv->dev);
  1648. switch (wsa2_rx_shift) {
  1649. case 0:
  1650. snd_soc_component_update_bits(component,
  1651. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  1652. 0x10, value << 4);
  1653. break;
  1654. case 1:
  1655. snd_soc_component_update_bits(component,
  1656. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  1657. 0x10, value << 4);
  1658. break;
  1659. case 2:
  1660. snd_soc_component_update_bits(component,
  1661. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  1662. 0x10, value << 4);
  1663. break;
  1664. case 3:
  1665. snd_soc_component_update_bits(component,
  1666. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  1667. 0x10, value << 4);
  1668. break;
  1669. default:
  1670. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1671. wsa2_rx_shift);
  1672. ret = -EINVAL;
  1673. }
  1674. pm_runtime_mark_last_busy(wsa2_priv->dev);
  1675. pm_runtime_put_autosuspend(wsa2_priv->dev);
  1676. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  1677. __func__, wsa2_rx_shift, value);
  1678. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  1679. return ret;
  1680. }
  1681. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  1682. struct snd_ctl_elem_value *ucontrol)
  1683. {
  1684. struct snd_soc_component *component =
  1685. snd_soc_kcontrol_component(kcontrol);
  1686. int comp = ((struct soc_multi_mixer_control *)
  1687. kcontrol->private_value)->shift;
  1688. struct device *wsa2_dev = NULL;
  1689. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1690. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1691. return -EINVAL;
  1692. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  1693. return 0;
  1694. }
  1695. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  1696. struct snd_ctl_elem_value *ucontrol)
  1697. {
  1698. struct snd_soc_component *component =
  1699. snd_soc_kcontrol_component(kcontrol);
  1700. int comp = ((struct soc_multi_mixer_control *)
  1701. kcontrol->private_value)->shift;
  1702. int value = ucontrol->value.integer.value[0];
  1703. struct device *wsa2_dev = NULL;
  1704. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1705. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1706. return -EINVAL;
  1707. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1708. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  1709. wsa2_priv->comp_enabled[comp] = value;
  1710. return 0;
  1711. }
  1712. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  1713. struct snd_ctl_elem_value *ucontrol)
  1714. {
  1715. struct snd_soc_component *component =
  1716. snd_soc_kcontrol_component(kcontrol);
  1717. struct device *wsa2_dev = NULL;
  1718. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1719. u16 idx = 0;
  1720. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1721. return -EINVAL;
  1722. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1723. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1724. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1725. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1726. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  1727. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1728. __func__, ucontrol->value.integer.value[0]);
  1729. return 0;
  1730. }
  1731. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  1732. struct snd_ctl_elem_value *ucontrol)
  1733. {
  1734. struct snd_soc_component *component =
  1735. snd_soc_kcontrol_component(kcontrol);
  1736. struct device *wsa2_dev = NULL;
  1737. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1738. u16 idx = 0;
  1739. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1740. return -EINVAL;
  1741. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  1742. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  1743. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  1744. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  1745. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  1746. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  1747. wsa2_priv->comp_mode[idx]);
  1748. return 0;
  1749. }
  1750. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1751. struct snd_ctl_elem_value *ucontrol)
  1752. {
  1753. struct snd_soc_dapm_widget *widget =
  1754. snd_soc_dapm_kcontrol_widget(kcontrol);
  1755. struct snd_soc_component *component =
  1756. snd_soc_dapm_to_component(widget->dapm);
  1757. struct device *wsa2_dev = NULL;
  1758. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1759. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1760. return -EINVAL;
  1761. ucontrol->value.integer.value[0] =
  1762. wsa2_priv->rx_port_value[widget->shift];
  1763. return 0;
  1764. }
  1765. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1766. struct snd_ctl_elem_value *ucontrol)
  1767. {
  1768. struct snd_soc_dapm_widget *widget =
  1769. snd_soc_dapm_kcontrol_widget(kcontrol);
  1770. struct snd_soc_component *component =
  1771. snd_soc_dapm_to_component(widget->dapm);
  1772. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1773. struct snd_soc_dapm_update *update = NULL;
  1774. u32 rx_port_value = ucontrol->value.integer.value[0];
  1775. u32 bit_input = 0;
  1776. u32 aif_rst;
  1777. struct device *wsa2_dev = NULL;
  1778. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1779. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1780. return -EINVAL;
  1781. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  1782. if (!rx_port_value) {
  1783. if (aif_rst == 0) {
  1784. dev_err(wsa2_dev, "%s: AIF reset already\n", __func__);
  1785. return 0;
  1786. }
  1787. if (aif_rst >= LPASS_CDC_WSA2_MACRO_RX_MAX) {
  1788. dev_err(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  1789. return 0;
  1790. }
  1791. }
  1792. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  1793. bit_input = widget->shift;
  1794. dev_dbg(wsa2_dev,
  1795. "%s: mux input: %d, mux output: %d, bit: %d\n",
  1796. __func__, rx_port_value, widget->shift, bit_input);
  1797. switch (rx_port_value) {
  1798. case 0:
  1799. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  1800. clear_bit(bit_input,
  1801. &wsa2_priv->active_ch_mask[aif_rst]);
  1802. wsa2_priv->active_ch_cnt[aif_rst]--;
  1803. }
  1804. break;
  1805. case 1:
  1806. case 2:
  1807. set_bit(bit_input,
  1808. &wsa2_priv->active_ch_mask[rx_port_value]);
  1809. wsa2_priv->active_ch_cnt[rx_port_value]++;
  1810. break;
  1811. default:
  1812. dev_err(wsa2_dev,
  1813. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  1814. __func__, rx_port_value);
  1815. return -EINVAL;
  1816. }
  1817. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1818. rx_port_value, e, update);
  1819. return 0;
  1820. }
  1821. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1822. struct snd_ctl_elem_value *ucontrol)
  1823. {
  1824. struct snd_soc_component *component =
  1825. snd_soc_kcontrol_component(kcontrol);
  1826. ucontrol->value.integer.value[0] =
  1827. ((snd_soc_component_read(
  1828. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1829. 1 : 0);
  1830. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1831. ucontrol->value.integer.value[0]);
  1832. return 0;
  1833. }
  1834. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1835. struct snd_ctl_elem_value *ucontrol)
  1836. {
  1837. struct snd_soc_component *component =
  1838. snd_soc_kcontrol_component(kcontrol);
  1839. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1840. ucontrol->value.integer.value[0]);
  1841. /* Set Vbat register configuration for GSM mode bit based on value */
  1842. if (ucontrol->value.integer.value[0])
  1843. snd_soc_component_update_bits(component,
  1844. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1845. 0x04, 0x04);
  1846. else
  1847. snd_soc_component_update_bits(component,
  1848. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1849. 0x04, 0x00);
  1850. return 0;
  1851. }
  1852. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1853. struct snd_ctl_elem_value *ucontrol)
  1854. {
  1855. struct snd_soc_component *component =
  1856. snd_soc_kcontrol_component(kcontrol);
  1857. struct device *wsa2_dev = NULL;
  1858. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1859. int path = ((struct soc_multi_mixer_control *)
  1860. kcontrol->private_value)->shift;
  1861. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1862. return -EINVAL;
  1863. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  1864. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1865. __func__, ucontrol->value.integer.value[0]);
  1866. return 0;
  1867. }
  1868. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1869. struct snd_ctl_elem_value *ucontrol)
  1870. {
  1871. struct snd_soc_component *component =
  1872. snd_soc_kcontrol_component(kcontrol);
  1873. struct device *wsa2_dev = NULL;
  1874. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1875. int path = ((struct soc_multi_mixer_control *)
  1876. kcontrol->private_value)->shift;
  1877. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1878. return -EINVAL;
  1879. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1880. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1881. path, wsa2_priv->is_softclip_on[path]);
  1882. return 0;
  1883. }
  1884. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  1885. SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  1886. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  1887. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  1888. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1889. lpass_cdc_wsa2_macro_comp_mode_get,
  1890. lpass_cdc_wsa2_macro_comp_mode_put),
  1891. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  1892. lpass_cdc_wsa2_macro_comp_mode_get,
  1893. lpass_cdc_wsa2_macro_comp_mode_put),
  1894. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  1895. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  1896. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1897. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1898. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  1899. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  1900. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  1901. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  1902. SOC_SINGLE_S8_TLV("WSA2_RX0 Digital Volume",
  1903. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  1904. -84, 40, digital_gain),
  1905. SOC_SINGLE_S8_TLV("WSA2_RX1 Digital Volume",
  1906. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  1907. -84, 40, digital_gain),
  1908. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  1909. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1910. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1911. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  1912. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1913. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1914. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  1915. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1916. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1917. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  1918. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  1919. lpass_cdc_wsa2_macro_set_rx_mute_status),
  1920. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  1921. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  1922. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  1923. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  1924. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  1925. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  1926. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  1927. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  1928. };
  1929. static const struct soc_enum rx_mux_enum =
  1930. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1931. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  1932. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  1933. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1934. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  1935. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1936. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  1937. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1938. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  1939. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  1940. };
  1941. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1942. struct snd_ctl_elem_value *ucontrol)
  1943. {
  1944. struct snd_soc_dapm_widget *widget =
  1945. snd_soc_dapm_kcontrol_widget(kcontrol);
  1946. struct snd_soc_component *component =
  1947. snd_soc_dapm_to_component(widget->dapm);
  1948. struct soc_multi_mixer_control *mixer =
  1949. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1950. u32 dai_id = widget->shift;
  1951. u32 spk_tx_id = mixer->shift;
  1952. struct device *wsa2_dev = NULL;
  1953. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1954. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1955. return -EINVAL;
  1956. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  1957. ucontrol->value.integer.value[0] = 1;
  1958. else
  1959. ucontrol->value.integer.value[0] = 0;
  1960. return 0;
  1961. }
  1962. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1963. struct snd_ctl_elem_value *ucontrol)
  1964. {
  1965. struct snd_soc_dapm_widget *widget =
  1966. snd_soc_dapm_kcontrol_widget(kcontrol);
  1967. struct snd_soc_component *component =
  1968. snd_soc_dapm_to_component(widget->dapm);
  1969. struct soc_multi_mixer_control *mixer =
  1970. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1971. u32 spk_tx_id = mixer->shift;
  1972. u32 enable = ucontrol->value.integer.value[0];
  1973. struct device *wsa2_dev = NULL;
  1974. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1975. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1976. return -EINVAL;
  1977. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1978. if (enable) {
  1979. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  1980. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1981. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1982. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1983. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  1984. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  1985. }
  1986. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  1987. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1988. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1989. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1990. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  1991. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  1992. }
  1993. } else {
  1994. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  1995. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1996. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1997. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1998. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  1999. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2000. }
  2001. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2002. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2003. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2004. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2005. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2006. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2007. }
  2008. }
  2009. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2010. return 0;
  2011. }
  2012. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2013. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2014. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2015. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2016. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2017. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2018. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2019. };
  2020. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2021. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2022. SND_SOC_NOPM, 0, 0),
  2023. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2024. SND_SOC_NOPM, 0, 0),
  2025. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2026. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2027. lpass_cdc_wsa2_macro_enable_vi_feedback,
  2028. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2029. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2030. SND_SOC_NOPM, 0, 0),
  2031. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2032. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2033. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2034. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2035. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2036. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2037. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2038. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2039. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2040. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2041. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2042. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2043. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2044. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2045. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2046. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2047. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2048. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2049. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2050. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2051. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2052. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2053. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2054. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2055. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2056. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2057. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2058. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2059. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2060. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2061. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2062. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2063. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2064. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2065. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2066. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2067. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2068. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2069. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2070. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2071. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2072. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2073. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2074. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2075. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2076. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2077. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2078. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2079. SND_SOC_DAPM_PRE_PMU),
  2080. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2081. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2082. SND_SOC_DAPM_PRE_PMU),
  2083. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2084. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2085. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2086. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2087. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2088. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2089. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2090. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2091. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2092. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2093. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2094. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2095. SND_SOC_DAPM_POST_PMD),
  2096. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2097. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2099. SND_SOC_DAPM_POST_PMD),
  2100. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2101. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2102. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2103. SND_SOC_DAPM_POST_PMD),
  2104. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2105. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2106. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2107. SND_SOC_DAPM_POST_PMD),
  2108. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2109. 0, 0, wsa2_int0_vbat_mix_switch,
  2110. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2111. lpass_cdc_wsa2_macro_enable_vbat,
  2112. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2113. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2114. 0, 0, wsa2_int1_vbat_mix_switch,
  2115. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2116. lpass_cdc_wsa2_macro_enable_vbat,
  2117. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2118. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2119. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2120. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2121. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2122. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2123. };
  2124. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2125. /* VI Feedback */
  2126. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2127. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2128. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2129. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2130. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2131. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2132. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2133. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2134. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2135. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2136. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2137. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2138. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2139. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2140. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2141. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2142. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2143. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2144. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2145. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2146. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2147. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2148. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2149. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2150. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2151. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2152. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2153. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2154. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2155. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2156. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2157. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2158. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2159. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2160. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2161. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2162. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2163. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2164. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2165. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2166. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2167. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2168. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2169. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2170. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2171. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2172. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2173. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2174. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2175. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2176. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2177. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2178. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2179. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2180. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2181. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2182. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2183. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2184. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2185. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2186. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2187. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2188. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2189. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2190. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2191. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2192. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2193. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2194. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2195. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2196. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2197. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2198. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2199. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2200. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2201. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2202. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2203. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2204. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2205. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2206. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2207. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2208. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2209. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2210. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2211. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2212. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2213. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2214. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2215. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2216. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2217. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2218. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2219. };
  2220. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2221. lpass_cdc_wsa2_macro_reg_init[] = {
  2222. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2223. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2224. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x1E, 0x0C},
  2225. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2226. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2227. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x1E, 0x0C},
  2228. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2229. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2230. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2231. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2232. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2233. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2234. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2235. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2236. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2237. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2238. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x01, 0x01},
  2239. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x01, 0x01},
  2240. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2241. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2242. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2243. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2244. };
  2245. static void lpass_cdc_wsa2_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2246. {
  2247. struct device *wsa2_dev = NULL;
  2248. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2249. if (!component) {
  2250. pr_err("%s: NULL component pointer!\n", __func__);
  2251. return;
  2252. }
  2253. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2254. return;
  2255. switch (wsa2_priv->bcl_pmic_params.id) {
  2256. case 0:
  2257. break;
  2258. case 1:
  2259. break;
  2260. default:
  2261. dev_err(wsa2_dev, "%s: PMIC ID is invalid %d\n",
  2262. __func__, wsa2_priv->bcl_pmic_params.id);
  2263. break;
  2264. }
  2265. }
  2266. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  2267. {
  2268. int i;
  2269. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  2270. snd_soc_component_update_bits(component,
  2271. lpass_cdc_wsa2_macro_reg_init[i].reg,
  2272. lpass_cdc_wsa2_macro_reg_init[i].mask,
  2273. lpass_cdc_wsa2_macro_reg_init[i].val);
  2274. lpass_cdc_wsa2_macro_init_bcl_pmic_reg(component);
  2275. }
  2276. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  2277. {
  2278. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2279. if (wsa2_priv == NULL) {
  2280. pr_err("%s: wsa2 priv data is NULL\n", __func__);
  2281. return -EINVAL;
  2282. }
  2283. if (enable) {
  2284. pm_runtime_get_sync(wsa2_priv->dev);
  2285. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2286. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2287. }
  2288. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  2289. return 0;
  2290. else
  2291. return -EINVAL;
  2292. }
  2293. static int wsa2_swrm_clock(void *handle, bool enable)
  2294. {
  2295. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2296. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  2297. int ret = 0;
  2298. if (regmap == NULL) {
  2299. dev_err(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  2300. return -EINVAL;
  2301. }
  2302. mutex_lock(&wsa2_priv->swr_clk_lock);
  2303. trace_printk("%s: %s swrm clock %s\n",
  2304. dev_name(wsa2_priv->dev), __func__,
  2305. (enable ? "enable" : "disable"));
  2306. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  2307. __func__, (enable ? "enable" : "disable"));
  2308. if (enable) {
  2309. pm_runtime_get_sync(wsa2_priv->dev);
  2310. if (wsa2_priv->swr_clk_users == 0) {
  2311. ret = msm_cdc_pinctrl_select_active_state(
  2312. wsa2_priv->wsa2_swr_gpio_p);
  2313. if (ret < 0) {
  2314. dev_err_ratelimited(wsa2_priv->dev,
  2315. "%s: wsa2 swr pinctrl enable failed\n",
  2316. __func__);
  2317. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2318. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2319. goto exit;
  2320. }
  2321. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  2322. if (ret < 0) {
  2323. msm_cdc_pinctrl_select_sleep_state(
  2324. wsa2_priv->wsa2_swr_gpio_p);
  2325. dev_err_ratelimited(wsa2_priv->dev,
  2326. "%s: wsa2 request clock enable failed\n",
  2327. __func__);
  2328. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2329. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2330. goto exit;
  2331. }
  2332. if (wsa2_priv->reset_swr)
  2333. regmap_update_bits(regmap,
  2334. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2335. 0x02, 0x02);
  2336. regmap_update_bits(regmap,
  2337. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2338. 0x01, 0x01);
  2339. if (wsa2_priv->reset_swr)
  2340. regmap_update_bits(regmap,
  2341. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2342. 0x02, 0x00);
  2343. regmap_update_bits(regmap,
  2344. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2345. 0x1C, 0x0C);
  2346. wsa2_priv->reset_swr = false;
  2347. }
  2348. wsa2_priv->swr_clk_users++;
  2349. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2350. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2351. } else {
  2352. if (wsa2_priv->swr_clk_users <= 0) {
  2353. dev_err(wsa2_priv->dev, "%s: clock already disabled\n",
  2354. __func__);
  2355. wsa2_priv->swr_clk_users = 0;
  2356. goto exit;
  2357. }
  2358. wsa2_priv->swr_clk_users--;
  2359. if (wsa2_priv->swr_clk_users == 0) {
  2360. regmap_update_bits(regmap,
  2361. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2362. 0x01, 0x00);
  2363. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  2364. ret = msm_cdc_pinctrl_select_sleep_state(
  2365. wsa2_priv->wsa2_swr_gpio_p);
  2366. if (ret < 0) {
  2367. dev_err_ratelimited(wsa2_priv->dev,
  2368. "%s: wsa2 swr pinctrl disable failed\n",
  2369. __func__);
  2370. goto exit;
  2371. }
  2372. }
  2373. }
  2374. trace_printk("%s: %s swrm clock users: %d\n",
  2375. dev_name(wsa2_priv->dev), __func__,
  2376. wsa2_priv->swr_clk_users);
  2377. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  2378. __func__, wsa2_priv->swr_clk_users);
  2379. exit:
  2380. mutex_unlock(&wsa2_priv->swr_clk_lock);
  2381. return ret;
  2382. }
  2383. /* Thermal Functions */
  2384. static int lpass_cdc_wsa2_macro_get_max_state(
  2385. struct thermal_cooling_device *cdev,
  2386. unsigned long *state)
  2387. {
  2388. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2389. if (!wsa2_priv) {
  2390. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2391. return -EINVAL;
  2392. }
  2393. *state = wsa2_priv->thermal_max_state;
  2394. return 0;
  2395. }
  2396. static int lpass_cdc_wsa2_macro_get_cur_state(
  2397. struct thermal_cooling_device *cdev,
  2398. unsigned long *state)
  2399. {
  2400. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2401. if (!wsa2_priv) {
  2402. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2403. return -EINVAL;
  2404. }
  2405. *state = wsa2_priv->thermal_cur_state;
  2406. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  2407. return 0;
  2408. }
  2409. static int lpass_cdc_wsa2_macro_set_cur_state(
  2410. struct thermal_cooling_device *cdev,
  2411. unsigned long state)
  2412. {
  2413. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  2414. u8 gain = 0;
  2415. if (!wsa2_priv) {
  2416. pr_err("%s: cdev->devdata is NULL\n", __func__);
  2417. return -EINVAL;
  2418. }
  2419. if (state < wsa2_priv->thermal_max_state)
  2420. wsa2_priv->thermal_cur_state = state;
  2421. else
  2422. wsa2_priv->thermal_cur_state = wsa2_priv->thermal_max_state;
  2423. gain = (u8)(gain - wsa2_priv->thermal_cur_state);
  2424. dev_dbg(wsa2_priv->dev,
  2425. "%s: requested state:%d, actual state: %d, gain: %#x\n",
  2426. __func__, state, wsa2_priv->thermal_cur_state, gain);
  2427. snd_soc_component_update_bits(wsa2_priv->component,
  2428. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  2429. snd_soc_component_update_bits(wsa2_priv->component,
  2430. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  2431. return 0;
  2432. }
  2433. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  2434. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  2435. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  2436. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  2437. };
  2438. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  2439. {
  2440. struct snd_soc_dapm_context *dapm =
  2441. snd_soc_component_get_dapm(component);
  2442. int ret;
  2443. struct device *wsa2_dev = NULL;
  2444. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2445. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  2446. if (!wsa2_dev) {
  2447. dev_err(component->dev,
  2448. "%s: null device for macro!\n", __func__);
  2449. return -EINVAL;
  2450. }
  2451. wsa2_priv = dev_get_drvdata(wsa2_dev);
  2452. if (!wsa2_priv) {
  2453. dev_err(component->dev,
  2454. "%s: priv is null for macro!\n", __func__);
  2455. return -EINVAL;
  2456. }
  2457. ret = snd_soc_dapm_new_controls(dapm,
  2458. lpass_cdc_wsa2_macro_dapm_widgets,
  2459. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  2460. if (ret < 0) {
  2461. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  2462. return ret;
  2463. }
  2464. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  2465. ARRAY_SIZE(wsa2_audio_map));
  2466. if (ret < 0) {
  2467. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  2468. return ret;
  2469. }
  2470. ret = snd_soc_dapm_new_widgets(dapm->card);
  2471. if (ret < 0) {
  2472. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  2473. return ret;
  2474. }
  2475. ret = snd_soc_add_component_controls(component,
  2476. lpass_cdc_wsa2_macro_snd_controls,
  2477. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  2478. if (ret < 0) {
  2479. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  2480. return ret;
  2481. }
  2482. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  2483. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  2484. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  2485. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  2486. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  2487. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  2488. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  2489. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  2490. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  2491. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  2492. snd_soc_dapm_sync(dapm);
  2493. wsa2_priv->component = component;
  2494. lpass_cdc_wsa2_macro_init_reg(component);
  2495. return 0;
  2496. }
  2497. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  2498. {
  2499. struct device *wsa2_dev = NULL;
  2500. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2501. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2502. return -EINVAL;
  2503. wsa2_priv->component = NULL;
  2504. return 0;
  2505. }
  2506. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  2507. {
  2508. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2509. struct platform_device *pdev;
  2510. struct device_node *node;
  2511. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2512. int ret;
  2513. u16 count = 0, ctrl_num = 0;
  2514. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  2515. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  2516. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  2517. lpass_cdc_wsa2_macro_add_child_devices_work);
  2518. if (!wsa2_priv) {
  2519. pr_err("%s: Memory for wsa2_priv does not exist\n",
  2520. __func__);
  2521. return;
  2522. }
  2523. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  2524. dev_err(wsa2_priv->dev,
  2525. "%s: DT node for wsa2_priv does not exist\n", __func__);
  2526. return;
  2527. }
  2528. platdata = &wsa2_priv->swr_plat_data;
  2529. wsa2_priv->child_count = 0;
  2530. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  2531. if (strnstr(node->name, "wsa2_swr_master",
  2532. strlen("wsa2_swr_master")) != NULL)
  2533. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  2534. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2535. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2536. strlen("msm_cdc_pinctrl")) != NULL)
  2537. strlcpy(plat_dev_name, node->name,
  2538. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  2539. else
  2540. continue;
  2541. pdev = platform_device_alloc(plat_dev_name, -1);
  2542. if (!pdev) {
  2543. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  2544. __func__);
  2545. ret = -ENOMEM;
  2546. goto err;
  2547. }
  2548. pdev->dev.parent = wsa2_priv->dev;
  2549. pdev->dev.of_node = node;
  2550. if (strnstr(node->name, "wsa2_swr_master",
  2551. strlen("wsa2_swr_master")) != NULL) {
  2552. ret = platform_device_add_data(pdev, platdata,
  2553. sizeof(*platdata));
  2554. if (ret) {
  2555. dev_err(&pdev->dev,
  2556. "%s: cannot add plat data ctrl:%d\n",
  2557. __func__, ctrl_num);
  2558. goto fail_pdev_add;
  2559. }
  2560. }
  2561. ret = platform_device_add(pdev);
  2562. if (ret) {
  2563. dev_err(&pdev->dev,
  2564. "%s: Cannot add platform device\n",
  2565. __func__);
  2566. goto fail_pdev_add;
  2567. }
  2568. if (!strcmp(node->name, "wsa2_swr_master")) {
  2569. temp = krealloc(swr_ctrl_data,
  2570. (ctrl_num + 1) * sizeof(
  2571. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  2572. GFP_KERNEL);
  2573. if (!temp) {
  2574. dev_err(&pdev->dev, "out of memory\n");
  2575. ret = -ENOMEM;
  2576. goto err;
  2577. }
  2578. swr_ctrl_data = temp;
  2579. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  2580. ctrl_num++;
  2581. dev_dbg(&pdev->dev,
  2582. "%s: Added soundwire ctrl device(s)\n",
  2583. __func__);
  2584. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  2585. }
  2586. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  2587. wsa2_priv->pdev_child_devices[
  2588. wsa2_priv->child_count++] = pdev;
  2589. else
  2590. goto err;
  2591. }
  2592. return;
  2593. fail_pdev_add:
  2594. for (count = 0; count < wsa2_priv->child_count; count++)
  2595. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  2596. err:
  2597. return;
  2598. }
  2599. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  2600. char __iomem *wsa2_io_base)
  2601. {
  2602. memset(ops, 0, sizeof(struct macro_ops));
  2603. ops->init = lpass_cdc_wsa2_macro_init;
  2604. ops->exit = lpass_cdc_wsa2_macro_deinit;
  2605. ops->io_base = wsa2_io_base;
  2606. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  2607. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  2608. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  2609. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  2610. }
  2611. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  2612. {
  2613. struct macro_ops ops;
  2614. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2615. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  2616. char __iomem *wsa2_io_base;
  2617. int ret = 0;
  2618. u8 bcl_pmic_params[3];
  2619. u32 is_used_wsa2_swr_gpio = 1;
  2620. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2621. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  2622. dev_err(&pdev->dev,
  2623. "%s: va-macro not registered yet, defer\n", __func__);
  2624. return -EPROBE_DEFER;
  2625. }
  2626. wsa2_priv = devm_kzalloc(&pdev->dev,
  2627. sizeof(struct lpass_cdc_wsa2_macro_priv),
  2628. GFP_KERNEL);
  2629. if (!wsa2_priv)
  2630. return -ENOMEM;
  2631. wsa2_priv->dev = &pdev->dev;
  2632. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2633. &wsa2_base_addr);
  2634. if (ret) {
  2635. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2636. __func__, "reg");
  2637. return ret;
  2638. }
  2639. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  2640. NULL)) {
  2641. ret = of_property_read_u32(pdev->dev.of_node,
  2642. is_used_wsa2_swr_gpio_dt,
  2643. &is_used_wsa2_swr_gpio);
  2644. if (ret) {
  2645. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2646. __func__, is_used_wsa2_swr_gpio_dt);
  2647. is_used_wsa2_swr_gpio = 1;
  2648. }
  2649. }
  2650. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2651. "qcom,wsa2-swr-gpios", 0);
  2652. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  2653. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2654. __func__);
  2655. return -EINVAL;
  2656. }
  2657. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  2658. is_used_wsa2_swr_gpio) {
  2659. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2660. __func__);
  2661. return -EPROBE_DEFER;
  2662. }
  2663. msm_cdc_pinctrl_set_wakeup_capable(
  2664. wsa2_priv->wsa2_swr_gpio_p, false);
  2665. wsa2_io_base = devm_ioremap(&pdev->dev,
  2666. wsa2_base_addr,
  2667. LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  2668. if (!wsa2_io_base) {
  2669. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2670. return -EINVAL;
  2671. }
  2672. wsa2_priv->wsa2_io_base = wsa2_io_base;
  2673. wsa2_priv->reset_swr = true;
  2674. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  2675. lpass_cdc_wsa2_macro_add_child_devices);
  2676. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  2677. wsa2_priv->swr_plat_data.read = NULL;
  2678. wsa2_priv->swr_plat_data.write = NULL;
  2679. wsa2_priv->swr_plat_data.bulk_write = NULL;
  2680. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  2681. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  2682. wsa2_priv->swr_plat_data.handle_irq = NULL;
  2683. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2684. &default_clk_id);
  2685. if (ret) {
  2686. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2687. __func__, "qcom,mux0-clk-id");
  2688. default_clk_id = WSA_CORE_CLK;
  2689. }
  2690. ret = of_property_read_u8_array(pdev->dev.of_node,
  2691. "qcom,wsa2-bcl-pmic-params", bcl_pmic_params,
  2692. sizeof(bcl_pmic_params));
  2693. if (ret) {
  2694. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2695. __func__, "qcom,wsa2-bcl-pmic-params");
  2696. } else {
  2697. wsa2_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2698. wsa2_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2699. wsa2_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2700. }
  2701. wsa2_priv->default_clk_id = default_clk_id;
  2702. dev_set_drvdata(&pdev->dev, wsa2_priv);
  2703. mutex_init(&wsa2_priv->mclk_lock);
  2704. mutex_init(&wsa2_priv->swr_clk_lock);
  2705. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  2706. ops.clk_id_req = wsa2_priv->default_clk_id;
  2707. ops.default_clk_id = wsa2_priv->default_clk_id;
  2708. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  2709. if (ret < 0) {
  2710. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2711. goto reg_macro_fail;
  2712. }
  2713. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  2714. ret = of_property_read_u32(pdev->dev.of_node,
  2715. "qcom,thermal-max-state",
  2716. &thermal_max_state);
  2717. if (ret) {
  2718. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  2719. __func__, "qcom,thermal-max-state");
  2720. wsa2_priv->thermal_max_state =
  2721. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  2722. } else {
  2723. wsa2_priv->thermal_max_state = thermal_max_state;
  2724. }
  2725. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  2726. &pdev->dev,
  2727. wsa2_priv->dev->of_node,
  2728. "wsa2", wsa2_priv,
  2729. &wsa2_cooling_ops);
  2730. if (IS_ERR(wsa2_priv->tcdev)) {
  2731. dev_err(&pdev->dev,
  2732. "%s: failed to register wsa2 macro as cooling device\n",
  2733. __func__);
  2734. wsa2_priv->tcdev = NULL;
  2735. }
  2736. }
  2737. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2738. pm_runtime_use_autosuspend(&pdev->dev);
  2739. pm_runtime_set_suspended(&pdev->dev);
  2740. pm_suspend_ignore_children(&pdev->dev, true);
  2741. pm_runtime_enable(&pdev->dev);
  2742. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  2743. return ret;
  2744. reg_macro_fail:
  2745. mutex_destroy(&wsa2_priv->mclk_lock);
  2746. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2747. return ret;
  2748. }
  2749. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  2750. {
  2751. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  2752. u16 count = 0;
  2753. wsa2_priv = dev_get_drvdata(&pdev->dev);
  2754. if (!wsa2_priv)
  2755. return -EINVAL;
  2756. if (wsa2_priv->tcdev)
  2757. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  2758. for (count = 0; count < wsa2_priv->child_count &&
  2759. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  2760. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  2761. pm_runtime_disable(&pdev->dev);
  2762. pm_runtime_set_suspended(&pdev->dev);
  2763. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  2764. mutex_destroy(&wsa2_priv->mclk_lock);
  2765. mutex_destroy(&wsa2_priv->swr_clk_lock);
  2766. return 0;
  2767. }
  2768. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  2769. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  2770. {}
  2771. };
  2772. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2773. SET_SYSTEM_SLEEP_PM_OPS(
  2774. pm_runtime_force_suspend,
  2775. pm_runtime_force_resume
  2776. )
  2777. SET_RUNTIME_PM_OPS(
  2778. lpass_cdc_runtime_suspend,
  2779. lpass_cdc_runtime_resume,
  2780. NULL
  2781. )
  2782. };
  2783. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  2784. .driver = {
  2785. .name = "lpass_cdc_wsa2_macro",
  2786. .owner = THIS_MODULE,
  2787. .pm = &lpass_cdc_dev_pm_ops,
  2788. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  2789. .suppress_bind_attrs = true,
  2790. },
  2791. .probe = lpass_cdc_wsa2_macro_probe,
  2792. .remove = lpass_cdc_wsa2_macro_remove,
  2793. };
  2794. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  2795. MODULE_DESCRIPTION("WSA2 macro driver");
  2796. MODULE_LICENSE("GPL v2");