lpass-cdc-wsa2-macro.c 131 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/thermal.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/pcm_params.h>
  15. #include <sound/tlv.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-comp.h"
  21. #include "lpass-cdc-registers.h"
  22. #include "lpass-cdc-wsa2-macro.h"
  23. #include "lpass-cdc-clk-rsc.h"
  24. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  25. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  26. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define LPASS_CDC_WSA2_MACRO_CPS_RATES (SNDRV_PCM_RATE_48000)
  40. #define LPASS_CDC_WSA2_MACRO_CPS_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  41. #define NUM_INTERPOLATORS 2
  42. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  43. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  44. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  45. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  46. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  47. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET \
  48. (LPASS_CDC_WSA2_COMPANDER1_CTL0 - LPASS_CDC_WSA2_COMPANDER0_CTL0)
  49. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET \
  50. (LPASS_CDC_WSA2_SOFTCLIP1_CRC - LPASS_CDC_WSA2_SOFTCLIP0_CRC)
  51. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET \
  52. (LPASS_CDC_WSA2_RX1_RX_PATH_CTL - LPASS_CDC_WSA2_RX0_RX_PATH_CTL)
  53. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  54. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  55. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  56. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  57. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  58. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  59. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  60. enum {
  61. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  62. LPASS_CDC_WSA2_MACRO_RX1,
  63. LPASS_CDC_WSA2_MACRO_RX_MIX,
  64. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  65. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  66. LPASS_CDC_WSA2_MACRO_RX4,
  67. LPASS_CDC_WSA2_MACRO_RX5,
  68. LPASS_CDC_WSA2_MACRO_RX6,
  69. LPASS_CDC_WSA2_MACRO_RX7,
  70. LPASS_CDC_WSA2_MACRO_RX8,
  71. LPASS_CDC_WSA2_MACRO_RX_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  75. LPASS_CDC_WSA2_MACRO_TX1,
  76. LPASS_CDC_WSA2_MACRO_TX_MAX,
  77. };
  78. enum {
  79. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  80. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  81. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  82. };
  83. enum {
  84. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  85. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  86. LPASS_CDC_WSA2_MACRO_COMP_MAX
  87. };
  88. enum {
  89. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  90. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  91. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  92. };
  93. enum {
  94. INTn_1_INP_SEL_ZERO = 0,
  95. INTn_1_INP_SEL_RX0,
  96. INTn_1_INP_SEL_RX1,
  97. INTn_1_INP_SEL_RX2,
  98. INTn_1_INP_SEL_RX3,
  99. INTn_1_INP_SEL_RX4,
  100. INTn_1_INP_SEL_RX5,
  101. INTn_1_INP_SEL_RX6,
  102. INTn_1_INP_SEL_RX7,
  103. INTn_1_INP_SEL_RX8,
  104. INTn_1_INP_SEL_DEC0,
  105. INTn_1_INP_SEL_DEC1,
  106. };
  107. enum {
  108. INTn_2_INP_SEL_ZERO = 0,
  109. INTn_2_INP_SEL_RX0,
  110. INTn_2_INP_SEL_RX1,
  111. INTn_2_INP_SEL_RX2,
  112. INTn_2_INP_SEL_RX3,
  113. INTn_2_INP_SEL_RX4,
  114. INTn_2_INP_SEL_RX5,
  115. INTn_2_INP_SEL_RX6,
  116. INTn_2_INP_SEL_RX7,
  117. INTn_2_INP_SEL_RX8,
  118. };
  119. enum {
  120. IDLE_DETECT,
  121. NG1,
  122. NG2,
  123. NG3,
  124. };
  125. static struct lpass_cdc_comp_setting comp_setting_table[G_MAX_DB] = {
  126. {42, 0, 42},
  127. {39, 0, 42},
  128. {36, 0, 42},
  129. {33, 0, 42},
  130. {30, 0, 42},
  131. {27, 0, 42},
  132. {24, 0, 42},
  133. {21, 0, 42},
  134. {18, 0, 42},
  135. };
  136. struct interp_sample_rate {
  137. int sample_rate;
  138. int rate_val;
  139. };
  140. /*
  141. * Structure used to update codec
  142. * register defaults after reset
  143. */
  144. struct lpass_cdc_wsa2_macro_reg_mask_val {
  145. u16 reg;
  146. u8 mask;
  147. u8 val;
  148. };
  149. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  150. {8000, 0x0}, /* 8K */
  151. {16000, 0x1}, /* 16K */
  152. {24000, -EINVAL},/* 24K */
  153. {32000, 0x3}, /* 32K */
  154. {48000, 0x4}, /* 48K */
  155. {96000, 0x5}, /* 96K */
  156. {192000, 0x6}, /* 192K */
  157. {384000, 0x7}, /* 384K */
  158. {44100, 0x8}, /* 44.1K */
  159. };
  160. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  161. {48000, 0x4}, /* 48K */
  162. {96000, 0x5}, /* 96K */
  163. {192000, 0x6}, /* 192K */
  164. };
  165. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  166. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable);
  167. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  168. struct snd_pcm_hw_params *params,
  169. struct snd_soc_dai *dai);
  170. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  171. unsigned int *tx_num, unsigned int *tx_slot,
  172. unsigned int *rx_num, unsigned int *rx_slot);
  173. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  174. #define LPASS_CDC_WSA2_MACRO_VTH_TO_REG(vth) ((vth) == 0 ? 255 : (vth))
  175. /* Hold instance to soundwire platform device */
  176. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  177. struct platform_device *wsa2_swr_pdev;
  178. };
  179. static int lpass_cdc_wsa2_macro_enable_vi_decimator(struct snd_soc_component *component);
  180. #define LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  181. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  182. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  183. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  184. .tlv.p = (tlv_array), \
  185. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  186. .put = lpass_cdc_wsa2_macro_set_digital_volume, \
  187. .private_value = (unsigned long)&(struct soc_mixer_control) \
  188. {.reg = xreg, .rreg = xreg, \
  189. .min = xmin, .max = xmax, \
  190. .sign_bit = 7,} }
  191. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  192. void *handle; /* holds codec private data */
  193. int (*read)(void *handle, int reg);
  194. int (*write)(void *handle, int reg, int val);
  195. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  196. int (*clk)(void *handle, bool enable);
  197. int (*core_vote)(void *handle, bool enable);
  198. int (*handle_irq)(void *handle,
  199. irqreturn_t (*swrm_irq_handler)(int irq,
  200. void *data),
  201. void *swrm_handle,
  202. int action);
  203. };
  204. enum {
  205. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  206. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  207. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  208. LPASS_CDC_WSA2_MACRO_AIF_VI,
  209. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  210. LPASS_CDC_WSA2_MACRO_AIF_CPS,
  211. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  212. };
  213. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  214. /*
  215. * @dev: wsa2 macro device pointer
  216. * @comp_enabled: compander enable mixer value set
  217. * @ec_hq: echo HQ enable mixer value set
  218. * @prim_int_users: Users of interpolator
  219. * @wsa2_mclk_users: WSA2 MCLK users count
  220. * @swr_clk_users: SWR clk users count
  221. * @vi_feed_value: VI sense mask
  222. * @mclk_lock: to lock mclk operations
  223. * @swr_clk_lock: to lock swr master clock operations
  224. * @swr_ctrl_data: SoundWire data structure
  225. * @swr_plat_data: Soundwire platform data
  226. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  227. * @wsa2_swr_gpio_p: used by pinctrl API
  228. * @component: codec handle
  229. * @rx_0_count: RX0 interpolation users
  230. * @rx_1_count: RX1 interpolation users
  231. * @active_ch_mask: channel mask for all AIF DAIs
  232. * @active_ch_cnt: channel count of all AIF DAIs
  233. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  234. * @wsa2_io_base: Base address of WSA2 macro addr space
  235. * @wsa2_sys_gain System gain value, see wsa2 driver
  236. * @wsa2_bat_cfg Battery Configuration value, see wsa2 driver
  237. * @wsa2_rload Resistor load value for WSA2 Speaker, see wsa2 driver
  238. */
  239. struct lpass_cdc_wsa2_macro_priv {
  240. struct device *dev;
  241. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  242. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  243. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  244. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  245. u16 wsa2_mclk_users;
  246. u16 swr_clk_users;
  247. bool dapm_mclk_enable;
  248. bool reset_swr;
  249. unsigned int vi_feed_value;
  250. struct mutex mclk_lock;
  251. struct mutex swr_clk_lock;
  252. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  253. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  254. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  255. struct device_node *wsa2_swr_gpio_p;
  256. struct snd_soc_component *component;
  257. int rx_0_count;
  258. int rx_1_count;
  259. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  260. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  261. u16 bit_width[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  262. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  263. char __iomem *wsa2_io_base;
  264. struct platform_device *pdev_child_devices
  265. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  266. int child_count;
  267. int wsa2_spkrrecv;
  268. int spkr_gain_offset;
  269. int spkr_mode;
  270. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  271. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  272. char __iomem *mclk_mode_muxsel;
  273. u16 default_clk_id;
  274. u32 pcm_rate_vi;
  275. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  276. u8 rx0_origin_gain;
  277. u8 rx1_origin_gain;
  278. struct thermal_cooling_device *tcdev;
  279. uint32_t thermal_cur_state;
  280. uint32_t thermal_max_state;
  281. struct work_struct lpass_cdc_wsa2_macro_cooling_work;
  282. bool pbr_enable;
  283. u32 wsa2_sys_gain[2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1)];
  284. u32 wsa2_bat_cfg[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  285. u32 wsa2_rload[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  286. u32 wsa2_fs_ctl_reg;
  287. u8 idle_detect_en;
  288. int noise_gate_mode;
  289. bool pre_dev_up;
  290. int pbr_clk_users;
  291. char __iomem *wsa2_fs_reg_base;
  292. bool wsa2_2ch_dma_enable;
  293. };
  294. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  295. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  296. static const char *const rx_text[] = {
  297. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
  298. "RX5", "RX6", "RX7", "RX8", "DEC0", "DEC1"
  299. };
  300. static const char *const rx_mix_text[] = {
  301. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "RX6", "RX7", "RX8"
  302. };
  303. static const char *const rx_mix_ec_text[] = {
  304. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  305. };
  306. static const char *const rx_mux_text[] = {
  307. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  308. };
  309. static const char *const rx_sidetone_mix_text[] = {
  310. "ZERO", "SRC0"
  311. };
  312. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  313. "OFF", "ON"
  314. };
  315. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  316. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  317. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  318. };
  319. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  320. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  321. };
  322. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  323. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  324. };
  325. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  326. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  327. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  328. lpass_cdc_wsa2_macro_comp_mode_text);
  329. /* RX INT0 */
  330. static const struct soc_enum rx0_prim_inp0_chain_enum =
  331. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  332. 0, 12, rx_text);
  333. static const struct soc_enum rx0_prim_inp1_chain_enum =
  334. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  335. 3, 12, rx_text);
  336. static const struct soc_enum rx0_prim_inp2_chain_enum =
  337. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  338. 3, 12, rx_text);
  339. static const struct soc_enum rx0_mix_chain_enum =
  340. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  341. 0, 10, rx_mix_text);
  342. static const struct soc_enum rx0_sidetone_mix_enum =
  343. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  344. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  345. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  346. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  347. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  348. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  349. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  350. static const struct snd_kcontrol_new rx0_mix_mux =
  351. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  352. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  353. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  354. /* RX INT1 */
  355. static const struct soc_enum rx1_prim_inp0_chain_enum =
  356. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  357. 0, 12, rx_text);
  358. static const struct soc_enum rx1_prim_inp1_chain_enum =
  359. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  360. 3, 12, rx_text);
  361. static const struct soc_enum rx1_prim_inp2_chain_enum =
  362. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  363. 3, 12, rx_text);
  364. static const struct soc_enum rx1_mix_chain_enum =
  365. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  366. 0, 10, rx_mix_text);
  367. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  368. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  369. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  370. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  371. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  372. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  373. static const struct snd_kcontrol_new rx1_mix_mux =
  374. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  375. static const struct soc_enum rx_mix_ec0_enum =
  376. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  377. 0, 3, rx_mix_ec_text);
  378. static const struct soc_enum rx_mix_ec1_enum =
  379. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  380. 3, 3, rx_mix_ec_text);
  381. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  382. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  383. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  384. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  385. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  386. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  387. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  388. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  389. };
  390. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  391. {
  392. .name = "wsa2_macro_rx1",
  393. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  394. .playback = {
  395. .stream_name = "WSA2_AIF1 Playback",
  396. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  397. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  398. .rate_max = 384000,
  399. .rate_min = 8000,
  400. .channels_min = 1,
  401. .channels_max = 2,
  402. },
  403. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  404. },
  405. {
  406. .name = "wsa2_macro_rx_mix",
  407. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  408. .playback = {
  409. .stream_name = "WSA2_AIF_MIX1 Playback",
  410. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  411. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  412. .rate_max = 192000,
  413. .rate_min = 48000,
  414. .channels_min = 1,
  415. .channels_max = 2,
  416. },
  417. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  418. },
  419. {
  420. .name = "wsa2_macro_vifeedback",
  421. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  422. .capture = {
  423. .stream_name = "WSA2_AIF_VI Capture",
  424. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  425. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  426. .rate_max = 48000,
  427. .rate_min = 8000,
  428. .channels_min = 1,
  429. .channels_max = 4,
  430. },
  431. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  432. },
  433. {
  434. .name = "wsa2_macro_echo",
  435. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  436. .capture = {
  437. .stream_name = "WSA2_AIF_ECHO Capture",
  438. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  439. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  440. .rate_max = 48000,
  441. .rate_min = 8000,
  442. .channels_min = 1,
  443. .channels_max = 2,
  444. },
  445. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  446. },
  447. {
  448. .name = "wsa2_macro_cpsfeedback",
  449. .id = LPASS_CDC_WSA2_MACRO_AIF_CPS,
  450. .capture = {
  451. .stream_name = "WSA2_AIF_CPS Capture",
  452. .rates = LPASS_CDC_WSA2_MACRO_CPS_RATES,
  453. .formats = LPASS_CDC_WSA2_MACRO_CPS_FORMATS,
  454. .rate_max = 48000,
  455. .rate_min = 48000,
  456. .channels_min = 1,
  457. .channels_max = 2,
  458. },
  459. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  460. },
  461. };
  462. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  463. struct device **wsa2_dev,
  464. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  465. const char *func_name)
  466. {
  467. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  468. WSA2_MACRO);
  469. if (!(*wsa2_dev)) {
  470. dev_err_ratelimited(component->dev,
  471. "%s: null device for macro!\n", func_name);
  472. return false;
  473. }
  474. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  475. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  476. dev_err_ratelimited(component->dev,
  477. "%s: priv is null for macro!\n", func_name);
  478. return false;
  479. }
  480. return true;
  481. }
  482. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  483. u32 usecase, u32 size, void *data)
  484. {
  485. struct device *wsa2_dev = NULL;
  486. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  487. struct swrm_port_config port_cfg;
  488. int ret = 0;
  489. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  490. return -EINVAL;
  491. memset(&port_cfg, 0, sizeof(port_cfg));
  492. port_cfg.uc = usecase;
  493. port_cfg.size = size;
  494. port_cfg.params = data;
  495. if (wsa2_priv->swr_ctrl_data)
  496. ret = swrm_wcd_notify(
  497. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  498. SWR_SET_PORT_MAP, &port_cfg);
  499. return ret;
  500. }
  501. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  502. u8 int_prim_fs_rate_reg_val,
  503. u32 sample_rate)
  504. {
  505. u8 int_1_mix1_inp;
  506. u32 j, port;
  507. u16 int_mux_cfg0, int_mux_cfg1;
  508. u16 int_fs_reg;
  509. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  510. u8 inp0_sel, inp1_sel, inp2_sel;
  511. struct snd_soc_component *component = dai->component;
  512. struct device *wsa2_dev = NULL;
  513. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  514. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  515. return -EINVAL;
  516. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  517. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  518. int_1_mix1_inp = port;
  519. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  520. (int_1_mix1_inp >= LPASS_CDC_WSA2_MACRO_RX_MAX)) {
  521. dev_err_ratelimited(wsa2_dev,
  522. "%s: Invalid RX port, Dai ID is %d\n",
  523. __func__, dai->id);
  524. return -EINVAL;
  525. }
  526. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  527. /*
  528. * Loop through all interpolator MUX inputs and find out
  529. * to which interpolator input, the cdc_dma rx port
  530. * is connected
  531. */
  532. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  533. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  534. int_mux_cfg0_val = snd_soc_component_read(component,
  535. int_mux_cfg0);
  536. int_mux_cfg1_val = snd_soc_component_read(component,
  537. int_mux_cfg1);
  538. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  539. inp1_sel = (int_mux_cfg0_val >>
  540. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  541. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  542. inp2_sel = (int_mux_cfg1_val >>
  543. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  544. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  545. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  546. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  547. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  548. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  549. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  550. dev_dbg(wsa2_dev,
  551. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  552. __func__, dai->id, j);
  553. dev_dbg(wsa2_dev,
  554. "%s: set INT%u_1 sample rate to %u\n",
  555. __func__, j, sample_rate);
  556. /* sample_rate is in Hz */
  557. snd_soc_component_update_bits(component,
  558. int_fs_reg,
  559. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  560. int_prim_fs_rate_reg_val);
  561. }
  562. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  563. }
  564. }
  565. return 0;
  566. }
  567. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  568. u8 int_mix_fs_rate_reg_val,
  569. u32 sample_rate)
  570. {
  571. u8 int_2_inp;
  572. u32 j, port;
  573. u16 int_mux_cfg1, int_fs_reg;
  574. u8 int_mux_cfg1_val;
  575. struct snd_soc_component *component = dai->component;
  576. struct device *wsa2_dev = NULL;
  577. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  578. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  579. return -EINVAL;
  580. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  581. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  582. int_2_inp = port;
  583. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  584. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  585. dev_err_ratelimited(wsa2_dev,
  586. "%s: Invalid RX port, Dai ID is %d\n",
  587. __func__, dai->id);
  588. return -EINVAL;
  589. }
  590. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  591. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  592. int_mux_cfg1_val = snd_soc_component_read(component,
  593. int_mux_cfg1) &
  594. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  595. if (int_mux_cfg1_val == int_2_inp +
  596. INTn_2_INP_SEL_RX0) {
  597. int_fs_reg =
  598. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  599. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  600. dev_dbg(wsa2_dev,
  601. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  602. __func__, dai->id, j);
  603. dev_dbg(wsa2_dev,
  604. "%s: set INT%u_2 sample rate to %u\n",
  605. __func__, j, sample_rate);
  606. snd_soc_component_update_bits(component,
  607. int_fs_reg,
  608. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  609. int_mix_fs_rate_reg_val);
  610. }
  611. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  612. }
  613. }
  614. return 0;
  615. }
  616. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  617. u32 sample_rate)
  618. {
  619. int rate_val = 0;
  620. int i, ret;
  621. /* set mixing path rate */
  622. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  623. if (sample_rate ==
  624. int_mix_sample_rate_val[i].sample_rate) {
  625. rate_val =
  626. int_mix_sample_rate_val[i].rate_val;
  627. break;
  628. }
  629. }
  630. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  631. (rate_val < 0))
  632. goto prim_rate;
  633. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  634. (u8) rate_val, sample_rate);
  635. prim_rate:
  636. /* set primary path sample rate */
  637. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  638. if (sample_rate ==
  639. int_prim_sample_rate_val[i].sample_rate) {
  640. rate_val =
  641. int_prim_sample_rate_val[i].rate_val;
  642. break;
  643. }
  644. }
  645. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  646. (rate_val < 0))
  647. return -EINVAL;
  648. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  649. (u8) rate_val, sample_rate);
  650. return ret;
  651. }
  652. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  653. struct snd_pcm_hw_params *params,
  654. struct snd_soc_dai *dai)
  655. {
  656. struct snd_soc_component *component = dai->component;
  657. int ret;
  658. struct device *wsa2_dev = NULL;
  659. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  660. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  661. return -EINVAL;
  662. wsa2_priv = dev_get_drvdata(wsa2_dev);
  663. if (!wsa2_priv)
  664. return -EINVAL;
  665. dev_dbg(component->dev,
  666. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  667. dai->name, dai->id, params_rate(params),
  668. params_channels(params));
  669. switch (substream->stream) {
  670. case SNDRV_PCM_STREAM_PLAYBACK:
  671. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  672. if (ret) {
  673. dev_err_ratelimited(component->dev,
  674. "%s: cannot set sample rate: %u\n",
  675. __func__, params_rate(params));
  676. return ret;
  677. }
  678. switch (params_width(params)) {
  679. case 16:
  680. wsa2_priv->bit_width[dai->id] = 16;
  681. break;
  682. case 24:
  683. wsa2_priv->bit_width[dai->id] = 24;
  684. break;
  685. case 32:
  686. wsa2_priv->bit_width[dai->id] = 32;
  687. break;
  688. default:
  689. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  690. __func__, params_width(params));
  691. return -EINVAL;
  692. }
  693. break;
  694. case SNDRV_PCM_STREAM_CAPTURE:
  695. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  696. wsa2_priv->pcm_rate_vi = params_rate(params);
  697. switch (params_width(params)) {
  698. case 16:
  699. wsa2_priv->bit_width[dai->id] = 16;
  700. break;
  701. case 24:
  702. wsa2_priv->bit_width[dai->id] = 24;
  703. break;
  704. case 32:
  705. wsa2_priv->bit_width[dai->id] = 32;
  706. break;
  707. default:
  708. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  709. __func__, params_width(params));
  710. return -EINVAL;
  711. }
  712. break;
  713. default:
  714. break;
  715. }
  716. return 0;
  717. }
  718. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  719. unsigned int *tx_num, unsigned int *tx_slot,
  720. unsigned int *rx_num, unsigned int *rx_slot)
  721. {
  722. struct snd_soc_component *component = dai->component;
  723. struct device *wsa2_dev = NULL;
  724. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  725. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  726. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  727. return -EINVAL;
  728. wsa2_priv = dev_get_drvdata(wsa2_dev);
  729. if (!wsa2_priv)
  730. return -EINVAL;
  731. switch (dai->id) {
  732. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  733. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  734. LPASS_CDC_WSA2_MACRO_TX_MAX) {
  735. mask |= (1 << temp);
  736. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  737. break;
  738. }
  739. /* consider WSA2 Backend is used when 2ch_dma is enabled
  740. * and doesn't require channel mask shift
  741. */
  742. if (!wsa2_priv->wsa2_2ch_dma_enable) {
  743. if (mask & 0x03)
  744. mask = mask << 0x2;
  745. }
  746. *tx_slot = mask;
  747. *tx_num = cnt;
  748. break;
  749. case LPASS_CDC_WSA2_MACRO_AIF_CPS:
  750. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  751. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  752. break;
  753. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  754. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  755. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  756. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  757. mask |= (1 << temp);
  758. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  759. break;
  760. }
  761. if (mask & 0x30)
  762. mask = mask >> 0x4;
  763. else
  764. mask = mask << 0x2;
  765. *rx_slot = mask;
  766. *rx_num = cnt;
  767. break;
  768. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  769. val = snd_soc_component_read(component,
  770. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  771. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  772. mask |= 0x2;
  773. cnt++;
  774. }
  775. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  776. mask |= 0x1;
  777. cnt++;
  778. }
  779. *tx_slot = mask;
  780. *tx_num = cnt;
  781. break;
  782. default:
  783. dev_err(wsa2_dev, "%s: Invalid AIF\n", __func__);
  784. break;
  785. }
  786. return 0;
  787. }
  788. static void lpass_cdc_wsa2_unmute_interpolator(struct snd_soc_dai *dai)
  789. {
  790. struct snd_soc_component *component = dai->component;
  791. uint16_t j = 0, reg = 0, mix_reg = 0;
  792. switch (dai->id) {
  793. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  794. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  795. for (j = 0; j < NUM_INTERPOLATORS; ++j) {
  796. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  797. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  798. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  799. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  800. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  801. snd_soc_component_update_bits(component, mix_reg, 0x10, 0x00);
  802. }
  803. }
  804. }
  805. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  806. {
  807. struct snd_soc_component *component = dai->component;
  808. struct device *wsa2_dev = NULL;
  809. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  810. uint32_t temp;
  811. bool adie_lb = false;
  812. if (mute)
  813. return 0;
  814. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  815. return -EINVAL;
  816. switch (dai->id) {
  817. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  818. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  819. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  820. lpass_cdc_wsa2_unmute_interpolator(dai);
  821. lpass_cdc_wsa2_macro_enable_vi_decimator(component);
  822. break;
  823. default:
  824. break;
  825. }
  826. if ((test_bit(LPASS_CDC_WSA2_MACRO_RX4,
  827. &wsa2_priv->active_ch_mask[dai->id]) ||
  828. test_bit(LPASS_CDC_WSA2_MACRO_RX5,
  829. &wsa2_priv->active_ch_mask[dai->id])) &&
  830. wsa2_priv->wsa2_fs_reg_base) {
  831. temp = ioread32(wsa2_priv->wsa2_fs_reg_base);
  832. if (temp != 1) {
  833. temp = 1;
  834. iowrite32(temp, wsa2_priv->wsa2_fs_reg_base);
  835. }
  836. dev_dbg(wsa2_dev, "%s: LPASS_WSA_FS_CTL : %d", __func__, temp);
  837. }
  838. return 0;
  839. }
  840. static int lpass_cdc_wsa2_macro_mclk_enable(
  841. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  842. bool mclk_enable, bool dapm)
  843. {
  844. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  845. int ret = 0;
  846. if (regmap == NULL) {
  847. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  848. return -EINVAL;
  849. }
  850. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  851. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  852. mutex_lock(&wsa2_priv->mclk_lock);
  853. if (mclk_enable) {
  854. if (wsa2_priv->wsa2_mclk_users == 0) {
  855. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  856. wsa2_priv->default_clk_id,
  857. wsa2_priv->default_clk_id,
  858. true);
  859. if (ret < 0) {
  860. dev_err_ratelimited(wsa2_priv->dev,
  861. "%s: wsa2 request clock enable failed\n",
  862. __func__);
  863. goto exit;
  864. }
  865. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  866. true);
  867. regcache_mark_dirty(regmap);
  868. regcache_sync_region(regmap,
  869. WSA2_START_OFFSET,
  870. WSA2_MAX_OFFSET);
  871. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  872. regmap_update_bits(regmap,
  873. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  874. regmap_update_bits(regmap,
  875. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  876. 0x01, 0x01);
  877. /* Toggle fs_cntr_clr bit*/
  878. regmap_update_bits(regmap,
  879. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  880. 0x02, 0x02);
  881. regmap_update_bits(regmap,
  882. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  883. 0x02, 0x0);
  884. regmap_update_bits(regmap,
  885. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  886. 0x01, 0x01);
  887. }
  888. wsa2_priv->wsa2_mclk_users++;
  889. } else {
  890. if (wsa2_priv->wsa2_mclk_users <= 0) {
  891. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  892. __func__);
  893. wsa2_priv->wsa2_mclk_users = 0;
  894. goto exit;
  895. }
  896. wsa2_priv->wsa2_mclk_users--;
  897. if (wsa2_priv->wsa2_mclk_users == 0) {
  898. regmap_update_bits(regmap,
  899. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  900. 0x01, 0x00);
  901. regmap_update_bits(regmap,
  902. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  903. 0x01, 0x00);
  904. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  905. false);
  906. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  907. wsa2_priv->default_clk_id,
  908. wsa2_priv->default_clk_id,
  909. false);
  910. }
  911. }
  912. exit:
  913. mutex_unlock(&wsa2_priv->mclk_lock);
  914. return ret;
  915. }
  916. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  917. struct snd_kcontrol *kcontrol, int event)
  918. {
  919. struct snd_soc_component *component =
  920. snd_soc_dapm_to_component(w->dapm);
  921. int ret = 0;
  922. struct device *wsa2_dev = NULL;
  923. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  924. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  925. return -EINVAL;
  926. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  927. switch (event) {
  928. case SND_SOC_DAPM_PRE_PMU:
  929. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  930. if (ret)
  931. wsa2_priv->dapm_mclk_enable = false;
  932. else
  933. wsa2_priv->dapm_mclk_enable = true;
  934. break;
  935. case SND_SOC_DAPM_POST_PMD:
  936. if (wsa2_priv->dapm_mclk_enable) {
  937. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  938. wsa2_priv->dapm_mclk_enable = false;
  939. }
  940. break;
  941. default:
  942. dev_err_ratelimited(wsa2_priv->dev,
  943. "%s: invalid DAPM event %d\n", __func__, event);
  944. ret = -EINVAL;
  945. }
  946. return ret;
  947. }
  948. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  949. u16 event, u32 data)
  950. {
  951. struct device *wsa2_dev = NULL;
  952. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  953. int ret = 0;
  954. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  955. return -EINVAL;
  956. switch (event) {
  957. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  958. wsa2_priv->pre_dev_up = false;
  959. trace_printk("%s, enter SSR down\n", __func__);
  960. if (wsa2_priv->swr_ctrl_data) {
  961. swrm_wcd_notify(
  962. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  963. SWR_DEVICE_SSR_DOWN, NULL);
  964. }
  965. if ((!pm_runtime_enabled(wsa2_dev) ||
  966. !pm_runtime_suspended(wsa2_dev))) {
  967. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  968. if (!ret) {
  969. pm_runtime_disable(wsa2_dev);
  970. pm_runtime_set_suspended(wsa2_dev);
  971. pm_runtime_enable(wsa2_dev);
  972. }
  973. }
  974. break;
  975. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  976. break;
  977. case LPASS_CDC_MACRO_EVT_SSR_UP:
  978. trace_printk("%s, enter SSR up\n", __func__);
  979. wsa2_priv->pre_dev_up = true;
  980. /* reset swr after ssr/pdr */
  981. wsa2_priv->reset_swr = true;
  982. if (wsa2_priv->swr_ctrl_data)
  983. swrm_wcd_notify(
  984. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  985. SWR_DEVICE_SSR_UP, NULL);
  986. break;
  987. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  988. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_CORE_CLK);
  989. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_TX_CORE_CLK);
  990. break;
  991. }
  992. return 0;
  993. }
  994. static int lpass_cdc_wsa2_macro_enable_vi_decimator(struct snd_soc_component *component)
  995. {
  996. struct device *wsa2_dev = NULL;
  997. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  998. u8 val = 0x0;
  999. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1000. return -EINVAL;
  1001. usleep_range(5000, 5500);
  1002. dev_dbg(wsa2_dev, "%s: wsa2_priv->pcm_rate_vi %d\n", __func__, wsa2_priv->pcm_rate_vi);
  1003. switch (wsa2_priv->pcm_rate_vi) {
  1004. case 48000:
  1005. val = 0x04;
  1006. break;
  1007. case 24000:
  1008. val = 0x02;
  1009. break;
  1010. case 8000:
  1011. default:
  1012. val = 0x00;
  1013. break;
  1014. }
  1015. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1016. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1017. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  1018. /* Enable V&I sensing */
  1019. snd_soc_component_update_bits(component,
  1020. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1021. 0x20, 0x20);
  1022. snd_soc_component_update_bits(component,
  1023. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1024. 0x20, 0x20);
  1025. snd_soc_component_update_bits(component,
  1026. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1027. 0x0F, val);
  1028. snd_soc_component_update_bits(component,
  1029. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1030. 0x0F, val);
  1031. snd_soc_component_update_bits(component,
  1032. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1033. 0x10, 0x10);
  1034. snd_soc_component_update_bits(component,
  1035. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1036. 0x10, 0x10);
  1037. snd_soc_component_update_bits(component,
  1038. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1039. 0x20, 0x00);
  1040. snd_soc_component_update_bits(component,
  1041. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1042. 0x20, 0x00);
  1043. }
  1044. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1045. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1046. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  1047. /* Enable V&I sensing */
  1048. snd_soc_component_update_bits(component,
  1049. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1050. 0x20, 0x20);
  1051. snd_soc_component_update_bits(component,
  1052. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1053. 0x20, 0x20);
  1054. snd_soc_component_update_bits(component,
  1055. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1056. 0x0F, val);
  1057. snd_soc_component_update_bits(component,
  1058. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1059. 0x0F, val);
  1060. snd_soc_component_update_bits(component,
  1061. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1062. 0x10, 0x10);
  1063. snd_soc_component_update_bits(component,
  1064. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1065. 0x10, 0x10);
  1066. snd_soc_component_update_bits(component,
  1067. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1068. 0x20, 0x00);
  1069. snd_soc_component_update_bits(component,
  1070. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1071. 0x20, 0x00);
  1072. }
  1073. return 0;
  1074. }
  1075. static int lpass_cdc_wsa2_macro_disable_vi_feedback(struct snd_soc_dapm_widget *w,
  1076. struct snd_kcontrol *kcontrol,
  1077. int event)
  1078. {
  1079. struct snd_soc_component *component =
  1080. snd_soc_dapm_to_component(w->dapm);
  1081. struct device *wsa2_dev = NULL;
  1082. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1083. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1084. return -EINVAL;
  1085. switch (event) {
  1086. case SND_SOC_DAPM_POST_PMD:
  1087. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1088. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1089. /* Disable V&I sensing */
  1090. snd_soc_component_update_bits(component,
  1091. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1092. 0x20, 0x20);
  1093. snd_soc_component_update_bits(component,
  1094. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1095. 0x20, 0x20);
  1096. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  1097. snd_soc_component_update_bits(component,
  1098. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1099. 0x10, 0x00);
  1100. snd_soc_component_update_bits(component,
  1101. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1102. 0x10, 0x00);
  1103. snd_soc_component_update_bits(component,
  1104. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1105. 0x20, 0x00);
  1106. snd_soc_component_update_bits(component,
  1107. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1108. 0x20, 0x00);
  1109. }
  1110. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1111. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1112. /* Disable V&I sensing */
  1113. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  1114. snd_soc_component_update_bits(component,
  1115. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1116. 0x20, 0x20);
  1117. snd_soc_component_update_bits(component,
  1118. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1119. 0x20, 0x20);
  1120. snd_soc_component_update_bits(component,
  1121. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1122. 0x10, 0x00);
  1123. snd_soc_component_update_bits(component,
  1124. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1125. 0x10, 0x00);
  1126. snd_soc_component_update_bits(component,
  1127. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1128. 0x20, 0x00);
  1129. snd_soc_component_update_bits(component,
  1130. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1131. 0x20, 0x00);
  1132. }
  1133. break;
  1134. }
  1135. return 0;
  1136. }
  1137. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1138. u16 reg, int event)
  1139. {
  1140. u16 hd2_scale_reg;
  1141. u16 hd2_enable_reg = 0;
  1142. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1143. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1144. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1145. }
  1146. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1147. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1148. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1149. }
  1150. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1151. snd_soc_component_update_bits(component, hd2_scale_reg,
  1152. 0x3C, 0x10);
  1153. snd_soc_component_update_bits(component, hd2_scale_reg,
  1154. 0x03, 0x01);
  1155. snd_soc_component_update_bits(component, hd2_enable_reg,
  1156. 0x04, 0x04);
  1157. }
  1158. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1159. snd_soc_component_update_bits(component, hd2_enable_reg,
  1160. 0x04, 0x00);
  1161. snd_soc_component_update_bits(component, hd2_scale_reg,
  1162. 0x03, 0x00);
  1163. snd_soc_component_update_bits(component, hd2_scale_reg,
  1164. 0x3C, 0x00);
  1165. }
  1166. }
  1167. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1168. struct snd_kcontrol *kcontrol, int event)
  1169. {
  1170. struct snd_soc_component *component =
  1171. snd_soc_dapm_to_component(w->dapm);
  1172. int ch_cnt;
  1173. struct device *wsa2_dev = NULL;
  1174. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1175. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1176. return -EINVAL;
  1177. switch (event) {
  1178. case SND_SOC_DAPM_PRE_PMU:
  1179. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1180. !wsa2_priv->rx_0_count)
  1181. wsa2_priv->rx_0_count++;
  1182. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1183. !wsa2_priv->rx_1_count)
  1184. wsa2_priv->rx_1_count++;
  1185. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1186. if (wsa2_priv->swr_ctrl_data) {
  1187. swrm_wcd_notify(
  1188. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1189. SWR_DEVICE_UP, NULL);
  1190. }
  1191. break;
  1192. case SND_SOC_DAPM_POST_PMD:
  1193. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1194. wsa2_priv->rx_0_count)
  1195. wsa2_priv->rx_0_count--;
  1196. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1197. wsa2_priv->rx_1_count)
  1198. wsa2_priv->rx_1_count--;
  1199. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1200. break;
  1201. }
  1202. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1203. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1204. return 0;
  1205. }
  1206. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1207. struct snd_kcontrol *kcontrol, int event)
  1208. {
  1209. struct snd_soc_component *component =
  1210. snd_soc_dapm_to_component(w->dapm);
  1211. u16 gain_reg;
  1212. int offset_val = 0;
  1213. int val = 0;
  1214. uint16_t mix_reg = 0;
  1215. uint16_t reg = 0;
  1216. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1217. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1218. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1219. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1220. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1221. } else {
  1222. dev_err_ratelimited(component->dev, "%s: No gain register avail for %s\n",
  1223. __func__, w->name);
  1224. return 0;
  1225. }
  1226. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1227. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1228. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  1229. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1230. switch (event) {
  1231. case SND_SOC_DAPM_PRE_PMU:
  1232. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1233. usleep_range(500, 510);
  1234. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1235. snd_soc_component_update_bits(component, reg, 0x20, 0x20);
  1236. snd_soc_component_update_bits(component,
  1237. mix_reg, 0x20, 0x20);
  1238. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1239. val = snd_soc_component_read(component, gain_reg);
  1240. val += offset_val;
  1241. snd_soc_component_write(component, gain_reg, val);
  1242. break;
  1243. case SND_SOC_DAPM_POST_PMD:
  1244. snd_soc_component_update_bits(component,
  1245. w->reg, 0x20, 0x00);
  1246. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1247. break;
  1248. }
  1249. return 0;
  1250. }
  1251. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1252. int comp, int event)
  1253. {
  1254. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1255. struct device *wsa2_dev = NULL;
  1256. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1257. struct lpass_cdc_comp_setting *comp_settings = NULL;
  1258. u16 mode = 0;
  1259. u16 index = 0;
  1260. int sys_gain, bat_cfg, sys_gain_int, upper_gain, lower_gain;
  1261. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1262. return -EINVAL;
  1263. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1264. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1265. if (comp >= LPASS_CDC_WSA2_MACRO_COMP_MAX || comp < 0) {
  1266. dev_err(component->dev, "%s: Invalid compander value: %d\n",
  1267. __func__, comp);
  1268. return -EINVAL;
  1269. }
  1270. if (!wsa2_priv->comp_enabled[comp])
  1271. return 0;
  1272. mode = wsa2_priv->comp_mode[comp];
  1273. if (mode >= G_MAX_DB || mode < 0)
  1274. mode = 0;
  1275. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1276. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1277. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1278. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1279. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1280. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1281. comp_settings = &comp_setting_table[mode];
  1282. /* If System has battery configuration */
  1283. if (wsa2_priv->wsa2_bat_cfg[comp]) {
  1284. index = (comp * 2) + wsa2_priv->wsa2_spkrrecv;
  1285. if (index >= (2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1))) {
  1286. dev_err(component->dev, "%s: Invalid index: %d\n",
  1287. __func__, index);
  1288. return -EINVAL;
  1289. }
  1290. sys_gain = wsa2_priv->wsa2_sys_gain[index];
  1291. bat_cfg = wsa2_priv->wsa2_bat_cfg[comp];
  1292. /* Convert enum to value and
  1293. * multiply all values by 10 to avoid float
  1294. */
  1295. sys_gain_int = -15 * sys_gain + 210;
  1296. switch (bat_cfg) {
  1297. case CONFIG_1S:
  1298. case EXT_1S:
  1299. if (sys_gain > G_13P5_DB) {
  1300. upper_gain = sys_gain_int + 60;
  1301. lower_gain = 0;
  1302. } else {
  1303. upper_gain = 210;
  1304. lower_gain = 0;
  1305. }
  1306. break;
  1307. case CONFIG_3S:
  1308. case EXT_3S:
  1309. upper_gain = sys_gain_int;
  1310. lower_gain = 75;
  1311. break;
  1312. case EXT_ABOVE_3S:
  1313. upper_gain = sys_gain_int;
  1314. lower_gain = 120;
  1315. break;
  1316. default:
  1317. upper_gain = sys_gain_int;
  1318. lower_gain = 0;
  1319. break;
  1320. }
  1321. /* Truncate after calculation */
  1322. comp_settings->lower_gain_int = (lower_gain * 2) / 10;
  1323. comp_settings->upper_gain_int = (upper_gain * 2) / 10;
  1324. }
  1325. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1326. lpass_cdc_update_compander_setting(component,
  1327. comp_ctl8_reg,
  1328. comp_settings);
  1329. /* Enable Compander Clock */
  1330. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1331. 0x01, 0x01);
  1332. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1333. 0x02, 0x02);
  1334. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1335. 0x02, 0x00);
  1336. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1337. 0x02, 0x02);
  1338. }
  1339. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1340. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1341. 0x04, 0x04);
  1342. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1343. 0x02, 0x00);
  1344. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1345. 0x02, 0x02);
  1346. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1347. 0x02, 0x00);
  1348. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1349. 0x01, 0x00);
  1350. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1351. 0x04, 0x00);
  1352. }
  1353. return 0;
  1354. }
  1355. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1356. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1357. int path,
  1358. bool enable)
  1359. {
  1360. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1361. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1362. u8 softclip_mux_mask = (1 << path);
  1363. u8 softclip_mux_value = (1 << path);
  1364. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1365. __func__, path, enable);
  1366. if (enable) {
  1367. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1368. snd_soc_component_update_bits(component,
  1369. softclip_clk_reg, 0x01, 0x01);
  1370. snd_soc_component_update_bits(component,
  1371. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1372. softclip_mux_mask, softclip_mux_value);
  1373. }
  1374. wsa2_priv->softclip_clk_users[path]++;
  1375. } else {
  1376. wsa2_priv->softclip_clk_users[path]--;
  1377. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1378. snd_soc_component_update_bits(component,
  1379. softclip_clk_reg, 0x01, 0x00);
  1380. snd_soc_component_update_bits(component,
  1381. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1382. softclip_mux_mask, 0x00);
  1383. }
  1384. }
  1385. }
  1386. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1387. int path, int event)
  1388. {
  1389. u16 softclip_ctrl_reg = 0;
  1390. struct device *wsa2_dev = NULL;
  1391. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1392. int softclip_path = 0;
  1393. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1394. return -EINVAL;
  1395. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1396. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1397. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1398. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1399. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1400. __func__, event, softclip_path,
  1401. wsa2_priv->is_softclip_on[softclip_path]);
  1402. if (!wsa2_priv->is_softclip_on[softclip_path])
  1403. return 0;
  1404. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1405. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1406. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1407. /* Enable Softclip clock and mux */
  1408. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1409. softclip_path, true);
  1410. /* Enable Softclip control */
  1411. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1412. 0x01, 0x01);
  1413. }
  1414. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1415. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1416. 0x01, 0x00);
  1417. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1418. softclip_path, false);
  1419. }
  1420. return 0;
  1421. }
  1422. static int lpass_cdc_was_macro_config_pbr(struct snd_soc_component *component,
  1423. int path, int event)
  1424. {
  1425. struct device *wsa2_dev = NULL;
  1426. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1427. u16 reg1 = 0, reg2 = 0, reg3 = 0;
  1428. int softclip_path = 0;
  1429. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1430. return -EINVAL;
  1431. if (path == LPASS_CDC_WSA2_MACRO_COMP1) {
  1432. reg1 = LPASS_CDC_WSA2_COMPANDER0_CTL0;
  1433. reg2 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1434. reg3 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1435. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1436. } else if (path == LPASS_CDC_WSA2_MACRO_COMP2) {
  1437. reg1 = LPASS_CDC_WSA2_COMPANDER1_CTL0;
  1438. reg2 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1439. reg3 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1440. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1441. }
  1442. if (!wsa2_priv->pbr_enable || wsa2_priv->wsa2_bat_cfg[path] >= EXT_1S ||
  1443. wsa2_priv->wsa2_sys_gain[path * 2] > G_12_DB ||
  1444. wsa2_priv->wsa2_spkrrecv || !reg1 || !reg2 || !reg3)
  1445. return 0;
  1446. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1447. snd_soc_component_update_bits(component,
  1448. reg1, 0x08, 0x08);
  1449. snd_soc_component_update_bits(component,
  1450. reg2, 0x40, 0x40);
  1451. snd_soc_component_update_bits(component,
  1452. reg3, 0x80, 0x80);
  1453. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1454. softclip_path, true);
  1455. if (wsa2_priv->pbr_clk_users == 0)
  1456. snd_soc_component_update_bits(component,
  1457. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1458. 0x01, 0x01);
  1459. ++wsa2_priv->pbr_clk_users;
  1460. }
  1461. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1462. if (wsa2_priv->pbr_clk_users)
  1463. snd_soc_component_update_bits(component,
  1464. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1465. 0x01, 0x00);
  1466. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1467. softclip_path, false);
  1468. snd_soc_component_update_bits(component,
  1469. reg1, 0x08, 0x00);
  1470. snd_soc_component_update_bits(component,
  1471. reg2, 0x40, 0x00);
  1472. snd_soc_component_update_bits(component,
  1473. reg3, 0x80, 0x00);
  1474. --wsa2_priv->pbr_clk_users;
  1475. if (wsa2_priv->pbr_clk_users < 0)
  1476. wsa2_priv->pbr_clk_users = 0;
  1477. }
  1478. return 0;
  1479. }
  1480. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1481. int interp_idx)
  1482. {
  1483. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1484. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1485. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1486. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1487. int_mux_cfg1 = int_mux_cfg0 + 4;
  1488. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1489. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1490. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1491. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1492. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1493. return true;
  1494. int_n_inp1 = int_mux_cfg0_val >> 4;
  1495. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1496. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1497. return true;
  1498. int_n_inp2 = int_mux_cfg1_val >> 4;
  1499. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1500. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1501. return true;
  1502. return false;
  1503. }
  1504. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1505. struct snd_kcontrol *kcontrol,
  1506. int event)
  1507. {
  1508. struct snd_soc_component *component =
  1509. snd_soc_dapm_to_component(w->dapm);
  1510. u16 reg = 0;
  1511. struct device *wsa2_dev = NULL;
  1512. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1513. bool adie_lb = false;
  1514. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1515. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1516. return -EINVAL;
  1517. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1518. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1519. switch (event) {
  1520. case SND_SOC_DAPM_PRE_PMU:
  1521. snd_soc_component_update_bits(component, reg, 0x40, 0x40);
  1522. usleep_range(500, 510);
  1523. snd_soc_component_update_bits(component, reg, 0x40, 0x00);
  1524. snd_soc_component_update_bits(component,
  1525. reg, 0x20, 0x20);
  1526. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1527. adie_lb = true;
  1528. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1529. snd_soc_component_update_bits(component,
  1530. reg, 0x10, 0x00);
  1531. }
  1532. break;
  1533. default:
  1534. break;
  1535. }
  1536. return 0;
  1537. }
  1538. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1539. {
  1540. u16 prim_int_reg = 0;
  1541. switch (reg) {
  1542. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1543. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1544. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1545. *ind = 0;
  1546. break;
  1547. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1548. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1549. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1550. *ind = 1;
  1551. break;
  1552. }
  1553. return prim_int_reg;
  1554. }
  1555. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1556. struct snd_soc_component *component,
  1557. u16 reg, int event)
  1558. {
  1559. u16 prim_int_reg;
  1560. u16 ind = 0;
  1561. struct device *wsa2_dev = NULL;
  1562. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1563. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1564. return -EINVAL;
  1565. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1566. switch (event) {
  1567. case SND_SOC_DAPM_PRE_PMU:
  1568. wsa2_priv->prim_int_users[ind]++;
  1569. if (wsa2_priv->prim_int_users[ind] == 1) {
  1570. snd_soc_component_update_bits(component,
  1571. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1572. 0x03, 0x03);
  1573. snd_soc_component_update_bits(component, prim_int_reg,
  1574. 0x10, 0x10);
  1575. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1576. snd_soc_component_update_bits(component,
  1577. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1578. 0x1, 0x1);
  1579. }
  1580. if ((reg != prim_int_reg) &&
  1581. ((snd_soc_component_read(
  1582. component, prim_int_reg)) & 0x10))
  1583. snd_soc_component_update_bits(component, reg,
  1584. 0x10, 0x10);
  1585. break;
  1586. case SND_SOC_DAPM_POST_PMD:
  1587. wsa2_priv->prim_int_users[ind]--;
  1588. if (wsa2_priv->prim_int_users[ind] == 0) {
  1589. snd_soc_component_update_bits(component, prim_int_reg,
  1590. 1 << 0x5, 0 << 0x5);
  1591. snd_soc_component_update_bits(component,
  1592. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1593. 0x1, 0x0);
  1594. snd_soc_component_update_bits(component, prim_int_reg,
  1595. 0x40, 0x40);
  1596. snd_soc_component_update_bits(component, prim_int_reg,
  1597. 0x40, 0x00);
  1598. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1599. }
  1600. break;
  1601. }
  1602. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1603. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1604. return 0;
  1605. }
  1606. static void lpass_cdc_macro_idle_detect_control(struct snd_soc_component *component,
  1607. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1608. int interp, int event)
  1609. {
  1610. int reg = 0, mask = 0, val = 0, source_reg = 0;
  1611. u16 mode = 0;
  1612. dev_dbg(component->dev, "%s: Idle_detect_en value: %d\n", __func__,
  1613. wsa2_priv->idle_detect_en);
  1614. if (!wsa2_priv->idle_detect_en)
  1615. return;
  1616. if (interp == LPASS_CDC_WSA2_MACRO_COMP1) {
  1617. source_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1618. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1619. mask = 0x01;
  1620. val = 0x01;
  1621. }
  1622. if (interp == LPASS_CDC_WSA2_MACRO_COMP2) {
  1623. source_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1624. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1625. mask = 0x02;
  1626. val = 0x02;
  1627. }
  1628. mode = wsa2_priv->comp_mode[interp];
  1629. if ((wsa2_priv->noise_gate_mode == NG2 && mode >= G_13P5_DB) ||
  1630. wsa2_priv->noise_gate_mode == IDLE_DETECT || !wsa2_priv->pbr_enable ||
  1631. wsa2_priv->wsa2_spkrrecv) {
  1632. snd_soc_component_update_bits(component, source_reg, 0x80, 0x00);
  1633. dev_dbg(component->dev, "%s: Idle detect source: Legacy\n", __func__);
  1634. } else {
  1635. snd_soc_component_update_bits(component, source_reg, 0x80, 0x80);
  1636. dev_dbg(component->dev, "%s: Idle detect source: PRE-LA\n", __func__);
  1637. }
  1638. if (reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1639. snd_soc_component_update_bits(component, reg, mask, val);
  1640. dev_dbg(component->dev, "%s: Idle detect clks ON\n", __func__);
  1641. }
  1642. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1643. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1644. snd_soc_component_write(component,
  1645. LPASS_CDC_WSA2_IDLE_DETECT_CFG3, 0x0);
  1646. dev_dbg(component->dev, "%s: Idle detect clks OFF\n", __func__);
  1647. }
  1648. }
  1649. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1650. struct snd_kcontrol *kcontrol,
  1651. int event)
  1652. {
  1653. struct snd_soc_component *component =
  1654. snd_soc_dapm_to_component(w->dapm);
  1655. struct device *wsa2_dev = NULL;
  1656. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1657. u8 gain = 0;
  1658. u16 reg = 0;
  1659. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1660. return -EINVAL;
  1661. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1662. return -EINVAL;
  1663. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1664. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1665. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1666. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1667. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1668. } else {
  1669. dev_err_ratelimited(component->dev, "%s: Interpolator reg not found\n",
  1670. __func__);
  1671. return -EINVAL;
  1672. }
  1673. switch (event) {
  1674. case SND_SOC_DAPM_PRE_PMU:
  1675. /* Reset if needed */
  1676. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1677. break;
  1678. case SND_SOC_DAPM_POST_PMU:
  1679. if (!strcmp(w->name, "WSA2_RX INT0 INTERP")) {
  1680. gain = (u8)(wsa2_priv->rx0_origin_gain -
  1681. wsa2_priv->thermal_cur_state);
  1682. if (snd_soc_component_read(wsa2_priv->component,
  1683. LPASS_CDC_WSA2_RX0_RX_VOL_CTL) != gain) {
  1684. snd_soc_component_update_bits(wsa2_priv->component,
  1685. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  1686. dev_dbg(wsa2_priv->dev,
  1687. "%s: RX0 current thermal state: %d, "
  1688. "adjusted gain: %#x\n",
  1689. __func__, wsa2_priv->thermal_cur_state, gain);
  1690. }
  1691. }
  1692. if (!strcmp(w->name, "WSA2_RX INT1 INTERP")) {
  1693. gain = (u8)(wsa2_priv->rx1_origin_gain -
  1694. wsa2_priv->thermal_cur_state);
  1695. if (snd_soc_component_read(wsa2_priv->component,
  1696. LPASS_CDC_WSA2_RX1_RX_VOL_CTL) != gain) {
  1697. snd_soc_component_update_bits(wsa2_priv->component,
  1698. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  1699. dev_dbg(wsa2_priv->dev,
  1700. "%s: RX1 current thermal state: %d, "
  1701. "adjusted gain: %#x\n",
  1702. __func__, wsa2_priv->thermal_cur_state, gain);
  1703. }
  1704. }
  1705. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1706. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1707. w->shift, event);
  1708. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1709. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1710. if (wsa2_priv->wsa2_spkrrecv)
  1711. snd_soc_component_update_bits(component,
  1712. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1,
  1713. 0x08, 0x00);
  1714. break;
  1715. case SND_SOC_DAPM_POST_PMD:
  1716. snd_soc_component_update_bits(component,
  1717. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08);
  1718. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1719. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1720. w->shift, event);
  1721. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1722. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1723. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1724. break;
  1725. }
  1726. return 0;
  1727. }
  1728. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1729. struct snd_kcontrol *kcontrol,
  1730. int event)
  1731. {
  1732. struct snd_soc_component *component =
  1733. snd_soc_dapm_to_component(w->dapm);
  1734. u16 boost_path_ctl, boost_path_cfg1;
  1735. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1736. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1737. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1738. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1739. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1740. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1741. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1742. } else {
  1743. dev_err_ratelimited(component->dev, "%s: unknown widget: %s\n",
  1744. __func__, w->name);
  1745. return -EINVAL;
  1746. }
  1747. switch (event) {
  1748. case SND_SOC_DAPM_PRE_PMU:
  1749. snd_soc_component_update_bits(component, boost_path_cfg1,
  1750. 0x01, 0x01);
  1751. snd_soc_component_update_bits(component, boost_path_ctl,
  1752. 0x10, 0x10);
  1753. break;
  1754. case SND_SOC_DAPM_POST_PMU:
  1755. break;
  1756. case SND_SOC_DAPM_POST_PMD:
  1757. snd_soc_component_update_bits(component, boost_path_ctl,
  1758. 0x10, 0x00);
  1759. snd_soc_component_update_bits(component, boost_path_cfg1,
  1760. 0x01, 0x00);
  1761. break;
  1762. }
  1763. return 0;
  1764. }
  1765. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1766. struct snd_kcontrol *kcontrol,
  1767. int event)
  1768. {
  1769. struct snd_soc_component *component =
  1770. snd_soc_dapm_to_component(w->dapm);
  1771. struct device *wsa2_dev = NULL;
  1772. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1773. u16 vbat_path_cfg = 0;
  1774. int softclip_path = 0;
  1775. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1776. return -EINVAL;
  1777. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1778. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1779. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1780. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1781. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1782. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1783. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1784. }
  1785. switch (event) {
  1786. case SND_SOC_DAPM_PRE_PMU:
  1787. /* Enable clock for VBAT block */
  1788. snd_soc_component_update_bits(component,
  1789. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1790. /* Enable VBAT block */
  1791. snd_soc_component_update_bits(component,
  1792. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1793. /* Update interpolator with 384K path */
  1794. snd_soc_component_update_bits(component, vbat_path_cfg,
  1795. 0x80, 0x80);
  1796. /* Use attenuation mode */
  1797. snd_soc_component_update_bits(component,
  1798. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1799. /*
  1800. * BCL block needs softclip clock and mux config to be enabled
  1801. */
  1802. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1803. softclip_path, true);
  1804. /* Enable VBAT at channel level */
  1805. snd_soc_component_update_bits(component, vbat_path_cfg,
  1806. 0x02, 0x02);
  1807. /* Set the ATTK1 gain */
  1808. snd_soc_component_update_bits(component,
  1809. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1810. 0xFF, 0xFF);
  1811. snd_soc_component_update_bits(component,
  1812. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1813. 0xFF, 0x03);
  1814. snd_soc_component_update_bits(component,
  1815. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1816. 0xFF, 0x00);
  1817. /* Set the ATTK2 gain */
  1818. snd_soc_component_update_bits(component,
  1819. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1820. 0xFF, 0xFF);
  1821. snd_soc_component_update_bits(component,
  1822. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1823. 0xFF, 0x03);
  1824. snd_soc_component_update_bits(component,
  1825. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1826. 0xFF, 0x00);
  1827. /* Set the ATTK3 gain */
  1828. snd_soc_component_update_bits(component,
  1829. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1830. 0xFF, 0xFF);
  1831. snd_soc_component_update_bits(component,
  1832. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1833. 0xFF, 0x03);
  1834. snd_soc_component_update_bits(component,
  1835. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1836. 0xFF, 0x00);
  1837. /* Enable CB decode block clock */
  1838. snd_soc_component_update_bits(component,
  1839. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1840. /* Enable BCL path */
  1841. snd_soc_component_update_bits(component,
  1842. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  1843. /* Request for BCL data */
  1844. snd_soc_component_update_bits(component,
  1845. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1846. break;
  1847. case SND_SOC_DAPM_POST_PMD:
  1848. snd_soc_component_update_bits(component,
  1849. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1850. snd_soc_component_update_bits(component,
  1851. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1852. snd_soc_component_update_bits(component,
  1853. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1854. snd_soc_component_update_bits(component, vbat_path_cfg,
  1855. 0x80, 0x00);
  1856. snd_soc_component_update_bits(component,
  1857. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1858. 0x02, 0x02);
  1859. snd_soc_component_update_bits(component, vbat_path_cfg,
  1860. 0x02, 0x00);
  1861. snd_soc_component_update_bits(component,
  1862. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1863. 0xFF, 0x00);
  1864. snd_soc_component_update_bits(component,
  1865. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1866. 0xFF, 0x00);
  1867. snd_soc_component_update_bits(component,
  1868. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1869. 0xFF, 0x00);
  1870. snd_soc_component_update_bits(component,
  1871. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1872. 0xFF, 0x00);
  1873. snd_soc_component_update_bits(component,
  1874. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1875. 0xFF, 0x00);
  1876. snd_soc_component_update_bits(component,
  1877. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1878. 0xFF, 0x00);
  1879. snd_soc_component_update_bits(component,
  1880. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1881. 0xFF, 0x00);
  1882. snd_soc_component_update_bits(component,
  1883. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1884. 0xFF, 0x00);
  1885. snd_soc_component_update_bits(component,
  1886. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1887. 0xFF, 0x00);
  1888. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1889. softclip_path, false);
  1890. snd_soc_component_update_bits(component,
  1891. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1892. snd_soc_component_update_bits(component,
  1893. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1894. break;
  1895. default:
  1896. dev_err_ratelimited(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1897. break;
  1898. }
  1899. return 0;
  1900. }
  1901. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1902. struct snd_kcontrol *kcontrol,
  1903. int event)
  1904. {
  1905. struct snd_soc_component *component =
  1906. snd_soc_dapm_to_component(w->dapm);
  1907. struct device *wsa2_dev = NULL;
  1908. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1909. u16 val, ec_tx = 0, ec_hq_reg;
  1910. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1911. return -EINVAL;
  1912. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1913. val = snd_soc_component_read(component,
  1914. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1915. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1916. ec_tx = (val & 0x07) - 1;
  1917. else
  1918. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1919. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1920. dev_err_ratelimited(wsa2_dev, "%s: EC mix control not set correctly\n",
  1921. __func__);
  1922. return -EINVAL;
  1923. }
  1924. if (wsa2_priv->ec_hq[ec_tx]) {
  1925. snd_soc_component_update_bits(component,
  1926. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1927. 0x1 << ec_tx, 0x1 << ec_tx);
  1928. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1929. 0x40 * ec_tx;
  1930. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1931. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1932. 0x40 * ec_tx;
  1933. /* default set to 48k */
  1934. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1935. }
  1936. return 0;
  1937. }
  1938. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1939. struct snd_ctl_elem_value *ucontrol)
  1940. {
  1941. struct snd_soc_component *component =
  1942. snd_soc_kcontrol_component(kcontrol);
  1943. int ec_tx = ((struct soc_multi_mixer_control *)
  1944. kcontrol->private_value)->shift;
  1945. struct device *wsa2_dev = NULL;
  1946. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1947. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1948. return -EINVAL;
  1949. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1950. return 0;
  1951. }
  1952. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1953. struct snd_ctl_elem_value *ucontrol)
  1954. {
  1955. struct snd_soc_component *component =
  1956. snd_soc_kcontrol_component(kcontrol);
  1957. int ec_tx = ((struct soc_multi_mixer_control *)
  1958. kcontrol->private_value)->shift;
  1959. int value = ucontrol->value.integer.value[0];
  1960. struct device *wsa2_dev = NULL;
  1961. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1962. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1963. return -EINVAL;
  1964. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1965. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1966. wsa2_priv->ec_hq[ec_tx] = value;
  1967. return 0;
  1968. }
  1969. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1970. struct snd_ctl_elem_value *ucontrol)
  1971. {
  1972. struct snd_soc_component *component =
  1973. snd_soc_kcontrol_component(kcontrol);
  1974. struct device *wsa2_dev = NULL;
  1975. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1976. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1977. kcontrol->private_value)->shift;
  1978. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1979. return -EINVAL;
  1980. ucontrol->value.integer.value[0] =
  1981. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1982. return 0;
  1983. }
  1984. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1985. struct snd_ctl_elem_value *ucontrol)
  1986. {
  1987. struct snd_soc_component *component =
  1988. snd_soc_kcontrol_component(kcontrol);
  1989. struct device *wsa2_dev = NULL;
  1990. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1991. int value = ucontrol->value.integer.value[0];
  1992. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1993. kcontrol->private_value)->shift;
  1994. int ret = 0;
  1995. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1996. return -EINVAL;
  1997. pm_runtime_get_sync(wsa2_priv->dev);
  1998. switch (wsa2_rx_shift) {
  1999. case 0:
  2000. snd_soc_component_update_bits(component,
  2001. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  2002. 0x10, value << 4);
  2003. break;
  2004. case 1:
  2005. snd_soc_component_update_bits(component,
  2006. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  2007. 0x10, value << 4);
  2008. break;
  2009. case 2:
  2010. snd_soc_component_update_bits(component,
  2011. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  2012. 0x10, value << 4);
  2013. break;
  2014. case 3:
  2015. snd_soc_component_update_bits(component,
  2016. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  2017. 0x10, value << 4);
  2018. break;
  2019. default:
  2020. pr_err_ratelimited("%s: invalid argument rx_shift = %d\n", __func__,
  2021. wsa2_rx_shift);
  2022. ret = -EINVAL;
  2023. }
  2024. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2025. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2026. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  2027. __func__, wsa2_rx_shift, value);
  2028. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  2029. return ret;
  2030. }
  2031. static int lpass_cdc_wsa2_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  2032. struct snd_ctl_elem_value *ucontrol)
  2033. {
  2034. struct snd_soc_component *component =
  2035. snd_soc_kcontrol_component(kcontrol);
  2036. struct device *wsa2_dev = NULL;
  2037. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2038. struct soc_mixer_control *mc =
  2039. (struct soc_mixer_control *)kcontrol->private_value;
  2040. u8 gain = 0;
  2041. int ret = 0;
  2042. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2043. return -EINVAL;
  2044. if (!wsa2_priv) {
  2045. pr_err_ratelimited("%s: priv is null for macro!\n",
  2046. __func__);
  2047. return -EINVAL;
  2048. }
  2049. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  2050. if (mc->reg == LPASS_CDC_WSA2_RX0_RX_VOL_CTL) {
  2051. wsa2_priv->rx0_origin_gain =
  2052. (u8)snd_soc_component_read(wsa2_priv->component,
  2053. mc->reg);
  2054. gain = (u8)(wsa2_priv->rx0_origin_gain -
  2055. wsa2_priv->thermal_cur_state);
  2056. } else if (mc->reg == LPASS_CDC_WSA2_RX1_RX_VOL_CTL) {
  2057. wsa2_priv->rx1_origin_gain =
  2058. (u8)snd_soc_component_read(wsa2_priv->component,
  2059. mc->reg);
  2060. gain = (u8)(wsa2_priv->rx1_origin_gain -
  2061. wsa2_priv->thermal_cur_state);
  2062. } else {
  2063. dev_err_ratelimited(wsa2_priv->dev,
  2064. "%s: Incorrect RX Path selected\n", __func__);
  2065. return -EINVAL;
  2066. }
  2067. /* only adjust gain if thermal state is positive */
  2068. if (wsa2_priv->dapm_mclk_enable &&
  2069. wsa2_priv->thermal_cur_state > 0) {
  2070. snd_soc_component_update_bits(wsa2_priv->component,
  2071. mc->reg, 0xFF, gain);
  2072. dev_dbg(wsa2_priv->dev,
  2073. "%s: Current thermal state: %d, adjusted gain: %x\n",
  2074. __func__, wsa2_priv->thermal_cur_state, gain);
  2075. }
  2076. return ret;
  2077. }
  2078. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  2079. struct snd_ctl_elem_value *ucontrol)
  2080. {
  2081. struct snd_soc_component *component =
  2082. snd_soc_kcontrol_component(kcontrol);
  2083. int comp = ((struct soc_multi_mixer_control *)
  2084. kcontrol->private_value)->shift;
  2085. struct device *wsa2_dev = NULL;
  2086. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2087. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2088. return -EINVAL;
  2089. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  2090. return 0;
  2091. }
  2092. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  2093. struct snd_ctl_elem_value *ucontrol)
  2094. {
  2095. struct snd_soc_component *component =
  2096. snd_soc_kcontrol_component(kcontrol);
  2097. int comp = ((struct soc_multi_mixer_control *)
  2098. kcontrol->private_value)->shift;
  2099. int value = ucontrol->value.integer.value[0];
  2100. struct device *wsa2_dev = NULL;
  2101. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2102. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2103. return -EINVAL;
  2104. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  2105. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  2106. wsa2_priv->comp_enabled[comp] = value;
  2107. return 0;
  2108. }
  2109. static int lpass_cdc_wsa2_macro_ear_spkrrecv_get(struct snd_kcontrol *kcontrol,
  2110. struct snd_ctl_elem_value *ucontrol)
  2111. {
  2112. struct snd_soc_component *component =
  2113. snd_soc_kcontrol_component(kcontrol);
  2114. struct device *wsa2_dev = NULL;
  2115. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2116. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2117. return -EINVAL;
  2118. ucontrol->value.integer.value[0] = wsa2_priv->wsa2_spkrrecv;
  2119. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2120. __func__, ucontrol->value.integer.value[0]);
  2121. return 0;
  2122. }
  2123. static int lpass_cdc_wsa2_macro_ear_spkrrecv_put(struct snd_kcontrol *kcontrol,
  2124. struct snd_ctl_elem_value *ucontrol)
  2125. {
  2126. struct snd_soc_component *component =
  2127. snd_soc_kcontrol_component(kcontrol);
  2128. struct device *wsa2_dev = NULL;
  2129. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2130. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2131. return -EINVAL;
  2132. wsa2_priv->wsa2_spkrrecv = ucontrol->value.integer.value[0];
  2133. dev_dbg(component->dev, "%s:spkrrecv status = %d\n",
  2134. __func__, wsa2_priv->wsa2_spkrrecv);
  2135. return 0;
  2136. }
  2137. static int lpass_cdc_wsa2_macro_idle_detect_get(struct snd_kcontrol *kcontrol,
  2138. struct snd_ctl_elem_value *ucontrol)
  2139. {
  2140. struct snd_soc_component *component =
  2141. snd_soc_kcontrol_component(kcontrol);
  2142. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2143. struct device *wsa2_dev = NULL;
  2144. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2145. return -EINVAL;
  2146. ucontrol->value.integer.value[0] = wsa2_priv->idle_detect_en;
  2147. return 0;
  2148. }
  2149. static int lpass_cdc_wsa2_macro_idle_detect_put(struct snd_kcontrol *kcontrol,
  2150. struct snd_ctl_elem_value *ucontrol)
  2151. {
  2152. struct snd_soc_component *component =
  2153. snd_soc_kcontrol_component(kcontrol);
  2154. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2155. struct device *wsa2_dev = NULL;
  2156. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2157. return -EINVAL;
  2158. wsa2_priv->idle_detect_en = ucontrol->value.integer.value[0];
  2159. return 0;
  2160. }
  2161. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  2162. struct snd_ctl_elem_value *ucontrol)
  2163. {
  2164. struct snd_soc_component *component =
  2165. snd_soc_kcontrol_component(kcontrol);
  2166. struct device *wsa2_dev = NULL;
  2167. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2168. u16 idx = 0;
  2169. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2170. return -EINVAL;
  2171. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2172. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2173. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2174. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2175. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  2176. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2177. __func__, ucontrol->value.integer.value[0]);
  2178. return 0;
  2179. }
  2180. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  2181. struct snd_ctl_elem_value *ucontrol)
  2182. {
  2183. struct snd_soc_component *component =
  2184. snd_soc_kcontrol_component(kcontrol);
  2185. struct device *wsa2_dev = NULL;
  2186. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2187. u16 idx = 0;
  2188. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2189. return -EINVAL;
  2190. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2191. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2192. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2193. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2194. if (ucontrol->value.integer.value[0] < G_MAX_DB &&
  2195. ucontrol->value.integer.value[0] >= 0)
  2196. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  2197. else
  2198. return 0;
  2199. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  2200. wsa2_priv->comp_mode[idx]);
  2201. return 0;
  2202. }
  2203. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  2204. struct snd_ctl_elem_value *ucontrol)
  2205. {
  2206. struct snd_soc_dapm_widget *widget =
  2207. snd_soc_dapm_kcontrol_widget(kcontrol);
  2208. struct snd_soc_component *component =
  2209. snd_soc_dapm_to_component(widget->dapm);
  2210. struct device *wsa2_dev = NULL;
  2211. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2212. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2213. return -EINVAL;
  2214. ucontrol->value.integer.value[0] =
  2215. wsa2_priv->rx_port_value[widget->shift];
  2216. return 0;
  2217. }
  2218. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  2219. struct snd_ctl_elem_value *ucontrol)
  2220. {
  2221. struct snd_soc_dapm_widget *widget =
  2222. snd_soc_dapm_kcontrol_widget(kcontrol);
  2223. struct snd_soc_component *component =
  2224. snd_soc_dapm_to_component(widget->dapm);
  2225. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2226. struct snd_soc_dapm_update *update = NULL;
  2227. u32 rx_port_value = ucontrol->value.integer.value[0];
  2228. u32 bit_input = 0;
  2229. u32 aif_rst;
  2230. struct device *wsa2_dev = NULL;
  2231. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2232. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2233. return -EINVAL;
  2234. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  2235. if (!rx_port_value) {
  2236. if (aif_rst == 0) {
  2237. dev_err_ratelimited(wsa2_dev, "%s: AIF reset already\n", __func__);
  2238. return 0;
  2239. }
  2240. if (aif_rst >= LPASS_CDC_WSA2_MACRO_MAX_DAIS) {
  2241. dev_err_ratelimited(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  2242. return 0;
  2243. }
  2244. }
  2245. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  2246. bit_input = widget->shift;
  2247. dev_dbg(wsa2_dev,
  2248. "%s: mux input: %d, mux output: %d, bit: %d\n",
  2249. __func__, rx_port_value, widget->shift, bit_input);
  2250. switch (rx_port_value) {
  2251. case 0:
  2252. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  2253. clear_bit(bit_input,
  2254. &wsa2_priv->active_ch_mask[aif_rst]);
  2255. wsa2_priv->active_ch_cnt[aif_rst]--;
  2256. }
  2257. break;
  2258. case 1:
  2259. case 2:
  2260. set_bit(bit_input,
  2261. &wsa2_priv->active_ch_mask[rx_port_value]);
  2262. wsa2_priv->active_ch_cnt[rx_port_value]++;
  2263. break;
  2264. default:
  2265. dev_err_ratelimited(wsa2_dev,
  2266. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  2267. __func__, rx_port_value);
  2268. return -EINVAL;
  2269. }
  2270. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2271. rx_port_value, e, update);
  2272. return 0;
  2273. }
  2274. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2275. struct snd_ctl_elem_value *ucontrol)
  2276. {
  2277. struct snd_soc_component *component =
  2278. snd_soc_kcontrol_component(kcontrol);
  2279. ucontrol->value.integer.value[0] =
  2280. ((snd_soc_component_read(
  2281. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  2282. 1 : 0);
  2283. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2284. ucontrol->value.integer.value[0]);
  2285. return 0;
  2286. }
  2287. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2288. struct snd_ctl_elem_value *ucontrol)
  2289. {
  2290. struct snd_soc_component *component =
  2291. snd_soc_kcontrol_component(kcontrol);
  2292. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2293. ucontrol->value.integer.value[0]);
  2294. /* Set Vbat register configuration for GSM mode bit based on value */
  2295. if (ucontrol->value.integer.value[0])
  2296. snd_soc_component_update_bits(component,
  2297. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2298. 0x04, 0x04);
  2299. else
  2300. snd_soc_component_update_bits(component,
  2301. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2302. 0x04, 0x00);
  2303. return 0;
  2304. }
  2305. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2306. struct snd_ctl_elem_value *ucontrol)
  2307. {
  2308. struct snd_soc_component *component =
  2309. snd_soc_kcontrol_component(kcontrol);
  2310. struct device *wsa2_dev = NULL;
  2311. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2312. int path = ((struct soc_multi_mixer_control *)
  2313. kcontrol->private_value)->shift;
  2314. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2315. return -EINVAL;
  2316. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  2317. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2318. __func__, ucontrol->value.integer.value[0]);
  2319. return 0;
  2320. }
  2321. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2322. struct snd_ctl_elem_value *ucontrol)
  2323. {
  2324. struct snd_soc_component *component =
  2325. snd_soc_kcontrol_component(kcontrol);
  2326. struct device *wsa2_dev = NULL;
  2327. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2328. int path = ((struct soc_multi_mixer_control *)
  2329. kcontrol->private_value)->shift;
  2330. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2331. return -EINVAL;
  2332. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  2333. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  2334. path, wsa2_priv->is_softclip_on[path]);
  2335. return 0;
  2336. }
  2337. static int lpass_cdc_wsa2_macro_pbr_enable_get(struct snd_kcontrol *kcontrol,
  2338. struct snd_ctl_elem_value *ucontrol)
  2339. {
  2340. struct snd_soc_component *component =
  2341. snd_soc_kcontrol_component(kcontrol);
  2342. struct device *wsa2_dev = NULL;
  2343. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2344. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2345. return -EINVAL;
  2346. ucontrol->value.integer.value[0] = wsa2_priv->pbr_enable;
  2347. return 0;
  2348. }
  2349. static int lpass_cdc_wsa2_macro_pbr_enable_put(struct snd_kcontrol *kcontrol,
  2350. struct snd_ctl_elem_value *ucontrol)
  2351. {
  2352. struct snd_soc_component *component =
  2353. snd_soc_kcontrol_component(kcontrol);
  2354. struct device *wsa2_dev = NULL;
  2355. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2356. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2357. return -EINVAL;
  2358. wsa2_priv->pbr_enable = ucontrol->value.integer.value[0];
  2359. return 0;
  2360. }
  2361. static int lpass_cdc_wsa2_macro_2ch_dma_enable_get(struct snd_kcontrol *kcontrol,
  2362. struct snd_ctl_elem_value *ucontrol)
  2363. {
  2364. struct snd_soc_component *component =
  2365. snd_soc_kcontrol_component(kcontrol);
  2366. struct device *wsa2_dev = NULL;
  2367. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2368. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2369. return -EINVAL;
  2370. ucontrol->value.integer.value[0] = wsa2_priv->wsa2_2ch_dma_enable;
  2371. return 0;
  2372. }
  2373. static int lpass_cdc_wsa2_macro_2ch_dma_enable_put(struct snd_kcontrol *kcontrol,
  2374. struct snd_ctl_elem_value *ucontrol)
  2375. {
  2376. struct snd_soc_component *component =
  2377. snd_soc_kcontrol_component(kcontrol);
  2378. struct device *wsa2_dev = NULL;
  2379. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2380. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2381. return -EINVAL;
  2382. wsa2_priv->wsa2_2ch_dma_enable = ucontrol->value.integer.value[0];
  2383. return 0;
  2384. }
  2385. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  2386. SOC_ENUM_EXT("WSA2_GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  2387. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  2388. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  2389. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2390. lpass_cdc_wsa2_macro_comp_mode_get,
  2391. lpass_cdc_wsa2_macro_comp_mode_put),
  2392. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2393. lpass_cdc_wsa2_macro_comp_mode_get,
  2394. lpass_cdc_wsa2_macro_comp_mode_put),
  2395. SOC_SINGLE_EXT("WSA2 SPKRRECV", SND_SOC_NOPM, 0, 1, 0,
  2396. lpass_cdc_wsa2_macro_ear_spkrrecv_get,
  2397. lpass_cdc_wsa2_macro_ear_spkrrecv_put),
  2398. SOC_SINGLE_EXT("WSA2 Idle Detect", SND_SOC_NOPM, 0, 1,
  2399. 0, lpass_cdc_wsa2_macro_idle_detect_get,
  2400. lpass_cdc_wsa2_macro_idle_detect_put),
  2401. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  2402. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  2403. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2404. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2405. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  2406. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  2407. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2408. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2409. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX0 Digital Volume",
  2410. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  2411. -84, 40, digital_gain),
  2412. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX1 Digital Volume",
  2413. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  2414. -84, 40, digital_gain),
  2415. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  2416. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2417. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2418. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  2419. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2420. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2421. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2422. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2423. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2424. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2425. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2426. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2427. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  2428. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2429. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  2430. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2431. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  2432. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2433. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  2434. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2435. SOC_SINGLE_EXT("WSA2 PBR Enable", SND_SOC_NOPM, 0, 1,
  2436. 0, lpass_cdc_wsa2_macro_pbr_enable_get,
  2437. lpass_cdc_wsa2_macro_pbr_enable_put),
  2438. SOC_SINGLE_EXT("WSA2 2CH_DMA ENABLE", SND_SOC_NOPM, 0, 1,
  2439. 0, lpass_cdc_wsa2_macro_2ch_dma_enable_get,
  2440. lpass_cdc_wsa2_macro_2ch_dma_enable_put),
  2441. };
  2442. static const struct soc_enum rx_mux_enum =
  2443. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2444. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  2445. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  2446. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2447. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  2448. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2449. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  2450. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2451. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  2452. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2453. SOC_DAPM_ENUM_EXT("WSA2 RX4 Mux", rx_mux_enum,
  2454. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2455. SOC_DAPM_ENUM_EXT("WSA2 RX5 Mux", rx_mux_enum,
  2456. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2457. };
  2458. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2459. struct snd_ctl_elem_value *ucontrol)
  2460. {
  2461. struct snd_soc_dapm_widget *widget =
  2462. snd_soc_dapm_kcontrol_widget(kcontrol);
  2463. struct snd_soc_component *component =
  2464. snd_soc_dapm_to_component(widget->dapm);
  2465. struct soc_multi_mixer_control *mixer =
  2466. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2467. u32 dai_id = widget->shift;
  2468. u32 spk_tx_id = mixer->shift;
  2469. struct device *wsa2_dev = NULL;
  2470. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2471. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2472. return -EINVAL;
  2473. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2474. ucontrol->value.integer.value[0] = 1;
  2475. else
  2476. ucontrol->value.integer.value[0] = 0;
  2477. return 0;
  2478. }
  2479. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2480. struct snd_ctl_elem_value *ucontrol)
  2481. {
  2482. struct snd_soc_dapm_widget *widget =
  2483. snd_soc_dapm_kcontrol_widget(kcontrol);
  2484. struct snd_soc_component *component =
  2485. snd_soc_dapm_to_component(widget->dapm);
  2486. struct soc_multi_mixer_control *mixer =
  2487. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2488. u32 spk_tx_id = mixer->shift;
  2489. u32 enable = ucontrol->value.integer.value[0];
  2490. struct device *wsa2_dev = NULL;
  2491. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2492. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2493. return -EINVAL;
  2494. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2495. if (enable) {
  2496. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2497. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2498. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2499. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2500. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2501. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2502. }
  2503. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2504. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2505. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2506. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2507. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2508. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2509. }
  2510. } else {
  2511. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2512. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2513. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2514. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2515. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2516. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2517. }
  2518. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2519. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2520. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2521. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2522. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2523. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2524. }
  2525. }
  2526. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2527. return 0;
  2528. }
  2529. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2530. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2531. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2532. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2533. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2534. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2535. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2536. };
  2537. static int lpass_cdc_wsa2_macro_cps_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2538. struct snd_ctl_elem_value *ucontrol)
  2539. {
  2540. struct snd_soc_dapm_widget *widget =
  2541. snd_soc_dapm_kcontrol_widget(kcontrol);
  2542. struct snd_soc_component *component =
  2543. snd_soc_dapm_to_component(widget->dapm);
  2544. struct soc_multi_mixer_control *mixer =
  2545. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2546. u32 dai_id = widget->shift;
  2547. u32 spk_tx_id = mixer->shift;
  2548. struct device *wsa2_dev = NULL;
  2549. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2550. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2551. return -EINVAL;
  2552. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2553. ucontrol->value.integer.value[0] = 1;
  2554. else
  2555. ucontrol->value.integer.value[0] = 0;
  2556. return 0;
  2557. }
  2558. static int lpass_cdc_wsa2_macro_cps_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2559. struct snd_ctl_elem_value *ucontrol)
  2560. {
  2561. struct snd_soc_dapm_widget *widget =
  2562. snd_soc_dapm_kcontrol_widget(kcontrol);
  2563. struct snd_soc_component *component =
  2564. snd_soc_dapm_to_component(widget->dapm);
  2565. struct soc_multi_mixer_control *mixer =
  2566. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2567. u32 spk_tx_id = mixer->shift;
  2568. u32 enable = ucontrol->value.integer.value[0];
  2569. struct device *wsa2_dev = NULL;
  2570. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2571. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2572. return -EINVAL;
  2573. if (enable) {
  2574. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2575. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2576. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2577. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2578. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2579. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2580. }
  2581. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2582. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2583. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2584. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2585. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2586. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2587. }
  2588. } else {
  2589. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2590. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2591. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2592. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2593. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2594. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2595. }
  2596. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2597. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2598. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2599. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2600. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2601. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2602. }
  2603. }
  2604. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2605. return 0;
  2606. }
  2607. static const struct snd_kcontrol_new aif_cps_mixer[] = {
  2608. SOC_SINGLE_EXT("WSA2_SPKR_CPS_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2609. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2610. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2611. SOC_SINGLE_EXT("WSA2_SPKR_CPS_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2612. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2613. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2614. };
  2615. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2616. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2617. SND_SOC_NOPM, 0, 0),
  2618. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2619. SND_SOC_NOPM, 0, 0),
  2620. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2621. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2622. lpass_cdc_wsa2_macro_disable_vi_feedback,
  2623. SND_SOC_DAPM_POST_PMD),
  2624. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2625. SND_SOC_NOPM, 0, 0),
  2626. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_CPS", "WSA2_AIF_CPS Capture", 0,
  2627. SND_SOC_NOPM, 0, 0),
  2628. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2629. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2630. SND_SOC_DAPM_MIXER("WSA2_AIF_CPS Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_CPS,
  2631. 0, aif_cps_mixer, ARRAY_SIZE(aif_cps_mixer)),
  2632. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2633. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2634. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2635. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2636. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2637. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2638. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2639. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2640. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2641. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2642. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2643. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2644. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2645. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2646. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2647. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2648. SND_SOC_DAPM_MUX("WSA2 RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX4, 0,
  2649. &rx_mux[LPASS_CDC_WSA2_MACRO_RX4]),
  2650. SND_SOC_DAPM_MUX("WSA2 RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX5, 0,
  2651. &rx_mux[LPASS_CDC_WSA2_MACRO_RX5]),
  2652. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2653. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2654. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2655. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2656. SND_SOC_DAPM_MIXER("WSA2 RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2657. SND_SOC_DAPM_MIXER("WSA2 RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2658. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2659. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2660. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2661. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2662. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2663. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2664. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2665. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2666. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2667. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2668. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2669. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2670. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2671. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2672. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2673. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2674. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2675. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2676. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2677. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2678. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2679. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2680. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2681. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2682. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2683. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2684. SND_SOC_DAPM_PRE_PMU),
  2685. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2686. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2687. SND_SOC_DAPM_PRE_PMU),
  2688. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2689. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2690. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2691. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2692. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2693. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2694. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2695. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2696. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2697. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2698. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2699. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2700. SND_SOC_DAPM_POST_PMD),
  2701. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2702. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2703. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2704. SND_SOC_DAPM_POST_PMD),
  2705. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2706. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2707. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2708. SND_SOC_DAPM_POST_PMD),
  2709. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2710. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2711. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2712. SND_SOC_DAPM_POST_PMD),
  2713. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2714. 0, 0, wsa2_int0_vbat_mix_switch,
  2715. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2716. lpass_cdc_wsa2_macro_enable_vbat,
  2717. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2718. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2719. 0, 0, wsa2_int1_vbat_mix_switch,
  2720. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2721. lpass_cdc_wsa2_macro_enable_vbat,
  2722. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2723. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2724. SND_SOC_DAPM_INPUT("CPSINPUT_WSA2"),
  2725. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2726. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2727. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2728. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2729. };
  2730. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2731. /* VI Feedback */
  2732. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2733. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2734. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2735. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2736. /* VI Feedback */
  2737. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_1", "CPSINPUT_WSA2"},
  2738. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_2", "CPSINPUT_WSA2"},
  2739. {"WSA2 AIF_CPS", NULL, "WSA2_AIF_CPS Mixer"},
  2740. {"WSA2 AIF_CPS", NULL, "WSA2_MCLK"},
  2741. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2742. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2743. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2744. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2745. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2746. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2747. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2748. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2749. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2750. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2751. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2752. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2753. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2754. {"WSA2 RX4 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2755. {"WSA2 RX5 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2756. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2757. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2758. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2759. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2760. {"WSA2 RX4 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2761. {"WSA2 RX5 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2762. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2763. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2764. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2765. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2766. {"WSA2 RX4", NULL, "WSA2 RX4 MUX"},
  2767. {"WSA2 RX5", NULL, "WSA2 RX5 MUX"},
  2768. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2769. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2770. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2771. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2772. {"WSA2_RX0 INP0", "RX4", "WSA2 RX4"},
  2773. {"WSA2_RX0 INP0", "RX5", "WSA2 RX5"},
  2774. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2775. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2776. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2777. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2778. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2779. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2780. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2781. {"WSA2_RX0 INP1", "RX4", "WSA2 RX4"},
  2782. {"WSA2_RX0 INP1", "RX5", "WSA2 RX5"},
  2783. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2784. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2785. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2786. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2787. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2788. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2789. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2790. {"WSA2_RX0 INP2", "RX4", "WSA2 RX4"},
  2791. {"WSA2_RX0 INP2", "RX5", "WSA2 RX5"},
  2792. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2793. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2794. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2795. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2796. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2797. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2798. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2799. {"WSA2_RX0 MIX INP", "RX4", "WSA2 RX4"},
  2800. {"WSA2_RX0 MIX INP", "RX5", "WSA2 RX5"},
  2801. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2802. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2803. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2804. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2805. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2806. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2807. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2808. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2809. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2810. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2811. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2812. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2813. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2814. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2815. {"WSA2_RX1 INP0", "RX4", "WSA2 RX4"},
  2816. {"WSA2_RX1 INP0", "RX5", "WSA2 RX5"},
  2817. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2818. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2819. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2820. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2821. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2822. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2823. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2824. {"WSA2_RX1 INP1", "RX4", "WSA2 RX4"},
  2825. {"WSA2_RX1 INP1", "RX5", "WSA2 RX5"},
  2826. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2827. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2828. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2829. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2830. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2831. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2832. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2833. {"WSA2_RX1 INP2", "RX4", "WSA2 RX4"},
  2834. {"WSA2_RX1 INP2", "RX5", "WSA2 RX5"},
  2835. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2836. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2837. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2838. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2839. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2840. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2841. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2842. {"WSA2_RX1 MIX INP", "RX4", "WSA2 RX4"},
  2843. {"WSA2_RX1 MIX INP", "RX5", "WSA2 RX5"},
  2844. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2845. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2846. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2847. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2848. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2849. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2850. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2851. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2852. };
  2853. static void lpass_cdc_wsa2_macro_init_pbr(struct snd_soc_component *component)
  2854. {
  2855. int sys_gain, bat_cfg, rload;
  2856. int vth1, vth2, vth3, vth4, vth5, vth6, vth7, vth8, vth9;
  2857. int vth10, vth11, vth12, vth13, vth14, vth15;
  2858. struct device *wsa2_dev = NULL;
  2859. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2860. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2861. return;
  2862. /* RX0 */
  2863. sys_gain = wsa2_priv->wsa2_sys_gain[0];
  2864. bat_cfg = wsa2_priv->wsa2_bat_cfg[0];
  2865. rload = wsa2_priv->wsa2_rload[0];
  2866. /* ILIM */
  2867. switch (rload) {
  2868. case WSA_4_OHMS:
  2869. snd_soc_component_update_bits(component,
  2870. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x40);
  2871. break;
  2872. case WSA_6_OHMS:
  2873. snd_soc_component_update_bits(component,
  2874. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x80);
  2875. break;
  2876. case WSA_8_OHMS:
  2877. snd_soc_component_update_bits(component,
  2878. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xC0);
  2879. break;
  2880. case WSA_32_OHMS:
  2881. snd_soc_component_update_bits(component,
  2882. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xE0);
  2883. break;
  2884. default:
  2885. break;
  2886. }
  2887. snd_soc_component_update_bits(component,
  2888. LPASS_CDC_WSA2_ILIM_CFG1, 0x0F, sys_gain);
  2889. snd_soc_component_update_bits(component,
  2890. LPASS_CDC_WSA2_ILIM_CFG9, 0xC0, (bat_cfg - 1) << 0x6);
  2891. /* Thesh */
  2892. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2893. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2894. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2895. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2896. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2897. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2898. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2899. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2900. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2901. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2902. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2903. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2904. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2905. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2906. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2907. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1, vth1);
  2908. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2, vth2);
  2909. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3, vth3);
  2910. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4, vth4);
  2911. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5, vth5);
  2912. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6, vth6);
  2913. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7, vth7);
  2914. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8, vth8);
  2915. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9, vth9);
  2916. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10, vth10);
  2917. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11, vth11);
  2918. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12, vth12);
  2919. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13, vth13);
  2920. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14, vth14);
  2921. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15, vth15);
  2922. /* RX1 */
  2923. sys_gain = wsa2_priv->wsa2_sys_gain[2];
  2924. bat_cfg = wsa2_priv->wsa2_bat_cfg[1];
  2925. rload = wsa2_priv->wsa2_rload[1];
  2926. /* ILIM */
  2927. switch (rload) {
  2928. case WSA_4_OHMS:
  2929. snd_soc_component_update_bits(component,
  2930. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x40);
  2931. break;
  2932. case WSA_6_OHMS:
  2933. snd_soc_component_update_bits(component,
  2934. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x80);
  2935. break;
  2936. case WSA_8_OHMS:
  2937. snd_soc_component_update_bits(component,
  2938. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xC0);
  2939. break;
  2940. case WSA_32_OHMS:
  2941. snd_soc_component_update_bits(component,
  2942. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xE0);
  2943. break;
  2944. default:
  2945. break;
  2946. }
  2947. snd_soc_component_update_bits(component,
  2948. LPASS_CDC_WSA2_ILIM_CFG1_1, 0x0F, sys_gain);
  2949. snd_soc_component_update_bits(component,
  2950. LPASS_CDC_WSA2_ILIM_CFG9, 0x30, (bat_cfg - 1) << 0x4);
  2951. /* Thesh */
  2952. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2953. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2954. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2955. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2956. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2957. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2958. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2959. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2960. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2961. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2962. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2963. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2964. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2965. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2966. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2967. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1_1, vth1);
  2968. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2_1, vth2);
  2969. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3_1, vth3);
  2970. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4_1, vth4);
  2971. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5_1, vth5);
  2972. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6_1, vth6);
  2973. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7_1, vth7);
  2974. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8_1, vth8);
  2975. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9_1, vth9);
  2976. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10_1, vth10);
  2977. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11_1, vth11);
  2978. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12_1, vth12);
  2979. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13_1, vth13);
  2980. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14_1, vth14);
  2981. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15_1, vth15);
  2982. }
  2983. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2984. lpass_cdc_wsa2_macro_reg_init[] = {
  2985. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2986. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2987. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x3E, 0x2e},
  2988. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2989. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2990. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x3E, 0x2e},
  2991. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2992. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2993. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2994. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2995. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2996. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2997. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2998. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2999. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  3000. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  3001. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  3002. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  3003. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  3004. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  3005. {LPASS_CDC_WSA2_LA_CFG, 0x3F, 0xF},
  3006. {LPASS_CDC_WSA2_PBR_CFG16, 0xFF, 0x42},
  3007. {LPASS_CDC_WSA2_PBR_CFG19, 0xFF, 0xFC},
  3008. {LPASS_CDC_WSA2_PBR_CFG20, 0xF0, 0x60},
  3009. {LPASS_CDC_WSA2_ILIM_CFG1, 0x70, 0x40},
  3010. {LPASS_CDC_WSA2_ILIM_CFG0, 0x03, 0x01},
  3011. {LPASS_CDC_WSA2_ILIM_CFG3, 0x1F, 0x15},
  3012. {LPASS_CDC_WSA2_LA_CFG_1, 0x3F, 0x0F},
  3013. {LPASS_CDC_WSA2_PBR_CFG16_1, 0xFF, 0x42},
  3014. {LPASS_CDC_WSA2_PBR_CFG21, 0xFF, 0xFC},
  3015. {LPASS_CDC_WSA2_PBR_CFG22, 0xF0, 0x60},
  3016. {LPASS_CDC_WSA2_ILIM_CFG1_1, 0x70, 0x40},
  3017. {LPASS_CDC_WSA2_ILIM_CFG0_1, 0x03, 0x01},
  3018. {LPASS_CDC_WSA2_ILIM_CFG4, 0x1F, 0x15},
  3019. {LPASS_CDC_WSA2_ILIM_CFG2_1, 0xFF, 0x2A},
  3020. {LPASS_CDC_WSA2_ILIM_CFG2, 0x3F, 0x1B},
  3021. {LPASS_CDC_WSA2_ILIM_CFG9, 0x0F, 0x05},
  3022. {LPASS_CDC_WSA2_IDLE_DETECT_CFG1, 0xFF, 0x1D},
  3023. };
  3024. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  3025. {
  3026. int i;
  3027. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  3028. snd_soc_component_update_bits(component,
  3029. lpass_cdc_wsa2_macro_reg_init[i].reg,
  3030. lpass_cdc_wsa2_macro_reg_init[i].mask,
  3031. lpass_cdc_wsa2_macro_reg_init[i].val);
  3032. lpass_cdc_wsa2_macro_init_pbr(component);
  3033. }
  3034. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  3035. {
  3036. int rc = 0;
  3037. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  3038. if (wsa2_priv == NULL) {
  3039. pr_err_ratelimited("%s: wsa2 priv data is NULL\n", __func__);
  3040. return -EINVAL;
  3041. }
  3042. if (!wsa2_priv->pre_dev_up && enable) {
  3043. pr_debug("%s: adsp is not up\n", __func__);
  3044. return -EINVAL;
  3045. }
  3046. if (enable) {
  3047. pm_runtime_get_sync(wsa2_priv->dev);
  3048. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  3049. rc = 0;
  3050. else
  3051. rc = -ENOTSYNC;
  3052. } else {
  3053. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3054. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3055. }
  3056. return rc;
  3057. }
  3058. static int wsa2_swrm_clock(void *handle, bool enable)
  3059. {
  3060. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  3061. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  3062. int ret = 0;
  3063. if (regmap == NULL) {
  3064. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  3065. return -EINVAL;
  3066. }
  3067. mutex_lock(&wsa2_priv->swr_clk_lock);
  3068. trace_printk("%s: %s swrm clock %s\n",
  3069. dev_name(wsa2_priv->dev), __func__,
  3070. (enable ? "enable" : "disable"));
  3071. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  3072. __func__, (enable ? "enable" : "disable"));
  3073. if (enable) {
  3074. pm_runtime_get_sync(wsa2_priv->dev);
  3075. if (wsa2_priv->swr_clk_users == 0) {
  3076. ret = msm_cdc_pinctrl_select_active_state(
  3077. wsa2_priv->wsa2_swr_gpio_p);
  3078. if (ret < 0) {
  3079. dev_err_ratelimited(wsa2_priv->dev,
  3080. "%s: wsa2 swr pinctrl enable failed\n",
  3081. __func__);
  3082. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3083. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3084. goto exit;
  3085. }
  3086. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  3087. if (ret < 0) {
  3088. msm_cdc_pinctrl_select_sleep_state(
  3089. wsa2_priv->wsa2_swr_gpio_p);
  3090. dev_err_ratelimited(wsa2_priv->dev,
  3091. "%s: wsa2 request clock enable failed\n",
  3092. __func__);
  3093. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3094. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3095. goto exit;
  3096. }
  3097. if (wsa2_priv->reset_swr)
  3098. regmap_update_bits(regmap,
  3099. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3100. 0x02, 0x02);
  3101. regmap_update_bits(regmap,
  3102. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3103. 0x01, 0x01);
  3104. if (wsa2_priv->reset_swr)
  3105. regmap_update_bits(regmap,
  3106. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3107. 0x02, 0x00);
  3108. regmap_update_bits(regmap,
  3109. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3110. 0x1C, 0x0C);
  3111. wsa2_priv->reset_swr = false;
  3112. }
  3113. wsa2_priv->swr_clk_users++;
  3114. pm_runtime_mark_last_busy(wsa2_priv->dev);
  3115. pm_runtime_put_autosuspend(wsa2_priv->dev);
  3116. } else {
  3117. if (wsa2_priv->swr_clk_users <= 0) {
  3118. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  3119. __func__);
  3120. wsa2_priv->swr_clk_users = 0;
  3121. goto exit;
  3122. }
  3123. wsa2_priv->swr_clk_users--;
  3124. if (wsa2_priv->swr_clk_users == 0) {
  3125. regmap_update_bits(regmap,
  3126. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3127. 0x01, 0x00);
  3128. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  3129. ret = msm_cdc_pinctrl_select_sleep_state(
  3130. wsa2_priv->wsa2_swr_gpio_p);
  3131. if (ret < 0) {
  3132. dev_err_ratelimited(wsa2_priv->dev,
  3133. "%s: wsa2 swr pinctrl disable failed\n",
  3134. __func__);
  3135. goto exit;
  3136. }
  3137. }
  3138. }
  3139. trace_printk("%s: %s swrm clock users: %d\n",
  3140. dev_name(wsa2_priv->dev), __func__,
  3141. wsa2_priv->swr_clk_users);
  3142. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  3143. __func__, wsa2_priv->swr_clk_users);
  3144. exit:
  3145. mutex_unlock(&wsa2_priv->swr_clk_lock);
  3146. return ret;
  3147. }
  3148. /* Thermal Functions */
  3149. static int lpass_cdc_wsa2_macro_get_max_state(
  3150. struct thermal_cooling_device *cdev,
  3151. unsigned long *state)
  3152. {
  3153. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3154. if (!wsa2_priv) {
  3155. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3156. return -EINVAL;
  3157. }
  3158. *state = wsa2_priv->thermal_max_state;
  3159. return 0;
  3160. }
  3161. static int lpass_cdc_wsa2_macro_get_cur_state(
  3162. struct thermal_cooling_device *cdev,
  3163. unsigned long *state)
  3164. {
  3165. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3166. if (!wsa2_priv) {
  3167. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3168. return -EINVAL;
  3169. }
  3170. *state = wsa2_priv->thermal_cur_state;
  3171. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  3172. return 0;
  3173. }
  3174. static int lpass_cdc_wsa2_macro_set_cur_state(
  3175. struct thermal_cooling_device *cdev,
  3176. unsigned long state)
  3177. {
  3178. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3179. if (!wsa2_priv || !wsa2_priv->dev) {
  3180. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3181. return -EINVAL;
  3182. }
  3183. if (state <= wsa2_priv->thermal_max_state) {
  3184. wsa2_priv->thermal_cur_state = state;
  3185. } else {
  3186. dev_err_ratelimited(wsa2_priv->dev,
  3187. "%s: incorrect requested state:%d\n",
  3188. __func__, state);
  3189. return -EINVAL;
  3190. }
  3191. dev_dbg(wsa2_priv->dev,
  3192. "%s: set the thermal current state to %d\n",
  3193. __func__, wsa2_priv->thermal_cur_state);
  3194. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work);
  3195. return 0;
  3196. }
  3197. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  3198. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  3199. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  3200. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  3201. };
  3202. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  3203. {
  3204. struct snd_soc_dapm_context *dapm =
  3205. snd_soc_component_get_dapm(component);
  3206. int ret;
  3207. struct device *wsa2_dev = NULL;
  3208. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3209. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  3210. if (!wsa2_dev) {
  3211. dev_err(component->dev,
  3212. "%s: null device for macro!\n", __func__);
  3213. return -EINVAL;
  3214. }
  3215. wsa2_priv = dev_get_drvdata(wsa2_dev);
  3216. if (!wsa2_priv) {
  3217. dev_err(component->dev,
  3218. "%s: priv is null for macro!\n", __func__);
  3219. return -EINVAL;
  3220. }
  3221. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa2_macro_dapm_widgets,
  3222. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  3223. if (ret < 0) {
  3224. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  3225. return ret;
  3226. }
  3227. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  3228. ARRAY_SIZE(wsa2_audio_map));
  3229. if (ret < 0) {
  3230. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  3231. return ret;
  3232. }
  3233. ret = snd_soc_dapm_new_widgets(dapm->card);
  3234. if (ret < 0) {
  3235. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  3236. return ret;
  3237. }
  3238. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa2_macro_snd_controls,
  3239. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  3240. if (ret < 0) {
  3241. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  3242. return ret;
  3243. }
  3244. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  3245. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  3246. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  3247. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  3248. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  3249. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  3250. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  3251. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  3252. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  3253. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  3254. snd_soc_dapm_sync(dapm);
  3255. wsa2_priv->component = component;
  3256. wsa2_priv->spkr_gain_offset = LPASS_CDC_WSA2_MACRO_GAIN_OFFSET_0_DB;
  3257. lpass_cdc_wsa2_macro_init_reg(component);
  3258. return 0;
  3259. }
  3260. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  3261. {
  3262. struct device *wsa2_dev = NULL;
  3263. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3264. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  3265. return -EINVAL;
  3266. wsa2_priv->component = NULL;
  3267. return 0;
  3268. }
  3269. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  3270. {
  3271. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3272. struct platform_device *pdev;
  3273. struct device_node *node;
  3274. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  3275. int ret;
  3276. u16 count = 0, ctrl_num = 0;
  3277. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  3278. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  3279. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3280. lpass_cdc_wsa2_macro_add_child_devices_work);
  3281. if (!wsa2_priv) {
  3282. pr_err("%s: Memory for wsa2_priv does not exist\n",
  3283. __func__);
  3284. return;
  3285. }
  3286. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3287. dev_err(wsa2_priv->dev,
  3288. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3289. return;
  3290. }
  3291. platdata = &wsa2_priv->swr_plat_data;
  3292. wsa2_priv->child_count = 0;
  3293. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  3294. if (strnstr(node->name, "wsa2_swr_master",
  3295. strlen("wsa2_swr_master")) != NULL)
  3296. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  3297. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3298. else if (strnstr(node->name, "msm_cdc_pinctrl",
  3299. strlen("msm_cdc_pinctrl")) != NULL)
  3300. strlcpy(plat_dev_name, node->name,
  3301. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3302. else
  3303. continue;
  3304. pdev = platform_device_alloc(plat_dev_name, -1);
  3305. if (!pdev) {
  3306. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  3307. __func__);
  3308. ret = -ENOMEM;
  3309. goto err;
  3310. }
  3311. pdev->dev.parent = wsa2_priv->dev;
  3312. pdev->dev.of_node = node;
  3313. if (strnstr(node->name, "wsa2_swr_master",
  3314. strlen("wsa2_swr_master")) != NULL) {
  3315. ret = platform_device_add_data(pdev, platdata,
  3316. sizeof(*platdata));
  3317. if (ret) {
  3318. dev_err(&pdev->dev,
  3319. "%s: cannot add plat data ctrl:%d\n",
  3320. __func__, ctrl_num);
  3321. goto fail_pdev_add;
  3322. }
  3323. temp = krealloc(swr_ctrl_data,
  3324. (ctrl_num + 1) * sizeof(
  3325. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  3326. GFP_KERNEL);
  3327. if (!temp) {
  3328. dev_err(&pdev->dev, "out of memory\n");
  3329. ret = -ENOMEM;
  3330. goto fail_pdev_add;
  3331. }
  3332. swr_ctrl_data = temp;
  3333. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  3334. ctrl_num++;
  3335. dev_dbg(&pdev->dev,
  3336. "%s: Adding soundwire ctrl device(s)\n",
  3337. __func__);
  3338. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  3339. }
  3340. ret = platform_device_add(pdev);
  3341. if (ret) {
  3342. dev_err(&pdev->dev,
  3343. "%s: Cannot add platform device\n",
  3344. __func__);
  3345. goto fail_pdev_add;
  3346. }
  3347. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  3348. wsa2_priv->pdev_child_devices[
  3349. wsa2_priv->child_count++] = pdev;
  3350. else
  3351. goto err;
  3352. }
  3353. return;
  3354. fail_pdev_add:
  3355. for (count = 0; count < wsa2_priv->child_count; count++)
  3356. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  3357. err:
  3358. return;
  3359. }
  3360. static void lpass_cdc_wsa2_macro_cooling_adjust_gain(struct work_struct *work)
  3361. {
  3362. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3363. u8 gain = 0;
  3364. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3365. lpass_cdc_wsa2_macro_cooling_work);
  3366. if (!wsa2_priv) {
  3367. pr_err("%s: priv is null for macro!\n",
  3368. __func__);
  3369. return;
  3370. }
  3371. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3372. dev_err(wsa2_priv->dev,
  3373. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3374. return;
  3375. }
  3376. /* Only adjust the volume when WSA2 clock is enabled */
  3377. if (wsa2_priv->dapm_mclk_enable) {
  3378. gain = (u8)(wsa2_priv->rx0_origin_gain -
  3379. wsa2_priv->thermal_cur_state);
  3380. snd_soc_component_update_bits(wsa2_priv->component,
  3381. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  3382. dev_dbg(wsa2_priv->dev,
  3383. "%s: RX0 current thermal state: %d, "
  3384. "adjusted gain: %#x\n",
  3385. __func__, wsa2_priv->thermal_cur_state, gain);
  3386. gain = (u8)(wsa2_priv->rx1_origin_gain -
  3387. wsa2_priv->thermal_cur_state);
  3388. snd_soc_component_update_bits(wsa2_priv->component,
  3389. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  3390. dev_dbg(wsa2_priv->dev,
  3391. "%s: RX1 current thermal state: %d, "
  3392. "adjusted gain: %#x\n",
  3393. __func__, wsa2_priv->thermal_cur_state, gain);
  3394. }
  3395. return;
  3396. }
  3397. static int lpass_cdc_wsa2_macro_read_array(struct platform_device *pdev,
  3398. const char *name, int num_values,
  3399. u32 *output)
  3400. {
  3401. u32 len, ret, size;
  3402. if (!of_find_property(pdev->dev.of_node, name, &size)) {
  3403. dev_info(&pdev->dev, "%s: missing %s\n", __func__, name);
  3404. return 0;
  3405. }
  3406. len = size / sizeof(u32);
  3407. if (len != num_values) {
  3408. dev_info(&pdev->dev, "%s: invalid number of %s\n", __func__, name);
  3409. return -EINVAL;
  3410. }
  3411. ret = of_property_read_u32_array(pdev->dev.of_node, name, output, len);
  3412. if (ret)
  3413. dev_info(&pdev->dev, "%s: Failed to read %s\n", __func__, name);
  3414. return 0;
  3415. }
  3416. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  3417. char __iomem *wsa2_io_base)
  3418. {
  3419. memset(ops, 0, sizeof(struct macro_ops));
  3420. ops->init = lpass_cdc_wsa2_macro_init;
  3421. ops->exit = lpass_cdc_wsa2_macro_deinit;
  3422. ops->io_base = wsa2_io_base;
  3423. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  3424. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  3425. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  3426. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  3427. }
  3428. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  3429. {
  3430. struct macro_ops ops;
  3431. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3432. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  3433. char __iomem *wsa2_io_base;
  3434. int ret = 0;
  3435. u32 is_used_wsa2_swr_gpio = 1;
  3436. u32 noise_gate_mode;
  3437. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3438. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3439. dev_err(&pdev->dev,
  3440. "%s: va-macro not registered yet, defer\n", __func__);
  3441. return -EPROBE_DEFER;
  3442. }
  3443. wsa2_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa2_macro_priv),
  3444. GFP_KERNEL);
  3445. if (!wsa2_priv)
  3446. return -ENOMEM;
  3447. wsa2_priv->pre_dev_up = true;
  3448. wsa2_priv->dev = &pdev->dev;
  3449. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3450. &wsa2_base_addr);
  3451. if (ret) {
  3452. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3453. __func__, "reg");
  3454. return ret;
  3455. }
  3456. ret = of_property_read_u32(pdev->dev.of_node, "wsa_data_fs_ctl_reg",
  3457. &wsa2_priv->wsa2_fs_ctl_reg);
  3458. if (ret) {
  3459. dev_dbg(&pdev->dev, "%s: error finding %s entry in dt\n",
  3460. __func__, "wsa_data_fs_ctl_reg");
  3461. }
  3462. if (!wsa2_priv->wsa2_fs_reg_base && wsa2_priv->wsa2_fs_ctl_reg)
  3463. wsa2_priv->wsa2_fs_reg_base = devm_ioremap(&pdev->dev,
  3464. wsa2_priv->wsa2_fs_ctl_reg, LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  3465. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  3466. NULL)) {
  3467. ret = of_property_read_u32(pdev->dev.of_node,
  3468. is_used_wsa2_swr_gpio_dt,
  3469. &is_used_wsa2_swr_gpio);
  3470. if (ret) {
  3471. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3472. __func__, is_used_wsa2_swr_gpio_dt);
  3473. is_used_wsa2_swr_gpio = 1;
  3474. }
  3475. }
  3476. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3477. "qcom,wsa2-swr-gpios", 0);
  3478. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  3479. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3480. __func__);
  3481. return -EINVAL;
  3482. }
  3483. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  3484. is_used_wsa2_swr_gpio) {
  3485. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3486. __func__);
  3487. return -EPROBE_DEFER;
  3488. }
  3489. msm_cdc_pinctrl_set_wakeup_capable(
  3490. wsa2_priv->wsa2_swr_gpio_p, false);
  3491. wsa2_io_base = devm_ioremap(&pdev->dev,
  3492. wsa2_base_addr, LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  3493. if (!wsa2_io_base) {
  3494. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3495. return -EINVAL;
  3496. }
  3497. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-rloads",
  3498. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_rload);
  3499. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-system-gains",
  3500. 2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1), wsa2_priv->wsa2_sys_gain);
  3501. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa-bat-cfgs",
  3502. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_bat_cfg);
  3503. wsa2_priv->wsa2_io_base = wsa2_io_base;
  3504. wsa2_priv->reset_swr = true;
  3505. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  3506. lpass_cdc_wsa2_macro_add_child_devices);
  3507. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work,
  3508. lpass_cdc_wsa2_macro_cooling_adjust_gain);
  3509. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  3510. wsa2_priv->swr_plat_data.read = NULL;
  3511. wsa2_priv->swr_plat_data.write = NULL;
  3512. wsa2_priv->swr_plat_data.bulk_write = NULL;
  3513. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  3514. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  3515. wsa2_priv->swr_plat_data.handle_irq = NULL;
  3516. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3517. &default_clk_id);
  3518. if (ret) {
  3519. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3520. __func__, "qcom,mux0-clk-id");
  3521. default_clk_id = WSA2_CORE_CLK;
  3522. }
  3523. wsa2_priv->default_clk_id = default_clk_id;
  3524. dev_set_drvdata(&pdev->dev, wsa2_priv);
  3525. mutex_init(&wsa2_priv->mclk_lock);
  3526. mutex_init(&wsa2_priv->swr_clk_lock);
  3527. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  3528. ops.clk_id_req = wsa2_priv->default_clk_id;
  3529. ops.default_clk_id = wsa2_priv->default_clk_id;
  3530. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  3531. if (ret < 0) {
  3532. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  3533. goto reg_macro_fail;
  3534. }
  3535. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  3536. ret = of_property_read_u32(pdev->dev.of_node,
  3537. "qcom,thermal-max-state",
  3538. &thermal_max_state);
  3539. if (ret) {
  3540. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3541. __func__, "qcom,thermal-max-state");
  3542. wsa2_priv->thermal_max_state =
  3543. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  3544. } else {
  3545. wsa2_priv->thermal_max_state = thermal_max_state;
  3546. }
  3547. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  3548. &pdev->dev,
  3549. wsa2_priv->dev->of_node,
  3550. "wsa2", wsa2_priv,
  3551. &wsa2_cooling_ops);
  3552. if (IS_ERR(wsa2_priv->tcdev)) {
  3553. dev_err(&pdev->dev,
  3554. "%s: failed to register wsa2 macro as cooling device\n",
  3555. __func__);
  3556. wsa2_priv->tcdev = NULL;
  3557. }
  3558. }
  3559. ret = of_property_read_u32(pdev->dev.of_node,
  3560. "qcom,noise-gate-mode", &noise_gate_mode);
  3561. if (ret) {
  3562. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3563. __func__, "qcom,noise-gate-mode");
  3564. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3565. } else {
  3566. if (noise_gate_mode >= IDLE_DETECT && noise_gate_mode <= NG3)
  3567. wsa2_priv->noise_gate_mode = noise_gate_mode;
  3568. else
  3569. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3570. }
  3571. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3572. pm_runtime_use_autosuspend(&pdev->dev);
  3573. pm_runtime_set_suspended(&pdev->dev);
  3574. pm_suspend_ignore_children(&pdev->dev, true);
  3575. pm_runtime_enable(&pdev->dev);
  3576. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  3577. return ret;
  3578. reg_macro_fail:
  3579. mutex_destroy(&wsa2_priv->mclk_lock);
  3580. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3581. return ret;
  3582. }
  3583. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  3584. {
  3585. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3586. u16 count = 0;
  3587. wsa2_priv = dev_get_drvdata(&pdev->dev);
  3588. if (!wsa2_priv)
  3589. return -EINVAL;
  3590. if (wsa2_priv->tcdev)
  3591. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  3592. for (count = 0; count < wsa2_priv->child_count &&
  3593. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  3594. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  3595. pm_runtime_disable(&pdev->dev);
  3596. pm_runtime_set_suspended(&pdev->dev);
  3597. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  3598. mutex_destroy(&wsa2_priv->mclk_lock);
  3599. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3600. return 0;
  3601. }
  3602. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  3603. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  3604. {}
  3605. };
  3606. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3607. SET_SYSTEM_SLEEP_PM_OPS(
  3608. pm_runtime_force_suspend,
  3609. pm_runtime_force_resume
  3610. )
  3611. SET_RUNTIME_PM_OPS(
  3612. lpass_cdc_runtime_suspend,
  3613. lpass_cdc_runtime_resume,
  3614. NULL
  3615. )
  3616. };
  3617. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  3618. .driver = {
  3619. .name = "lpass_cdc_wsa2_macro",
  3620. .owner = THIS_MODULE,
  3621. .pm = &lpass_cdc_dev_pm_ops,
  3622. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  3623. .suppress_bind_attrs = true,
  3624. },
  3625. .probe = lpass_cdc_wsa2_macro_probe,
  3626. .remove = lpass_cdc_wsa2_macro_remove,
  3627. };
  3628. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  3629. MODULE_DESCRIPTION("WSA2 macro driver");
  3630. MODULE_LICENSE("GPL v2");