lpass-cdc-wsa-macro.c 127 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/thermal.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/pcm_params.h>
  15. #include <sound/tlv.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-comp.h"
  21. #include "lpass-cdc-registers.h"
  22. #include "lpass-cdc-wsa-macro.h"
  23. #include "lpass-cdc-clk-rsc.h"
  24. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  25. #define LPASS_CDC_WSA_MACRO_MAX_OFFSET 0x1000
  26. #define LPASS_CDC_WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define LPASS_CDC_WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define LPASS_CDC_WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define LPASS_CDC_WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define LPASS_CDC_WSA_MACRO_CPS_RATES (48000)
  40. #define LPASS_CDC_WSA_MACRO_CPS_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  41. #define NUM_INTERPOLATORS 2
  42. #define LPASS_CDC_WSA_MACRO_MUX_INP_SHFT 0x3
  43. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK1 0x07
  44. #define LPASS_CDC_WSA_MACRO_MUX_INP_MASK2 0x38
  45. #define LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET 0x8
  46. #define LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET 0x4
  47. #define LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET \
  48. (LPASS_CDC_WSA_COMPANDER1_CTL0 - LPASS_CDC_WSA_COMPANDER0_CTL0)
  49. #define LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET \
  50. (LPASS_CDC_WSA_SOFTCLIP1_CRC - LPASS_CDC_WSA_SOFTCLIP0_CRC)
  51. #define LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET \
  52. (LPASS_CDC_WSA_RX1_RX_PATH_CTL - LPASS_CDC_WSA_RX0_RX_PATH_CTL)
  53. #define LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  54. #define LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  55. #define LPASS_CDC_WSA_MACRO_FS_RATE_MASK 0x0F
  56. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK 0x03
  57. #define LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK 0x18
  58. #define LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT 0x2
  59. #define LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE 11
  60. enum {
  61. LPASS_CDC_WSA_MACRO_RX0 = 0,
  62. LPASS_CDC_WSA_MACRO_RX1,
  63. LPASS_CDC_WSA_MACRO_RX_MIX,
  64. LPASS_CDC_WSA_MACRO_RX_MIX0 = LPASS_CDC_WSA_MACRO_RX_MIX,
  65. LPASS_CDC_WSA_MACRO_RX_MIX1,
  66. LPASS_CDC_WSA_MACRO_RX4,
  67. LPASS_CDC_WSA_MACRO_RX5,
  68. LPASS_CDC_WSA_MACRO_RX6,
  69. LPASS_CDC_WSA_MACRO_RX7,
  70. LPASS_CDC_WSA_MACRO_RX8,
  71. LPASS_CDC_WSA_MACRO_RX_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_WSA_MACRO_TX0 = 0,
  75. LPASS_CDC_WSA_MACRO_TX1,
  76. LPASS_CDC_WSA_MACRO_TX_MAX,
  77. };
  78. enum {
  79. LPASS_CDC_WSA_MACRO_EC0_MUX = 0,
  80. LPASS_CDC_WSA_MACRO_EC1_MUX,
  81. LPASS_CDC_WSA_MACRO_EC_MUX_MAX,
  82. };
  83. enum {
  84. LPASS_CDC_WSA_MACRO_COMP1, /* SPK_L */
  85. LPASS_CDC_WSA_MACRO_COMP2, /* SPK_R */
  86. LPASS_CDC_WSA_MACRO_COMP_MAX
  87. };
  88. enum {
  89. LPASS_CDC_WSA_MACRO_SOFTCLIP0, /* RX0 */
  90. LPASS_CDC_WSA_MACRO_SOFTCLIP1, /* RX1 */
  91. LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX
  92. };
  93. enum {
  94. INTn_1_INP_SEL_ZERO = 0,
  95. INTn_1_INP_SEL_RX0,
  96. INTn_1_INP_SEL_RX1,
  97. INTn_1_INP_SEL_RX2,
  98. INTn_1_INP_SEL_RX3,
  99. INTn_1_INP_SEL_RX4,
  100. INTn_1_INP_SEL_RX5,
  101. INTn_1_INP_SEL_RX6,
  102. INTn_1_INP_SEL_RX7,
  103. INTn_1_INP_SEL_RX8,
  104. INTn_1_INP_SEL_DEC0,
  105. INTn_1_INP_SEL_DEC1,
  106. };
  107. enum {
  108. INTn_2_INP_SEL_ZERO = 0,
  109. INTn_2_INP_SEL_RX0,
  110. INTn_2_INP_SEL_RX1,
  111. INTn_2_INP_SEL_RX2,
  112. INTn_2_INP_SEL_RX3,
  113. INTn_2_INP_SEL_RX4,
  114. INTn_2_INP_SEL_RX5,
  115. INTn_2_INP_SEL_RX6,
  116. INTn_2_INP_SEL_RX7,
  117. INTn_2_INP_SEL_RX8,
  118. };
  119. enum {
  120. IDLE_DETECT,
  121. NG1,
  122. NG2,
  123. NG3,
  124. };
  125. static struct lpass_cdc_comp_setting comp_setting_table[G_MAX_DB] = {
  126. {42, 0, 42},
  127. {39, 0, 42},
  128. {36, 0, 42},
  129. {33, 0, 42},
  130. {30, 0, 42},
  131. {27, 0, 42},
  132. {24, 0, 42},
  133. {21, 0, 42},
  134. {18, 0, 42},
  135. };
  136. struct interp_sample_rate {
  137. int sample_rate;
  138. int rate_val;
  139. };
  140. /*
  141. * Structure used to update codec
  142. * register defaults after reset
  143. */
  144. struct lpass_cdc_wsa_macro_reg_mask_val {
  145. u16 reg;
  146. u8 mask;
  147. u8 val;
  148. };
  149. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  150. {8000, 0x0}, /* 8K */
  151. {16000, 0x1}, /* 16K */
  152. {24000, -EINVAL},/* 24K */
  153. {32000, 0x3}, /* 32K */
  154. {48000, 0x4}, /* 48K */
  155. {96000, 0x5}, /* 96K */
  156. {192000, 0x6}, /* 192K */
  157. {384000, 0x7}, /* 384K */
  158. {44100, 0x8}, /* 44.1K */
  159. };
  160. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  161. {48000, 0x4}, /* 48K */
  162. {96000, 0x5}, /* 96K */
  163. {192000, 0x6}, /* 192K */
  164. };
  165. #define LPASS_CDC_WSA_MACRO_SWR_STRING_LEN 80
  166. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable);
  167. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  168. struct snd_pcm_hw_params *params,
  169. struct snd_soc_dai *dai);
  170. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  171. unsigned int *tx_num, unsigned int *tx_slot,
  172. unsigned int *rx_num, unsigned int *rx_slot);
  173. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  174. #define LPASS_CDC_WSA_MACRO_VTH_TO_REG(vth) ((vth) == 0 ? 255 : (vth))
  175. /* Hold instance to soundwire platform device */
  176. struct lpass_cdc_wsa_macro_swr_ctrl_data {
  177. struct platform_device *wsa_swr_pdev;
  178. };
  179. static int lpass_cdc_wsa_macro_enable_vi_decimator(struct snd_soc_component *component);
  180. #define LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  181. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  182. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  183. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  184. .tlv.p = (tlv_array), \
  185. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  186. .put = lpass_cdc_wsa_macro_set_digital_volume, \
  187. .private_value = (unsigned long)&(struct soc_mixer_control) \
  188. {.reg = xreg, .rreg = xreg, \
  189. .min = xmin, .max = xmax, \
  190. .sign_bit = 7,} }
  191. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data {
  192. void *handle; /* holds codec private data */
  193. int (*read)(void *handle, int reg);
  194. int (*write)(void *handle, int reg, int val);
  195. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  196. int (*clk)(void *handle, bool enable);
  197. int (*core_vote)(void *handle, bool enable);
  198. int (*handle_irq)(void *handle,
  199. irqreturn_t (*swrm_irq_handler)(int irq,
  200. void *data),
  201. void *swrm_handle,
  202. int action);
  203. };
  204. enum {
  205. LPASS_CDC_WSA_MACRO_AIF_INVALID = 0,
  206. LPASS_CDC_WSA_MACRO_AIF1_PB,
  207. LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  208. LPASS_CDC_WSA_MACRO_AIF_VI,
  209. LPASS_CDC_WSA_MACRO_AIF_ECHO,
  210. LPASS_CDC_WSA_MACRO_AIF_CPS,
  211. LPASS_CDC_WSA_MACRO_MAX_DAIS,
  212. };
  213. #define LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX 3
  214. /*
  215. * @dev: wsa macro device pointer
  216. * @comp_enabled: compander enable mixer value set
  217. * @ec_hq: echo HQ enable mixer value set
  218. * @prim_int_users: Users of interpolator
  219. * @wsa_mclk_users: WSA MCLK users count
  220. * @swr_clk_users: SWR clk users count
  221. * @vi_feed_value: VI sense mask
  222. * @mclk_lock: to lock mclk operations
  223. * @swr_clk_lock: to lock swr master clock operations
  224. * @swr_ctrl_data: SoundWire data structure
  225. * @swr_plat_data: Soundwire platform data
  226. * @lpass_cdc_wsa_macro_add_child_devices_work: work for adding child devices
  227. * @wsa_swr_gpio_p: used by pinctrl API
  228. * @component: codec handle
  229. * @rx_0_count: RX0 interpolation users
  230. * @rx_1_count: RX1 interpolation users
  231. * @active_ch_mask: channel mask for all AIF DAIs
  232. * @active_ch_cnt: channel count of all AIF DAIs
  233. * @rx_port_value: mixer ctl value of WSA RX MUXes
  234. * @wsa_io_base: Base address of WSA macro addr space
  235. * @wsa_sys_gain System gain value, see wsa driver
  236. * @wsa_bat_cfg Battery Configuration value, see wsa driver
  237. * @wsa_rload Resistor load value for WSA Speaker, see wsa driver
  238. */
  239. struct lpass_cdc_wsa_macro_priv {
  240. struct device *dev;
  241. int comp_enabled[LPASS_CDC_WSA_MACRO_COMP_MAX];
  242. int comp_mode[LPASS_CDC_WSA_MACRO_COMP_MAX];
  243. int ec_hq[LPASS_CDC_WSA_MACRO_RX1 + 1];
  244. u16 prim_int_users[LPASS_CDC_WSA_MACRO_RX1 + 1];
  245. u16 wsa_mclk_users;
  246. u16 swr_clk_users;
  247. bool dapm_mclk_enable;
  248. bool reset_swr;
  249. unsigned int vi_feed_value;
  250. struct mutex mclk_lock;
  251. struct mutex swr_clk_lock;
  252. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data;
  253. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data swr_plat_data;
  254. struct work_struct lpass_cdc_wsa_macro_add_child_devices_work;
  255. struct device_node *wsa_swr_gpio_p;
  256. struct snd_soc_component *component;
  257. int rx_0_count;
  258. int rx_1_count;
  259. unsigned long active_ch_mask[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  260. unsigned long active_ch_cnt[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  261. u16 bit_width[LPASS_CDC_WSA_MACRO_MAX_DAIS];
  262. int rx_port_value[LPASS_CDC_WSA_MACRO_RX_MAX];
  263. char __iomem *wsa_io_base;
  264. struct platform_device *pdev_child_devices
  265. [LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX];
  266. int child_count;
  267. int wsa_spkrrecv;
  268. int spkr_gain_offset;
  269. int spkr_mode;
  270. int is_softclip_on[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  271. int softclip_clk_users[LPASS_CDC_WSA_MACRO_SOFTCLIP_MAX];
  272. char __iomem *mclk_mode_muxsel;
  273. u16 default_clk_id;
  274. u32 pcm_rate_vi;
  275. int wsa_digital_mute_status[LPASS_CDC_WSA_MACRO_RX_MAX];
  276. u8 rx0_origin_gain;
  277. u8 rx1_origin_gain;
  278. struct thermal_cooling_device *tcdev;
  279. uint32_t thermal_cur_state;
  280. uint32_t thermal_max_state;
  281. struct work_struct lpass_cdc_wsa_macro_cooling_work;
  282. bool pbr_enable;
  283. u32 wsa_sys_gain[2 * (LPASS_CDC_WSA_MACRO_RX1 + 1)];
  284. u32 wsa_bat_cfg[LPASS_CDC_WSA_MACRO_RX1 + 1];
  285. u32 wsa_rload[LPASS_CDC_WSA_MACRO_RX1 + 1];
  286. u32 wsa_fs_ctl_reg;
  287. u8 idle_detect_en;
  288. int noise_gate_mode;
  289. bool pre_dev_up;
  290. int pbr_clk_users;
  291. char __iomem *wsa_fs_reg_base;
  292. };
  293. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[];
  294. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  295. static const char *const rx_text[] = {
  296. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
  297. "RX5", "RX6", "RX7", "RX8", "DEC0", "DEC1"
  298. };
  299. static const char *const rx_mix_text[] = {
  300. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "RX6", "RX7", "RX8"
  301. };
  302. static const char *const rx_mix_ec_text[] = {
  303. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  304. };
  305. static const char *const rx_mux_text[] = {
  306. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  307. };
  308. static const char *const rx_sidetone_mix_text[] = {
  309. "ZERO", "SRC0"
  310. };
  311. static const char * const lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text[] = {
  312. "OFF", "ON"
  313. };
  314. static const char * const lpass_cdc_wsa_macro_comp_mode_text[] = {
  315. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  316. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  317. };
  318. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  319. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  320. };
  321. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  322. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  323. };
  324. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  325. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_text);
  326. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa_macro_comp_mode_enum,
  327. lpass_cdc_wsa_macro_comp_mode_text);
  328. /* RX INT0 */
  329. static const struct soc_enum rx0_prim_inp0_chain_enum =
  330. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  331. 0, 12, rx_text);
  332. static const struct soc_enum rx0_prim_inp1_chain_enum =
  333. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  334. 3, 12, rx_text);
  335. static const struct soc_enum rx0_prim_inp2_chain_enum =
  336. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  337. 3, 12, rx_text);
  338. static const struct soc_enum rx0_mix_chain_enum =
  339. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  340. 0, 10, rx_mix_text);
  341. static const struct soc_enum rx0_sidetone_mix_enum =
  342. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  343. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  344. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  345. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  346. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  347. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  348. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  349. static const struct snd_kcontrol_new rx0_mix_mux =
  350. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  351. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  352. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  353. /* RX INT1 */
  354. static const struct soc_enum rx1_prim_inp0_chain_enum =
  355. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  356. 0, 12, rx_text);
  357. static const struct soc_enum rx1_prim_inp1_chain_enum =
  358. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  359. 3, 12, rx_text);
  360. static const struct soc_enum rx1_prim_inp2_chain_enum =
  361. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  362. 3, 12, rx_text);
  363. static const struct soc_enum rx1_mix_chain_enum =
  364. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  365. 0, 10, rx_mix_text);
  366. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  367. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  368. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  369. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  370. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  371. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  372. static const struct snd_kcontrol_new rx1_mix_mux =
  373. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  374. static const struct soc_enum rx_mix_ec0_enum =
  375. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  376. 0, 3, rx_mix_ec_text);
  377. static const struct soc_enum rx_mix_ec1_enum =
  378. SOC_ENUM_SINGLE(LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  379. 3, 3, rx_mix_ec_text);
  380. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  381. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  382. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  383. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  384. static struct snd_soc_dai_ops lpass_cdc_wsa_macro_dai_ops = {
  385. .hw_params = lpass_cdc_wsa_macro_hw_params,
  386. .get_channel_map = lpass_cdc_wsa_macro_get_channel_map,
  387. .mute_stream = lpass_cdc_wsa_macro_mute_stream,
  388. };
  389. static struct snd_soc_dai_driver lpass_cdc_wsa_macro_dai[] = {
  390. {
  391. .name = "wsa_macro_rx1",
  392. .id = LPASS_CDC_WSA_MACRO_AIF1_PB,
  393. .playback = {
  394. .stream_name = "WSA_AIF1 Playback",
  395. .rates = LPASS_CDC_WSA_MACRO_RX_RATES,
  396. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  397. .rate_max = 384000,
  398. .rate_min = 8000,
  399. .channels_min = 1,
  400. .channels_max = 2,
  401. },
  402. .ops = &lpass_cdc_wsa_macro_dai_ops,
  403. },
  404. {
  405. .name = "wsa_macro_rx_mix",
  406. .id = LPASS_CDC_WSA_MACRO_AIF_MIX1_PB,
  407. .playback = {
  408. .stream_name = "WSA_AIF_MIX1 Playback",
  409. .rates = LPASS_CDC_WSA_MACRO_RX_MIX_RATES,
  410. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  411. .rate_max = 192000,
  412. .rate_min = 48000,
  413. .channels_min = 1,
  414. .channels_max = 2,
  415. },
  416. .ops = &lpass_cdc_wsa_macro_dai_ops,
  417. },
  418. {
  419. .name = "wsa_macro_vifeedback",
  420. .id = LPASS_CDC_WSA_MACRO_AIF_VI,
  421. .capture = {
  422. .stream_name = "WSA_AIF_VI Capture",
  423. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  424. .formats = LPASS_CDC_WSA_MACRO_RX_FORMATS,
  425. .rate_max = 48000,
  426. .rate_min = 8000,
  427. .channels_min = 1,
  428. .channels_max = 4,
  429. },
  430. .ops = &lpass_cdc_wsa_macro_dai_ops,
  431. },
  432. {
  433. .name = "wsa_macro_echo",
  434. .id = LPASS_CDC_WSA_MACRO_AIF_ECHO,
  435. .capture = {
  436. .stream_name = "WSA_AIF_ECHO Capture",
  437. .rates = LPASS_CDC_WSA_MACRO_ECHO_RATES,
  438. .formats = LPASS_CDC_WSA_MACRO_ECHO_FORMATS,
  439. .rate_max = 48000,
  440. .rate_min = 8000,
  441. .channels_min = 1,
  442. .channels_max = 2,
  443. },
  444. .ops = &lpass_cdc_wsa_macro_dai_ops,
  445. },
  446. {
  447. .name = "wsa_macro_cpsfeedback",
  448. .id = LPASS_CDC_WSA_MACRO_AIF_CPS,
  449. .capture = {
  450. .stream_name = "WSA_AIF_CPS Capture",
  451. .rates = LPASS_CDC_WSA_MACRO_CPS_RATES,
  452. .formats = LPASS_CDC_WSA_MACRO_CPS_FORMATS,
  453. .rate_max = 48000,
  454. .rate_min = 48000,
  455. .channels_min = 1,
  456. .channels_max = 2,
  457. },
  458. .ops = &lpass_cdc_wsa_macro_dai_ops,
  459. },
  460. };
  461. static bool lpass_cdc_wsa_macro_get_data(struct snd_soc_component *component,
  462. struct device **wsa_dev,
  463. struct lpass_cdc_wsa_macro_priv **wsa_priv,
  464. const char *func_name)
  465. {
  466. *wsa_dev = lpass_cdc_get_device_ptr(component->dev,
  467. WSA_MACRO);
  468. if (!(*wsa_dev)) {
  469. dev_err_ratelimited(component->dev,
  470. "%s: null device for macro!\n", func_name);
  471. return false;
  472. }
  473. *wsa_priv = dev_get_drvdata((*wsa_dev));
  474. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  475. dev_err_ratelimited(component->dev,
  476. "%s: priv is null for macro!\n", func_name);
  477. return false;
  478. }
  479. return true;
  480. }
  481. static int lpass_cdc_wsa_macro_set_port_map(struct snd_soc_component *component,
  482. u32 usecase, u32 size, void *data)
  483. {
  484. struct device *wsa_dev = NULL;
  485. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  486. struct swrm_port_config port_cfg;
  487. int ret = 0;
  488. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  489. return -EINVAL;
  490. memset(&port_cfg, 0, sizeof(port_cfg));
  491. port_cfg.uc = usecase;
  492. port_cfg.size = size;
  493. port_cfg.params = data;
  494. if (wsa_priv->swr_ctrl_data)
  495. ret = swrm_wcd_notify(
  496. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  497. SWR_SET_PORT_MAP, &port_cfg);
  498. return ret;
  499. }
  500. static int lpass_cdc_wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  501. u8 int_prim_fs_rate_reg_val,
  502. u32 sample_rate)
  503. {
  504. u8 int_1_mix1_inp;
  505. u32 j, port;
  506. u16 int_mux_cfg0, int_mux_cfg1;
  507. u16 int_fs_reg;
  508. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  509. u8 inp0_sel, inp1_sel, inp2_sel;
  510. struct snd_soc_component *component = dai->component;
  511. struct device *wsa_dev = NULL;
  512. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  513. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  514. return -EINVAL;
  515. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  516. LPASS_CDC_WSA_MACRO_RX_MAX) {
  517. int_1_mix1_inp = port;
  518. if ((int_1_mix1_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  519. (int_1_mix1_inp > LPASS_CDC_WSA_MACRO_RX_MAX)) {
  520. dev_err_ratelimited(wsa_dev,
  521. "%s: Invalid RX port, Dai ID is %d\n",
  522. __func__, dai->id);
  523. return -EINVAL;
  524. }
  525. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  526. /*
  527. * Loop through all interpolator MUX inputs and find out
  528. * to which interpolator input, the cdc_dma rx port
  529. * is connected
  530. */
  531. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  532. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA_MACRO_MUX_CFG1_OFFSET;
  533. int_mux_cfg0_val = snd_soc_component_read(component,
  534. int_mux_cfg0);
  535. int_mux_cfg1_val = snd_soc_component_read(component,
  536. int_mux_cfg1);
  537. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  538. inp1_sel = (int_mux_cfg0_val >>
  539. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  540. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  541. inp2_sel = (int_mux_cfg1_val >>
  542. LPASS_CDC_WSA_MACRO_MUX_INP_SHFT) &
  543. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  544. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  545. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  546. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  547. int_fs_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  548. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  549. dev_dbg(wsa_dev,
  550. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  551. __func__, dai->id, j);
  552. dev_dbg(wsa_dev,
  553. "%s: set INT%u_1 sample rate to %u\n",
  554. __func__, j, sample_rate);
  555. /* sample_rate is in Hz */
  556. snd_soc_component_update_bits(component,
  557. int_fs_reg,
  558. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  559. int_prim_fs_rate_reg_val);
  560. }
  561. int_mux_cfg0 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  562. }
  563. }
  564. return 0;
  565. }
  566. static int lpass_cdc_wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  567. u8 int_mix_fs_rate_reg_val,
  568. u32 sample_rate)
  569. {
  570. u8 int_2_inp;
  571. u32 j, port;
  572. u16 int_mux_cfg1, int_fs_reg;
  573. u8 int_mux_cfg1_val;
  574. struct snd_soc_component *component = dai->component;
  575. struct device *wsa_dev = NULL;
  576. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  577. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  578. return -EINVAL;
  579. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  580. LPASS_CDC_WSA_MACRO_RX_MAX) {
  581. int_2_inp = port;
  582. if ((int_2_inp < LPASS_CDC_WSA_MACRO_RX0) ||
  583. (int_2_inp > LPASS_CDC_WSA_MACRO_RX_MIX1)) {
  584. dev_err_ratelimited(wsa_dev,
  585. "%s: Invalid RX port, Dai ID is %d\n",
  586. __func__, dai->id);
  587. return -EINVAL;
  588. }
  589. int_mux_cfg1 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  590. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  591. int_mux_cfg1_val = snd_soc_component_read(component,
  592. int_mux_cfg1) &
  593. LPASS_CDC_WSA_MACRO_MUX_INP_MASK1;
  594. if (int_mux_cfg1_val == int_2_inp +
  595. INTn_2_INP_SEL_RX0) {
  596. int_fs_reg =
  597. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  598. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * j;
  599. dev_dbg(wsa_dev,
  600. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  601. __func__, dai->id, j);
  602. dev_dbg(wsa_dev,
  603. "%s: set INT%u_2 sample rate to %u\n",
  604. __func__, j, sample_rate);
  605. snd_soc_component_update_bits(component,
  606. int_fs_reg,
  607. LPASS_CDC_WSA_MACRO_FS_RATE_MASK,
  608. int_mix_fs_rate_reg_val);
  609. }
  610. int_mux_cfg1 += LPASS_CDC_WSA_MACRO_MUX_CFG_OFFSET;
  611. }
  612. }
  613. return 0;
  614. }
  615. static int lpass_cdc_wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  616. u32 sample_rate)
  617. {
  618. int rate_val = 0;
  619. int i, ret;
  620. /* set mixing path rate */
  621. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  622. if (sample_rate ==
  623. int_mix_sample_rate_val[i].sample_rate) {
  624. rate_val =
  625. int_mix_sample_rate_val[i].rate_val;
  626. break;
  627. }
  628. }
  629. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  630. (rate_val < 0))
  631. goto prim_rate;
  632. ret = lpass_cdc_wsa_macro_set_mix_interpolator_rate(dai,
  633. (u8) rate_val, sample_rate);
  634. prim_rate:
  635. /* set primary path sample rate */
  636. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  637. if (sample_rate ==
  638. int_prim_sample_rate_val[i].sample_rate) {
  639. rate_val =
  640. int_prim_sample_rate_val[i].rate_val;
  641. break;
  642. }
  643. }
  644. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  645. (rate_val < 0))
  646. return -EINVAL;
  647. ret = lpass_cdc_wsa_macro_set_prim_interpolator_rate(dai,
  648. (u8) rate_val, sample_rate);
  649. return ret;
  650. }
  651. static int lpass_cdc_wsa_macro_hw_params(struct snd_pcm_substream *substream,
  652. struct snd_pcm_hw_params *params,
  653. struct snd_soc_dai *dai)
  654. {
  655. struct snd_soc_component *component = dai->component;
  656. int ret;
  657. struct device *wsa_dev = NULL;
  658. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  659. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  660. return -EINVAL;
  661. wsa_priv = dev_get_drvdata(wsa_dev);
  662. if (!wsa_priv)
  663. return -EINVAL;
  664. dev_dbg(component->dev,
  665. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  666. dai->name, dai->id, params_rate(params),
  667. params_channels(params));
  668. switch (substream->stream) {
  669. case SNDRV_PCM_STREAM_PLAYBACK:
  670. ret = lpass_cdc_wsa_macro_set_interpolator_rate(dai, params_rate(params));
  671. if (ret) {
  672. dev_err_ratelimited(component->dev,
  673. "%s: cannot set sample rate: %u\n",
  674. __func__, params_rate(params));
  675. return ret;
  676. }
  677. switch (params_width(params)) {
  678. case 16:
  679. wsa_priv->bit_width[dai->id] = 16;
  680. break;
  681. case 24:
  682. wsa_priv->bit_width[dai->id] = 24;
  683. break;
  684. case 32:
  685. wsa_priv->bit_width[dai->id] = 32;
  686. break;
  687. default:
  688. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  689. __func__, params_width(params));
  690. return -EINVAL;
  691. }
  692. break;
  693. case SNDRV_PCM_STREAM_CAPTURE:
  694. if (dai->id == LPASS_CDC_WSA_MACRO_AIF_VI)
  695. wsa_priv->pcm_rate_vi = params_rate(params);
  696. switch (params_width(params)) {
  697. case 16:
  698. wsa_priv->bit_width[dai->id] = 16;
  699. break;
  700. case 24:
  701. wsa_priv->bit_width[dai->id] = 24;
  702. break;
  703. case 32:
  704. wsa_priv->bit_width[dai->id] = 32;
  705. break;
  706. default:
  707. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  708. __func__, params_width(params));
  709. return -EINVAL;
  710. }
  711. break;
  712. default:
  713. break;
  714. }
  715. return 0;
  716. }
  717. static int lpass_cdc_wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  718. unsigned int *tx_num, unsigned int *tx_slot,
  719. unsigned int *rx_num, unsigned int *rx_slot)
  720. {
  721. struct snd_soc_component *component = dai->component;
  722. struct device *wsa_dev = NULL;
  723. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  724. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  725. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  726. return -EINVAL;
  727. wsa_priv = dev_get_drvdata(wsa_dev);
  728. if (!wsa_priv)
  729. return -EINVAL;
  730. switch (dai->id) {
  731. case LPASS_CDC_WSA_MACRO_AIF_VI:
  732. for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
  733. LPASS_CDC_WSA_MACRO_TX_MAX) {
  734. mask |= (1 << temp);
  735. if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
  736. break;
  737. }
  738. if (mask & 0x0C)
  739. mask = mask >> 0x2;
  740. *tx_slot = mask;
  741. *tx_num = cnt;
  742. break;
  743. case LPASS_CDC_WSA_MACRO_AIF_CPS:
  744. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  745. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  746. break;
  747. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  748. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  749. for_each_set_bit(temp, &wsa_priv->active_ch_mask[dai->id],
  750. LPASS_CDC_WSA_MACRO_RX_MAX) {
  751. mask |= (1 << temp);
  752. if (++cnt == LPASS_CDC_WSA_MACRO_MAX_DMA_CH_PER_PORT)
  753. break;
  754. }
  755. if (mask & 0x0C)
  756. mask = mask >> 0x2;
  757. *rx_slot = mask;
  758. *rx_num = cnt;
  759. break;
  760. case LPASS_CDC_WSA_MACRO_AIF_ECHO:
  761. val = snd_soc_component_read(component,
  762. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  763. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX1_MASK) {
  764. mask |= 0x2;
  765. cnt++;
  766. }
  767. if (val & LPASS_CDC_WSA_MACRO_EC_MIX_TX0_MASK) {
  768. mask |= 0x1;
  769. cnt++;
  770. }
  771. *tx_slot = mask;
  772. *tx_num = cnt;
  773. break;
  774. default:
  775. dev_err_ratelimited(wsa_dev, "%s: Invalid AIF\n", __func__);
  776. break;
  777. }
  778. return 0;
  779. }
  780. static void lpass_cdc_wsa_unmute_interpolator(struct snd_soc_dai *dai)
  781. {
  782. struct snd_soc_component *component = dai->component;
  783. uint16_t j = 0, reg = 0, mix_reg = 0;
  784. switch (dai->id) {
  785. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  786. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  787. for (j = 0; j < NUM_INTERPOLATORS; ++j) {
  788. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  789. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  790. mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  791. (j * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  792. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  793. snd_soc_component_update_bits(component, mix_reg, 0x10, 0x00);
  794. }
  795. }
  796. }
  797. static int lpass_cdc_wsa_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  798. {
  799. struct snd_soc_component *component = dai->component;
  800. struct device *wsa_dev = NULL;
  801. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  802. bool adie_lb = false;
  803. uint32_t temp;
  804. if (mute)
  805. return 0;
  806. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  807. return -EINVAL;
  808. switch (dai->id) {
  809. case LPASS_CDC_WSA_MACRO_AIF1_PB:
  810. case LPASS_CDC_WSA_MACRO_AIF_MIX1_PB:
  811. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  812. lpass_cdc_wsa_unmute_interpolator(dai);
  813. lpass_cdc_wsa_macro_enable_vi_decimator(component);
  814. break;
  815. default:
  816. break;
  817. }
  818. if ((test_bit(LPASS_CDC_WSA_MACRO_RX4,
  819. &wsa_priv->active_ch_mask[dai->id]) ||
  820. test_bit(LPASS_CDC_WSA_MACRO_RX5,
  821. &wsa_priv->active_ch_mask[dai->id])) &&
  822. wsa_priv->wsa_fs_reg_base) {
  823. temp = ioread32(wsa_priv->wsa_fs_reg_base);
  824. if (temp != 0) {
  825. temp = 0;
  826. iowrite32(temp, wsa_priv->wsa_fs_reg_base);
  827. }
  828. dev_dbg(wsa_dev, "%s: LPASS_WSA_FS_CTL : %d", __func__, temp);
  829. }
  830. return 0;
  831. }
  832. static int lpass_cdc_wsa_macro_mclk_enable(
  833. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  834. bool mclk_enable, bool dapm)
  835. {
  836. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  837. int ret = 0;
  838. if (regmap == NULL) {
  839. dev_err_ratelimited(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  840. return -EINVAL;
  841. }
  842. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  843. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  844. mutex_lock(&wsa_priv->mclk_lock);
  845. if (mclk_enable) {
  846. if (wsa_priv->wsa_mclk_users == 0) {
  847. ret = lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  848. wsa_priv->default_clk_id,
  849. wsa_priv->default_clk_id,
  850. true);
  851. if (ret < 0) {
  852. dev_err_ratelimited(wsa_priv->dev,
  853. "%s: wsa request clock enable failed\n",
  854. __func__);
  855. goto exit;
  856. }
  857. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  858. true);
  859. regcache_mark_dirty(regmap);
  860. regcache_sync_region(regmap,
  861. WSA_START_OFFSET,
  862. WSA_MAX_OFFSET);
  863. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  864. regmap_update_bits(regmap,
  865. LPASS_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  866. regmap_update_bits(regmap,
  867. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  868. 0x01, 0x01);
  869. /* Toggle fs_cntr_clr bit*/
  870. regmap_update_bits(regmap,
  871. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  872. 0x02, 0x02);
  873. regmap_update_bits(regmap,
  874. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  875. 0x02, 0x0);
  876. regmap_update_bits(regmap,
  877. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  878. 0x01, 0x01);
  879. }
  880. wsa_priv->wsa_mclk_users++;
  881. } else {
  882. if (wsa_priv->wsa_mclk_users <= 0) {
  883. dev_err_ratelimited(wsa_priv->dev, "%s: clock already disabled\n",
  884. __func__);
  885. wsa_priv->wsa_mclk_users = 0;
  886. goto exit;
  887. }
  888. wsa_priv->wsa_mclk_users--;
  889. if (wsa_priv->wsa_mclk_users == 0) {
  890. regmap_update_bits(regmap,
  891. LPASS_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  892. 0x01, 0x00);
  893. regmap_update_bits(regmap,
  894. LPASS_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  895. 0x01, 0x00);
  896. lpass_cdc_clk_rsc_fs_gen_request(wsa_priv->dev,
  897. false);
  898. lpass_cdc_clk_rsc_request_clock(wsa_priv->dev,
  899. wsa_priv->default_clk_id,
  900. wsa_priv->default_clk_id,
  901. false);
  902. }
  903. }
  904. exit:
  905. mutex_unlock(&wsa_priv->mclk_lock);
  906. return ret;
  907. }
  908. static int lpass_cdc_wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  909. struct snd_kcontrol *kcontrol, int event)
  910. {
  911. struct snd_soc_component *component =
  912. snd_soc_dapm_to_component(w->dapm);
  913. int ret = 0;
  914. struct device *wsa_dev = NULL;
  915. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  916. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  917. return -EINVAL;
  918. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  919. switch (event) {
  920. case SND_SOC_DAPM_PRE_PMU:
  921. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  922. if (ret)
  923. wsa_priv->dapm_mclk_enable = false;
  924. else
  925. wsa_priv->dapm_mclk_enable = true;
  926. break;
  927. case SND_SOC_DAPM_POST_PMD:
  928. if (wsa_priv->dapm_mclk_enable) {
  929. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  930. wsa_priv->dapm_mclk_enable = false;
  931. }
  932. break;
  933. default:
  934. dev_err_ratelimited(wsa_priv->dev,
  935. "%s: invalid DAPM event %d\n", __func__, event);
  936. ret = -EINVAL;
  937. }
  938. return ret;
  939. }
  940. static int lpass_cdc_wsa_macro_event_handler(struct snd_soc_component *component,
  941. u16 event, u32 data)
  942. {
  943. struct device *wsa_dev = NULL;
  944. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  945. int ret = 0;
  946. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  947. return -EINVAL;
  948. switch (event) {
  949. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  950. wsa_priv->pre_dev_up = false;
  951. trace_printk("%s, enter SSR down\n", __func__);
  952. if (wsa_priv->swr_ctrl_data) {
  953. swrm_wcd_notify(
  954. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  955. SWR_DEVICE_SSR_DOWN, NULL);
  956. }
  957. if ((!pm_runtime_enabled(wsa_dev) ||
  958. !pm_runtime_suspended(wsa_dev))) {
  959. ret = lpass_cdc_runtime_suspend(wsa_dev);
  960. if (!ret) {
  961. pm_runtime_disable(wsa_dev);
  962. pm_runtime_set_suspended(wsa_dev);
  963. pm_runtime_enable(wsa_dev);
  964. }
  965. }
  966. break;
  967. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  968. break;
  969. case LPASS_CDC_MACRO_EVT_SSR_UP:
  970. trace_printk("%s, enter SSR up\n", __func__);
  971. wsa_priv->pre_dev_up = true;
  972. /* reset swr after ssr/pdr */
  973. wsa_priv->reset_swr = true;
  974. if (wsa_priv->swr_ctrl_data)
  975. swrm_wcd_notify(
  976. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  977. SWR_DEVICE_SSR_UP, NULL);
  978. break;
  979. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  980. lpass_cdc_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
  981. lpass_cdc_rsc_clk_reset(wsa_dev, WSA_TX_CORE_CLK);
  982. break;
  983. }
  984. return 0;
  985. }
  986. static int lpass_cdc_wsa_macro_enable_vi_decimator(struct snd_soc_component *component)
  987. {
  988. struct device *wsa_dev = NULL;
  989. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  990. u8 val = 0x0;
  991. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  992. return -EINVAL;
  993. usleep_range(5000, 5500);
  994. dev_dbg(wsa_dev, "%s: wsa_priv->pcm_rate_vi %d\n", __func__, wsa_priv->pcm_rate_vi);
  995. switch (wsa_priv->pcm_rate_vi) {
  996. case 48000:
  997. val = 0x04;
  998. break;
  999. case 24000:
  1000. val = 0x02;
  1001. break;
  1002. case 8000:
  1003. default:
  1004. val = 0x00;
  1005. break;
  1006. }
  1007. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  1008. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1009. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  1010. /* Enable V&I sensing */
  1011. snd_soc_component_update_bits(component,
  1012. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1013. 0x20, 0x20);
  1014. snd_soc_component_update_bits(component,
  1015. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1016. 0x20, 0x20);
  1017. snd_soc_component_update_bits(component,
  1018. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1019. 0x0F, val);
  1020. snd_soc_component_update_bits(component,
  1021. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1022. 0x0F, val);
  1023. snd_soc_component_update_bits(component,
  1024. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1025. 0x10, 0x10);
  1026. snd_soc_component_update_bits(component,
  1027. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1028. 0x10, 0x10);
  1029. snd_soc_component_update_bits(component,
  1030. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1031. 0x20, 0x00);
  1032. snd_soc_component_update_bits(component,
  1033. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1034. 0x20, 0x00);
  1035. }
  1036. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  1037. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1038. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  1039. /* Enable V&I sensing */
  1040. snd_soc_component_update_bits(component,
  1041. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1042. 0x20, 0x20);
  1043. snd_soc_component_update_bits(component,
  1044. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1045. 0x20, 0x20);
  1046. snd_soc_component_update_bits(component,
  1047. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1048. 0x0F, val);
  1049. snd_soc_component_update_bits(component,
  1050. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1051. 0x0F, val);
  1052. snd_soc_component_update_bits(component,
  1053. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1054. 0x10, 0x10);
  1055. snd_soc_component_update_bits(component,
  1056. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1057. 0x10, 0x10);
  1058. snd_soc_component_update_bits(component,
  1059. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1060. 0x20, 0x00);
  1061. snd_soc_component_update_bits(component,
  1062. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1063. 0x20, 0x00);
  1064. }
  1065. return 0;
  1066. }
  1067. static int lpass_cdc_wsa_macro_disable_vi_feedback(struct snd_soc_dapm_widget *w,
  1068. struct snd_kcontrol *kcontrol,
  1069. int event)
  1070. {
  1071. struct snd_soc_component *component =
  1072. snd_soc_dapm_to_component(w->dapm);
  1073. struct device *wsa_dev = NULL;
  1074. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1075. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1076. return -EINVAL;
  1077. switch (event) {
  1078. case SND_SOC_DAPM_POST_PMD:
  1079. if (test_bit(LPASS_CDC_WSA_MACRO_TX0,
  1080. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1081. /* Disable V&I sensing */
  1082. snd_soc_component_update_bits(component,
  1083. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1084. 0x20, 0x20);
  1085. snd_soc_component_update_bits(component,
  1086. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1087. 0x20, 0x20);
  1088. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  1089. snd_soc_component_update_bits(component,
  1090. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1091. 0x10, 0x00);
  1092. snd_soc_component_update_bits(component,
  1093. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1094. 0x10, 0x00);
  1095. snd_soc_component_update_bits(component,
  1096. LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  1097. 0x20, 0x00);
  1098. snd_soc_component_update_bits(component,
  1099. LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  1100. 0x20, 0x00);
  1101. }
  1102. if (test_bit(LPASS_CDC_WSA_MACRO_TX1,
  1103. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  1104. /* Disable V&I sensing */
  1105. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  1106. snd_soc_component_update_bits(component,
  1107. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1108. 0x20, 0x20);
  1109. snd_soc_component_update_bits(component,
  1110. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1111. 0x20, 0x20);
  1112. snd_soc_component_update_bits(component,
  1113. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1114. 0x10, 0x00);
  1115. snd_soc_component_update_bits(component,
  1116. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1117. 0x10, 0x00);
  1118. snd_soc_component_update_bits(component,
  1119. LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  1120. 0x20, 0x00);
  1121. snd_soc_component_update_bits(component,
  1122. LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  1123. 0x20, 0x00);
  1124. }
  1125. break;
  1126. }
  1127. return 0;
  1128. }
  1129. static void lpass_cdc_wsa_macro_hd2_control(struct snd_soc_component *component,
  1130. u16 reg, int event)
  1131. {
  1132. u16 hd2_scale_reg;
  1133. u16 hd2_enable_reg = 0;
  1134. if (reg == LPASS_CDC_WSA_RX0_RX_PATH_CTL) {
  1135. hd2_scale_reg = LPASS_CDC_WSA_RX0_RX_PATH_SEC3;
  1136. hd2_enable_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0;
  1137. }
  1138. if (reg == LPASS_CDC_WSA_RX1_RX_PATH_CTL) {
  1139. hd2_scale_reg = LPASS_CDC_WSA_RX1_RX_PATH_SEC3;
  1140. hd2_enable_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG0;
  1141. }
  1142. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1143. snd_soc_component_update_bits(component, hd2_scale_reg,
  1144. 0x3C, 0x10);
  1145. snd_soc_component_update_bits(component, hd2_scale_reg,
  1146. 0x03, 0x01);
  1147. snd_soc_component_update_bits(component, hd2_enable_reg,
  1148. 0x04, 0x04);
  1149. }
  1150. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1151. snd_soc_component_update_bits(component, hd2_enable_reg,
  1152. 0x04, 0x00);
  1153. snd_soc_component_update_bits(component, hd2_scale_reg,
  1154. 0x03, 0x00);
  1155. snd_soc_component_update_bits(component, hd2_scale_reg,
  1156. 0x3C, 0x00);
  1157. }
  1158. }
  1159. static int lpass_cdc_wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1160. struct snd_kcontrol *kcontrol, int event)
  1161. {
  1162. struct snd_soc_component *component =
  1163. snd_soc_dapm_to_component(w->dapm);
  1164. int ch_cnt;
  1165. struct device *wsa_dev = NULL;
  1166. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1167. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1168. return -EINVAL;
  1169. switch (event) {
  1170. case SND_SOC_DAPM_PRE_PMU:
  1171. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1172. !wsa_priv->rx_0_count)
  1173. wsa_priv->rx_0_count++;
  1174. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1175. !wsa_priv->rx_1_count)
  1176. wsa_priv->rx_1_count++;
  1177. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1178. if (wsa_priv->swr_ctrl_data) {
  1179. swrm_wcd_notify(
  1180. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1181. SWR_DEVICE_UP, NULL);
  1182. }
  1183. break;
  1184. case SND_SOC_DAPM_POST_PMD:
  1185. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1186. wsa_priv->rx_0_count)
  1187. wsa_priv->rx_0_count--;
  1188. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1189. wsa_priv->rx_1_count)
  1190. wsa_priv->rx_1_count--;
  1191. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1192. break;
  1193. }
  1194. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1195. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1196. return 0;
  1197. }
  1198. static int lpass_cdc_wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1199. struct snd_kcontrol *kcontrol, int event)
  1200. {
  1201. struct snd_soc_component *component =
  1202. snd_soc_dapm_to_component(w->dapm);
  1203. u16 gain_reg;
  1204. int offset_val = 0;
  1205. int val = 0;
  1206. uint16_t mix_reg = 0;
  1207. uint16_t reg = 0;
  1208. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1209. if (!(strcmp(w->name, "WSA_RX0 MIX INP"))) {
  1210. gain_reg = LPASS_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  1211. } else if (!(strcmp(w->name, "WSA_RX1 MIX INP"))) {
  1212. gain_reg = LPASS_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  1213. } else {
  1214. dev_err_ratelimited(component->dev, "%s: No gain register avail for %s\n",
  1215. __func__, w->name);
  1216. return 0;
  1217. }
  1218. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  1219. (LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift);
  1220. mix_reg = LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  1221. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1222. switch (event) {
  1223. case SND_SOC_DAPM_PRE_PMU:
  1224. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1225. usleep_range(500, 510);
  1226. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1227. snd_soc_component_update_bits(component,
  1228. reg, 0x20, 0x20);
  1229. snd_soc_component_update_bits(component,
  1230. mix_reg, 0x20, 0x20);
  1231. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1232. val = snd_soc_component_read(component, gain_reg);
  1233. val += offset_val;
  1234. snd_soc_component_write(component, gain_reg, val);
  1235. break;
  1236. case SND_SOC_DAPM_POST_PMD:
  1237. snd_soc_component_update_bits(component,
  1238. w->reg, 0x20, 0x00);
  1239. lpass_cdc_wsa_macro_enable_swr(w, kcontrol, event);
  1240. break;
  1241. }
  1242. return 0;
  1243. }
  1244. static int lpass_cdc_wsa_macro_config_compander(struct snd_soc_component *component,
  1245. int comp, int event)
  1246. {
  1247. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1248. struct device *wsa_dev = NULL;
  1249. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1250. struct lpass_cdc_comp_setting *comp_settings = NULL;
  1251. u16 mode = 0;
  1252. u16 index = 0;
  1253. int sys_gain, bat_cfg, sys_gain_int, upper_gain, lower_gain;
  1254. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1255. return -EINVAL;
  1256. if (comp >= LPASS_CDC_WSA_MACRO_COMP_MAX || comp < 0) {
  1257. dev_err(component->dev, "%s: Invalid compander value: %d\n",
  1258. __func__, comp);
  1259. return -EINVAL;
  1260. }
  1261. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1262. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1263. if (!wsa_priv->comp_enabled[comp])
  1264. return 0;
  1265. mode = wsa_priv->comp_mode[comp];
  1266. if (mode >= G_MAX_DB || mode < 0)
  1267. mode = 0;
  1268. comp_ctl0_reg = LPASS_CDC_WSA_COMPANDER0_CTL0 +
  1269. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1270. comp_ctl8_reg = LPASS_CDC_WSA_COMPANDER0_CTL8 +
  1271. (comp * LPASS_CDC_WSA_MACRO_RX_COMP_OFFSET);
  1272. rx_path_cfg0_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG0 +
  1273. (comp * LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET);
  1274. comp_settings = &comp_setting_table[mode];
  1275. /* If System has battery configuration */
  1276. if (wsa_priv->wsa_bat_cfg[comp]) {
  1277. index = (comp * 2) + wsa_priv->wsa_spkrrecv;
  1278. if (index >= (2 * (LPASS_CDC_WSA_MACRO_RX1 + 1))) {
  1279. dev_err(component->dev, "%s: Invalid index: %d\n",
  1280. __func__, index);
  1281. return -EINVAL;
  1282. }
  1283. sys_gain = wsa_priv->wsa_sys_gain[index];
  1284. bat_cfg = wsa_priv->wsa_bat_cfg[comp];
  1285. /* Convert enum to value and
  1286. * multiply all values by 10 to avoid float
  1287. */
  1288. sys_gain_int = -15 * sys_gain + 210;
  1289. switch (bat_cfg) {
  1290. case CONFIG_1S:
  1291. case EXT_1S:
  1292. if (sys_gain > G_13P5_DB) {
  1293. upper_gain = sys_gain_int + 60;
  1294. lower_gain = 0;
  1295. } else {
  1296. upper_gain = 210;
  1297. lower_gain = 0;
  1298. }
  1299. break;
  1300. case CONFIG_3S:
  1301. case EXT_3S:
  1302. upper_gain = sys_gain_int;
  1303. lower_gain = 75;
  1304. break;
  1305. case EXT_ABOVE_3S:
  1306. upper_gain = sys_gain_int;
  1307. lower_gain = 120;
  1308. break;
  1309. default:
  1310. upper_gain = sys_gain_int;
  1311. lower_gain = 0;
  1312. break;
  1313. }
  1314. /* Truncate after calculation */
  1315. comp_settings->lower_gain_int = (lower_gain * 2) / 10;
  1316. comp_settings->upper_gain_int = (upper_gain * 2) / 10;
  1317. }
  1318. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1319. lpass_cdc_update_compander_setting(component,
  1320. comp_ctl8_reg,
  1321. comp_settings);
  1322. /* Enable Compander Clock */
  1323. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1324. 0x01, 0x01);
  1325. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1326. 0x02, 0x02);
  1327. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1328. 0x02, 0x00);
  1329. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1330. 0x02, 0x02);
  1331. }
  1332. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1333. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1334. 0x04, 0x04);
  1335. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1336. 0x02, 0x00);
  1337. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1338. 0x02, 0x02);
  1339. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1340. 0x02, 0x00);
  1341. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1342. 0x01, 0x00);
  1343. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1344. 0x04, 0x00);
  1345. }
  1346. return 0;
  1347. }
  1348. static void lpass_cdc_wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1349. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1350. int path,
  1351. bool enable)
  1352. {
  1353. u16 softclip_clk_reg = LPASS_CDC_WSA_SOFTCLIP0_CRC +
  1354. (path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1355. u8 softclip_mux_mask = (1 << path);
  1356. u8 softclip_mux_value = (1 << path);
  1357. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1358. __func__, path, enable);
  1359. if (enable) {
  1360. if (wsa_priv->softclip_clk_users[path] == 0) {
  1361. snd_soc_component_update_bits(component,
  1362. softclip_clk_reg, 0x01, 0x01);
  1363. snd_soc_component_update_bits(component,
  1364. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1365. softclip_mux_mask, softclip_mux_value);
  1366. }
  1367. wsa_priv->softclip_clk_users[path]++;
  1368. } else {
  1369. wsa_priv->softclip_clk_users[path]--;
  1370. if (wsa_priv->softclip_clk_users[path] == 0) {
  1371. snd_soc_component_update_bits(component,
  1372. softclip_clk_reg, 0x01, 0x00);
  1373. snd_soc_component_update_bits(component,
  1374. LPASS_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1375. softclip_mux_mask, 0x00);
  1376. }
  1377. }
  1378. }
  1379. static int lpass_cdc_wsa_macro_config_softclip(struct snd_soc_component *component,
  1380. int path, int event)
  1381. {
  1382. u16 softclip_ctrl_reg = 0;
  1383. struct device *wsa_dev = NULL;
  1384. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1385. int softclip_path = 0;
  1386. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1387. return -EINVAL;
  1388. if (path == LPASS_CDC_WSA_MACRO_COMP1)
  1389. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1390. else if (path == LPASS_CDC_WSA_MACRO_COMP2)
  1391. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1392. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1393. __func__, event, softclip_path,
  1394. wsa_priv->is_softclip_on[softclip_path]);
  1395. if (!wsa_priv->is_softclip_on[softclip_path])
  1396. return 0;
  1397. softclip_ctrl_reg = LPASS_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1398. (softclip_path * LPASS_CDC_WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1399. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1400. /* Enable Softclip clock and mux */
  1401. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1402. softclip_path, true);
  1403. /* Enable Softclip control */
  1404. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1405. 0x01, 0x01);
  1406. }
  1407. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1408. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1409. 0x01, 0x00);
  1410. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1411. softclip_path, false);
  1412. }
  1413. return 0;
  1414. }
  1415. static int lpass_cdc_was_macro_config_pbr(struct snd_soc_component *component,
  1416. int path, int event)
  1417. {
  1418. struct device *wsa_dev = NULL;
  1419. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1420. u16 reg1 = 0, reg2 = 0, reg3 = 0;
  1421. int softclip_path = 0;
  1422. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1423. return -EINVAL;
  1424. if (path == LPASS_CDC_WSA_MACRO_COMP1) {
  1425. reg1 = LPASS_CDC_WSA_COMPANDER0_CTL0;
  1426. reg2 = LPASS_CDC_WSA_RX0_RX_PATH_CFG3;
  1427. reg3 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1428. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1429. } else if (path == LPASS_CDC_WSA_MACRO_COMP2) {
  1430. reg1 = LPASS_CDC_WSA_COMPANDER1_CTL0;
  1431. reg2 = LPASS_CDC_WSA_RX1_RX_PATH_CFG3;
  1432. reg3 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1433. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1434. }
  1435. if (!wsa_priv->pbr_enable || wsa_priv->wsa_bat_cfg[path] >= EXT_1S ||
  1436. wsa_priv->wsa_sys_gain[path * 2] > G_12_DB ||
  1437. wsa_priv->wsa_spkrrecv || !reg1 || !reg2 || !reg3)
  1438. return 0;
  1439. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1440. snd_soc_component_update_bits(component,
  1441. reg1, 0x08, 0x08);
  1442. snd_soc_component_update_bits(component,
  1443. reg2, 0x40, 0x40);
  1444. snd_soc_component_update_bits(component,
  1445. reg3, 0x80, 0x80);
  1446. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1447. softclip_path, true);
  1448. if (wsa_priv->pbr_clk_users == 0)
  1449. snd_soc_component_update_bits(component,
  1450. LPASS_CDC_WSA_PBR_PATH_CTL,
  1451. 0x01, 0x01);
  1452. ++wsa_priv->pbr_clk_users;
  1453. }
  1454. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1455. if (wsa_priv->pbr_clk_users == 1)
  1456. snd_soc_component_update_bits(component,
  1457. LPASS_CDC_WSA_PBR_PATH_CTL,
  1458. 0x01, 0x00);
  1459. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1460. softclip_path, false);
  1461. snd_soc_component_update_bits(component,
  1462. reg1, 0x08, 0x00);
  1463. snd_soc_component_update_bits(component,
  1464. reg2, 0x40, 0x00);
  1465. snd_soc_component_update_bits(component,
  1466. reg3, 0x80, 0x00);
  1467. --wsa_priv->pbr_clk_users;
  1468. if (wsa_priv->pbr_clk_users < 0)
  1469. wsa_priv->pbr_clk_users = 0;
  1470. }
  1471. return 0;
  1472. }
  1473. static bool lpass_cdc_wsa_macro_adie_lb(struct snd_soc_component *component,
  1474. int interp_idx)
  1475. {
  1476. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1477. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1478. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1479. int_mux_cfg0 = LPASS_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1480. int_mux_cfg1 = int_mux_cfg0 + 4;
  1481. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1482. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1483. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1484. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1485. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1486. return true;
  1487. int_n_inp1 = int_mux_cfg0_val >> 4;
  1488. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1489. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1490. return true;
  1491. int_n_inp2 = int_mux_cfg1_val >> 4;
  1492. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1493. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1494. return true;
  1495. return false;
  1496. }
  1497. static int lpass_cdc_wsa_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1498. struct snd_kcontrol *kcontrol,
  1499. int event)
  1500. {
  1501. struct snd_soc_component *component =
  1502. snd_soc_dapm_to_component(w->dapm);
  1503. u16 reg = 0;
  1504. struct device *wsa_dev = NULL;
  1505. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1506. bool adie_lb = false;
  1507. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1508. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1509. return -EINVAL;
  1510. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL +
  1511. LPASS_CDC_WSA_MACRO_RX_PATH_OFFSET * w->shift;
  1512. switch (event) {
  1513. case SND_SOC_DAPM_PRE_PMU:
  1514. snd_soc_component_update_bits(component, reg, 0x40, 0x40);
  1515. usleep_range(500, 510);
  1516. snd_soc_component_update_bits(component, reg, 0x40, 0x00);
  1517. snd_soc_component_update_bits(component,
  1518. reg, 0x20, 0x20);
  1519. if (lpass_cdc_wsa_macro_adie_lb(component, w->shift)) {
  1520. adie_lb = true;
  1521. lpass_cdc_wsa_pa_on(wsa_dev, adie_lb);
  1522. snd_soc_component_update_bits(component,
  1523. reg, 0x10, 0x00);
  1524. }
  1525. break;
  1526. default:
  1527. break;
  1528. }
  1529. return 0;
  1530. }
  1531. static int lpass_cdc_wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1532. {
  1533. u16 prim_int_reg = 0;
  1534. switch (reg) {
  1535. case LPASS_CDC_WSA_RX0_RX_PATH_CTL:
  1536. case LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1537. prim_int_reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1538. *ind = 0;
  1539. break;
  1540. case LPASS_CDC_WSA_RX1_RX_PATH_CTL:
  1541. case LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1542. prim_int_reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1543. *ind = 1;
  1544. break;
  1545. }
  1546. return prim_int_reg;
  1547. }
  1548. static int lpass_cdc_wsa_macro_enable_prim_interpolator(
  1549. struct snd_soc_component *component,
  1550. u16 reg, int event)
  1551. {
  1552. u16 prim_int_reg;
  1553. u16 ind = 0;
  1554. struct device *wsa_dev = NULL;
  1555. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1556. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1557. return -EINVAL;
  1558. prim_int_reg = lpass_cdc_wsa_macro_interp_get_primary_reg(reg, &ind);
  1559. switch (event) {
  1560. case SND_SOC_DAPM_PRE_PMU:
  1561. wsa_priv->prim_int_users[ind]++;
  1562. if (wsa_priv->prim_int_users[ind] == 1) {
  1563. snd_soc_component_update_bits(component,
  1564. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1565. 0x03, 0x03);
  1566. snd_soc_component_update_bits(component, prim_int_reg,
  1567. 0x10, 0x10);
  1568. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1569. snd_soc_component_update_bits(component,
  1570. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1571. 0x1, 0x1);
  1572. }
  1573. if ((reg != prim_int_reg) &&
  1574. ((snd_soc_component_read(
  1575. component, prim_int_reg)) & 0x10))
  1576. snd_soc_component_update_bits(component, reg,
  1577. 0x10, 0x10);
  1578. break;
  1579. case SND_SOC_DAPM_POST_PMD:
  1580. wsa_priv->prim_int_users[ind]--;
  1581. if (wsa_priv->prim_int_users[ind] == 0) {
  1582. snd_soc_component_update_bits(component, prim_int_reg,
  1583. 1 << 0x5, 0 << 0x5);
  1584. snd_soc_component_update_bits(component,
  1585. prim_int_reg + LPASS_CDC_WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1586. 0x1, 0x0);
  1587. snd_soc_component_update_bits(component, prim_int_reg,
  1588. 0x40, 0x40);
  1589. snd_soc_component_update_bits(component, prim_int_reg,
  1590. 0x40, 0x00);
  1591. lpass_cdc_wsa_macro_hd2_control(component, prim_int_reg, event);
  1592. }
  1593. break;
  1594. }
  1595. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1596. __func__, ind, wsa_priv->prim_int_users[ind]);
  1597. return 0;
  1598. }
  1599. static void lpass_cdc_macro_idle_detect_control(struct snd_soc_component *component,
  1600. struct lpass_cdc_wsa_macro_priv *wsa_priv,
  1601. int interp, int event)
  1602. {
  1603. int reg = 0, mask = 0, val = 0, source_reg = 0;
  1604. u16 mode = 0;
  1605. dev_dbg(component->dev, "%s: Idle_detect_en value: %d\n", __func__,
  1606. wsa_priv->idle_detect_en);
  1607. if (!wsa_priv->idle_detect_en)
  1608. return;
  1609. if (interp == LPASS_CDC_WSA_MACRO_COMP1) {
  1610. source_reg = LPASS_CDC_WSA_RX0_RX_PATH_CFG3;
  1611. reg = LPASS_CDC_WSA_IDLE_DETECT_PATH_CTL;
  1612. mask = 0x01;
  1613. val = 0x01;
  1614. }
  1615. if (interp == LPASS_CDC_WSA_MACRO_COMP2) {
  1616. source_reg = LPASS_CDC_WSA_RX1_RX_PATH_CFG3;
  1617. reg = LPASS_CDC_WSA_IDLE_DETECT_PATH_CTL;
  1618. mask = 0x02;
  1619. val = 0x02;
  1620. }
  1621. mode = wsa_priv->comp_mode[interp];
  1622. if ((wsa_priv->noise_gate_mode == NG2 && mode >= G_13P5_DB) ||
  1623. wsa_priv->noise_gate_mode == IDLE_DETECT || !wsa_priv->pbr_enable ||
  1624. wsa_priv->wsa_spkrrecv) {
  1625. snd_soc_component_update_bits(component, source_reg, 0x80, 0x00);
  1626. dev_dbg(component->dev, "%s: Idle detect source: Legacy\n", __func__);
  1627. } else {
  1628. snd_soc_component_update_bits(component, source_reg, 0x80, 0x80);
  1629. dev_dbg(component->dev, "%s: Idle detect source: PRE-LA\n", __func__);
  1630. }
  1631. if (reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1632. snd_soc_component_update_bits(component, reg, mask, val);
  1633. dev_dbg(component->dev, "%s: Idle detect clks ON\n", __func__);
  1634. }
  1635. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1636. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1637. snd_soc_component_write(component,
  1638. LPASS_CDC_WSA_IDLE_DETECT_CFG3, 0x0);
  1639. dev_dbg(component->dev, "%s: Idle detect clks OFF\n", __func__);
  1640. }
  1641. }
  1642. static int lpass_cdc_wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1643. struct snd_kcontrol *kcontrol,
  1644. int event)
  1645. {
  1646. struct snd_soc_component *component =
  1647. snd_soc_dapm_to_component(w->dapm);
  1648. struct device *wsa_dev = NULL;
  1649. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1650. u8 gain = 0;
  1651. u16 reg = 0;
  1652. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1653. return -EINVAL;
  1654. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1655. return -EINVAL;
  1656. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1657. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1658. reg = LPASS_CDC_WSA_RX0_RX_PATH_CTL;
  1659. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1660. reg = LPASS_CDC_WSA_RX1_RX_PATH_CTL;
  1661. } else {
  1662. dev_err_ratelimited(component->dev, "%s: Interpolator reg not found\n",
  1663. __func__);
  1664. return -EINVAL;
  1665. }
  1666. switch (event) {
  1667. case SND_SOC_DAPM_PRE_PMU:
  1668. /* Reset if needed */
  1669. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1670. break;
  1671. case SND_SOC_DAPM_POST_PMU:
  1672. if (!strcmp(w->name, "WSA_RX INT0 INTERP")) {
  1673. gain = (u8)(wsa_priv->rx0_origin_gain -
  1674. wsa_priv->thermal_cur_state);
  1675. if (snd_soc_component_read(wsa_priv->component,
  1676. LPASS_CDC_WSA_RX0_RX_VOL_CTL) != gain) {
  1677. snd_soc_component_update_bits(wsa_priv->component,
  1678. LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
  1679. dev_dbg(wsa_priv->dev,
  1680. "%s: RX0 current thermal state: %d, "
  1681. "adjusted gain: %#x\n",
  1682. __func__, wsa_priv->thermal_cur_state, gain);
  1683. }
  1684. }
  1685. if (!strcmp(w->name, "WSA_RX INT1 INTERP")) {
  1686. gain = (u8)(wsa_priv->rx1_origin_gain -
  1687. wsa_priv->thermal_cur_state);
  1688. if (snd_soc_component_read(wsa_priv->component,
  1689. LPASS_CDC_WSA_RX1_RX_VOL_CTL) != gain) {
  1690. snd_soc_component_update_bits(wsa_priv->component,
  1691. LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
  1692. dev_dbg(wsa_priv->dev,
  1693. "%s: RX1 current thermal state: %d, "
  1694. "adjusted gain: %#x\n",
  1695. __func__, wsa_priv->thermal_cur_state, gain);
  1696. }
  1697. }
  1698. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1699. lpass_cdc_macro_idle_detect_control(component, wsa_priv,
  1700. w->shift, event);
  1701. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1702. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1703. if (wsa_priv->wsa_spkrrecv)
  1704. snd_soc_component_update_bits(component,
  1705. LPASS_CDC_WSA_RX0_RX_PATH_CFG1,
  1706. 0x08, 0x00);
  1707. break;
  1708. case SND_SOC_DAPM_POST_PMD:
  1709. snd_soc_component_update_bits(component,
  1710. LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08);
  1711. lpass_cdc_wsa_macro_config_compander(component, w->shift, event);
  1712. lpass_cdc_macro_idle_detect_control(component, wsa_priv,
  1713. w->shift, event);
  1714. lpass_cdc_wsa_macro_config_softclip(component, w->shift, event);
  1715. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1716. lpass_cdc_wsa_macro_enable_prim_interpolator(component, reg, event);
  1717. break;
  1718. }
  1719. return 0;
  1720. }
  1721. static int lpass_cdc_wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1722. struct snd_kcontrol *kcontrol,
  1723. int event)
  1724. {
  1725. struct snd_soc_component *component =
  1726. snd_soc_dapm_to_component(w->dapm);
  1727. u16 boost_path_ctl, boost_path_cfg1;
  1728. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1729. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1730. boost_path_ctl = LPASS_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1731. boost_path_cfg1 = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1732. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1733. boost_path_ctl = LPASS_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1734. boost_path_cfg1 = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1735. } else {
  1736. dev_err_ratelimited(component->dev, "%s: unknown widget: %s\n",
  1737. __func__, w->name);
  1738. return -EINVAL;
  1739. }
  1740. switch (event) {
  1741. case SND_SOC_DAPM_PRE_PMU:
  1742. snd_soc_component_update_bits(component, boost_path_cfg1,
  1743. 0x01, 0x01);
  1744. snd_soc_component_update_bits(component, boost_path_ctl,
  1745. 0x10, 0x10);
  1746. break;
  1747. case SND_SOC_DAPM_POST_PMU:
  1748. break;
  1749. case SND_SOC_DAPM_POST_PMD:
  1750. snd_soc_component_update_bits(component, boost_path_ctl,
  1751. 0x10, 0x00);
  1752. snd_soc_component_update_bits(component, boost_path_cfg1,
  1753. 0x01, 0x00);
  1754. break;
  1755. }
  1756. return 0;
  1757. }
  1758. static int lpass_cdc_wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1759. struct snd_kcontrol *kcontrol,
  1760. int event)
  1761. {
  1762. struct snd_soc_component *component =
  1763. snd_soc_dapm_to_component(w->dapm);
  1764. struct device *wsa_dev = NULL;
  1765. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1766. u16 vbat_path_cfg = 0;
  1767. int softclip_path = 0;
  1768. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1769. return -EINVAL;
  1770. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1771. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1772. vbat_path_cfg = LPASS_CDC_WSA_RX0_RX_PATH_CFG1;
  1773. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP0;
  1774. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1775. vbat_path_cfg = LPASS_CDC_WSA_RX1_RX_PATH_CFG1;
  1776. softclip_path = LPASS_CDC_WSA_MACRO_SOFTCLIP1;
  1777. }
  1778. switch (event) {
  1779. case SND_SOC_DAPM_PRE_PMU:
  1780. /* Enable clock for VBAT block */
  1781. snd_soc_component_update_bits(component,
  1782. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1783. /* Enable VBAT block */
  1784. snd_soc_component_update_bits(component,
  1785. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1786. /* Update interpolator with 384K path */
  1787. snd_soc_component_update_bits(component, vbat_path_cfg,
  1788. 0x80, 0x80);
  1789. /* Use attenuation mode */
  1790. snd_soc_component_update_bits(component,
  1791. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1792. /*
  1793. * BCL block needs softclip clock and mux config to be enabled
  1794. */
  1795. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1796. softclip_path, true);
  1797. /* Enable VBAT at channel level */
  1798. snd_soc_component_update_bits(component, vbat_path_cfg,
  1799. 0x02, 0x02);
  1800. /* Set the ATTK1 gain */
  1801. snd_soc_component_update_bits(component,
  1802. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1803. 0xFF, 0xFF);
  1804. snd_soc_component_update_bits(component,
  1805. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1806. 0xFF, 0x03);
  1807. snd_soc_component_update_bits(component,
  1808. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1809. 0xFF, 0x00);
  1810. /* Set the ATTK2 gain */
  1811. snd_soc_component_update_bits(component,
  1812. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1813. 0xFF, 0xFF);
  1814. snd_soc_component_update_bits(component,
  1815. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1816. 0xFF, 0x03);
  1817. snd_soc_component_update_bits(component,
  1818. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1819. 0xFF, 0x00);
  1820. /* Set the ATTK3 gain */
  1821. snd_soc_component_update_bits(component,
  1822. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1823. 0xFF, 0xFF);
  1824. snd_soc_component_update_bits(component,
  1825. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1826. 0xFF, 0x03);
  1827. snd_soc_component_update_bits(component,
  1828. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1829. 0xFF, 0x00);
  1830. /* Enable CB decode block clock */
  1831. snd_soc_component_update_bits(component,
  1832. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1833. /* Enable BCL path */
  1834. snd_soc_component_update_bits(component,
  1835. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  1836. /* Request for BCL data */
  1837. snd_soc_component_update_bits(component,
  1838. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1839. break;
  1840. case SND_SOC_DAPM_POST_PMD:
  1841. snd_soc_component_update_bits(component,
  1842. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1843. snd_soc_component_update_bits(component,
  1844. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1845. snd_soc_component_update_bits(component,
  1846. LPASS_CDC_WSA_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1847. snd_soc_component_update_bits(component, vbat_path_cfg,
  1848. 0x80, 0x00);
  1849. snd_soc_component_update_bits(component,
  1850. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1851. 0x02, 0x02);
  1852. snd_soc_component_update_bits(component, vbat_path_cfg,
  1853. 0x02, 0x00);
  1854. snd_soc_component_update_bits(component,
  1855. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1856. 0xFF, 0x00);
  1857. snd_soc_component_update_bits(component,
  1858. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1859. 0xFF, 0x00);
  1860. snd_soc_component_update_bits(component,
  1861. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1862. 0xFF, 0x00);
  1863. snd_soc_component_update_bits(component,
  1864. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1865. 0xFF, 0x00);
  1866. snd_soc_component_update_bits(component,
  1867. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1868. 0xFF, 0x00);
  1869. snd_soc_component_update_bits(component,
  1870. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1871. 0xFF, 0x00);
  1872. snd_soc_component_update_bits(component,
  1873. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1874. 0xFF, 0x00);
  1875. snd_soc_component_update_bits(component,
  1876. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1877. 0xFF, 0x00);
  1878. snd_soc_component_update_bits(component,
  1879. LPASS_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1880. 0xFF, 0x00);
  1881. lpass_cdc_wsa_macro_enable_softclip_clk(component, wsa_priv,
  1882. softclip_path, false);
  1883. snd_soc_component_update_bits(component,
  1884. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1885. snd_soc_component_update_bits(component,
  1886. LPASS_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1887. break;
  1888. default:
  1889. dev_err_ratelimited(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1890. break;
  1891. }
  1892. return 0;
  1893. }
  1894. static int lpass_cdc_wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1895. struct snd_kcontrol *kcontrol,
  1896. int event)
  1897. {
  1898. struct snd_soc_component *component =
  1899. snd_soc_dapm_to_component(w->dapm);
  1900. struct device *wsa_dev = NULL;
  1901. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1902. u16 val, ec_tx = 0, ec_hq_reg;
  1903. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1904. return -EINVAL;
  1905. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1906. val = snd_soc_component_read(component,
  1907. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1908. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1909. ec_tx = (val & 0x07) - 1;
  1910. else
  1911. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1912. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA_MACRO_RX1 + 1)) {
  1913. dev_err_ratelimited(wsa_dev, "%s: EC mix control not set correctly\n",
  1914. __func__);
  1915. return -EINVAL;
  1916. }
  1917. if (wsa_priv->ec_hq[ec_tx]) {
  1918. snd_soc_component_update_bits(component,
  1919. LPASS_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1920. 0x1 << ec_tx, 0x1 << ec_tx);
  1921. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1922. 0x40 * ec_tx;
  1923. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1924. ec_hq_reg = LPASS_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1925. 0x40 * ec_tx;
  1926. /* default set to 48k */
  1927. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1928. }
  1929. return 0;
  1930. }
  1931. static int lpass_cdc_wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1932. struct snd_ctl_elem_value *ucontrol)
  1933. {
  1934. struct snd_soc_component *component =
  1935. snd_soc_kcontrol_component(kcontrol);
  1936. int ec_tx = ((struct soc_multi_mixer_control *)
  1937. kcontrol->private_value)->shift;
  1938. struct device *wsa_dev = NULL;
  1939. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1940. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1941. return -EINVAL;
  1942. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1943. return 0;
  1944. }
  1945. static int lpass_cdc_wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1946. struct snd_ctl_elem_value *ucontrol)
  1947. {
  1948. struct snd_soc_component *component =
  1949. snd_soc_kcontrol_component(kcontrol);
  1950. int ec_tx = ((struct soc_multi_mixer_control *)
  1951. kcontrol->private_value)->shift;
  1952. int value = ucontrol->value.integer.value[0];
  1953. struct device *wsa_dev = NULL;
  1954. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1955. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1956. return -EINVAL;
  1957. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1958. __func__, wsa_priv->ec_hq[ec_tx], value);
  1959. wsa_priv->ec_hq[ec_tx] = value;
  1960. return 0;
  1961. }
  1962. static int lpass_cdc_wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1963. struct snd_ctl_elem_value *ucontrol)
  1964. {
  1965. struct snd_soc_component *component =
  1966. snd_soc_kcontrol_component(kcontrol);
  1967. struct device *wsa_dev = NULL;
  1968. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1969. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1970. kcontrol->private_value)->shift;
  1971. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1972. return -EINVAL;
  1973. ucontrol->value.integer.value[0] =
  1974. wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
  1975. return 0;
  1976. }
  1977. static int lpass_cdc_wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1978. struct snd_ctl_elem_value *ucontrol)
  1979. {
  1980. struct snd_soc_component *component =
  1981. snd_soc_kcontrol_component(kcontrol);
  1982. struct device *wsa_dev = NULL;
  1983. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  1984. int value = ucontrol->value.integer.value[0];
  1985. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1986. kcontrol->private_value)->shift;
  1987. int ret = 0;
  1988. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1989. return -EINVAL;
  1990. pm_runtime_get_sync(wsa_priv->dev);
  1991. switch (wsa_rx_shift) {
  1992. case 0:
  1993. snd_soc_component_update_bits(component,
  1994. LPASS_CDC_WSA_RX0_RX_PATH_CTL,
  1995. 0x10, value << 4);
  1996. break;
  1997. case 1:
  1998. snd_soc_component_update_bits(component,
  1999. LPASS_CDC_WSA_RX1_RX_PATH_CTL,
  2000. 0x10, value << 4);
  2001. break;
  2002. case 2:
  2003. snd_soc_component_update_bits(component,
  2004. LPASS_CDC_WSA_RX0_RX_PATH_MIX_CTL,
  2005. 0x10, value << 4);
  2006. break;
  2007. case 3:
  2008. snd_soc_component_update_bits(component,
  2009. LPASS_CDC_WSA_RX1_RX_PATH_MIX_CTL,
  2010. 0x10, value << 4);
  2011. break;
  2012. default:
  2013. pr_err_ratelimited("%s: invalid argument rx_shift = %d\n", __func__,
  2014. wsa_rx_shift);
  2015. ret = -EINVAL;
  2016. }
  2017. pm_runtime_mark_last_busy(wsa_priv->dev);
  2018. pm_runtime_put_autosuspend(wsa_priv->dev);
  2019. dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
  2020. __func__, wsa_rx_shift, value);
  2021. wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
  2022. return ret;
  2023. }
  2024. static int lpass_cdc_wsa_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  2025. struct snd_ctl_elem_value *ucontrol)
  2026. {
  2027. struct snd_soc_component *component =
  2028. snd_soc_kcontrol_component(kcontrol);
  2029. struct device *wsa_dev = NULL;
  2030. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2031. struct soc_mixer_control *mc =
  2032. (struct soc_mixer_control *)kcontrol->private_value;
  2033. u8 gain = 0;
  2034. int ret = 0;
  2035. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2036. return -EINVAL;
  2037. if (!wsa_priv) {
  2038. pr_err_ratelimited("%s: priv is null for macro!\n",
  2039. __func__);
  2040. return -EINVAL;
  2041. }
  2042. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  2043. if (mc->reg == LPASS_CDC_WSA_RX0_RX_VOL_CTL) {
  2044. wsa_priv->rx0_origin_gain =
  2045. (u8)snd_soc_component_read(wsa_priv->component,
  2046. mc->reg);
  2047. gain = (u8)(wsa_priv->rx0_origin_gain -
  2048. wsa_priv->thermal_cur_state);
  2049. } else if (mc->reg == LPASS_CDC_WSA_RX1_RX_VOL_CTL) {
  2050. wsa_priv->rx1_origin_gain =
  2051. (u8)snd_soc_component_read(wsa_priv->component,
  2052. mc->reg);
  2053. gain = (u8)(wsa_priv->rx1_origin_gain -
  2054. wsa_priv->thermal_cur_state);
  2055. } else {
  2056. dev_err_ratelimited(wsa_priv->dev,
  2057. "%s: Incorrect RX Path selected\n", __func__);
  2058. return -EINVAL;
  2059. }
  2060. /* only adjust gain if thermal state is positive */
  2061. if (wsa_priv->dapm_mclk_enable &&
  2062. wsa_priv->thermal_cur_state > 0) {
  2063. snd_soc_component_update_bits(wsa_priv->component,
  2064. mc->reg, 0xFF, gain);
  2065. dev_dbg(wsa_priv->dev,
  2066. "%s: Current thermal state: %d, adjusted gain: %x\n",
  2067. __func__, wsa_priv->thermal_cur_state, gain);
  2068. }
  2069. return ret;
  2070. }
  2071. static int lpass_cdc_wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  2072. struct snd_ctl_elem_value *ucontrol)
  2073. {
  2074. struct snd_soc_component *component =
  2075. snd_soc_kcontrol_component(kcontrol);
  2076. int comp = ((struct soc_multi_mixer_control *)
  2077. kcontrol->private_value)->shift;
  2078. struct device *wsa_dev = NULL;
  2079. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2080. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2081. return -EINVAL;
  2082. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  2083. return 0;
  2084. }
  2085. static int lpass_cdc_wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  2086. struct snd_ctl_elem_value *ucontrol)
  2087. {
  2088. struct snd_soc_component *component =
  2089. snd_soc_kcontrol_component(kcontrol);
  2090. int comp = ((struct soc_multi_mixer_control *)
  2091. kcontrol->private_value)->shift;
  2092. int value = ucontrol->value.integer.value[0];
  2093. struct device *wsa_dev = NULL;
  2094. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2095. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2096. return -EINVAL;
  2097. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  2098. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  2099. wsa_priv->comp_enabled[comp] = value;
  2100. return 0;
  2101. }
  2102. static int lpass_cdc_wsa_macro_ear_spkrrecv_get(struct snd_kcontrol *kcontrol,
  2103. struct snd_ctl_elem_value *ucontrol)
  2104. {
  2105. struct snd_soc_component *component =
  2106. snd_soc_kcontrol_component(kcontrol);
  2107. struct device *wsa_dev = NULL;
  2108. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2109. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2110. return -EINVAL;
  2111. ucontrol->value.integer.value[0] = wsa_priv->wsa_spkrrecv;
  2112. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2113. __func__, ucontrol->value.integer.value[0]);
  2114. return 0;
  2115. }
  2116. static int lpass_cdc_wsa_macro_ear_spkrrecv_put(struct snd_kcontrol *kcontrol,
  2117. struct snd_ctl_elem_value *ucontrol)
  2118. {
  2119. struct snd_soc_component *component =
  2120. snd_soc_kcontrol_component(kcontrol);
  2121. struct device *wsa_dev = NULL;
  2122. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2123. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2124. return -EINVAL;
  2125. wsa_priv->wsa_spkrrecv = ucontrol->value.integer.value[0];
  2126. dev_dbg(component->dev, "%s:spkrrecv status = %d\n",
  2127. __func__, wsa_priv->wsa_spkrrecv);
  2128. return 0;
  2129. }
  2130. static int lpass_cdc_wsa_macro_idle_detect_get(struct snd_kcontrol *kcontrol,
  2131. struct snd_ctl_elem_value *ucontrol)
  2132. {
  2133. struct snd_soc_component *component =
  2134. snd_soc_kcontrol_component(kcontrol);
  2135. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2136. struct device *wsa_dev = NULL;
  2137. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2138. return -EINVAL;
  2139. ucontrol->value.integer.value[0] = wsa_priv->idle_detect_en;
  2140. return 0;
  2141. }
  2142. static int lpass_cdc_wsa_macro_idle_detect_put(struct snd_kcontrol *kcontrol,
  2143. struct snd_ctl_elem_value *ucontrol)
  2144. {
  2145. struct snd_soc_component *component =
  2146. snd_soc_kcontrol_component(kcontrol);
  2147. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2148. struct device *wsa_dev = NULL;
  2149. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2150. return -EINVAL;
  2151. wsa_priv->idle_detect_en = ucontrol->value.integer.value[0];
  2152. return 0;
  2153. }
  2154. static int lpass_cdc_wsa_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  2155. struct snd_ctl_elem_value *ucontrol)
  2156. {
  2157. struct snd_soc_component *component =
  2158. snd_soc_kcontrol_component(kcontrol);
  2159. struct device *wsa_dev = NULL;
  2160. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2161. u16 idx = 0;
  2162. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2163. return -EINVAL;
  2164. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  2165. idx = LPASS_CDC_WSA_MACRO_COMP1;
  2166. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  2167. idx = LPASS_CDC_WSA_MACRO_COMP2;
  2168. ucontrol->value.integer.value[0] = wsa_priv->comp_mode[idx];
  2169. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2170. __func__, ucontrol->value.integer.value[0]);
  2171. return 0;
  2172. }
  2173. static int lpass_cdc_wsa_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  2174. struct snd_ctl_elem_value *ucontrol)
  2175. {
  2176. struct snd_soc_component *component =
  2177. snd_soc_kcontrol_component(kcontrol);
  2178. struct device *wsa_dev = NULL;
  2179. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2180. u16 idx = 0;
  2181. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2182. return -EINVAL;
  2183. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA_RX0")))
  2184. idx = LPASS_CDC_WSA_MACRO_COMP1;
  2185. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA_RX1")))
  2186. idx = LPASS_CDC_WSA_MACRO_COMP2;
  2187. if (ucontrol->value.integer.value[0] < G_MAX_DB && ucontrol->value.integer.value[0] >= 0)
  2188. wsa_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  2189. else
  2190. return 0;
  2191. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  2192. wsa_priv->comp_mode[idx]);
  2193. return 0;
  2194. }
  2195. static int lpass_cdc_wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  2196. struct snd_ctl_elem_value *ucontrol)
  2197. {
  2198. struct snd_soc_dapm_widget *widget =
  2199. snd_soc_dapm_kcontrol_widget(kcontrol);
  2200. struct snd_soc_component *component =
  2201. snd_soc_dapm_to_component(widget->dapm);
  2202. struct device *wsa_dev = NULL;
  2203. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2204. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2205. return -EINVAL;
  2206. ucontrol->value.integer.value[0] =
  2207. wsa_priv->rx_port_value[widget->shift];
  2208. return 0;
  2209. }
  2210. static int lpass_cdc_wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  2211. struct snd_ctl_elem_value *ucontrol)
  2212. {
  2213. struct snd_soc_dapm_widget *widget =
  2214. snd_soc_dapm_kcontrol_widget(kcontrol);
  2215. struct snd_soc_component *component =
  2216. snd_soc_dapm_to_component(widget->dapm);
  2217. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2218. struct snd_soc_dapm_update *update = NULL;
  2219. u32 rx_port_value = ucontrol->value.integer.value[0];
  2220. u32 bit_input = 0;
  2221. u32 aif_rst;
  2222. struct device *wsa_dev = NULL;
  2223. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2224. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2225. return -EINVAL;
  2226. aif_rst = wsa_priv->rx_port_value[widget->shift];
  2227. if (!rx_port_value) {
  2228. if (aif_rst == 0) {
  2229. dev_err_ratelimited(wsa_dev, "%s: AIF reset already\n", __func__);
  2230. return 0;
  2231. }
  2232. if (aif_rst >= LPASS_CDC_WSA_MACRO_MAX_DAIS) {
  2233. dev_err_ratelimited(wsa_dev, "%s: Invalid AIF reset\n", __func__);
  2234. return 0;
  2235. }
  2236. }
  2237. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  2238. bit_input = widget->shift;
  2239. dev_dbg(wsa_dev,
  2240. "%s: mux input: %d, mux output: %d, bit: %d\n",
  2241. __func__, rx_port_value, widget->shift, bit_input);
  2242. switch (rx_port_value) {
  2243. case 0:
  2244. if (wsa_priv->active_ch_cnt[aif_rst]) {
  2245. clear_bit(bit_input,
  2246. &wsa_priv->active_ch_mask[aif_rst]);
  2247. wsa_priv->active_ch_cnt[aif_rst]--;
  2248. }
  2249. break;
  2250. case 1:
  2251. case 2:
  2252. set_bit(bit_input,
  2253. &wsa_priv->active_ch_mask[rx_port_value]);
  2254. wsa_priv->active_ch_cnt[rx_port_value]++;
  2255. break;
  2256. default:
  2257. dev_err_ratelimited(wsa_dev,
  2258. "%s: Invalid AIF_ID for WSA RX MUX %d\n",
  2259. __func__, rx_port_value);
  2260. return -EINVAL;
  2261. }
  2262. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2263. rx_port_value, e, update);
  2264. return 0;
  2265. }
  2266. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2267. struct snd_ctl_elem_value *ucontrol)
  2268. {
  2269. struct snd_soc_component *component =
  2270. snd_soc_kcontrol_component(kcontrol);
  2271. ucontrol->value.integer.value[0] =
  2272. ((snd_soc_component_read(
  2273. component, LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  2274. 1 : 0);
  2275. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2276. ucontrol->value.integer.value[0]);
  2277. return 0;
  2278. }
  2279. static int lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2280. struct snd_ctl_elem_value *ucontrol)
  2281. {
  2282. struct snd_soc_component *component =
  2283. snd_soc_kcontrol_component(kcontrol);
  2284. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2285. ucontrol->value.integer.value[0]);
  2286. /* Set Vbat register configuration for GSM mode bit based on value */
  2287. if (ucontrol->value.integer.value[0])
  2288. snd_soc_component_update_bits(component,
  2289. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  2290. 0x04, 0x04);
  2291. else
  2292. snd_soc_component_update_bits(component,
  2293. LPASS_CDC_WSA_VBAT_BCL_VBAT_CFG,
  2294. 0x04, 0x00);
  2295. return 0;
  2296. }
  2297. static int lpass_cdc_wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2298. struct snd_ctl_elem_value *ucontrol)
  2299. {
  2300. struct snd_soc_component *component =
  2301. snd_soc_kcontrol_component(kcontrol);
  2302. struct device *wsa_dev = NULL;
  2303. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2304. int path = ((struct soc_multi_mixer_control *)
  2305. kcontrol->private_value)->shift;
  2306. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2307. return -EINVAL;
  2308. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  2309. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2310. __func__, ucontrol->value.integer.value[0]);
  2311. return 0;
  2312. }
  2313. static int lpass_cdc_wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2314. struct snd_ctl_elem_value *ucontrol)
  2315. {
  2316. struct snd_soc_component *component =
  2317. snd_soc_kcontrol_component(kcontrol);
  2318. struct device *wsa_dev = NULL;
  2319. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2320. int path = ((struct soc_multi_mixer_control *)
  2321. kcontrol->private_value)->shift;
  2322. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2323. return -EINVAL;
  2324. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  2325. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  2326. path, wsa_priv->is_softclip_on[path]);
  2327. return 0;
  2328. }
  2329. static int lpass_cdc_wsa_macro_pbr_enable_get(struct snd_kcontrol *kcontrol,
  2330. struct snd_ctl_elem_value *ucontrol)
  2331. {
  2332. struct snd_soc_component *component =
  2333. snd_soc_kcontrol_component(kcontrol);
  2334. struct device *wsa_dev = NULL;
  2335. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2336. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2337. return -EINVAL;
  2338. ucontrol->value.integer.value[0] = wsa_priv->pbr_enable;
  2339. return 0;
  2340. }
  2341. static int lpass_cdc_wsa_macro_pbr_enable_put(struct snd_kcontrol *kcontrol,
  2342. struct snd_ctl_elem_value *ucontrol)
  2343. {
  2344. struct snd_soc_component *component =
  2345. snd_soc_kcontrol_component(kcontrol);
  2346. struct device *wsa_dev = NULL;
  2347. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2348. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2349. return -EINVAL;
  2350. wsa_priv->pbr_enable = ucontrol->value.integer.value[0];
  2351. return 0;
  2352. }
  2353. static const struct snd_kcontrol_new lpass_cdc_wsa_macro_snd_controls[] = {
  2354. SOC_ENUM_EXT("GSM mode Enable", lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_enum,
  2355. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_get,
  2356. lpass_cdc_wsa_macro_vbat_bcl_gsm_mode_func_put),
  2357. SOC_ENUM_EXT("WSA_RX0 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  2358. lpass_cdc_wsa_macro_comp_mode_get,
  2359. lpass_cdc_wsa_macro_comp_mode_put),
  2360. SOC_ENUM_EXT("WSA_RX1 comp_mode", lpass_cdc_wsa_macro_comp_mode_enum,
  2361. lpass_cdc_wsa_macro_comp_mode_get,
  2362. lpass_cdc_wsa_macro_comp_mode_put),
  2363. SOC_SINGLE_EXT("WSA SPKRRECV", SND_SOC_NOPM, 0, 1, 0,
  2364. lpass_cdc_wsa_macro_ear_spkrrecv_get,
  2365. lpass_cdc_wsa_macro_ear_spkrrecv_put),
  2366. SOC_SINGLE_EXT("Idle Detect", SND_SOC_NOPM, 0, 1,
  2367. 0, lpass_cdc_wsa_macro_idle_detect_get,
  2368. lpass_cdc_wsa_macro_idle_detect_put),
  2369. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  2370. LPASS_CDC_WSA_MACRO_SOFTCLIP0, 1, 0,
  2371. lpass_cdc_wsa_macro_soft_clip_enable_get,
  2372. lpass_cdc_wsa_macro_soft_clip_enable_put),
  2373. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  2374. LPASS_CDC_WSA_MACRO_SOFTCLIP1, 1, 0,
  2375. lpass_cdc_wsa_macro_soft_clip_enable_get,
  2376. lpass_cdc_wsa_macro_soft_clip_enable_put),
  2377. LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV("WSA_RX0 Digital Volume",
  2378. LPASS_CDC_WSA_RX0_RX_VOL_CTL,
  2379. -84, 40, digital_gain),
  2380. LPASS_CDC_WSA_MACRO_SET_VOLUME_TLV("WSA_RX1 Digital Volume",
  2381. LPASS_CDC_WSA_RX1_RX_VOL_CTL,
  2382. -84, 40, digital_gain),
  2383. SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 1,
  2384. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2385. lpass_cdc_wsa_macro_set_rx_mute_status),
  2386. SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 1,
  2387. 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2388. lpass_cdc_wsa_macro_set_rx_mute_status),
  2389. SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2390. LPASS_CDC_WSA_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2391. lpass_cdc_wsa_macro_set_rx_mute_status),
  2392. SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2393. LPASS_CDC_WSA_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa_macro_get_rx_mute_status,
  2394. lpass_cdc_wsa_macro_set_rx_mute_status),
  2395. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP1, 1, 0,
  2396. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  2397. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_COMP2, 1, 0,
  2398. lpass_cdc_wsa_macro_get_compander, lpass_cdc_wsa_macro_set_compander),
  2399. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0,
  2400. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  2401. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1,
  2402. 1, 0, lpass_cdc_wsa_macro_get_ec_hq, lpass_cdc_wsa_macro_set_ec_hq),
  2403. SOC_SINGLE_EXT("WSA PBR Enable", SND_SOC_NOPM, 0, 1,
  2404. 0, lpass_cdc_wsa_macro_pbr_enable_get,
  2405. lpass_cdc_wsa_macro_pbr_enable_put),
  2406. };
  2407. static const struct soc_enum rx_mux_enum =
  2408. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2409. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA_MACRO_RX_MAX] = {
  2410. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  2411. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2412. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  2413. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2414. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  2415. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2416. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  2417. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2418. SOC_DAPM_ENUM_EXT("WSA RX4 Mux", rx_mux_enum,
  2419. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2420. SOC_DAPM_ENUM_EXT("WSA RX5 Mux", rx_mux_enum,
  2421. lpass_cdc_wsa_macro_rx_mux_get, lpass_cdc_wsa_macro_rx_mux_put),
  2422. };
  2423. static int lpass_cdc_wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2424. struct snd_ctl_elem_value *ucontrol)
  2425. {
  2426. struct snd_soc_dapm_widget *widget =
  2427. snd_soc_dapm_kcontrol_widget(kcontrol);
  2428. struct snd_soc_component *component =
  2429. snd_soc_dapm_to_component(widget->dapm);
  2430. struct soc_multi_mixer_control *mixer =
  2431. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2432. u32 dai_id = widget->shift;
  2433. u32 spk_tx_id = mixer->shift;
  2434. struct device *wsa_dev = NULL;
  2435. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2436. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2437. return -EINVAL;
  2438. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  2439. ucontrol->value.integer.value[0] = 1;
  2440. else
  2441. ucontrol->value.integer.value[0] = 0;
  2442. return 0;
  2443. }
  2444. static int lpass_cdc_wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2445. struct snd_ctl_elem_value *ucontrol)
  2446. {
  2447. struct snd_soc_dapm_widget *widget =
  2448. snd_soc_dapm_kcontrol_widget(kcontrol);
  2449. struct snd_soc_component *component =
  2450. snd_soc_dapm_to_component(widget->dapm);
  2451. struct soc_multi_mixer_control *mixer =
  2452. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2453. u32 spk_tx_id = mixer->shift;
  2454. u32 enable = ucontrol->value.integer.value[0];
  2455. struct device *wsa_dev = NULL;
  2456. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2457. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2458. return -EINVAL;
  2459. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2460. if (enable) {
  2461. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2462. !test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2463. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2464. set_bit(LPASS_CDC_WSA_MACRO_TX0,
  2465. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2466. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2467. }
  2468. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2469. !test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2470. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2471. set_bit(LPASS_CDC_WSA_MACRO_TX1,
  2472. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2473. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]++;
  2474. }
  2475. } else {
  2476. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2477. test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2478. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2479. clear_bit(LPASS_CDC_WSA_MACRO_TX0,
  2480. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2481. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2482. }
  2483. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2484. test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2485. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI])) {
  2486. clear_bit(LPASS_CDC_WSA_MACRO_TX1,
  2487. &wsa_priv->active_ch_mask[LPASS_CDC_WSA_MACRO_AIF_VI]);
  2488. wsa_priv->active_ch_cnt[LPASS_CDC_WSA_MACRO_AIF_VI]--;
  2489. }
  2490. }
  2491. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2492. return 0;
  2493. }
  2494. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2495. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
  2496. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2497. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2498. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
  2499. lpass_cdc_wsa_macro_vi_feed_mixer_get,
  2500. lpass_cdc_wsa_macro_vi_feed_mixer_put),
  2501. };
  2502. static int lpass_cdc_wsa_macro_cps_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2503. struct snd_ctl_elem_value *ucontrol)
  2504. {
  2505. struct snd_soc_dapm_widget *widget =
  2506. snd_soc_dapm_kcontrol_widget(kcontrol);
  2507. struct snd_soc_component *component =
  2508. snd_soc_dapm_to_component(widget->dapm);
  2509. struct soc_multi_mixer_control *mixer =
  2510. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2511. u32 dai_id = widget->shift;
  2512. u32 spk_tx_id = mixer->shift;
  2513. struct device *wsa_dev = NULL;
  2514. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2515. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2516. return -EINVAL;
  2517. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  2518. ucontrol->value.integer.value[0] = 1;
  2519. else
  2520. ucontrol->value.integer.value[0] = 0;
  2521. return 0;
  2522. }
  2523. static int lpass_cdc_wsa_macro_cps_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2524. struct snd_ctl_elem_value *ucontrol)
  2525. {
  2526. struct snd_soc_dapm_widget *widget =
  2527. snd_soc_dapm_kcontrol_widget(kcontrol);
  2528. struct snd_soc_component *component =
  2529. snd_soc_dapm_to_component(widget->dapm);
  2530. struct soc_multi_mixer_control *mixer =
  2531. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2532. u32 dai_id = widget->shift;
  2533. u32 spk_tx_id = mixer->shift;
  2534. u32 enable = ucontrol->value.integer.value[0];
  2535. struct device *wsa_dev = NULL;
  2536. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2537. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2538. return -EINVAL;
  2539. if (enable) {
  2540. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2541. !test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2542. &wsa_priv->active_ch_mask[dai_id])) {
  2543. set_bit(LPASS_CDC_WSA_MACRO_TX0,
  2544. &wsa_priv->active_ch_mask[dai_id]);
  2545. wsa_priv->active_ch_cnt[dai_id]++;
  2546. }
  2547. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2548. !test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2549. &wsa_priv->active_ch_mask[dai_id])) {
  2550. set_bit(LPASS_CDC_WSA_MACRO_TX1,
  2551. &wsa_priv->active_ch_mask[dai_id]);
  2552. wsa_priv->active_ch_cnt[dai_id]++;
  2553. }
  2554. } else {
  2555. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX0 &&
  2556. test_bit(LPASS_CDC_WSA_MACRO_TX0,
  2557. &wsa_priv->active_ch_mask[dai_id])) {
  2558. clear_bit(LPASS_CDC_WSA_MACRO_TX0,
  2559. &wsa_priv->active_ch_mask[dai_id]);
  2560. wsa_priv->active_ch_cnt[dai_id]--;
  2561. }
  2562. if (spk_tx_id == LPASS_CDC_WSA_MACRO_TX1 &&
  2563. test_bit(LPASS_CDC_WSA_MACRO_TX1,
  2564. &wsa_priv->active_ch_mask[dai_id])) {
  2565. clear_bit(LPASS_CDC_WSA_MACRO_TX1,
  2566. &wsa_priv->active_ch_mask[dai_id]);
  2567. wsa_priv->active_ch_cnt[dai_id]--;
  2568. }
  2569. }
  2570. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2571. return 0;
  2572. }
  2573. static const struct snd_kcontrol_new aif_cps_mixer[] = {
  2574. SOC_SINGLE_EXT("WSA_SPKR_CPS_1", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX0, 1, 0,
  2575. lpass_cdc_wsa_macro_cps_feed_mixer_get,
  2576. lpass_cdc_wsa_macro_cps_feed_mixer_put),
  2577. SOC_SINGLE_EXT("WSA_SPKR_CPS_2", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_TX1, 1, 0,
  2578. lpass_cdc_wsa_macro_cps_feed_mixer_get,
  2579. lpass_cdc_wsa_macro_cps_feed_mixer_put),
  2580. };
  2581. static const struct snd_soc_dapm_widget lpass_cdc_wsa_macro_dapm_widgets[] = {
  2582. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  2583. SND_SOC_NOPM, 0, 0),
  2584. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  2585. SND_SOC_NOPM, 0, 0),
  2586. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  2587. SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI, 0,
  2588. lpass_cdc_wsa_macro_disable_vi_feedback,
  2589. SND_SOC_DAPM_POST_PMD),
  2590. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  2591. SND_SOC_NOPM, 0, 0),
  2592. SND_SOC_DAPM_AIF_OUT("WSA AIF_CPS", "WSA_AIF_CPS Capture", 0,
  2593. SND_SOC_NOPM, 0, 0),
  2594. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_VI,
  2595. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2596. SND_SOC_DAPM_MIXER("WSA_AIF_CPS Mixer", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_AIF_CPS,
  2597. 0, aif_cps_mixer, ARRAY_SIZE(aif_cps_mixer)),
  2598. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  2599. LPASS_CDC_WSA_MACRO_EC0_MUX, 0,
  2600. &rx_mix_ec0_mux, lpass_cdc_wsa_macro_enable_echo,
  2601. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2602. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  2603. LPASS_CDC_WSA_MACRO_EC1_MUX, 0,
  2604. &rx_mix_ec1_mux, lpass_cdc_wsa_macro_enable_echo,
  2605. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2606. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX0, 0,
  2607. &rx_mux[LPASS_CDC_WSA_MACRO_RX0]),
  2608. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX1, 0,
  2609. &rx_mux[LPASS_CDC_WSA_MACRO_RX1]),
  2610. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX0, 0,
  2611. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX0]),
  2612. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX_MIX1, 0,
  2613. &rx_mux[LPASS_CDC_WSA_MACRO_RX_MIX1]),
  2614. SND_SOC_DAPM_MUX("WSA RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX4, 0,
  2615. &rx_mux[LPASS_CDC_WSA_MACRO_RX4]),
  2616. SND_SOC_DAPM_MUX("WSA RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA_MACRO_RX5, 0,
  2617. &rx_mux[LPASS_CDC_WSA_MACRO_RX5]),
  2618. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2619. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2620. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2621. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2622. SND_SOC_DAPM_MIXER("WSA RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2623. SND_SOC_DAPM_MIXER("WSA RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2624. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2625. &rx0_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2626. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2627. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2628. &rx0_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2629. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2630. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2631. &rx0_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2632. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2633. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM,
  2634. 0, 0, &rx0_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2635. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2636. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2637. &rx1_prim_inp0_mux, lpass_cdc_wsa_macro_enable_swr,
  2638. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2639. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2640. &rx1_prim_inp1_mux, lpass_cdc_wsa_macro_enable_swr,
  2641. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2642. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2643. &rx1_prim_inp2_mux, lpass_cdc_wsa_macro_enable_swr,
  2644. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2645. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM,
  2646. 0, 0, &rx1_mix_mux, lpass_cdc_wsa_macro_enable_mix_path,
  2647. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2648. SND_SOC_DAPM_PGA_E("WSA_RX INT0 MIX", SND_SOC_NOPM,
  2649. 0, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2650. SND_SOC_DAPM_PRE_PMU),
  2651. SND_SOC_DAPM_PGA_E("WSA_RX INT1 MIX", SND_SOC_NOPM,
  2652. 1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_main_path,
  2653. SND_SOC_DAPM_PRE_PMU),
  2654. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2655. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2656. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2657. LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2658. &rx0_sidetone_mix_mux, lpass_cdc_wsa_macro_enable_swr,
  2659. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2660. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2661. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2662. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2663. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2664. LPASS_CDC_WSA_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2665. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2666. SND_SOC_DAPM_POST_PMD),
  2667. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2668. LPASS_CDC_WSA_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa_macro_enable_interpolator,
  2669. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2670. SND_SOC_DAPM_POST_PMD),
  2671. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2672. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2673. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2674. SND_SOC_DAPM_POST_PMD),
  2675. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2676. NULL, 0, lpass_cdc_wsa_macro_spk_boost_event,
  2677. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2678. SND_SOC_DAPM_POST_PMD),
  2679. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2680. 0, 0, wsa_int0_vbat_mix_switch,
  2681. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2682. lpass_cdc_wsa_macro_enable_vbat,
  2683. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2684. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2685. 0, 0, wsa_int1_vbat_mix_switch,
  2686. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2687. lpass_cdc_wsa_macro_enable_vbat,
  2688. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2689. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2690. SND_SOC_DAPM_INPUT("CPSINPUT_WSA"),
  2691. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2692. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2693. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2694. lpass_cdc_wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2695. };
  2696. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2697. /* VI Feedback */
  2698. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2699. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2700. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2701. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2702. /* CPS Feedback */
  2703. {"WSA_AIF_CPS Mixer", "WSA_SPKR_CPS_1", "CPSINPUT_WSA"},
  2704. {"WSA_AIF_CPS Mixer", "WSA_SPKR_CPS_2", "CPSINPUT_WSA"},
  2705. {"WSA AIF_CPS", NULL, "WSA_AIF_CPS Mixer"},
  2706. {"WSA AIF_CPS", NULL, "WSA_MCLK"},
  2707. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2708. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2709. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2710. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2711. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2712. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2713. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2714. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2715. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2716. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2717. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2718. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2719. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2720. {"WSA RX4 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2721. {"WSA RX5 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2722. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2723. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2724. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2725. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2726. {"WSA RX4 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2727. {"WSA RX5 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2728. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2729. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2730. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2731. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2732. {"WSA RX4", NULL, "WSA RX4 MUX"},
  2733. {"WSA RX5", NULL, "WSA RX5 MUX"},
  2734. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2735. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2736. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2737. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2738. {"WSA_RX0 INP0", "RX4", "WSA RX4"},
  2739. {"WSA_RX0 INP0", "RX5", "WSA RX5"},
  2740. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2741. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2742. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2743. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2744. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2745. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2746. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2747. {"WSA_RX0 INP1", "RX4", "WSA RX4"},
  2748. {"WSA_RX0 INP1", "RX5", "WSA RX5"},
  2749. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2750. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2751. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2752. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2753. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2754. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2755. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2756. {"WSA_RX0 INP2", "RX4", "WSA RX4"},
  2757. {"WSA_RX0 INP2", "RX5", "WSA RX5"},
  2758. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2759. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2760. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2761. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2762. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2763. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2764. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2765. {"WSA_RX0 MIX INP", "RX4", "WSA RX4"},
  2766. {"WSA_RX0 MIX INP", "RX5", "WSA RX5"},
  2767. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2768. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2769. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2770. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2771. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2772. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2773. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2774. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2775. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2776. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2777. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2778. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2779. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2780. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2781. {"WSA_RX1 INP0", "RX4", "WSA RX4"},
  2782. {"WSA_RX1 INP0", "RX5", "WSA RX5"},
  2783. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2784. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2785. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2786. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2787. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2788. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2789. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2790. {"WSA_RX1 INP1", "RX4", "WSA RX4"},
  2791. {"WSA_RX1 INP1", "RX5", "WSA RX5"},
  2792. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2793. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2794. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2795. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2796. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2797. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2798. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2799. {"WSA_RX1 INP2", "RX4", "WSA RX4"},
  2800. {"WSA_RX1 INP2", "RX5", "WSA RX5"},
  2801. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2802. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2803. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2804. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2805. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2806. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2807. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2808. {"WSA_RX1 MIX INP", "RX4", "WSA RX4"},
  2809. {"WSA_RX1 MIX INP", "RX5", "WSA RX5"},
  2810. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2811. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2812. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2813. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2814. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2815. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2816. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2817. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2818. };
  2819. static void lpass_cdc_wsa_macro_init_pbr(struct snd_soc_component *component)
  2820. {
  2821. int sys_gain, bat_cfg, rload;
  2822. int vth1, vth2, vth3, vth4, vth5, vth6, vth7, vth8, vth9;
  2823. int vth10, vth11, vth12, vth13, vth14, vth15;
  2824. struct device *wsa_dev = NULL;
  2825. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  2826. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2827. return;
  2828. /* RX0 */
  2829. sys_gain = wsa_priv->wsa_sys_gain[0];
  2830. bat_cfg = wsa_priv->wsa_bat_cfg[0];
  2831. rload = wsa_priv->wsa_rload[0];
  2832. /* ILIM */
  2833. switch (rload) {
  2834. case WSA_4_OHMS:
  2835. snd_soc_component_update_bits(component,
  2836. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0x40);
  2837. break;
  2838. case WSA_6_OHMS:
  2839. snd_soc_component_update_bits(component,
  2840. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0x80);
  2841. break;
  2842. case WSA_8_OHMS:
  2843. snd_soc_component_update_bits(component,
  2844. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0xC0);
  2845. break;
  2846. case WSA_32_OHMS:
  2847. snd_soc_component_update_bits(component,
  2848. LPASS_CDC_WSA_ILIM_CFG0, 0xE0, 0xE0);
  2849. break;
  2850. default:
  2851. break;
  2852. }
  2853. snd_soc_component_update_bits(component,
  2854. LPASS_CDC_WSA_ILIM_CFG1, 0x0F, sys_gain);
  2855. snd_soc_component_update_bits(component,
  2856. LPASS_CDC_WSA_ILIM_CFG9, 0xC0, (bat_cfg - 1) << 0x6);
  2857. /* Thesh */
  2858. vth1 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2859. vth2 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2860. vth3 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2861. vth4 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2862. vth5 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2863. vth6 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2864. vth7 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2865. vth8 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2866. vth9 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2867. vth10 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2868. vth11 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2869. vth12 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2870. vth13 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2871. vth14 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2872. vth15 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2873. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG1, vth1);
  2874. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG2, vth2);
  2875. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG3, vth3);
  2876. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG4, vth4);
  2877. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG5, vth5);
  2878. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG6, vth6);
  2879. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG7, vth7);
  2880. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG8, vth8);
  2881. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG9, vth9);
  2882. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG10, vth10);
  2883. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG11, vth11);
  2884. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG12, vth12);
  2885. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG13, vth13);
  2886. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG14, vth14);
  2887. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG15, vth15);
  2888. /* RX1 */
  2889. sys_gain = wsa_priv->wsa_sys_gain[2];
  2890. bat_cfg = wsa_priv->wsa_bat_cfg[1];
  2891. rload = wsa_priv->wsa_rload[1];
  2892. /* ILIM */
  2893. switch (rload) {
  2894. case WSA_4_OHMS:
  2895. snd_soc_component_update_bits(component,
  2896. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0x40);
  2897. break;
  2898. case WSA_6_OHMS:
  2899. snd_soc_component_update_bits(component,
  2900. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0x80);
  2901. break;
  2902. case WSA_8_OHMS:
  2903. snd_soc_component_update_bits(component,
  2904. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0xC0);
  2905. break;
  2906. case WSA_32_OHMS:
  2907. snd_soc_component_update_bits(component,
  2908. LPASS_CDC_WSA_ILIM_CFG0_1, 0xE0, 0xE0);
  2909. break;
  2910. default:
  2911. break;
  2912. }
  2913. snd_soc_component_update_bits(component,
  2914. LPASS_CDC_WSA_ILIM_CFG1_1, 0x0F, sys_gain);
  2915. snd_soc_component_update_bits(component,
  2916. LPASS_CDC_WSA_ILIM_CFG9, 0x30, (bat_cfg - 1) << 0x4);
  2917. /* Thesh */
  2918. vth1 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2919. vth2 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2920. vth3 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2921. vth4 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2922. vth5 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2923. vth6 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2924. vth7 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2925. vth8 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2926. vth9 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2927. vth10 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2928. vth11 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2929. vth12 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2930. vth13 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2931. vth14 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2932. vth15 = LPASS_CDC_WSA_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2933. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG1_1, vth1);
  2934. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG2_1, vth2);
  2935. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG3_1, vth3);
  2936. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG4_1, vth4);
  2937. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG5_1, vth5);
  2938. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG6_1, vth6);
  2939. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG7_1, vth7);
  2940. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG8_1, vth8);
  2941. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG9_1, vth9);
  2942. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG10_1, vth10);
  2943. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG11_1, vth11);
  2944. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG12_1, vth12);
  2945. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG13_1, vth13);
  2946. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG14_1, vth14);
  2947. snd_soc_component_write(component, LPASS_CDC_WSA_PBR_CFG15_1, vth15);
  2948. }
  2949. static const struct lpass_cdc_wsa_macro_reg_mask_val
  2950. lpass_cdc_wsa_macro_reg_init[] = {
  2951. {LPASS_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2952. {LPASS_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2953. {LPASS_CDC_WSA_COMPANDER0_CTL7, 0x3E, 0x2e},
  2954. {LPASS_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2955. {LPASS_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2956. {LPASS_CDC_WSA_COMPANDER1_CTL7, 0x3E, 0x2e},
  2957. {LPASS_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2958. {LPASS_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2959. {LPASS_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2960. {LPASS_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2961. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2962. {LPASS_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2963. {LPASS_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2964. {LPASS_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2965. {LPASS_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2966. {LPASS_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2967. {LPASS_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2968. {LPASS_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2969. {LPASS_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2970. {LPASS_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2971. {LPASS_CDC_WSA_LA_CFG, 0x3F, 0xF},
  2972. {LPASS_CDC_WSA_PBR_CFG16, 0xFF, 0x42},
  2973. {LPASS_CDC_WSA_PBR_CFG19, 0xFF, 0xFC},
  2974. {LPASS_CDC_WSA_PBR_CFG20, 0xF0, 0x60},
  2975. {LPASS_CDC_WSA_ILIM_CFG1, 0x70, 0x40},
  2976. {LPASS_CDC_WSA_ILIM_CFG0, 0x03, 0x01},
  2977. {LPASS_CDC_WSA_ILIM_CFG3, 0x1F, 0x15},
  2978. {LPASS_CDC_WSA_LA_CFG_1, 0x3F, 0x0F},
  2979. {LPASS_CDC_WSA_PBR_CFG16_1, 0xFF, 0x42},
  2980. {LPASS_CDC_WSA_PBR_CFG21, 0xFF, 0xFC},
  2981. {LPASS_CDC_WSA_PBR_CFG22, 0xF0, 0x60},
  2982. {LPASS_CDC_WSA_ILIM_CFG1_1, 0x70, 0x40},
  2983. {LPASS_CDC_WSA_ILIM_CFG0_1, 0x03, 0x01},
  2984. {LPASS_CDC_WSA_ILIM_CFG4, 0x1F, 0x15},
  2985. {LPASS_CDC_WSA_ILIM_CFG2_1, 0xFF, 0x2A},
  2986. {LPASS_CDC_WSA_ILIM_CFG2, 0x3F, 0x1B},
  2987. {LPASS_CDC_WSA_ILIM_CFG9, 0x0F, 0x05},
  2988. {LPASS_CDC_WSA_IDLE_DETECT_CFG1, 0xFF, 0x1D},
  2989. };
  2990. static void lpass_cdc_wsa_macro_init_reg(struct snd_soc_component *component)
  2991. {
  2992. int i;
  2993. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa_macro_reg_init); i++)
  2994. snd_soc_component_update_bits(component,
  2995. lpass_cdc_wsa_macro_reg_init[i].reg,
  2996. lpass_cdc_wsa_macro_reg_init[i].mask,
  2997. lpass_cdc_wsa_macro_reg_init[i].val);
  2998. lpass_cdc_wsa_macro_init_pbr(component);
  2999. }
  3000. static int lpass_cdc_wsa_macro_core_vote(void *handle, bool enable)
  3001. {
  3002. int rc = 0;
  3003. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  3004. if (wsa_priv == NULL) {
  3005. pr_err_ratelimited("%s: wsa priv data is NULL\n", __func__);
  3006. return -EINVAL;
  3007. }
  3008. if (!wsa_priv->pre_dev_up && enable) {
  3009. pr_debug("%s: adsp is not up\n", __func__);
  3010. return -EINVAL;
  3011. }
  3012. if (enable) {
  3013. pm_runtime_get_sync(wsa_priv->dev);
  3014. if (lpass_cdc_check_core_votes(wsa_priv->dev))
  3015. rc = 0;
  3016. else
  3017. rc = -ENOTSYNC;
  3018. } else {
  3019. pm_runtime_put_autosuspend(wsa_priv->dev);
  3020. pm_runtime_mark_last_busy(wsa_priv->dev);
  3021. }
  3022. return rc;
  3023. }
  3024. static int wsa_swrm_clock(void *handle, bool enable)
  3025. {
  3026. struct lpass_cdc_wsa_macro_priv *wsa_priv = (struct lpass_cdc_wsa_macro_priv *) handle;
  3027. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  3028. int ret = 0;
  3029. if (regmap == NULL) {
  3030. dev_err_ratelimited(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  3031. return -EINVAL;
  3032. }
  3033. mutex_lock(&wsa_priv->swr_clk_lock);
  3034. trace_printk("%s: %s swrm clock %s\n",
  3035. dev_name(wsa_priv->dev), __func__,
  3036. (enable ? "enable" : "disable"));
  3037. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  3038. __func__, (enable ? "enable" : "disable"));
  3039. if (enable) {
  3040. pm_runtime_get_sync(wsa_priv->dev);
  3041. if (wsa_priv->swr_clk_users == 0) {
  3042. ret = msm_cdc_pinctrl_select_active_state(
  3043. wsa_priv->wsa_swr_gpio_p);
  3044. if (ret < 0) {
  3045. dev_err_ratelimited(wsa_priv->dev,
  3046. "%s: wsa swr pinctrl enable failed\n",
  3047. __func__);
  3048. pm_runtime_mark_last_busy(wsa_priv->dev);
  3049. pm_runtime_put_autosuspend(wsa_priv->dev);
  3050. goto exit;
  3051. }
  3052. ret = lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 1, true);
  3053. if (ret < 0) {
  3054. msm_cdc_pinctrl_select_sleep_state(
  3055. wsa_priv->wsa_swr_gpio_p);
  3056. dev_err_ratelimited(wsa_priv->dev,
  3057. "%s: wsa request clock enable failed\n",
  3058. __func__);
  3059. pm_runtime_mark_last_busy(wsa_priv->dev);
  3060. pm_runtime_put_autosuspend(wsa_priv->dev);
  3061. goto exit;
  3062. }
  3063. if (wsa_priv->reset_swr)
  3064. regmap_update_bits(regmap,
  3065. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3066. 0x02, 0x02);
  3067. regmap_update_bits(regmap,
  3068. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3069. 0x01, 0x01);
  3070. if (wsa_priv->reset_swr)
  3071. regmap_update_bits(regmap,
  3072. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3073. 0x02, 0x00);
  3074. regmap_update_bits(regmap,
  3075. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3076. 0x1C, 0x0C);
  3077. wsa_priv->reset_swr = false;
  3078. }
  3079. wsa_priv->swr_clk_users++;
  3080. pm_runtime_mark_last_busy(wsa_priv->dev);
  3081. pm_runtime_put_autosuspend(wsa_priv->dev);
  3082. } else {
  3083. if (wsa_priv->swr_clk_users <= 0) {
  3084. dev_err_ratelimited(wsa_priv->dev, "%s: clock already disabled\n",
  3085. __func__);
  3086. wsa_priv->swr_clk_users = 0;
  3087. goto exit;
  3088. }
  3089. wsa_priv->swr_clk_users--;
  3090. if (wsa_priv->swr_clk_users == 0) {
  3091. regmap_update_bits(regmap,
  3092. LPASS_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  3093. 0x01, 0x00);
  3094. lpass_cdc_wsa_macro_mclk_enable(wsa_priv, 0, true);
  3095. ret = msm_cdc_pinctrl_select_sleep_state(
  3096. wsa_priv->wsa_swr_gpio_p);
  3097. if (ret < 0) {
  3098. dev_err_ratelimited(wsa_priv->dev,
  3099. "%s: wsa swr pinctrl disable failed\n",
  3100. __func__);
  3101. goto exit;
  3102. }
  3103. }
  3104. }
  3105. trace_printk("%s: %s swrm clock users: %d\n",
  3106. dev_name(wsa_priv->dev), __func__,
  3107. wsa_priv->swr_clk_users);
  3108. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  3109. __func__, wsa_priv->swr_clk_users);
  3110. exit:
  3111. mutex_unlock(&wsa_priv->swr_clk_lock);
  3112. return ret;
  3113. }
  3114. /* Thermal Functions */
  3115. static int lpass_cdc_wsa_macro_get_max_state(
  3116. struct thermal_cooling_device *cdev,
  3117. unsigned long *state)
  3118. {
  3119. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  3120. if (!wsa_priv) {
  3121. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3122. return -EINVAL;
  3123. }
  3124. *state = wsa_priv->thermal_max_state;
  3125. return 0;
  3126. }
  3127. static int lpass_cdc_wsa_macro_get_cur_state(
  3128. struct thermal_cooling_device *cdev,
  3129. unsigned long *state)
  3130. {
  3131. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  3132. if (!wsa_priv) {
  3133. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3134. return -EINVAL;
  3135. }
  3136. *state = wsa_priv->thermal_cur_state;
  3137. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  3138. return 0;
  3139. }
  3140. static int lpass_cdc_wsa_macro_set_cur_state(
  3141. struct thermal_cooling_device *cdev,
  3142. unsigned long state)
  3143. {
  3144. struct lpass_cdc_wsa_macro_priv *wsa_priv = cdev->devdata;
  3145. if (!wsa_priv || !wsa_priv->dev) {
  3146. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3147. return -EINVAL;
  3148. }
  3149. if (state <= wsa_priv->thermal_max_state) {
  3150. wsa_priv->thermal_cur_state = state;
  3151. } else {
  3152. dev_err_ratelimited(wsa_priv->dev,
  3153. "%s: incorrect requested state:%d\n",
  3154. __func__, state);
  3155. return -EINVAL;
  3156. }
  3157. dev_dbg(wsa_priv->dev,
  3158. "%s: set the thermal current state to %d\n",
  3159. __func__, wsa_priv->thermal_cur_state);
  3160. schedule_work(&wsa_priv->lpass_cdc_wsa_macro_cooling_work);
  3161. return 0;
  3162. }
  3163. static struct thermal_cooling_device_ops wsa_cooling_ops = {
  3164. .get_max_state = lpass_cdc_wsa_macro_get_max_state,
  3165. .get_cur_state = lpass_cdc_wsa_macro_get_cur_state,
  3166. .set_cur_state = lpass_cdc_wsa_macro_set_cur_state,
  3167. };
  3168. static int lpass_cdc_wsa_macro_init(struct snd_soc_component *component)
  3169. {
  3170. struct snd_soc_dapm_context *dapm =
  3171. snd_soc_component_get_dapm(component);
  3172. int ret;
  3173. struct device *wsa_dev = NULL;
  3174. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  3175. wsa_dev = lpass_cdc_get_device_ptr(component->dev, WSA_MACRO);
  3176. if (!wsa_dev) {
  3177. dev_err(component->dev,
  3178. "%s: null device for macro!\n", __func__);
  3179. return -EINVAL;
  3180. }
  3181. wsa_priv = dev_get_drvdata(wsa_dev);
  3182. if (!wsa_priv) {
  3183. dev_err(component->dev,
  3184. "%s: priv is null for macro!\n", __func__);
  3185. return -EINVAL;
  3186. }
  3187. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa_macro_dapm_widgets,
  3188. ARRAY_SIZE(lpass_cdc_wsa_macro_dapm_widgets));
  3189. if (ret < 0) {
  3190. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  3191. return ret;
  3192. }
  3193. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  3194. ARRAY_SIZE(wsa_audio_map));
  3195. if (ret < 0) {
  3196. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  3197. return ret;
  3198. }
  3199. ret = snd_soc_dapm_new_widgets(dapm->card);
  3200. if (ret < 0) {
  3201. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  3202. return ret;
  3203. }
  3204. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa_macro_snd_controls,
  3205. ARRAY_SIZE(lpass_cdc_wsa_macro_snd_controls));
  3206. if (ret < 0) {
  3207. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  3208. return ret;
  3209. }
  3210. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  3211. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  3212. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  3213. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  3214. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_CPS Capture");
  3215. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  3216. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  3217. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  3218. snd_soc_dapm_ignore_suspend(dapm, "CPSINPUT_WSA");
  3219. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  3220. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  3221. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  3222. snd_soc_dapm_sync(dapm);
  3223. wsa_priv->component = component;
  3224. wsa_priv->spkr_gain_offset = LPASS_CDC_WSA_MACRO_GAIN_OFFSET_0_DB;
  3225. lpass_cdc_wsa_macro_init_reg(component);
  3226. return 0;
  3227. }
  3228. static int lpass_cdc_wsa_macro_deinit(struct snd_soc_component *component)
  3229. {
  3230. struct device *wsa_dev = NULL;
  3231. struct lpass_cdc_wsa_macro_priv *wsa_priv = NULL;
  3232. if (!lpass_cdc_wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  3233. return -EINVAL;
  3234. wsa_priv->component = NULL;
  3235. return 0;
  3236. }
  3237. static void lpass_cdc_wsa_macro_add_child_devices(struct work_struct *work)
  3238. {
  3239. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3240. struct platform_device *pdev;
  3241. struct device_node *node;
  3242. struct lpass_cdc_wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  3243. int ret;
  3244. u16 count = 0, ctrl_num = 0;
  3245. struct lpass_cdc_wsa_macro_swr_ctrl_platform_data *platdata;
  3246. char plat_dev_name[LPASS_CDC_WSA_MACRO_SWR_STRING_LEN];
  3247. wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
  3248. lpass_cdc_wsa_macro_add_child_devices_work);
  3249. if (!wsa_priv) {
  3250. pr_err("%s: Memory for wsa_priv does not exist\n",
  3251. __func__);
  3252. return;
  3253. }
  3254. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  3255. dev_err(wsa_priv->dev,
  3256. "%s: DT node for wsa_priv does not exist\n", __func__);
  3257. return;
  3258. }
  3259. platdata = &wsa_priv->swr_plat_data;
  3260. wsa_priv->child_count = 0;
  3261. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  3262. if (strnstr(node->name, "wsa_swr_master",
  3263. strlen("wsa_swr_master")) != NULL)
  3264. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  3265. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  3266. else if (strnstr(node->name, "msm_cdc_pinctrl",
  3267. strlen("msm_cdc_pinctrl")) != NULL)
  3268. strlcpy(plat_dev_name, node->name,
  3269. (LPASS_CDC_WSA_MACRO_SWR_STRING_LEN - 1));
  3270. else
  3271. continue;
  3272. pdev = platform_device_alloc(plat_dev_name, -1);
  3273. if (!pdev) {
  3274. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  3275. __func__);
  3276. ret = -ENOMEM;
  3277. goto err;
  3278. }
  3279. pdev->dev.parent = wsa_priv->dev;
  3280. pdev->dev.of_node = node;
  3281. if (strnstr(node->name, "wsa_swr_master",
  3282. strlen("wsa_swr_master")) != NULL) {
  3283. ret = platform_device_add_data(pdev, platdata,
  3284. sizeof(*platdata));
  3285. if (ret) {
  3286. dev_err(&pdev->dev,
  3287. "%s: cannot add plat data ctrl:%d\n",
  3288. __func__, ctrl_num);
  3289. goto fail_pdev_add;
  3290. }
  3291. temp = krealloc(swr_ctrl_data,
  3292. (ctrl_num + 1) * sizeof(
  3293. struct lpass_cdc_wsa_macro_swr_ctrl_data),
  3294. GFP_KERNEL);
  3295. if (!temp) {
  3296. dev_err(&pdev->dev, "out of memory\n");
  3297. ret = -ENOMEM;
  3298. goto fail_pdev_add;
  3299. }
  3300. swr_ctrl_data = temp;
  3301. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  3302. ctrl_num++;
  3303. dev_dbg(&pdev->dev,
  3304. "%s: Adding soundwire ctrl device(s)\n",
  3305. __func__);
  3306. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  3307. }
  3308. ret = platform_device_add(pdev);
  3309. if (ret) {
  3310. dev_err(&pdev->dev,
  3311. "%s: Cannot add platform device\n",
  3312. __func__);
  3313. goto fail_pdev_add;
  3314. }
  3315. if (wsa_priv->child_count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX)
  3316. wsa_priv->pdev_child_devices[
  3317. wsa_priv->child_count++] = pdev;
  3318. else
  3319. goto err;
  3320. }
  3321. return;
  3322. fail_pdev_add:
  3323. for (count = 0; count < wsa_priv->child_count; count++)
  3324. platform_device_put(wsa_priv->pdev_child_devices[count]);
  3325. err:
  3326. return;
  3327. }
  3328. static void lpass_cdc_wsa_macro_cooling_adjust_gain(struct work_struct *work)
  3329. {
  3330. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3331. u8 gain = 0;
  3332. wsa_priv = container_of(work, struct lpass_cdc_wsa_macro_priv,
  3333. lpass_cdc_wsa_macro_cooling_work);
  3334. if (!wsa_priv) {
  3335. pr_err("%s: priv is null for macro!\n",
  3336. __func__);
  3337. return;
  3338. }
  3339. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  3340. dev_err(wsa_priv->dev,
  3341. "%s: DT node for wsa_priv does not exist\n", __func__);
  3342. return;
  3343. }
  3344. /* Only adjust the volume when WSA clock is enabled */
  3345. if (wsa_priv->dapm_mclk_enable) {
  3346. gain = (u8)(wsa_priv->rx0_origin_gain -
  3347. wsa_priv->thermal_cur_state);
  3348. snd_soc_component_update_bits(wsa_priv->component,
  3349. LPASS_CDC_WSA_RX0_RX_VOL_CTL, 0xFF, gain);
  3350. dev_dbg(wsa_priv->dev,
  3351. "%s: RX0 current thermal state: %d, "
  3352. "adjusted gain: %#x\n",
  3353. __func__, wsa_priv->thermal_cur_state, gain);
  3354. gain = (u8)(wsa_priv->rx1_origin_gain -
  3355. wsa_priv->thermal_cur_state);
  3356. snd_soc_component_update_bits(wsa_priv->component,
  3357. LPASS_CDC_WSA_RX1_RX_VOL_CTL, 0xFF, gain);
  3358. dev_dbg(wsa_priv->dev,
  3359. "%s: RX1 current thermal state: %d, "
  3360. "adjusted gain: %#x\n",
  3361. __func__, wsa_priv->thermal_cur_state, gain);
  3362. }
  3363. return;
  3364. }
  3365. static int lpass_cdc_wsa_macro_read_array(struct platform_device *pdev,
  3366. const char *name, int num_values,
  3367. u32 *output)
  3368. {
  3369. u32 len, ret, size;
  3370. if (!of_find_property(pdev->dev.of_node, name, &size)) {
  3371. dev_info(&pdev->dev, "%s: missing %s\n", __func__, name);
  3372. return 0;
  3373. }
  3374. len = size / sizeof(u32);
  3375. if (len != num_values) {
  3376. dev_info(&pdev->dev, "%s: invalid number of %s\n", __func__, name);
  3377. return -EINVAL;
  3378. }
  3379. ret = of_property_read_u32_array(pdev->dev.of_node, name, output, len);
  3380. if (ret)
  3381. dev_info(&pdev->dev, "%s: Failed to read %s\n", __func__, name);
  3382. return 0;
  3383. }
  3384. static void lpass_cdc_wsa_macro_init_ops(struct macro_ops *ops,
  3385. char __iomem *wsa_io_base)
  3386. {
  3387. memset(ops, 0, sizeof(struct macro_ops));
  3388. ops->init = lpass_cdc_wsa_macro_init;
  3389. ops->exit = lpass_cdc_wsa_macro_deinit;
  3390. ops->io_base = wsa_io_base;
  3391. ops->dai_ptr = lpass_cdc_wsa_macro_dai;
  3392. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa_macro_dai);
  3393. ops->event_handler = lpass_cdc_wsa_macro_event_handler;
  3394. ops->set_port_map = lpass_cdc_wsa_macro_set_port_map;
  3395. }
  3396. static int lpass_cdc_wsa_macro_probe(struct platform_device *pdev)
  3397. {
  3398. struct macro_ops ops;
  3399. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3400. u32 wsa_base_addr, default_clk_id, thermal_max_state;
  3401. char __iomem *wsa_io_base;
  3402. int ret = 0;
  3403. u32 is_used_wsa_swr_gpio = 1;
  3404. u32 noise_gate_mode;
  3405. const char *is_used_wsa_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3406. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3407. dev_err(&pdev->dev,
  3408. "%s: va-macro not registered yet, defer\n", __func__);
  3409. return -EPROBE_DEFER;
  3410. }
  3411. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa_macro_priv),
  3412. GFP_KERNEL);
  3413. if (!wsa_priv)
  3414. return -ENOMEM;
  3415. wsa_priv->pre_dev_up = true;
  3416. wsa_priv->dev = &pdev->dev;
  3417. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3418. &wsa_base_addr);
  3419. if (ret) {
  3420. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3421. __func__, "reg");
  3422. return ret;
  3423. }
  3424. ret = of_property_read_u32(pdev->dev.of_node, "wsa_data_fs_ctl_reg",
  3425. &wsa_priv->wsa_fs_ctl_reg);
  3426. if (ret) {
  3427. dev_dbg(&pdev->dev, "%s: error finding %s entry in dt\n",
  3428. __func__, "wsa_data_fs_ctl_reg");
  3429. }
  3430. if (!wsa_priv->wsa_fs_reg_base && wsa_priv->wsa_fs_ctl_reg)
  3431. wsa_priv->wsa_fs_reg_base = devm_ioremap(&pdev->dev,
  3432. wsa_priv->wsa_fs_ctl_reg, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
  3433. if (of_find_property(pdev->dev.of_node, is_used_wsa_swr_gpio_dt,
  3434. NULL)) {
  3435. ret = of_property_read_u32(pdev->dev.of_node,
  3436. is_used_wsa_swr_gpio_dt,
  3437. &is_used_wsa_swr_gpio);
  3438. if (ret) {
  3439. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3440. __func__, is_used_wsa_swr_gpio_dt);
  3441. is_used_wsa_swr_gpio = 1;
  3442. }
  3443. }
  3444. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3445. "qcom,wsa-swr-gpios", 0);
  3446. if (!wsa_priv->wsa_swr_gpio_p && is_used_wsa_swr_gpio) {
  3447. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3448. __func__);
  3449. return -EINVAL;
  3450. }
  3451. if (msm_cdc_pinctrl_get_state(wsa_priv->wsa_swr_gpio_p) < 0 &&
  3452. is_used_wsa_swr_gpio) {
  3453. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3454. __func__);
  3455. return -EPROBE_DEFER;
  3456. }
  3457. msm_cdc_pinctrl_set_wakeup_capable(
  3458. wsa_priv->wsa_swr_gpio_p, false);
  3459. wsa_io_base = devm_ioremap(&pdev->dev,
  3460. wsa_base_addr, LPASS_CDC_WSA_MACRO_MAX_OFFSET);
  3461. if (!wsa_io_base) {
  3462. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3463. return -EINVAL;
  3464. }
  3465. lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-rloads",
  3466. LPASS_CDC_WSA_MACRO_RX1 + 1, wsa_priv->wsa_rload);
  3467. lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-system-gains",
  3468. 2 * (LPASS_CDC_WSA_MACRO_RX1 + 1), wsa_priv->wsa_sys_gain);
  3469. lpass_cdc_wsa_macro_read_array(pdev, "qcom,wsa-bat-cfgs",
  3470. LPASS_CDC_WSA_MACRO_RX1 + 1, wsa_priv->wsa_bat_cfg);
  3471. wsa_priv->wsa_io_base = wsa_io_base;
  3472. wsa_priv->reset_swr = true;
  3473. INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work,
  3474. lpass_cdc_wsa_macro_add_child_devices);
  3475. INIT_WORK(&wsa_priv->lpass_cdc_wsa_macro_cooling_work,
  3476. lpass_cdc_wsa_macro_cooling_adjust_gain);
  3477. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  3478. wsa_priv->swr_plat_data.read = NULL;
  3479. wsa_priv->swr_plat_data.write = NULL;
  3480. wsa_priv->swr_plat_data.bulk_write = NULL;
  3481. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  3482. wsa_priv->swr_plat_data.core_vote = lpass_cdc_wsa_macro_core_vote;
  3483. wsa_priv->swr_plat_data.handle_irq = NULL;
  3484. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3485. &default_clk_id);
  3486. if (ret) {
  3487. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3488. __func__, "qcom,mux0-clk-id");
  3489. default_clk_id = WSA_CORE_CLK;
  3490. }
  3491. wsa_priv->default_clk_id = default_clk_id;
  3492. dev_set_drvdata(&pdev->dev, wsa_priv);
  3493. mutex_init(&wsa_priv->mclk_lock);
  3494. mutex_init(&wsa_priv->swr_clk_lock);
  3495. lpass_cdc_wsa_macro_init_ops(&ops, wsa_io_base);
  3496. ops.clk_id_req = wsa_priv->default_clk_id;
  3497. ops.default_clk_id = wsa_priv->default_clk_id;
  3498. ret = lpass_cdc_register_macro(&pdev->dev, WSA_MACRO, &ops);
  3499. if (ret < 0) {
  3500. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  3501. goto reg_macro_fail;
  3502. }
  3503. if (of_find_property(wsa_priv->dev->of_node, "#cooling-cells", NULL)) {
  3504. ret = of_property_read_u32(pdev->dev.of_node,
  3505. "qcom,thermal-max-state",
  3506. &thermal_max_state);
  3507. if (ret) {
  3508. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3509. __func__, "qcom,thermal-max-state");
  3510. wsa_priv->thermal_max_state =
  3511. LPASS_CDC_WSA_MACRO_THERMAL_MAX_STATE;
  3512. } else {
  3513. wsa_priv->thermal_max_state = thermal_max_state;
  3514. }
  3515. wsa_priv->tcdev = devm_thermal_of_cooling_device_register(
  3516. &pdev->dev,
  3517. wsa_priv->dev->of_node,
  3518. "wsa", wsa_priv,
  3519. &wsa_cooling_ops);
  3520. if (IS_ERR(wsa_priv->tcdev)) {
  3521. dev_err(&pdev->dev,
  3522. "%s: failed to register wsa macro as cooling device\n",
  3523. __func__);
  3524. wsa_priv->tcdev = NULL;
  3525. }
  3526. }
  3527. ret = of_property_read_u32(pdev->dev.of_node,
  3528. "qcom,noise-gate-mode", &noise_gate_mode);
  3529. if (ret) {
  3530. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3531. __func__, "qcom,noise-gate-mode");
  3532. wsa_priv->noise_gate_mode = IDLE_DETECT;
  3533. } else {
  3534. if (noise_gate_mode >= IDLE_DETECT && noise_gate_mode <= NG3)
  3535. wsa_priv->noise_gate_mode = noise_gate_mode;
  3536. else
  3537. wsa_priv->noise_gate_mode = IDLE_DETECT;
  3538. }
  3539. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3540. pm_runtime_use_autosuspend(&pdev->dev);
  3541. pm_runtime_set_suspended(&pdev->dev);
  3542. pm_suspend_ignore_children(&pdev->dev, true);
  3543. pm_runtime_enable(&pdev->dev);
  3544. schedule_work(&wsa_priv->lpass_cdc_wsa_macro_add_child_devices_work);
  3545. return ret;
  3546. reg_macro_fail:
  3547. mutex_destroy(&wsa_priv->mclk_lock);
  3548. mutex_destroy(&wsa_priv->swr_clk_lock);
  3549. return ret;
  3550. }
  3551. static int lpass_cdc_wsa_macro_remove(struct platform_device *pdev)
  3552. {
  3553. struct lpass_cdc_wsa_macro_priv *wsa_priv;
  3554. u16 count = 0;
  3555. wsa_priv = dev_get_drvdata(&pdev->dev);
  3556. if (!wsa_priv)
  3557. return -EINVAL;
  3558. if (wsa_priv->tcdev)
  3559. thermal_cooling_device_unregister(wsa_priv->tcdev);
  3560. for (count = 0; count < wsa_priv->child_count &&
  3561. count < LPASS_CDC_WSA_MACRO_CHILD_DEVICES_MAX; count++)
  3562. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  3563. pm_runtime_disable(&pdev->dev);
  3564. pm_runtime_set_suspended(&pdev->dev);
  3565. lpass_cdc_unregister_macro(&pdev->dev, WSA_MACRO);
  3566. mutex_destroy(&wsa_priv->mclk_lock);
  3567. mutex_destroy(&wsa_priv->swr_clk_lock);
  3568. return 0;
  3569. }
  3570. static const struct of_device_id lpass_cdc_wsa_macro_dt_match[] = {
  3571. {.compatible = "qcom,lpass-cdc-wsa-macro"},
  3572. {}
  3573. };
  3574. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3575. SET_SYSTEM_SLEEP_PM_OPS(
  3576. pm_runtime_force_suspend,
  3577. pm_runtime_force_resume
  3578. )
  3579. SET_RUNTIME_PM_OPS(
  3580. lpass_cdc_runtime_suspend,
  3581. lpass_cdc_runtime_resume,
  3582. NULL
  3583. )
  3584. };
  3585. static struct platform_driver lpass_cdc_wsa_macro_driver = {
  3586. .driver = {
  3587. .name = "lpass_cdc_wsa_macro",
  3588. .owner = THIS_MODULE,
  3589. .pm = &lpass_cdc_dev_pm_ops,
  3590. .of_match_table = lpass_cdc_wsa_macro_dt_match,
  3591. .suppress_bind_attrs = true,
  3592. },
  3593. .probe = lpass_cdc_wsa_macro_probe,
  3594. .remove = lpass_cdc_wsa_macro_remove,
  3595. };
  3596. module_platform_driver(lpass_cdc_wsa_macro_driver);
  3597. MODULE_DESCRIPTION("WSA macro driver");
  3598. MODULE_LICENSE("GPL v2");