sde_kms.c 121 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <drm/drm_atomic_uapi.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "msm_drv.h"
  30. #include "msm_mmu.h"
  31. #include "msm_gem.h"
  32. #include "dsi_display.h"
  33. #include "dsi_drm.h"
  34. #include "sde_wb.h"
  35. #include "dp_display.h"
  36. #include "dp_drm.h"
  37. #include "dp_mst_drm.h"
  38. #include "sde_kms.h"
  39. #include "sde_core_irq.h"
  40. #include "sde_formats.h"
  41. #include "sde_hw_vbif.h"
  42. #include "sde_vbif.h"
  43. #include "sde_encoder.h"
  44. #include "sde_plane.h"
  45. #include "sde_crtc.h"
  46. #include "sde_color_processing.h"
  47. #include "sde_reg_dma.h"
  48. #include "sde_connector.h"
  49. #include "sde_vm.h"
  50. #include <linux/qcom_scm.h>
  51. #include <linux/qcom-iommu-util.h>
  52. #include "soc/qcom/secure_buffer.h"
  53. #include <linux/qtee_shmbridge.h>
  54. #include <linux/haven/hh_irq_lend.h>
  55. #define CREATE_TRACE_POINTS
  56. #include "sde_trace.h"
  57. /* defines for secure channel call */
  58. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  59. #define MDP_DEVICE_ID 0x1A
  60. #define DEMURA_REGION_NAME_MAX 32
  61. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  62. static const char * const iommu_ports[] = {
  63. "mdp_0",
  64. };
  65. /**
  66. * Controls size of event log buffer. Specified as a power of 2.
  67. */
  68. #define SDE_EVTLOG_SIZE 1024
  69. /*
  70. * To enable overall DRM driver logging
  71. * # echo 0x2 > /sys/module/drm/parameters/debug
  72. *
  73. * To enable DRM driver h/w logging
  74. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  75. *
  76. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  77. */
  78. #define SDE_DEBUGFS_DIR "msm_sde"
  79. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  80. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  81. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  82. /**
  83. * sdecustom - enable certain driver customizations for sde clients
  84. * Enabling this modifies the standard DRM behavior slightly and assumes
  85. * that the clients have specific knowledge about the modifications that
  86. * are involved, so don't enable this unless you know what you're doing.
  87. *
  88. * Parts of the driver that are affected by this setting may be located by
  89. * searching for invocations of the 'sde_is_custom_client()' function.
  90. *
  91. * This is disabled by default.
  92. */
  93. static bool sdecustom = true;
  94. module_param(sdecustom, bool, 0400);
  95. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  96. static int sde_kms_hw_init(struct msm_kms *kms);
  97. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  98. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  99. static int _sde_kms_register_events(struct msm_kms *kms,
  100. struct drm_mode_object *obj, u32 event, bool en);
  101. bool sde_is_custom_client(void)
  102. {
  103. return sdecustom;
  104. }
  105. #ifdef CONFIG_DEBUG_FS
  106. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  107. {
  108. struct msm_drm_private *priv;
  109. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  110. return NULL;
  111. priv = sde_kms->dev->dev_private;
  112. return priv->debug_root;
  113. }
  114. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  115. {
  116. void *p;
  117. int rc;
  118. void *debugfs_root;
  119. p = sde_hw_util_get_log_mask_ptr();
  120. if (!sde_kms || !p)
  121. return -EINVAL;
  122. debugfs_root = sde_debugfs_get_root(sde_kms);
  123. if (!debugfs_root)
  124. return -EINVAL;
  125. /* allow debugfs_root to be NULL */
  126. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  127. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  128. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  129. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  130. if (rc) {
  131. SDE_ERROR("failed to init perf %d\n", rc);
  132. return rc;
  133. }
  134. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  135. if (sde_kms->catalog->qdss_count)
  136. debugfs_create_u32("qdss", 0600, debugfs_root,
  137. (u32 *)&sde_kms->qdss_enabled);
  138. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  139. (u32 *)&sde_kms->pm_suspend_clk_dump);
  140. return 0;
  141. }
  142. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  143. {
  144. struct sde_kms *sde_kms = to_sde_kms(kms);
  145. /* don't need to NULL check debugfs_root */
  146. if (sde_kms) {
  147. sde_debugfs_vbif_destroy(sde_kms);
  148. sde_debugfs_core_irq_destroy(sde_kms);
  149. }
  150. }
  151. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  152. {
  153. int i;
  154. struct device *dev = sde_kms->dev->dev;
  155. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  156. for (i = 0; i < sde_kms->dsi_display_count; i++)
  157. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  158. return 0;
  159. }
  160. #else
  161. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  162. {
  163. return 0;
  164. }
  165. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  166. {
  167. }
  168. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  169. {
  170. return 0;
  171. }
  172. #endif
  173. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  174. struct drm_crtc *crtc)
  175. {
  176. struct drm_encoder *encoder;
  177. struct drm_device *dev;
  178. int ret;
  179. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  180. SDE_ERROR("invalid params\n");
  181. return;
  182. }
  183. if (!crtc->state->enable) {
  184. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  185. return;
  186. }
  187. if (!crtc->state->active) {
  188. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  189. return;
  190. }
  191. dev = crtc->dev;
  192. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  193. if (encoder->crtc != crtc)
  194. continue;
  195. /*
  196. * Video Mode - Wait for VSYNC
  197. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  198. * complete
  199. */
  200. SDE_EVT32_VERBOSE(DRMID(crtc));
  201. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  202. if (ret && ret != -EWOULDBLOCK) {
  203. SDE_ERROR(
  204. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  205. crtc->base.id, encoder->base.id, ret);
  206. break;
  207. }
  208. }
  209. }
  210. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  211. struct drm_crtc *crtc, bool enable)
  212. {
  213. struct drm_device *dev;
  214. struct msm_drm_private *priv;
  215. struct sde_mdss_cfg *sde_cfg;
  216. struct drm_plane *plane;
  217. int i, ret;
  218. dev = sde_kms->dev;
  219. priv = dev->dev_private;
  220. sde_cfg = sde_kms->catalog;
  221. ret = sde_vbif_halt_xin_mask(sde_kms,
  222. sde_cfg->sui_block_xin_mask, enable);
  223. if (ret) {
  224. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  225. return ret;
  226. }
  227. if (enable) {
  228. for (i = 0; i < priv->num_planes; i++) {
  229. plane = priv->planes[i];
  230. sde_plane_secure_ctrl_xin_client(plane, crtc);
  231. }
  232. }
  233. return 0;
  234. }
  235. /**
  236. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  237. * @sde_kms: Pointer to sde_kms struct
  238. * @vimd: switch the stage 2 translation to this VMID
  239. */
  240. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  241. {
  242. struct device dummy = {};
  243. dma_addr_t dma_handle;
  244. uint32_t num_sids;
  245. uint32_t *sec_sid;
  246. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  247. int ret = 0, i;
  248. struct qtee_shm shm;
  249. bool qtee_en = qtee_shmbridge_is_enabled();
  250. phys_addr_t mem_addr;
  251. u64 mem_size;
  252. num_sids = sde_cfg->sec_sid_mask_count;
  253. if (!num_sids) {
  254. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  255. return -EINVAL;
  256. }
  257. if (qtee_en) {
  258. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  259. &shm);
  260. if (ret)
  261. return -ENOMEM;
  262. sec_sid = (uint32_t *) shm.vaddr;
  263. mem_addr = shm.paddr;
  264. /**
  265. * SMMUSecureModeSwitch requires the size to be number of SID's
  266. * but shm allocates size in pages. Modify the args as per
  267. * client requirement.
  268. */
  269. mem_size = sizeof(uint32_t) * num_sids;
  270. } else {
  271. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  272. if (!sec_sid)
  273. return -ENOMEM;
  274. mem_addr = virt_to_phys(sec_sid);
  275. mem_size = sizeof(uint32_t) * num_sids;
  276. }
  277. for (i = 0; i < num_sids; i++) {
  278. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  279. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  280. }
  281. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  282. if (ret) {
  283. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  284. goto map_error;
  285. }
  286. set_dma_ops(&dummy, NULL);
  287. dma_handle = dma_map_single(&dummy, sec_sid,
  288. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  289. if (dma_mapping_error(&dummy, dma_handle)) {
  290. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  291. vmid);
  292. goto map_error;
  293. }
  294. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  295. vmid, num_sids, qtee_en);
  296. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  297. mem_size, vmid);
  298. if (ret)
  299. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  300. vmid, ret);
  301. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  302. vmid, qtee_en, num_sids, ret);
  303. dma_unmap_single(&dummy, dma_handle,
  304. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  305. map_error:
  306. if (qtee_en)
  307. qtee_shmbridge_free_shm(&shm);
  308. else
  309. kfree(sec_sid);
  310. return ret;
  311. }
  312. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  313. {
  314. u32 ret;
  315. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  316. return 0;
  317. /* detach_all_contexts */
  318. ret = sde_kms_mmu_detach(sde_kms, false);
  319. if (ret) {
  320. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  321. goto mmu_error;
  322. }
  323. ret = _sde_kms_scm_call(sde_kms, vmid);
  324. if (ret) {
  325. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  326. goto scm_error;
  327. }
  328. return 0;
  329. scm_error:
  330. sde_kms_mmu_attach(sde_kms, false);
  331. mmu_error:
  332. atomic_dec(&sde_kms->detach_all_cb);
  333. return ret;
  334. }
  335. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  336. u32 old_vmid)
  337. {
  338. u32 ret;
  339. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  340. return 0;
  341. ret = _sde_kms_scm_call(sde_kms, vmid);
  342. if (ret) {
  343. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  344. goto scm_error;
  345. }
  346. /* attach_all_contexts */
  347. ret = sde_kms_mmu_attach(sde_kms, false);
  348. if (ret) {
  349. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  350. goto mmu_error;
  351. }
  352. return 0;
  353. mmu_error:
  354. _sde_kms_scm_call(sde_kms, old_vmid);
  355. scm_error:
  356. atomic_inc(&sde_kms->detach_all_cb);
  357. return ret;
  358. }
  359. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  360. {
  361. u32 ret;
  362. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  363. return 0;
  364. /* detach secure_context */
  365. ret = sde_kms_mmu_detach(sde_kms, true);
  366. if (ret) {
  367. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  368. goto mmu_error;
  369. }
  370. ret = _sde_kms_scm_call(sde_kms, vmid);
  371. if (ret) {
  372. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  373. goto scm_error;
  374. }
  375. return 0;
  376. scm_error:
  377. sde_kms_mmu_attach(sde_kms, true);
  378. mmu_error:
  379. atomic_dec(&sde_kms->detach_sec_cb);
  380. return ret;
  381. }
  382. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  383. u32 old_vmid)
  384. {
  385. u32 ret;
  386. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  387. return 0;
  388. ret = _sde_kms_scm_call(sde_kms, vmid);
  389. if (ret) {
  390. goto scm_error;
  391. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  392. }
  393. ret = sde_kms_mmu_attach(sde_kms, true);
  394. if (ret) {
  395. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  396. goto mmu_error;
  397. }
  398. return 0;
  399. mmu_error:
  400. _sde_kms_scm_call(sde_kms, old_vmid);
  401. scm_error:
  402. atomic_inc(&sde_kms->detach_sec_cb);
  403. return ret;
  404. }
  405. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  406. struct drm_crtc *crtc, bool enable)
  407. {
  408. int ret;
  409. if (enable) {
  410. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  411. if (ret < 0) {
  412. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  413. return ret;
  414. }
  415. sde_crtc_misr_setup(crtc, true, 1);
  416. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  417. if (ret) {
  418. sde_crtc_misr_setup(crtc, false, 0);
  419. pm_runtime_put_sync(sde_kms->dev->dev);
  420. return ret;
  421. }
  422. } else {
  423. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  424. sde_crtc_misr_setup(crtc, false, 0);
  425. pm_runtime_put_sync(sde_kms->dev->dev);
  426. }
  427. return 0;
  428. }
  429. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  430. bool post_commit)
  431. {
  432. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  433. int old_smmu_state = smmu_state->state;
  434. int ret = 0;
  435. u32 vmid;
  436. if (!sde_kms || !crtc) {
  437. SDE_ERROR("invalid argument(s)\n");
  438. return -EINVAL;
  439. }
  440. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  441. post_commit, smmu_state->sui_misr_state,
  442. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  443. if ((!smmu_state->transition_type) ||
  444. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  445. /* Bail out */
  446. return 0;
  447. /* enable sui misr if requested, before the transition */
  448. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  449. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  450. if (ret) {
  451. smmu_state->sui_misr_state = NONE;
  452. goto end;
  453. }
  454. }
  455. mutex_lock(&sde_kms->secure_transition_lock);
  456. switch (smmu_state->state) {
  457. case DETACH_ALL_REQ:
  458. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  459. if (!ret)
  460. smmu_state->state = DETACHED;
  461. break;
  462. case ATTACH_ALL_REQ:
  463. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  464. VMID_CP_SEC_DISPLAY);
  465. if (!ret) {
  466. smmu_state->state = ATTACHED;
  467. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  468. }
  469. break;
  470. case DETACH_SEC_REQ:
  471. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  472. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  473. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  474. if (!ret)
  475. smmu_state->state = DETACHED_SEC;
  476. break;
  477. case ATTACH_SEC_REQ:
  478. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  479. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  480. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  481. if (!ret) {
  482. smmu_state->state = ATTACHED;
  483. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  484. }
  485. break;
  486. default:
  487. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  488. DRMID(crtc), smmu_state->state,
  489. smmu_state->transition_type);
  490. ret = -EINVAL;
  491. break;
  492. }
  493. mutex_unlock(&sde_kms->secure_transition_lock);
  494. /* disable sui misr if requested, after the transition */
  495. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  496. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  497. if (ret)
  498. goto end;
  499. }
  500. end:
  501. smmu_state->transition_error = false;
  502. if (ret) {
  503. smmu_state->transition_error = true;
  504. SDE_ERROR(
  505. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  506. DRMID(crtc), old_smmu_state, smmu_state->state,
  507. smmu_state->secure_level, ret);
  508. smmu_state->state = smmu_state->prev_state;
  509. smmu_state->secure_level = smmu_state->prev_secure_level;
  510. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  511. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  512. }
  513. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  514. DRMID(crtc), old_smmu_state, smmu_state->state,
  515. smmu_state->secure_level, ret);
  516. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  517. smmu_state->transition_type,
  518. smmu_state->transition_error,
  519. smmu_state->secure_level, smmu_state->prev_secure_level,
  520. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  521. smmu_state->sui_misr_state = NONE;
  522. smmu_state->transition_type = NONE;
  523. return ret;
  524. }
  525. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  526. struct drm_atomic_state *state)
  527. {
  528. struct drm_crtc *crtc;
  529. struct drm_crtc_state *old_crtc_state;
  530. struct drm_plane_state *old_plane_state, *new_plane_state;
  531. struct drm_plane *plane;
  532. struct drm_plane_state *plane_state;
  533. struct sde_kms *sde_kms = to_sde_kms(kms);
  534. struct drm_device *dev = sde_kms->dev;
  535. int i, ops = 0, ret = 0;
  536. bool old_valid_fb = false;
  537. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  538. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  539. if (!crtc->state || !crtc->state->active)
  540. continue;
  541. /*
  542. * It is safe to assume only one active crtc,
  543. * and compatible translation modes on the
  544. * planes staged on this crtc.
  545. * otherwise validation would have failed.
  546. * For this CRTC,
  547. */
  548. /*
  549. * 1. Check if old state on the CRTC has planes
  550. * staged with valid fbs
  551. */
  552. for_each_old_plane_in_state(state, plane, plane_state, i) {
  553. if (!plane_state->crtc)
  554. continue;
  555. if (plane_state->fb) {
  556. old_valid_fb = true;
  557. break;
  558. }
  559. }
  560. /*
  561. * 2.Get the operations needed to be performed before
  562. * secure transition can be initiated.
  563. */
  564. ops = sde_crtc_get_secure_transition_ops(crtc,
  565. old_crtc_state, old_valid_fb);
  566. if (ops < 0) {
  567. SDE_ERROR("invalid secure operations %x\n", ops);
  568. return ops;
  569. }
  570. if (!ops) {
  571. smmu_state->transition_error = false;
  572. goto no_ops;
  573. }
  574. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  575. crtc->base.id, ops, crtc->state);
  576. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  577. /* 3. Perform operations needed for secure transition */
  578. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  579. SDE_DEBUG("wait_for_transfer_done\n");
  580. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  581. }
  582. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  583. SDE_DEBUG("cleanup planes\n");
  584. drm_atomic_helper_cleanup_planes(dev, state);
  585. for_each_oldnew_plane_in_state(state, plane,
  586. old_plane_state, new_plane_state, i)
  587. sde_plane_destroy_fb(old_plane_state);
  588. }
  589. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  590. SDE_DEBUG("secure ctrl\n");
  591. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  592. }
  593. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  594. SDE_DEBUG("prepare planes %d",
  595. crtc->state->plane_mask);
  596. drm_atomic_crtc_for_each_plane(plane,
  597. crtc) {
  598. const struct drm_plane_helper_funcs *funcs;
  599. plane_state = plane->state;
  600. funcs = plane->helper_private;
  601. SDE_DEBUG("psde:%d FB[%u]\n",
  602. plane->base.id,
  603. plane->fb->base.id);
  604. if (!funcs)
  605. continue;
  606. if (funcs->prepare_fb(plane, plane_state)) {
  607. ret = funcs->prepare_fb(plane,
  608. plane_state);
  609. if (ret)
  610. return ret;
  611. }
  612. }
  613. }
  614. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  615. SDE_DEBUG("secure operations completed\n");
  616. }
  617. no_ops:
  618. return 0;
  619. }
  620. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  621. unsigned int splash_buffer_size,
  622. unsigned int ramdump_base,
  623. unsigned int ramdump_buffer_size)
  624. {
  625. unsigned long pfn_start, pfn_end, pfn_idx;
  626. int ret = 0;
  627. if (!mem_addr || !splash_buffer_size) {
  628. SDE_ERROR("invalid params\n");
  629. return -EINVAL;
  630. }
  631. /* leave ramdump memory only if base address matches */
  632. if (ramdump_base == mem_addr &&
  633. ramdump_buffer_size <= splash_buffer_size) {
  634. mem_addr += ramdump_buffer_size;
  635. splash_buffer_size -= ramdump_buffer_size;
  636. }
  637. pfn_start = mem_addr >> PAGE_SHIFT;
  638. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  639. ret = memblock_free(mem_addr, splash_buffer_size);
  640. if (ret) {
  641. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  642. return ret;
  643. }
  644. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  645. free_reserved_page(pfn_to_page(pfn_idx));
  646. return ret;
  647. }
  648. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  649. struct sde_splash_mem *splash)
  650. {
  651. struct msm_mmu *mmu = NULL;
  652. int ret = 0;
  653. if (!sde_kms->aspace[0]) {
  654. SDE_ERROR("aspace not found for sde kms node\n");
  655. return -EINVAL;
  656. }
  657. mmu = sde_kms->aspace[0]->mmu;
  658. if (!mmu) {
  659. SDE_ERROR("mmu not found for aspace\n");
  660. return -EINVAL;
  661. }
  662. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  663. SDE_ERROR("invalid input params for map\n");
  664. return -EINVAL;
  665. }
  666. if (!splash->ref_cnt) {
  667. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  668. splash->splash_buf_base,
  669. splash->splash_buf_size,
  670. IOMMU_READ | IOMMU_NOEXEC);
  671. if (ret)
  672. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  673. }
  674. splash->ref_cnt++;
  675. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  676. splash->splash_buf_base,
  677. splash->splash_buf_size,
  678. splash->ref_cnt);
  679. return ret;
  680. }
  681. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  682. {
  683. int i = 0;
  684. int ret = 0;
  685. struct sde_splash_mem *region;
  686. if (!sde_kms)
  687. return -EINVAL;
  688. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  689. region = sde_kms->splash_data.splash_display[i].splash;
  690. ret = _sde_kms_splash_mem_get(sde_kms, region);
  691. if (ret)
  692. return ret;
  693. /* Demura is optional and need not exist */
  694. region = sde_kms->splash_data.splash_display[i].demura;
  695. if (region) {
  696. ret = _sde_kms_splash_mem_get(sde_kms, region);
  697. if (ret)
  698. return ret;
  699. }
  700. }
  701. return ret;
  702. }
  703. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  704. struct sde_splash_mem *splash)
  705. {
  706. struct msm_mmu *mmu = NULL;
  707. int rc = 0;
  708. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  709. SDE_ERROR("invalid params\n");
  710. return -EINVAL;
  711. }
  712. mmu = sde_kms->aspace[0]->mmu;
  713. if (!splash || !splash->ref_cnt ||
  714. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  715. return -EINVAL;
  716. splash->ref_cnt--;
  717. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  718. splash->splash_buf_base, splash->ref_cnt);
  719. if (!splash->ref_cnt) {
  720. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  721. splash->splash_buf_size);
  722. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  723. splash->splash_buf_size, splash->ramdump_base,
  724. splash->ramdump_size);
  725. splash->splash_buf_base = 0;
  726. splash->splash_buf_size = 0;
  727. }
  728. return rc;
  729. }
  730. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  731. {
  732. int i = 0;
  733. int ret = 0, failure = 0;
  734. struct sde_splash_mem *region;
  735. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  736. return -EINVAL;
  737. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  738. region = sde_kms->splash_data.splash_display[i].splash;
  739. ret = _sde_kms_splash_mem_put(sde_kms, region);
  740. if (ret) {
  741. failure = 1;
  742. pr_err("Error unmapping splash mem for display %d\n",
  743. i);
  744. }
  745. /* Demura is optional and need not exist */
  746. region = sde_kms->splash_data.splash_display[i].demura;
  747. if (region) {
  748. ret = _sde_kms_splash_mem_put(sde_kms, region);
  749. if (ret) {
  750. failure = 1;
  751. pr_err("Error unmapping demura mem for display %d\n",
  752. i);
  753. }
  754. }
  755. }
  756. if (failure)
  757. ret = -EINVAL;
  758. return ret;
  759. }
  760. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  761. struct drm_connector_state *conn_state)
  762. {
  763. int lp_mode, blank;
  764. if (crtc_state->active)
  765. lp_mode = sde_connector_get_property(conn_state,
  766. CONNECTOR_PROP_LP);
  767. else
  768. lp_mode = SDE_MODE_DPMS_OFF;
  769. switch (lp_mode) {
  770. case SDE_MODE_DPMS_ON:
  771. blank = DRM_PANEL_BLANK_UNBLANK;
  772. break;
  773. case SDE_MODE_DPMS_LP1:
  774. case SDE_MODE_DPMS_LP2:
  775. blank = DRM_PANEL_BLANK_LP;
  776. break;
  777. case SDE_MODE_DPMS_OFF:
  778. default:
  779. blank = DRM_PANEL_BLANK_POWERDOWN;
  780. break;
  781. }
  782. return blank;
  783. }
  784. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  785. unsigned long event)
  786. {
  787. struct drm_connector *connector;
  788. struct drm_connector_state *old_conn_state;
  789. struct drm_crtc_state *old_crtc_state;
  790. struct drm_crtc *crtc;
  791. struct sde_connector *c_conn;
  792. int i, old_mode, new_mode, old_fps, new_fps;
  793. for_each_old_connector_in_state(old_state, connector,
  794. old_conn_state, i) {
  795. crtc = connector->state->crtc ? connector->state->crtc :
  796. old_conn_state->crtc;
  797. if (!crtc)
  798. continue;
  799. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  800. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  801. if (old_conn_state->crtc) {
  802. old_crtc_state = drm_atomic_get_existing_crtc_state(
  803. old_state, old_conn_state->crtc);
  804. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  805. old_mode = _sde_kms_get_blank(old_crtc_state,
  806. old_conn_state);
  807. } else {
  808. old_fps = 0;
  809. old_mode = DRM_PANEL_BLANK_POWERDOWN;
  810. }
  811. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  812. c_conn = to_sde_connector(connector);
  813. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  814. c_conn->panel, crtc->state->active,
  815. old_conn_state->crtc, event);
  816. pr_debug("change detected (power mode %d->%d, fps %d->%d)\n",
  817. old_mode, new_mode, old_fps, new_fps);
  818. /* If suspend resume and fps change are happening
  819. * at the same time, give preference to power mode
  820. * changes rather than fps change.
  821. */
  822. if ((old_mode == new_mode) && (old_fps != new_fps))
  823. new_mode = DRM_PANEL_BLANK_FPS_CHANGE;
  824. }
  825. }
  826. }
  827. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  828. struct drm_atomic_state *state)
  829. {
  830. int i;
  831. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  832. struct drm_crtc *crtc, *vm_crtc = NULL;
  833. struct drm_crtc_state *new_cstate, *old_cstate;
  834. struct sde_crtc_state *vm_cstate;
  835. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  836. if (!new_cstate->active && !old_cstate->active)
  837. continue;
  838. vm_cstate = to_sde_crtc_state(new_cstate);
  839. vm_req = sde_crtc_get_property(vm_cstate,
  840. CRTC_PROP_VM_REQ_STATE);
  841. if (vm_req != VM_REQ_NONE) {
  842. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  843. vm_req, crtc->base.id);
  844. vm_crtc = crtc;
  845. break;
  846. }
  847. }
  848. return vm_crtc;
  849. }
  850. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  851. struct drm_atomic_state *state)
  852. {
  853. struct drm_device *ddev;
  854. struct drm_crtc *crtc;
  855. struct drm_crtc_state *new_cstate;
  856. struct drm_encoder *encoder;
  857. struct drm_connector *connector;
  858. struct sde_vm_ops *vm_ops;
  859. struct sde_crtc_state *cstate;
  860. enum sde_crtc_vm_req vm_req;
  861. int rc = 0;
  862. ddev = sde_kms->dev;
  863. vm_ops = sde_vm_get_ops(sde_kms);
  864. if (!vm_ops)
  865. return -EINVAL;
  866. crtc = sde_kms_vm_get_vm_crtc(state);
  867. if (!crtc)
  868. return 0;
  869. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  870. cstate = to_sde_crtc_state(new_cstate);
  871. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  872. if (vm_req != VM_REQ_ACQUIRE)
  873. return 0;
  874. /* enable MDSS irq line */
  875. sde_irq_update(&sde_kms->base, true);
  876. /* clear the stale IRQ status bits */
  877. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  878. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  879. /* enable the display path IRQ's */
  880. drm_for_each_encoder_mask(encoder, crtc->dev,
  881. crtc->state->encoder_mask) {
  882. if (sde_encoder_in_clone_mode(encoder))
  883. continue;
  884. sde_encoder_irq_control(encoder, true);
  885. }
  886. /* Schedule ESD work */
  887. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  888. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  889. sde_connector_schedule_status_work(connector, true);
  890. /* enable vblank events */
  891. drm_crtc_vblank_on(crtc);
  892. sde_dbg_set_hw_ownership_status(true);
  893. /* handle non-SDE pre_acquire */
  894. if (vm_ops->vm_client_post_acquire)
  895. rc = vm_ops->vm_client_post_acquire(sde_kms);
  896. return rc;
  897. }
  898. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  899. struct drm_atomic_state *state)
  900. {
  901. struct drm_device *ddev;
  902. struct drm_plane *plane;
  903. struct drm_crtc *crtc;
  904. struct drm_crtc_state *new_cstate;
  905. struct sde_crtc_state *cstate;
  906. enum sde_crtc_vm_req vm_req;
  907. ddev = sde_kms->dev;
  908. crtc = sde_kms_vm_get_vm_crtc(state);
  909. if (!crtc)
  910. return 0;
  911. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  912. cstate = to_sde_crtc_state(new_cstate);
  913. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  914. if (vm_req != VM_REQ_ACQUIRE)
  915. return 0;
  916. /* Clear the stale IRQ status bits */
  917. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  918. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  919. /* Program the SID's for the trusted VM */
  920. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  921. sde_plane_set_sid(plane, 1);
  922. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  923. sde_dbg_set_hw_ownership_status(true);
  924. return 0;
  925. }
  926. static void sde_kms_prepare_commit(struct msm_kms *kms,
  927. struct drm_atomic_state *state)
  928. {
  929. struct sde_kms *sde_kms;
  930. struct msm_drm_private *priv;
  931. struct drm_device *dev;
  932. struct drm_encoder *encoder;
  933. struct drm_crtc *crtc;
  934. struct drm_crtc_state *cstate;
  935. struct sde_vm_ops *vm_ops;
  936. int i, rc;
  937. if (!kms)
  938. return;
  939. sde_kms = to_sde_kms(kms);
  940. dev = sde_kms->dev;
  941. if (!dev || !dev->dev_private)
  942. return;
  943. priv = dev->dev_private;
  944. SDE_ATRACE_BEGIN("prepare_commit");
  945. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  946. if (rc < 0) {
  947. SDE_ERROR("failed to enable power resources %d\n", rc);
  948. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  949. goto end;
  950. }
  951. if (sde_kms->first_kickoff) {
  952. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  953. sde_kms->first_kickoff = false;
  954. }
  955. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  956. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  957. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  958. SDE_ERROR("crtc:%d, initiating hw reset\n",
  959. DRMID(crtc));
  960. sde_encoder_needs_hw_reset(encoder);
  961. sde_crtc_set_needs_hw_reset(crtc);
  962. }
  963. }
  964. }
  965. /*
  966. * NOTE: for secure use cases we want to apply the new HW
  967. * configuration only after completing preparation for secure
  968. * transitions prepare below if any transtions is required.
  969. */
  970. sde_kms_prepare_secure_transition(kms, state);
  971. vm_ops = sde_vm_get_ops(sde_kms);
  972. if (!vm_ops)
  973. goto end_vm;
  974. if (vm_ops->vm_prepare_commit)
  975. vm_ops->vm_prepare_commit(sde_kms, state);
  976. end_vm:
  977. _sde_kms_drm_check_dpms(state, DRM_PANEL_EARLY_EVENT_BLANK);
  978. end:
  979. SDE_ATRACE_END("prepare_commit");
  980. }
  981. static void sde_kms_commit(struct msm_kms *kms,
  982. struct drm_atomic_state *old_state)
  983. {
  984. struct sde_kms *sde_kms;
  985. struct drm_crtc *crtc;
  986. struct drm_crtc_state *old_crtc_state;
  987. int i;
  988. if (!kms || !old_state)
  989. return;
  990. sde_kms = to_sde_kms(kms);
  991. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  992. SDE_ERROR("power resource is not enabled\n");
  993. return;
  994. }
  995. SDE_ATRACE_BEGIN("sde_kms_commit");
  996. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  997. if (crtc->state->active) {
  998. SDE_EVT32(DRMID(crtc), old_state);
  999. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1000. }
  1001. }
  1002. SDE_ATRACE_END("sde_kms_commit");
  1003. }
  1004. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1005. struct sde_splash_display *splash_display)
  1006. {
  1007. if (!sde_kms || !splash_display ||
  1008. !sde_kms->splash_data.num_splash_displays)
  1009. return;
  1010. if (sde_kms->splash_data.num_splash_regions) {
  1011. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1012. if (splash_display->demura)
  1013. _sde_kms_splash_mem_put(sde_kms,
  1014. splash_display->demura);
  1015. }
  1016. sde_kms->splash_data.num_splash_displays--;
  1017. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1018. sde_kms->splash_data.num_splash_displays);
  1019. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1020. }
  1021. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1022. struct drm_crtc *crtc)
  1023. {
  1024. struct msm_drm_private *priv;
  1025. struct sde_splash_display *splash_display;
  1026. int i;
  1027. if (!sde_kms || !crtc)
  1028. return;
  1029. priv = sde_kms->dev->dev_private;
  1030. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1031. return;
  1032. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1033. sde_kms->splash_data.num_splash_displays);
  1034. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1035. splash_display = &sde_kms->splash_data.splash_display[i];
  1036. if (splash_display->encoder &&
  1037. crtc == splash_display->encoder->crtc)
  1038. break;
  1039. }
  1040. if (i >= MAX_DSI_DISPLAYS)
  1041. return;
  1042. if (splash_display->cont_splash_enabled) {
  1043. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1044. splash_display, false);
  1045. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1046. }
  1047. /* remove the votes if all displays are done with splash */
  1048. if (!sde_kms->splash_data.num_splash_displays) {
  1049. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1050. sde_power_data_bus_set_quota(&priv->phandle, i,
  1051. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1052. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1053. pm_runtime_put_sync(sde_kms->dev->dev);
  1054. }
  1055. }
  1056. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1057. struct drm_atomic_state *state)
  1058. {
  1059. struct sde_vm_ops *vm_ops;
  1060. struct drm_device *ddev;
  1061. struct drm_crtc *crtc;
  1062. struct drm_plane *plane;
  1063. struct drm_encoder *encoder;
  1064. struct sde_crtc_state *cstate;
  1065. struct drm_crtc_state *new_cstate;
  1066. enum sde_crtc_vm_req vm_req;
  1067. int rc = 0;
  1068. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1069. return -EINVAL;
  1070. vm_ops = sde_vm_get_ops(sde_kms);
  1071. ddev = sde_kms->dev;
  1072. crtc = sde_kms_vm_get_vm_crtc(state);
  1073. if (!crtc)
  1074. return 0;
  1075. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1076. cstate = to_sde_crtc_state(new_cstate);
  1077. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1078. if (vm_req != VM_REQ_RELEASE)
  1079. return 0;
  1080. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1081. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1082. drm_for_each_encoder_mask(encoder, crtc->dev,
  1083. crtc->state->encoder_mask) {
  1084. if (sde_encoder_in_clone_mode(encoder))
  1085. continue;
  1086. sde_encoder_irq_control(encoder, false);
  1087. }
  1088. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1089. sde_plane_set_sid(plane, 0);
  1090. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1091. sde_dbg_set_hw_ownership_status(false);
  1092. sde_vm_lock(sde_kms);
  1093. if (vm_ops->vm_release)
  1094. rc = vm_ops->vm_release(sde_kms);
  1095. sde_vm_unlock(sde_kms);
  1096. return rc;
  1097. }
  1098. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1099. struct drm_atomic_state *state)
  1100. {
  1101. struct drm_device *ddev;
  1102. struct drm_crtc *crtc;
  1103. struct drm_encoder *encoder;
  1104. struct drm_connector *connector;
  1105. int rc = 0;
  1106. ddev = sde_kms->dev;
  1107. crtc = sde_kms_vm_get_vm_crtc(state);
  1108. if (!crtc)
  1109. return 0;
  1110. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1111. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1112. /* disable ESD work */
  1113. list_for_each_entry(connector,
  1114. &ddev->mode_config.connector_list, head) {
  1115. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1116. sde_connector_schedule_status_work(connector, false);
  1117. }
  1118. /* disable SDE irq's */
  1119. drm_for_each_encoder_mask(encoder, crtc->dev,
  1120. crtc->state->encoder_mask) {
  1121. if (sde_encoder_in_clone_mode(encoder))
  1122. continue;
  1123. sde_encoder_irq_control(encoder, false);
  1124. }
  1125. /* disable IRQ line */
  1126. sde_irq_update(&sde_kms->base, false);
  1127. /* disable vblank events */
  1128. drm_crtc_vblank_off(crtc);
  1129. /* reset sw state */
  1130. sde_crtc_reset_sw_state(crtc);
  1131. sde_dbg_set_hw_ownership_status(false);
  1132. return rc;
  1133. }
  1134. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1135. struct drm_atomic_state *state)
  1136. {
  1137. struct sde_vm_ops *vm_ops;
  1138. struct sde_crtc_state *cstate;
  1139. struct drm_crtc *crtc;
  1140. struct drm_crtc_state *new_cstate;
  1141. enum sde_crtc_vm_req vm_req;
  1142. int rc = 0;
  1143. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1144. return -EINVAL;
  1145. vm_ops = sde_vm_get_ops(sde_kms);
  1146. crtc = sde_kms_vm_get_vm_crtc(state);
  1147. if (!crtc)
  1148. return 0;
  1149. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1150. cstate = to_sde_crtc_state(new_cstate);
  1151. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1152. if (vm_req != VM_REQ_RELEASE)
  1153. return 0;
  1154. /* handle SDE pre-release */
  1155. rc = sde_kms_vm_pre_release(sde_kms, state);
  1156. if (rc) {
  1157. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1158. goto exit;
  1159. }
  1160. /* properly handoff color processing features */
  1161. sde_cp_crtc_vm_primary_handoff(crtc);
  1162. /* handle non-SDE clients pre-release */
  1163. if (vm_ops->vm_client_pre_release) {
  1164. rc = vm_ops->vm_client_pre_release(sde_kms);
  1165. if (rc) {
  1166. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1167. rc);
  1168. goto exit;
  1169. }
  1170. }
  1171. sde_vm_lock(sde_kms);
  1172. /* release HW */
  1173. if (vm_ops->vm_release) {
  1174. rc = vm_ops->vm_release(sde_kms);
  1175. if (rc)
  1176. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1177. }
  1178. sde_vm_unlock(sde_kms);
  1179. exit:
  1180. return rc;
  1181. }
  1182. static void sde_kms_complete_commit(struct msm_kms *kms,
  1183. struct drm_atomic_state *old_state)
  1184. {
  1185. struct sde_kms *sde_kms;
  1186. struct msm_drm_private *priv;
  1187. struct drm_crtc *crtc;
  1188. struct drm_crtc_state *old_crtc_state;
  1189. struct drm_connector *connector;
  1190. struct drm_connector_state *old_conn_state;
  1191. struct msm_display_conn_params params;
  1192. struct sde_vm_ops *vm_ops;
  1193. int i, rc = 0;
  1194. if (!kms || !old_state)
  1195. return;
  1196. sde_kms = to_sde_kms(kms);
  1197. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1198. return;
  1199. priv = sde_kms->dev->dev_private;
  1200. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1201. SDE_ERROR("power resource is not enabled\n");
  1202. return;
  1203. }
  1204. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1205. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1206. sde_crtc_complete_commit(crtc, old_crtc_state);
  1207. /* complete secure transitions if any */
  1208. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1209. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1210. }
  1211. for_each_old_connector_in_state(old_state, connector,
  1212. old_conn_state, i) {
  1213. struct sde_connector *c_conn;
  1214. c_conn = to_sde_connector(connector);
  1215. if (!c_conn->ops.post_kickoff)
  1216. continue;
  1217. memset(&params, 0, sizeof(params));
  1218. sde_connector_complete_qsync_commit(connector, &params);
  1219. rc = c_conn->ops.post_kickoff(connector, &params);
  1220. if (rc) {
  1221. pr_err("Connector Post kickoff failed rc=%d\n",
  1222. rc);
  1223. }
  1224. }
  1225. vm_ops = sde_vm_get_ops(sde_kms);
  1226. if (vm_ops && vm_ops->vm_post_commit) {
  1227. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1228. if (rc)
  1229. SDE_ERROR("vm post commit failed, rc = %d\n",
  1230. rc);
  1231. }
  1232. _sde_kms_drm_check_dpms(old_state, DRM_PANEL_EVENT_BLANK);
  1233. pm_runtime_put_sync(sde_kms->dev->dev);
  1234. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1235. _sde_kms_release_splash_resource(sde_kms, crtc);
  1236. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1237. SDE_ATRACE_END("sde_kms_complete_commit");
  1238. }
  1239. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1240. struct drm_crtc *crtc)
  1241. {
  1242. struct drm_encoder *encoder;
  1243. struct drm_device *dev;
  1244. int ret;
  1245. bool cwb_disabling;
  1246. if (!kms || !crtc || !crtc->state) {
  1247. SDE_ERROR("invalid params\n");
  1248. return;
  1249. }
  1250. dev = crtc->dev;
  1251. if (!crtc->state->enable) {
  1252. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1253. return;
  1254. }
  1255. if (!crtc->state->active) {
  1256. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1257. return;
  1258. }
  1259. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1260. SDE_ERROR("power resource is not enabled\n");
  1261. return;
  1262. }
  1263. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1264. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1265. cwb_disabling = false;
  1266. if (encoder->crtc != crtc) {
  1267. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1268. crtc);
  1269. if (!cwb_disabling)
  1270. continue;
  1271. }
  1272. /*
  1273. * Wait for post-flush if necessary to delay before
  1274. * plane_cleanup. For example, wait for vsync in case of video
  1275. * mode panels. This may be a no-op for command mode panels.
  1276. */
  1277. SDE_EVT32_VERBOSE(DRMID(crtc));
  1278. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1279. if (ret && ret != -EWOULDBLOCK) {
  1280. SDE_ERROR("wait for commit done returned %d\n", ret);
  1281. sde_crtc_request_frame_reset(crtc);
  1282. break;
  1283. }
  1284. sde_crtc_complete_flip(crtc, NULL);
  1285. if (cwb_disabling)
  1286. sde_encoder_virt_reset(encoder);
  1287. }
  1288. sde_crtc_static_cache_read_kickoff(crtc);
  1289. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1290. }
  1291. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1292. struct drm_atomic_state *old_state)
  1293. {
  1294. struct drm_crtc *crtc;
  1295. struct drm_crtc_state *old_crtc_state;
  1296. int i, rc;
  1297. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1298. SDE_ERROR("invalid argument(s)\n");
  1299. return;
  1300. }
  1301. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1302. retry:
  1303. /* attempt to acquire ww mutex for connection */
  1304. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1305. old_state->acquire_ctx);
  1306. if (rc == -EDEADLK) {
  1307. drm_modeset_backoff(old_state->acquire_ctx);
  1308. goto retry;
  1309. }
  1310. /* old_state actually contains updated crtc pointers */
  1311. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1312. if (crtc->state->active || crtc->state->active_changed)
  1313. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1314. }
  1315. SDE_ATRACE_END("sde_kms_prepare_fence");
  1316. }
  1317. /**
  1318. * _sde_kms_get_displays - query for underlying display handles and cache them
  1319. * @sde_kms: Pointer to sde kms structure
  1320. * Returns: Zero on success
  1321. */
  1322. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1323. {
  1324. int rc = -ENOMEM;
  1325. if (!sde_kms) {
  1326. SDE_ERROR("invalid sde kms\n");
  1327. return -EINVAL;
  1328. }
  1329. /* dsi */
  1330. sde_kms->dsi_displays = NULL;
  1331. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1332. if (sde_kms->dsi_display_count) {
  1333. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1334. sizeof(void *),
  1335. GFP_KERNEL);
  1336. if (!sde_kms->dsi_displays) {
  1337. SDE_ERROR("failed to allocate dsi displays\n");
  1338. goto exit_deinit_dsi;
  1339. }
  1340. sde_kms->dsi_display_count =
  1341. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1342. sde_kms->dsi_display_count);
  1343. }
  1344. /* wb */
  1345. sde_kms->wb_displays = NULL;
  1346. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1347. if (sde_kms->wb_display_count) {
  1348. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1349. sizeof(void *),
  1350. GFP_KERNEL);
  1351. if (!sde_kms->wb_displays) {
  1352. SDE_ERROR("failed to allocate wb displays\n");
  1353. goto exit_deinit_wb;
  1354. }
  1355. sde_kms->wb_display_count =
  1356. wb_display_get_displays(sde_kms->wb_displays,
  1357. sde_kms->wb_display_count);
  1358. }
  1359. /* dp */
  1360. sde_kms->dp_displays = NULL;
  1361. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1362. if (sde_kms->dp_display_count) {
  1363. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1364. sizeof(void *), GFP_KERNEL);
  1365. if (!sde_kms->dp_displays) {
  1366. SDE_ERROR("failed to allocate dp displays\n");
  1367. goto exit_deinit_dp;
  1368. }
  1369. sde_kms->dp_display_count =
  1370. dp_display_get_displays(sde_kms->dp_displays,
  1371. sde_kms->dp_display_count);
  1372. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1373. }
  1374. return 0;
  1375. exit_deinit_dp:
  1376. kfree(sde_kms->dp_displays);
  1377. sde_kms->dp_stream_count = 0;
  1378. sde_kms->dp_display_count = 0;
  1379. sde_kms->dp_displays = NULL;
  1380. exit_deinit_wb:
  1381. kfree(sde_kms->wb_displays);
  1382. sde_kms->wb_display_count = 0;
  1383. sde_kms->wb_displays = NULL;
  1384. exit_deinit_dsi:
  1385. kfree(sde_kms->dsi_displays);
  1386. sde_kms->dsi_display_count = 0;
  1387. sde_kms->dsi_displays = NULL;
  1388. return rc;
  1389. }
  1390. /**
  1391. * _sde_kms_release_displays - release cache of underlying display handles
  1392. * @sde_kms: Pointer to sde kms structure
  1393. */
  1394. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1395. {
  1396. if (!sde_kms) {
  1397. SDE_ERROR("invalid sde kms\n");
  1398. return;
  1399. }
  1400. kfree(sde_kms->wb_displays);
  1401. sde_kms->wb_displays = NULL;
  1402. sde_kms->wb_display_count = 0;
  1403. kfree(sde_kms->dsi_displays);
  1404. sde_kms->dsi_displays = NULL;
  1405. sde_kms->dsi_display_count = 0;
  1406. }
  1407. /**
  1408. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1409. * for underlying displays
  1410. * @dev: Pointer to drm device structure
  1411. * @priv: Pointer to private drm device data
  1412. * @sde_kms: Pointer to sde kms structure
  1413. * Returns: Zero on success
  1414. */
  1415. static int _sde_kms_setup_displays(struct drm_device *dev,
  1416. struct msm_drm_private *priv,
  1417. struct sde_kms *sde_kms)
  1418. {
  1419. static const struct sde_connector_ops dsi_ops = {
  1420. .set_info_blob = dsi_conn_set_info_blob,
  1421. .detect = dsi_conn_detect,
  1422. .get_modes = dsi_connector_get_modes,
  1423. .pre_destroy = dsi_connector_put_modes,
  1424. .mode_valid = dsi_conn_mode_valid,
  1425. .get_info = dsi_display_get_info,
  1426. .set_backlight = dsi_display_set_backlight,
  1427. .soft_reset = dsi_display_soft_reset,
  1428. .pre_kickoff = dsi_conn_pre_kickoff,
  1429. .clk_ctrl = dsi_display_clk_ctrl,
  1430. .set_power = dsi_display_set_power,
  1431. .get_mode_info = dsi_conn_get_mode_info,
  1432. .get_dst_format = dsi_display_get_dst_format,
  1433. .post_kickoff = dsi_conn_post_kickoff,
  1434. .check_status = dsi_display_check_status,
  1435. .enable_event = dsi_conn_enable_event,
  1436. .cmd_transfer = dsi_display_cmd_transfer,
  1437. .cont_splash_config = dsi_display_cont_splash_config,
  1438. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1439. .get_panel_vfp = dsi_display_get_panel_vfp,
  1440. .get_default_lms = dsi_display_get_default_lms,
  1441. .cmd_receive = dsi_display_cmd_receive,
  1442. .install_properties = NULL,
  1443. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1444. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1445. .get_qsync_min_fps = dsi_display_get_qsync_min_fps,
  1446. .prepare_commit = dsi_conn_prepare_commit,
  1447. };
  1448. static const struct sde_connector_ops wb_ops = {
  1449. .post_init = sde_wb_connector_post_init,
  1450. .set_info_blob = sde_wb_connector_set_info_blob,
  1451. .detect = sde_wb_connector_detect,
  1452. .get_modes = sde_wb_connector_get_modes,
  1453. .set_property = sde_wb_connector_set_property,
  1454. .get_info = sde_wb_get_info,
  1455. .soft_reset = NULL,
  1456. .get_mode_info = sde_wb_get_mode_info,
  1457. .get_dst_format = NULL,
  1458. .check_status = NULL,
  1459. .cmd_transfer = NULL,
  1460. .cont_splash_config = NULL,
  1461. .cont_splash_res_disable = NULL,
  1462. .get_panel_vfp = NULL,
  1463. .cmd_receive = NULL,
  1464. .install_properties = NULL,
  1465. .set_dyn_bit_clk = NULL,
  1466. .set_allowed_mode_switch = NULL,
  1467. };
  1468. static const struct sde_connector_ops dp_ops = {
  1469. .post_init = dp_connector_post_init,
  1470. .detect = dp_connector_detect,
  1471. .get_modes = dp_connector_get_modes,
  1472. .atomic_check = dp_connector_atomic_check,
  1473. .mode_valid = dp_connector_mode_valid,
  1474. .get_info = dp_connector_get_info,
  1475. .get_mode_info = dp_connector_get_mode_info,
  1476. .post_open = dp_connector_post_open,
  1477. .check_status = NULL,
  1478. .set_colorspace = dp_connector_set_colorspace,
  1479. .config_hdr = dp_connector_config_hdr,
  1480. .cmd_transfer = NULL,
  1481. .cont_splash_config = NULL,
  1482. .cont_splash_res_disable = NULL,
  1483. .get_panel_vfp = NULL,
  1484. .update_pps = dp_connector_update_pps,
  1485. .cmd_receive = NULL,
  1486. .install_properties = dp_connector_install_properties,
  1487. .set_allowed_mode_switch = NULL,
  1488. .set_dyn_bit_clk = NULL,
  1489. };
  1490. struct msm_display_info info;
  1491. struct drm_encoder *encoder;
  1492. void *display, *connector;
  1493. int i, max_encoders;
  1494. int rc = 0;
  1495. u32 dsc_count = 0, mixer_count = 0;
  1496. u32 max_dp_dsc_count, max_dp_mixer_count;
  1497. if (!dev || !priv || !sde_kms) {
  1498. SDE_ERROR("invalid argument(s)\n");
  1499. return -EINVAL;
  1500. }
  1501. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1502. sde_kms->dp_display_count +
  1503. sde_kms->dp_stream_count;
  1504. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1505. max_encoders = ARRAY_SIZE(priv->encoders);
  1506. SDE_ERROR("capping number of displays to %d", max_encoders);
  1507. }
  1508. /* wb */
  1509. for (i = 0; i < sde_kms->wb_display_count &&
  1510. priv->num_encoders < max_encoders; ++i) {
  1511. display = sde_kms->wb_displays[i];
  1512. encoder = NULL;
  1513. memset(&info, 0x0, sizeof(info));
  1514. rc = sde_wb_get_info(NULL, &info, display);
  1515. if (rc) {
  1516. SDE_ERROR("wb get_info %d failed\n", i);
  1517. continue;
  1518. }
  1519. encoder = sde_encoder_init(dev, &info);
  1520. if (IS_ERR_OR_NULL(encoder)) {
  1521. SDE_ERROR("encoder init failed for wb %d\n", i);
  1522. continue;
  1523. }
  1524. rc = sde_wb_drm_init(display, encoder);
  1525. if (rc) {
  1526. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1527. sde_encoder_destroy(encoder);
  1528. continue;
  1529. }
  1530. connector = sde_connector_init(dev,
  1531. encoder,
  1532. 0,
  1533. display,
  1534. &wb_ops,
  1535. DRM_CONNECTOR_POLL_HPD,
  1536. DRM_MODE_CONNECTOR_VIRTUAL);
  1537. if (connector) {
  1538. priv->encoders[priv->num_encoders++] = encoder;
  1539. priv->connectors[priv->num_connectors++] = connector;
  1540. } else {
  1541. SDE_ERROR("wb %d connector init failed\n", i);
  1542. sde_wb_drm_deinit(display);
  1543. sde_encoder_destroy(encoder);
  1544. }
  1545. }
  1546. /* dsi */
  1547. for (i = 0; i < sde_kms->dsi_display_count &&
  1548. priv->num_encoders < max_encoders; ++i) {
  1549. display = sde_kms->dsi_displays[i];
  1550. encoder = NULL;
  1551. memset(&info, 0x0, sizeof(info));
  1552. rc = dsi_display_get_info(NULL, &info, display);
  1553. if (rc) {
  1554. SDE_ERROR("dsi get_info %d failed\n", i);
  1555. continue;
  1556. }
  1557. encoder = sde_encoder_init(dev, &info);
  1558. if (IS_ERR_OR_NULL(encoder)) {
  1559. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1560. continue;
  1561. }
  1562. rc = dsi_display_drm_bridge_init(display, encoder);
  1563. if (rc) {
  1564. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1565. sde_encoder_destroy(encoder);
  1566. continue;
  1567. }
  1568. connector = sde_connector_init(dev,
  1569. encoder,
  1570. dsi_display_get_drm_panel(display),
  1571. display,
  1572. &dsi_ops,
  1573. DRM_CONNECTOR_POLL_HPD,
  1574. DRM_MODE_CONNECTOR_DSI);
  1575. if (connector) {
  1576. priv->encoders[priv->num_encoders++] = encoder;
  1577. priv->connectors[priv->num_connectors++] = connector;
  1578. } else {
  1579. SDE_ERROR("dsi %d connector init failed\n", i);
  1580. dsi_display_drm_bridge_deinit(display);
  1581. sde_encoder_destroy(encoder);
  1582. continue;
  1583. }
  1584. rc = dsi_display_drm_ext_bridge_init(display,
  1585. encoder, connector);
  1586. if (rc) {
  1587. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1588. dsi_display_drm_bridge_deinit(display);
  1589. sde_connector_destroy(connector);
  1590. sde_encoder_destroy(encoder);
  1591. }
  1592. dsc_count += info.dsc_count;
  1593. mixer_count += info.lm_count;
  1594. }
  1595. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1596. sde_kms->catalog->mixer_count - mixer_count : 0;
  1597. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1598. sde_kms->catalog->dsc_count - dsc_count : 0;
  1599. /* dp */
  1600. for (i = 0; i < sde_kms->dp_display_count &&
  1601. priv->num_encoders < max_encoders; ++i) {
  1602. int idx;
  1603. display = sde_kms->dp_displays[i];
  1604. encoder = NULL;
  1605. memset(&info, 0x0, sizeof(info));
  1606. rc = dp_connector_get_info(NULL, &info, display);
  1607. if (rc) {
  1608. SDE_ERROR("dp get_info %d failed\n", i);
  1609. continue;
  1610. }
  1611. encoder = sde_encoder_init(dev, &info);
  1612. if (IS_ERR_OR_NULL(encoder)) {
  1613. SDE_ERROR("dp encoder init failed %d\n", i);
  1614. continue;
  1615. }
  1616. rc = dp_drm_bridge_init(display, encoder,
  1617. max_dp_mixer_count, max_dp_dsc_count);
  1618. if (rc) {
  1619. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1620. sde_encoder_destroy(encoder);
  1621. continue;
  1622. }
  1623. connector = sde_connector_init(dev,
  1624. encoder,
  1625. NULL,
  1626. display,
  1627. &dp_ops,
  1628. DRM_CONNECTOR_POLL_HPD,
  1629. DRM_MODE_CONNECTOR_DisplayPort);
  1630. if (connector) {
  1631. priv->encoders[priv->num_encoders++] = encoder;
  1632. priv->connectors[priv->num_connectors++] = connector;
  1633. } else {
  1634. SDE_ERROR("dp %d connector init failed\n", i);
  1635. dp_drm_bridge_deinit(display);
  1636. sde_encoder_destroy(encoder);
  1637. }
  1638. /* update display cap to MST_MODE for DP MST encoders */
  1639. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1640. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1641. priv->num_encoders < max_encoders; idx++) {
  1642. info.h_tile_instance[0] = idx;
  1643. encoder = sde_encoder_init(dev, &info);
  1644. if (IS_ERR_OR_NULL(encoder)) {
  1645. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1646. continue;
  1647. }
  1648. rc = dp_mst_drm_bridge_init(display, encoder);
  1649. if (rc) {
  1650. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1651. i, rc);
  1652. sde_encoder_destroy(encoder);
  1653. continue;
  1654. }
  1655. priv->encoders[priv->num_encoders++] = encoder;
  1656. }
  1657. }
  1658. return 0;
  1659. }
  1660. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1661. {
  1662. struct msm_drm_private *priv;
  1663. int i;
  1664. if (!sde_kms) {
  1665. SDE_ERROR("invalid sde_kms\n");
  1666. return;
  1667. } else if (!sde_kms->dev) {
  1668. SDE_ERROR("invalid dev\n");
  1669. return;
  1670. } else if (!sde_kms->dev->dev_private) {
  1671. SDE_ERROR("invalid dev_private\n");
  1672. return;
  1673. }
  1674. priv = sde_kms->dev->dev_private;
  1675. for (i = 0; i < priv->num_crtcs; i++)
  1676. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1677. priv->num_crtcs = 0;
  1678. for (i = 0; i < priv->num_planes; i++)
  1679. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1680. priv->num_planes = 0;
  1681. for (i = 0; i < priv->num_connectors; i++)
  1682. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1683. priv->num_connectors = 0;
  1684. for (i = 0; i < priv->num_encoders; i++)
  1685. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1686. priv->num_encoders = 0;
  1687. _sde_kms_release_displays(sde_kms);
  1688. }
  1689. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1690. {
  1691. struct drm_device *dev;
  1692. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1693. struct drm_crtc *crtc;
  1694. struct msm_drm_private *priv;
  1695. struct sde_mdss_cfg *catalog;
  1696. int primary_planes_idx = 0, i, ret;
  1697. int max_crtc_count;
  1698. u32 sspp_id[MAX_PLANES];
  1699. u32 master_plane_id[MAX_PLANES];
  1700. u32 num_virt_planes = 0;
  1701. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1702. SDE_ERROR("invalid sde_kms\n");
  1703. return -EINVAL;
  1704. }
  1705. dev = sde_kms->dev;
  1706. priv = dev->dev_private;
  1707. catalog = sde_kms->catalog;
  1708. ret = sde_core_irq_domain_add(sde_kms);
  1709. if (ret)
  1710. goto fail_irq;
  1711. /*
  1712. * Query for underlying display drivers, and create connectors,
  1713. * bridges and encoders for them.
  1714. */
  1715. if (!_sde_kms_get_displays(sde_kms))
  1716. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1717. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1718. /* Create the planes */
  1719. for (i = 0; i < catalog->sspp_count; i++) {
  1720. bool primary = true;
  1721. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1722. || primary_planes_idx >= max_crtc_count)
  1723. primary = false;
  1724. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1725. (1UL << max_crtc_count) - 1, 0);
  1726. if (IS_ERR(plane)) {
  1727. SDE_ERROR("sde_plane_init failed\n");
  1728. ret = PTR_ERR(plane);
  1729. goto fail;
  1730. }
  1731. priv->planes[priv->num_planes++] = plane;
  1732. if (primary)
  1733. primary_planes[primary_planes_idx++] = plane;
  1734. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1735. sde_is_custom_client()) {
  1736. int priority =
  1737. catalog->sspp[i].sblk->smart_dma_priority;
  1738. sspp_id[priority - 1] = catalog->sspp[i].id;
  1739. master_plane_id[priority - 1] = plane->base.id;
  1740. num_virt_planes++;
  1741. }
  1742. }
  1743. /* Initialize smart DMA virtual planes */
  1744. for (i = 0; i < num_virt_planes; i++) {
  1745. plane = sde_plane_init(dev, sspp_id[i], false,
  1746. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1747. if (IS_ERR(plane)) {
  1748. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1749. ret = PTR_ERR(plane);
  1750. goto fail;
  1751. }
  1752. priv->planes[priv->num_planes++] = plane;
  1753. }
  1754. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1755. /* Create one CRTC per encoder */
  1756. for (i = 0; i < max_crtc_count; i++) {
  1757. crtc = sde_crtc_init(dev, primary_planes[i]);
  1758. if (IS_ERR(crtc)) {
  1759. ret = PTR_ERR(crtc);
  1760. goto fail;
  1761. }
  1762. priv->crtcs[priv->num_crtcs++] = crtc;
  1763. }
  1764. if (sde_is_custom_client()) {
  1765. /* All CRTCs are compatible with all planes */
  1766. for (i = 0; i < priv->num_planes; i++)
  1767. priv->planes[i]->possible_crtcs =
  1768. (1 << priv->num_crtcs) - 1;
  1769. }
  1770. /* All CRTCs are compatible with all encoders */
  1771. for (i = 0; i < priv->num_encoders; i++)
  1772. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1773. return 0;
  1774. fail:
  1775. _sde_kms_drm_obj_destroy(sde_kms);
  1776. fail_irq:
  1777. sde_core_irq_domain_fini(sde_kms);
  1778. return ret;
  1779. }
  1780. /**
  1781. * sde_kms_timeline_status - provides current timeline status
  1782. * This API should be called without mode config lock.
  1783. * @dev: Pointer to drm device
  1784. */
  1785. void sde_kms_timeline_status(struct drm_device *dev)
  1786. {
  1787. struct drm_crtc *crtc;
  1788. struct drm_connector *conn;
  1789. struct drm_connector_list_iter conn_iter;
  1790. if (!dev) {
  1791. SDE_ERROR("invalid drm device node\n");
  1792. return;
  1793. }
  1794. drm_for_each_crtc(crtc, dev)
  1795. sde_crtc_timeline_status(crtc);
  1796. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1797. /*
  1798. *Probably locked from last close dumping status anyway
  1799. */
  1800. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1801. drm_connector_list_iter_begin(dev, &conn_iter);
  1802. drm_for_each_connector_iter(conn, &conn_iter)
  1803. sde_conn_timeline_status(conn);
  1804. drm_connector_list_iter_end(&conn_iter);
  1805. return;
  1806. }
  1807. mutex_lock(&dev->mode_config.mutex);
  1808. drm_connector_list_iter_begin(dev, &conn_iter);
  1809. drm_for_each_connector_iter(conn, &conn_iter)
  1810. sde_conn_timeline_status(conn);
  1811. drm_connector_list_iter_end(&conn_iter);
  1812. mutex_unlock(&dev->mode_config.mutex);
  1813. }
  1814. static int sde_kms_postinit(struct msm_kms *kms)
  1815. {
  1816. struct sde_kms *sde_kms = to_sde_kms(kms);
  1817. struct drm_device *dev;
  1818. struct drm_crtc *crtc;
  1819. int rc;
  1820. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1821. SDE_ERROR("invalid sde_kms\n");
  1822. return -EINVAL;
  1823. }
  1824. dev = sde_kms->dev;
  1825. rc = _sde_debugfs_init(sde_kms);
  1826. if (rc)
  1827. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1828. drm_for_each_crtc(crtc, dev)
  1829. sde_crtc_post_init(dev, crtc);
  1830. return rc;
  1831. }
  1832. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1833. struct drm_encoder *encoder)
  1834. {
  1835. return rate;
  1836. }
  1837. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1838. struct platform_device *pdev)
  1839. {
  1840. struct drm_device *dev;
  1841. struct msm_drm_private *priv;
  1842. struct sde_vm_ops *vm_ops;
  1843. int i;
  1844. if (!sde_kms || !pdev)
  1845. return;
  1846. dev = sde_kms->dev;
  1847. if (!dev)
  1848. return;
  1849. priv = dev->dev_private;
  1850. if (!priv)
  1851. return;
  1852. if (sde_kms->genpd_init) {
  1853. sde_kms->genpd_init = false;
  1854. pm_genpd_remove(&sde_kms->genpd);
  1855. of_genpd_del_provider(pdev->dev.of_node);
  1856. }
  1857. vm_ops = sde_vm_get_ops(sde_kms);
  1858. if (vm_ops && vm_ops->vm_deinit)
  1859. vm_ops->vm_deinit(sde_kms, vm_ops);
  1860. if (sde_kms->hw_intr)
  1861. sde_hw_intr_destroy(sde_kms->hw_intr);
  1862. sde_kms->hw_intr = NULL;
  1863. if (sde_kms->power_event)
  1864. sde_power_handle_unregister_event(
  1865. &priv->phandle, sde_kms->power_event);
  1866. _sde_kms_release_displays(sde_kms);
  1867. _sde_kms_unmap_all_splash_regions(sde_kms);
  1868. if (sde_kms->catalog) {
  1869. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1870. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1871. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1872. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1873. }
  1874. }
  1875. if (sde_kms->rm_init)
  1876. sde_rm_destroy(&sde_kms->rm);
  1877. sde_kms->rm_init = false;
  1878. if (sde_kms->catalog)
  1879. sde_hw_catalog_deinit(sde_kms->catalog);
  1880. sde_kms->catalog = NULL;
  1881. if (sde_kms->sid)
  1882. msm_iounmap(pdev, sde_kms->sid);
  1883. sde_kms->sid = NULL;
  1884. if (sde_kms->reg_dma)
  1885. msm_iounmap(pdev, sde_kms->reg_dma);
  1886. sde_kms->reg_dma = NULL;
  1887. if (sde_kms->vbif[VBIF_NRT])
  1888. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1889. sde_kms->vbif[VBIF_NRT] = NULL;
  1890. if (sde_kms->vbif[VBIF_RT])
  1891. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1892. sde_kms->vbif[VBIF_RT] = NULL;
  1893. if (sde_kms->mmio)
  1894. msm_iounmap(pdev, sde_kms->mmio);
  1895. sde_kms->mmio = NULL;
  1896. sde_reg_dma_deinit();
  1897. _sde_kms_mmu_destroy(sde_kms);
  1898. }
  1899. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1900. {
  1901. int i;
  1902. if (!sde_kms)
  1903. return -EINVAL;
  1904. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1905. struct msm_mmu *mmu;
  1906. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1907. if (!aspace)
  1908. continue;
  1909. mmu = sde_kms->aspace[i]->mmu;
  1910. if (secure_only &&
  1911. !aspace->mmu->funcs->is_domain_secure(mmu))
  1912. continue;
  1913. /* cleanup aspace before detaching */
  1914. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1915. SDE_DEBUG("Detaching domain:%d\n", i);
  1916. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1917. ARRAY_SIZE(iommu_ports));
  1918. aspace->domain_attached = false;
  1919. }
  1920. return 0;
  1921. }
  1922. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1923. {
  1924. int i;
  1925. if (!sde_kms)
  1926. return -EINVAL;
  1927. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1928. struct msm_mmu *mmu;
  1929. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1930. if (!aspace)
  1931. continue;
  1932. mmu = sde_kms->aspace[i]->mmu;
  1933. if (secure_only &&
  1934. !aspace->mmu->funcs->is_domain_secure(mmu))
  1935. continue;
  1936. SDE_DEBUG("Attaching domain:%d\n", i);
  1937. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1938. ARRAY_SIZE(iommu_ports));
  1939. aspace->domain_attached = true;
  1940. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1941. }
  1942. return 0;
  1943. }
  1944. static void sde_kms_destroy(struct msm_kms *kms)
  1945. {
  1946. struct sde_kms *sde_kms;
  1947. struct drm_device *dev;
  1948. if (!kms) {
  1949. SDE_ERROR("invalid kms\n");
  1950. return;
  1951. }
  1952. sde_kms = to_sde_kms(kms);
  1953. dev = sde_kms->dev;
  1954. if (!dev || !dev->dev) {
  1955. SDE_ERROR("invalid device\n");
  1956. return;
  1957. }
  1958. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1959. kfree(sde_kms);
  1960. }
  1961. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1962. struct drm_atomic_state *state)
  1963. {
  1964. struct drm_device *dev = sde_kms->dev;
  1965. struct drm_plane *plane;
  1966. struct drm_plane_state *plane_state;
  1967. struct drm_crtc *crtc;
  1968. struct drm_crtc_state *crtc_state;
  1969. struct drm_connector *conn;
  1970. struct drm_connector_state *conn_state;
  1971. struct drm_connector_list_iter conn_iter;
  1972. int ret = 0;
  1973. drm_for_each_plane(plane, dev) {
  1974. plane_state = drm_atomic_get_plane_state(state, plane);
  1975. if (IS_ERR(plane_state)) {
  1976. ret = PTR_ERR(plane_state);
  1977. SDE_ERROR("error %d getting plane %d state\n",
  1978. ret, DRMID(plane));
  1979. return ret;
  1980. }
  1981. ret = sde_plane_helper_reset_custom_properties(plane,
  1982. plane_state);
  1983. if (ret) {
  1984. SDE_ERROR("error %d resetting plane props %d\n",
  1985. ret, DRMID(plane));
  1986. return ret;
  1987. }
  1988. }
  1989. drm_for_each_crtc(crtc, dev) {
  1990. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1991. if (IS_ERR(crtc_state)) {
  1992. ret = PTR_ERR(crtc_state);
  1993. SDE_ERROR("error %d getting crtc %d state\n",
  1994. ret, DRMID(crtc));
  1995. return ret;
  1996. }
  1997. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1998. if (ret) {
  1999. SDE_ERROR("error %d resetting crtc props %d\n",
  2000. ret, DRMID(crtc));
  2001. return ret;
  2002. }
  2003. }
  2004. drm_connector_list_iter_begin(dev, &conn_iter);
  2005. drm_for_each_connector_iter(conn, &conn_iter) {
  2006. conn_state = drm_atomic_get_connector_state(state, conn);
  2007. if (IS_ERR(conn_state)) {
  2008. ret = PTR_ERR(conn_state);
  2009. SDE_ERROR("error %d getting connector %d state\n",
  2010. ret, DRMID(conn));
  2011. return ret;
  2012. }
  2013. ret = sde_connector_helper_reset_custom_properties(conn,
  2014. conn_state);
  2015. if (ret) {
  2016. SDE_ERROR("error %d resetting connector props %d\n",
  2017. ret, DRMID(conn));
  2018. return ret;
  2019. }
  2020. }
  2021. drm_connector_list_iter_end(&conn_iter);
  2022. return ret;
  2023. }
  2024. static void sde_kms_lastclose(struct msm_kms *kms)
  2025. {
  2026. struct sde_kms *sde_kms;
  2027. struct drm_device *dev;
  2028. struct drm_atomic_state *state;
  2029. struct drm_modeset_acquire_ctx ctx;
  2030. int ret;
  2031. if (!kms) {
  2032. SDE_ERROR("invalid argument\n");
  2033. return;
  2034. }
  2035. sde_kms = to_sde_kms(kms);
  2036. dev = sde_kms->dev;
  2037. drm_modeset_acquire_init(&ctx, 0);
  2038. state = drm_atomic_state_alloc(dev);
  2039. if (!state) {
  2040. ret = -ENOMEM;
  2041. goto out_ctx;
  2042. }
  2043. state->acquire_ctx = &ctx;
  2044. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2045. retry:
  2046. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2047. if (ret)
  2048. goto out_state;
  2049. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2050. if (ret)
  2051. goto out_state;
  2052. ret = drm_atomic_commit(state);
  2053. out_state:
  2054. if (ret == -EDEADLK)
  2055. goto backoff;
  2056. drm_atomic_state_put(state);
  2057. out_ctx:
  2058. drm_modeset_drop_locks(&ctx);
  2059. drm_modeset_acquire_fini(&ctx);
  2060. if (ret)
  2061. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2062. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2063. return;
  2064. backoff:
  2065. drm_atomic_state_clear(state);
  2066. drm_modeset_backoff(&ctx);
  2067. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2068. goto retry;
  2069. }
  2070. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2071. struct drm_atomic_state *state)
  2072. {
  2073. struct sde_kms *sde_kms;
  2074. struct drm_device *dev;
  2075. struct drm_crtc *crtc;
  2076. struct drm_encoder *encoder;
  2077. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2078. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2079. uint32_t crtc_encoder_cnt = 0;
  2080. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  2081. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2082. struct sde_vm_ops *vm_ops;
  2083. bool vm_req_active = false;
  2084. enum sde_crtc_idle_pc_state idle_pc_state;
  2085. struct sde_mdss_cfg *catalog;
  2086. int rc = 0;
  2087. struct sde_connector *sde_conn;
  2088. struct dsi_display *dsi_display;
  2089. struct drm_connector *connector;
  2090. struct drm_connector_state *new_connstate;
  2091. if (!kms || !state)
  2092. return -EINVAL;
  2093. sde_kms = to_sde_kms(kms);
  2094. dev = sde_kms->dev;
  2095. catalog = sde_kms->catalog;
  2096. vm_ops = sde_vm_get_ops(sde_kms);
  2097. if (!vm_ops)
  2098. return 0;
  2099. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw ||
  2100. !vm_ops->vm_acquire)
  2101. return -EINVAL;
  2102. sde_vm_lock(sde_kms);
  2103. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2104. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2105. if (!new_cstate->active && !old_cstate->active)
  2106. continue;
  2107. new_state = to_sde_crtc_state(new_cstate);
  2108. new_vm_req = sde_crtc_get_property(new_state,
  2109. CRTC_PROP_VM_REQ_STATE);
  2110. old_state = to_sde_crtc_state(old_cstate);
  2111. old_vm_req = sde_crtc_get_property(old_state,
  2112. CRTC_PROP_VM_REQ_STATE);
  2113. /*
  2114. * No active request if the transition is from
  2115. * VM_REQ_NONE to VM_REQ_NONE
  2116. */
  2117. if (old_vm_req || new_vm_req) {
  2118. rc = vm_ops->vm_request_valid(sde_kms,
  2119. old_vm_req, new_vm_req);
  2120. if (rc) {
  2121. SDE_ERROR(
  2122. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2123. old_vm_req, new_vm_req,
  2124. vm_ops->vm_owns_hw(sde_kms), rc);
  2125. goto end;
  2126. } else if (old_vm_req == VM_REQ_ACQUIRE &&
  2127. new_vm_req == VM_REQ_NONE) {
  2128. SDE_DEBUG(
  2129. "VM transition valid; ignore further checks\n");
  2130. } else {
  2131. vm_req_active = true;
  2132. }
  2133. }
  2134. idle_pc_state = sde_crtc_get_property(new_state,
  2135. CRTC_PROP_IDLE_PC_STATE);
  2136. active_crtc = crtc;
  2137. active_cstate = new_cstate;
  2138. commit_crtc_cnt++;
  2139. }
  2140. /* return early if no active vm request */
  2141. if (!vm_req_active)
  2142. goto end;
  2143. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2144. if (!crtc->state->active)
  2145. continue;
  2146. global_crtc_cnt++;
  2147. global_active_crtc = crtc;
  2148. }
  2149. if (active_crtc) {
  2150. drm_for_each_encoder_mask(encoder, active_crtc->dev,
  2151. active_cstate->encoder_mask)
  2152. crtc_encoder_cnt++;
  2153. }
  2154. SDE_EVT32(old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2155. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d\n", old_vm_req,
  2156. new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2157. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2158. int conn_mask = active_cstate->connector_mask;
  2159. if (drm_connector_mask(connector) & conn_mask) {
  2160. sde_conn = to_sde_connector(connector);
  2161. dsi_display = (struct dsi_display *) sde_conn->display;
  2162. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i,
  2163. dsi_display->type,
  2164. dsi_display->trusted_vm_env);
  2165. SDE_DEBUG(
  2166. "VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d,",
  2167. dsi_display->name, DRMID(connector),
  2168. DRMID(active_crtc), dsi_display->type,
  2169. dsi_display->trusted_vm_env);
  2170. break;
  2171. }
  2172. }
  2173. /* Check for single crtc commits only on valid VM requests */
  2174. if (active_crtc && global_active_crtc &&
  2175. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2176. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2177. active_crtc != global_active_crtc)) {
  2178. SDE_ERROR(
  2179. "VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2180. catalog->max_trusted_vm_displays,
  2181. commit_crtc_cnt, global_crtc_cnt, DRMID(active_crtc),
  2182. DRMID(global_active_crtc));
  2183. rc = -E2BIG;
  2184. goto end;
  2185. } else if ((new_vm_req == VM_REQ_RELEASE) &&
  2186. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2187. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2188. /*
  2189. * disable idle-pc before releasing the HW
  2190. * allow only specified number of encoders on a given crtc
  2191. */
  2192. SDE_ERROR(
  2193. "VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2194. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC,
  2195. crtc_encoder_cnt);
  2196. rc = -EINVAL;
  2197. goto end;
  2198. }
  2199. if ((new_vm_req == VM_REQ_ACQUIRE) && !vm_ops->vm_owns_hw(sde_kms)) {
  2200. rc = vm_ops->vm_acquire(sde_kms);
  2201. if (rc) {
  2202. SDE_ERROR(
  2203. "VM acquire failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2204. old_vm_req, new_vm_req,
  2205. vm_ops->vm_owns_hw(sde_kms), rc);
  2206. goto end;
  2207. }
  2208. if (vm_ops->vm_resource_init)
  2209. rc = vm_ops->vm_resource_init(sde_kms, state);
  2210. }
  2211. end:
  2212. sde_vm_unlock(sde_kms);
  2213. return rc;
  2214. }
  2215. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2216. struct drm_atomic_state *state)
  2217. {
  2218. struct sde_kms *sde_kms;
  2219. struct drm_device *dev;
  2220. struct drm_crtc *crtc;
  2221. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2222. struct drm_crtc_state *crtc_state;
  2223. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2224. bool sec_session = false, global_sec_session = false;
  2225. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2226. int i;
  2227. if (!kms || !state) {
  2228. return -EINVAL;
  2229. SDE_ERROR("invalid arguments\n");
  2230. }
  2231. sde_kms = to_sde_kms(kms);
  2232. dev = sde_kms->dev;
  2233. /* iterate state object for active secure/non-secure crtc */
  2234. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2235. if (!crtc_state->active)
  2236. continue;
  2237. active_crtc_cnt++;
  2238. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2239. &fb_sec, &fb_sec_dir);
  2240. if (fb_sec_dir)
  2241. sec_session = true;
  2242. cur_crtc = crtc;
  2243. }
  2244. /* iterate global list for active and secure/non-secure crtc */
  2245. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2246. if (!crtc->state->active)
  2247. continue;
  2248. global_active_crtc_cnt++;
  2249. /* update only when crtc is not the same as current crtc */
  2250. if (crtc != cur_crtc) {
  2251. fb_ns = fb_sec = fb_sec_dir = 0;
  2252. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2253. &fb_sec, &fb_sec_dir);
  2254. if (fb_sec_dir)
  2255. global_sec_session = true;
  2256. global_crtc = crtc;
  2257. }
  2258. }
  2259. if (!global_sec_session && !sec_session)
  2260. return 0;
  2261. /*
  2262. * - fail crtc commit, if secure-camera/secure-ui session is
  2263. * in-progress in any other display
  2264. * - fail secure-camera/secure-ui crtc commit, if any other display
  2265. * session is in-progress
  2266. */
  2267. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2268. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2269. SDE_ERROR(
  2270. "crtc%d secure check failed global_active:%d active:%d\n",
  2271. cur_crtc ? cur_crtc->base.id : -1,
  2272. global_active_crtc_cnt, active_crtc_cnt);
  2273. return -EPERM;
  2274. /*
  2275. * As only one crtc is allowed during secure session, the crtc
  2276. * in this commit should match with the global crtc
  2277. */
  2278. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2279. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2280. cur_crtc->base.id, sec_session,
  2281. global_crtc->base.id, global_sec_session);
  2282. return -EPERM;
  2283. }
  2284. return 0;
  2285. }
  2286. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2287. struct drm_atomic_state *state)
  2288. {
  2289. struct drm_crtc *crtc;
  2290. struct drm_crtc_state *new_cstate;
  2291. struct sde_crtc_state *cstate;
  2292. struct sde_vm_ops *vm_ops;
  2293. enum sde_crtc_vm_req vm_req;
  2294. struct sde_kms *sde_kms = to_sde_kms(kms);
  2295. vm_ops = sde_vm_get_ops(sde_kms);
  2296. if (!vm_ops)
  2297. return;
  2298. crtc = sde_kms_vm_get_vm_crtc(state);
  2299. if (!crtc)
  2300. return;
  2301. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2302. cstate = to_sde_crtc_state(new_cstate);
  2303. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2304. if (vm_req != VM_REQ_ACQUIRE)
  2305. return;
  2306. sde_vm_lock(sde_kms);
  2307. if (vm_ops->vm_acquire_fail_handler)
  2308. vm_ops->vm_acquire_fail_handler(sde_kms);
  2309. sde_vm_unlock(sde_kms);
  2310. }
  2311. static int sde_kms_atomic_check(struct msm_kms *kms,
  2312. struct drm_atomic_state *state)
  2313. {
  2314. struct sde_kms *sde_kms;
  2315. struct drm_device *dev;
  2316. int ret;
  2317. if (!kms || !state)
  2318. return -EINVAL;
  2319. sde_kms = to_sde_kms(kms);
  2320. dev = sde_kms->dev;
  2321. SDE_ATRACE_BEGIN("atomic_check");
  2322. if (sde_kms_is_suspend_blocked(dev)) {
  2323. SDE_DEBUG("suspended, skip atomic_check\n");
  2324. ret = -EBUSY;
  2325. goto end;
  2326. }
  2327. ret = sde_kms_check_vm_request(kms, state);
  2328. if (ret) {
  2329. SDE_ERROR("vm switch request checks failed\n");
  2330. goto end;
  2331. }
  2332. ret = drm_atomic_helper_check(dev, state);
  2333. if (ret)
  2334. goto vm_clean_up;
  2335. /*
  2336. * Check if any secure transition(moving CRTC between secure and
  2337. * non-secure state and vice-versa) is allowed or not. when moving
  2338. * to secure state, planes with fb_mode set to dir_translated only can
  2339. * be staged on the CRTC, and only one CRTC can be active during
  2340. * Secure state
  2341. */
  2342. ret = sde_kms_check_secure_transition(kms, state);
  2343. if (ret)
  2344. goto vm_clean_up;
  2345. goto end;
  2346. vm_clean_up:
  2347. sde_kms_vm_res_release(kms, state);
  2348. end:
  2349. SDE_ATRACE_END("atomic_check");
  2350. return ret;
  2351. }
  2352. static struct msm_gem_address_space*
  2353. _sde_kms_get_address_space(struct msm_kms *kms,
  2354. unsigned int domain)
  2355. {
  2356. struct sde_kms *sde_kms;
  2357. if (!kms) {
  2358. SDE_ERROR("invalid kms\n");
  2359. return NULL;
  2360. }
  2361. sde_kms = to_sde_kms(kms);
  2362. if (!sde_kms) {
  2363. SDE_ERROR("invalid sde_kms\n");
  2364. return NULL;
  2365. }
  2366. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2367. return NULL;
  2368. return (sde_kms->aspace[domain] &&
  2369. sde_kms->aspace[domain]->domain_attached) ?
  2370. sde_kms->aspace[domain] : NULL;
  2371. }
  2372. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2373. unsigned int domain)
  2374. {
  2375. struct sde_kms *sde_kms;
  2376. struct msm_gem_address_space *aspace;
  2377. if (!kms) {
  2378. SDE_ERROR("invalid kms\n");
  2379. return NULL;
  2380. }
  2381. sde_kms = to_sde_kms(kms);
  2382. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2383. SDE_ERROR("invalid params\n");
  2384. return NULL;
  2385. }
  2386. aspace = _sde_kms_get_address_space(kms, domain);
  2387. return (aspace && aspace->domain_attached) ?
  2388. msm_gem_get_aspace_device(aspace) : NULL;
  2389. }
  2390. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2391. {
  2392. struct drm_device *dev = NULL;
  2393. struct sde_kms *sde_kms = NULL;
  2394. struct drm_connector *connector = NULL;
  2395. struct drm_connector_list_iter conn_iter;
  2396. struct sde_connector *sde_conn = NULL;
  2397. if (!kms) {
  2398. SDE_ERROR("invalid kms\n");
  2399. return;
  2400. }
  2401. sde_kms = to_sde_kms(kms);
  2402. dev = sde_kms->dev;
  2403. if (!dev) {
  2404. SDE_ERROR("invalid device\n");
  2405. return;
  2406. }
  2407. if (!dev->mode_config.poll_enabled)
  2408. return;
  2409. mutex_lock(&dev->mode_config.mutex);
  2410. drm_connector_list_iter_begin(dev, &conn_iter);
  2411. drm_for_each_connector_iter(connector, &conn_iter) {
  2412. /* Only handle HPD capable connectors. */
  2413. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2414. continue;
  2415. sde_conn = to_sde_connector(connector);
  2416. if (sde_conn->ops.post_open)
  2417. sde_conn->ops.post_open(&sde_conn->base,
  2418. sde_conn->display);
  2419. }
  2420. drm_connector_list_iter_end(&conn_iter);
  2421. mutex_unlock(&dev->mode_config.mutex);
  2422. }
  2423. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2424. struct sde_splash_display *splash_display,
  2425. struct drm_crtc *crtc)
  2426. {
  2427. struct msm_drm_private *priv;
  2428. struct drm_plane *plane;
  2429. struct sde_splash_mem *splash;
  2430. struct sde_splash_mem *demura;
  2431. struct sde_plane_state *pstate;
  2432. enum sde_sspp plane_id;
  2433. bool is_virtual;
  2434. int i, j;
  2435. if (!sde_kms || !splash_display || !crtc) {
  2436. SDE_ERROR("invalid input args\n");
  2437. return -EINVAL;
  2438. }
  2439. priv = sde_kms->dev->dev_private;
  2440. for (i = 0; i < priv->num_planes; i++) {
  2441. plane = priv->planes[i];
  2442. plane_id = sde_plane_pipe(plane);
  2443. is_virtual = is_sde_plane_virtual(plane);
  2444. splash = splash_display->splash;
  2445. demura = splash_display->demura;
  2446. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2447. if ((plane_id != splash_display->pipes[j].sspp) ||
  2448. (splash_display->pipes[j].is_virtual
  2449. != is_virtual))
  2450. continue;
  2451. if (splash && sde_plane_validate_src_addr(plane,
  2452. splash->splash_buf_base,
  2453. splash->splash_buf_size)) {
  2454. if (!demura || sde_plane_validate_src_addr(
  2455. plane, demura->splash_buf_base,
  2456. demura->splash_buf_size)) {
  2457. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2458. plane_id, DRMID(crtc));
  2459. }
  2460. }
  2461. plane->state->crtc = crtc;
  2462. crtc->state->plane_mask |= drm_plane_mask(plane);
  2463. pstate = to_sde_plane_state(plane->state);
  2464. pstate->cont_splash_populated = true;
  2465. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2466. DRMID(crtc), plane_id, is_virtual);
  2467. }
  2468. }
  2469. return 0;
  2470. }
  2471. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2472. struct dsi_display *dsi_display)
  2473. {
  2474. void *display;
  2475. struct drm_encoder *encoder = NULL;
  2476. struct msm_display_info info;
  2477. struct drm_device *dev;
  2478. struct sde_kms *sde_kms;
  2479. struct drm_connector_list_iter conn_iter;
  2480. struct drm_connector *connector = NULL;
  2481. struct sde_connector *sde_conn = NULL;
  2482. int rc = 0;
  2483. sde_kms = to_sde_kms(kms);
  2484. dev = sde_kms->dev;
  2485. display = dsi_display;
  2486. if (dsi_display) {
  2487. if (dsi_display->bridge->base.encoder) {
  2488. encoder = dsi_display->bridge->base.encoder;
  2489. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2490. }
  2491. memset(&info, 0x0, sizeof(info));
  2492. rc = dsi_display_get_info(NULL, &info, display);
  2493. if (rc) {
  2494. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2495. __func__, rc);
  2496. encoder = NULL;
  2497. }
  2498. }
  2499. drm_connector_list_iter_begin(dev, &conn_iter);
  2500. drm_for_each_connector_iter(connector, &conn_iter) {
  2501. struct drm_encoder *c_encoder;
  2502. drm_connector_for_each_possible_encoder(connector,
  2503. c_encoder)
  2504. break;
  2505. if (!c_encoder) {
  2506. SDE_ERROR("c_encoder not found\n");
  2507. return -EINVAL;
  2508. }
  2509. /**
  2510. * Inform cont_splash is disabled to each interface/connector.
  2511. * This is currently supported for DSI interface.
  2512. */
  2513. sde_conn = to_sde_connector(connector);
  2514. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2515. if (!dsi_display || !encoder) {
  2516. sde_conn->ops.cont_splash_res_disable
  2517. (sde_conn->display);
  2518. } else if (c_encoder->base.id == encoder->base.id) {
  2519. /**
  2520. * This handles dual DSI
  2521. * configuration where one DSI
  2522. * interface has cont_splash
  2523. * enabled and the other doesn't.
  2524. */
  2525. sde_conn->ops.cont_splash_res_disable
  2526. (sde_conn->display);
  2527. break;
  2528. }
  2529. }
  2530. }
  2531. drm_connector_list_iter_end(&conn_iter);
  2532. return 0;
  2533. }
  2534. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2535. {
  2536. int i;
  2537. void *display;
  2538. struct dsi_display *dsi_display;
  2539. struct drm_encoder *encoder;
  2540. if (!sde_kms)
  2541. return -EINVAL;
  2542. if (!sde_in_trusted_vm(sde_kms))
  2543. return 0;
  2544. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2545. display = sde_kms->dsi_displays[i];
  2546. dsi_display = (struct dsi_display *)display;
  2547. if (!dsi_display->bridge->base.encoder) {
  2548. SDE_ERROR("no encoder on dsi display:%d", i);
  2549. return -EINVAL;
  2550. }
  2551. encoder = dsi_display->bridge->base.encoder;
  2552. encoder->possible_crtcs = 1 << i;
  2553. SDE_DEBUG(
  2554. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2555. encoder->index, encoder->base.id,
  2556. encoder->name, encoder->possible_crtcs);
  2557. }
  2558. return 0;
  2559. }
  2560. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2561. struct sde_kms *sde_kms, struct drm_connector *connector,
  2562. struct drm_atomic_state *state)
  2563. {
  2564. struct drm_display_mode *mode, *cur_mode = NULL;
  2565. struct drm_crtc *crtc;
  2566. struct drm_crtc_state *new_cstate, *old_cstate;
  2567. u32 i = 0;
  2568. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2569. list_for_each_entry(mode, &connector->modes, head) {
  2570. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2571. cur_mode = mode;
  2572. break;
  2573. }
  2574. }
  2575. } else if (state) {
  2576. /* get the mode from first atomic_check phase for trusted_vm*/
  2577. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2578. new_cstate, i) {
  2579. if (!new_cstate->active && !old_cstate->active)
  2580. continue;
  2581. list_for_each_entry(mode, &connector->modes, head) {
  2582. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2583. cur_mode = mode;
  2584. break;
  2585. }
  2586. }
  2587. }
  2588. }
  2589. return cur_mode;
  2590. }
  2591. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2592. struct drm_atomic_state *state)
  2593. {
  2594. void *display;
  2595. struct dsi_display *dsi_display;
  2596. struct msm_display_info info;
  2597. struct drm_encoder *encoder = NULL;
  2598. struct drm_crtc *crtc = NULL;
  2599. int i, rc = 0;
  2600. struct drm_display_mode *drm_mode = NULL;
  2601. struct drm_device *dev;
  2602. struct msm_drm_private *priv;
  2603. struct sde_kms *sde_kms;
  2604. struct drm_connector_list_iter conn_iter;
  2605. struct drm_connector *connector = NULL;
  2606. struct sde_connector *sde_conn = NULL;
  2607. struct sde_splash_display *splash_display;
  2608. if (!kms) {
  2609. SDE_ERROR("invalid kms\n");
  2610. return -EINVAL;
  2611. }
  2612. sde_kms = to_sde_kms(kms);
  2613. dev = sde_kms->dev;
  2614. if (!dev) {
  2615. SDE_ERROR("invalid device\n");
  2616. return -EINVAL;
  2617. }
  2618. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2619. if (rc) {
  2620. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2621. return -EINVAL;
  2622. }
  2623. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2624. && (!sde_kms->splash_data.num_splash_regions)) ||
  2625. !sde_kms->splash_data.num_splash_displays) {
  2626. DRM_INFO("cont_splash feature not enabled\n");
  2627. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2628. return rc;
  2629. }
  2630. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2631. sde_kms->splash_data.num_splash_displays,
  2632. sde_kms->dsi_display_count);
  2633. /* dsi */
  2634. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2635. struct sde_crtc_state *cstate;
  2636. struct sde_connector_state *conn_state;
  2637. display = sde_kms->dsi_displays[i];
  2638. dsi_display = (struct dsi_display *)display;
  2639. splash_display = &sde_kms->splash_data.splash_display[i];
  2640. if (!splash_display->cont_splash_enabled) {
  2641. SDE_DEBUG("display->name = %s splash not enabled\n",
  2642. dsi_display->name);
  2643. sde_kms_inform_cont_splash_res_disable(kms,
  2644. dsi_display);
  2645. continue;
  2646. }
  2647. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2648. if (dsi_display->bridge->base.encoder) {
  2649. encoder = dsi_display->bridge->base.encoder;
  2650. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2651. }
  2652. memset(&info, 0x0, sizeof(info));
  2653. rc = dsi_display_get_info(NULL, &info, display);
  2654. if (rc) {
  2655. SDE_ERROR("dsi get_info %d failed\n", i);
  2656. encoder = NULL;
  2657. continue;
  2658. }
  2659. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2660. ((info.is_connected) ? "true" : "false"),
  2661. info.display_type);
  2662. if (!encoder) {
  2663. SDE_ERROR("encoder not initialized\n");
  2664. return -EINVAL;
  2665. }
  2666. priv = sde_kms->dev->dev_private;
  2667. encoder->crtc = priv->crtcs[i];
  2668. crtc = encoder->crtc;
  2669. splash_display->encoder = encoder;
  2670. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2671. i, crtc->index, crtc->base.id, encoder->index,
  2672. encoder->base.id);
  2673. mutex_lock(&dev->mode_config.mutex);
  2674. drm_connector_list_iter_begin(dev, &conn_iter);
  2675. drm_for_each_connector_iter(connector, &conn_iter) {
  2676. struct drm_encoder *c_encoder;
  2677. drm_connector_for_each_possible_encoder(connector,
  2678. c_encoder)
  2679. break;
  2680. if (!c_encoder) {
  2681. SDE_ERROR("c_encoder not found\n");
  2682. mutex_unlock(&dev->mode_config.mutex);
  2683. return -EINVAL;
  2684. }
  2685. /**
  2686. * SDE_KMS doesn't attach more than one encoder to
  2687. * a DSI connector. So it is safe to check only with
  2688. * the first encoder entry. Revisit this logic if we
  2689. * ever have to support continuous splash for
  2690. * external displays in MST configuration.
  2691. */
  2692. if (c_encoder->base.id == encoder->base.id)
  2693. break;
  2694. }
  2695. drm_connector_list_iter_end(&conn_iter);
  2696. if (!connector) {
  2697. SDE_ERROR("connector not initialized\n");
  2698. mutex_unlock(&dev->mode_config.mutex);
  2699. return -EINVAL;
  2700. }
  2701. mutex_unlock(&dev->mode_config.mutex);
  2702. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2703. crtc->state->connector_mask = drm_connector_mask(connector);
  2704. connector->state->crtc = crtc;
  2705. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2706. if (!drm_mode) {
  2707. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2708. sde_kms->splash_data.type);
  2709. return -EINVAL;
  2710. }
  2711. SDE_DEBUG(
  2712. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2713. drm_mode->name, drm_mode->type,
  2714. drm_mode->flags, sde_kms->splash_data.type);
  2715. /* Update CRTC drm structure */
  2716. crtc->state->active = true;
  2717. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2718. if (rc) {
  2719. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2720. return rc;
  2721. }
  2722. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2723. drm_mode_copy(&crtc->mode, drm_mode);
  2724. cstate = to_sde_crtc_state(crtc->state);
  2725. cstate->cont_splash_populated = true;
  2726. /* Update encoder structure */
  2727. sde_encoder_update_caps_for_cont_splash(encoder,
  2728. splash_display, true);
  2729. sde_crtc_update_cont_splash_settings(crtc);
  2730. sde_conn = to_sde_connector(connector);
  2731. if (sde_conn && sde_conn->ops.cont_splash_config)
  2732. sde_conn->ops.cont_splash_config(sde_conn->display);
  2733. conn_state = to_sde_connector_state(connector->state);
  2734. conn_state->cont_splash_populated = true;
  2735. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2736. splash_display, crtc);
  2737. if (rc) {
  2738. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2739. return rc;
  2740. }
  2741. }
  2742. return rc;
  2743. }
  2744. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2745. {
  2746. struct sde_kms *sde_kms;
  2747. if (!kms) {
  2748. SDE_ERROR("invalid kms\n");
  2749. return false;
  2750. }
  2751. sde_kms = to_sde_kms(kms);
  2752. return sde_kms->splash_data.num_splash_displays;
  2753. }
  2754. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2755. const struct drm_display_mode *mode,
  2756. const struct msm_resource_caps_info *res, u32 *num_lm)
  2757. {
  2758. struct sde_kms *sde_kms;
  2759. s64 mode_clock_hz = 0;
  2760. s64 max_mdp_clock_hz = 0;
  2761. s64 max_lm_width = 0;
  2762. s64 hdisplay_fp = 0;
  2763. s64 htotal_fp = 0;
  2764. s64 vtotal_fp = 0;
  2765. s64 vrefresh_fp = 0;
  2766. s64 mdp_fudge_factor = 0;
  2767. s64 num_lm_fp = 0;
  2768. s64 lm_clk_fp = 0;
  2769. s64 lm_width_fp = 0;
  2770. int rc = 0;
  2771. if (!num_lm) {
  2772. SDE_ERROR("invalid num_lm pointer\n");
  2773. return -EINVAL;
  2774. }
  2775. /* default to 1 layer mixer */
  2776. *num_lm = 1;
  2777. if (!kms || !mode || !res) {
  2778. SDE_ERROR("invalid input args\n");
  2779. return -EINVAL;
  2780. }
  2781. sde_kms = to_sde_kms(kms);
  2782. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2783. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2784. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2785. htotal_fp = drm_int2fixp(mode->htotal);
  2786. vtotal_fp = drm_int2fixp(mode->vtotal);
  2787. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2788. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2789. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2790. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2791. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2792. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2793. if (mode_clock_hz > max_mdp_clock_hz ||
  2794. hdisplay_fp > max_lm_width) {
  2795. *num_lm = 0;
  2796. do {
  2797. *num_lm += 2;
  2798. num_lm_fp = drm_int2fixp(*num_lm);
  2799. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2800. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2801. if (*num_lm > 4) {
  2802. rc = -EINVAL;
  2803. goto error;
  2804. }
  2805. } while (lm_clk_fp > max_mdp_clock_hz ||
  2806. lm_width_fp > max_lm_width);
  2807. mode_clock_hz = lm_clk_fp;
  2808. }
  2809. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2810. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2811. *num_lm, drm_fixp2int(mode_clock_hz),
  2812. sde_kms->perf.max_core_clk_rate);
  2813. return 0;
  2814. error:
  2815. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2816. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  2817. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  2818. *num_lm, drm_fixp2int(mode_clock_hz),
  2819. sde_kms->perf.max_core_clk_rate);
  2820. return rc;
  2821. }
  2822. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2823. u32 hdisplay, u32 *num_dsc)
  2824. {
  2825. struct sde_kms *sde_kms;
  2826. uint32_t max_dsc_width;
  2827. if (!num_dsc) {
  2828. SDE_ERROR("invalid num_dsc pointer\n");
  2829. return -EINVAL;
  2830. }
  2831. *num_dsc = 0;
  2832. if (!kms || !hdisplay) {
  2833. SDE_ERROR("invalid input args\n");
  2834. return -EINVAL;
  2835. }
  2836. sde_kms = to_sde_kms(kms);
  2837. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2838. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2839. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2840. hdisplay, max_dsc_width,
  2841. *num_dsc);
  2842. return 0;
  2843. }
  2844. static void _sde_kms_null_commit(struct drm_device *dev,
  2845. struct drm_encoder *enc)
  2846. {
  2847. struct drm_modeset_acquire_ctx ctx;
  2848. struct drm_connector *conn = NULL;
  2849. struct drm_connector *tmp_conn = NULL;
  2850. struct drm_connector_list_iter conn_iter;
  2851. struct drm_atomic_state *state = NULL;
  2852. struct drm_crtc_state *crtc_state = NULL;
  2853. struct drm_connector_state *conn_state = NULL;
  2854. int retry_cnt = 0;
  2855. int ret = 0;
  2856. drm_modeset_acquire_init(&ctx, 0);
  2857. retry:
  2858. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2859. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2860. drm_modeset_backoff(&ctx);
  2861. retry_cnt++;
  2862. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2863. goto retry;
  2864. } else if (WARN_ON(ret)) {
  2865. goto end;
  2866. }
  2867. state = drm_atomic_state_alloc(dev);
  2868. if (!state) {
  2869. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2870. goto end;
  2871. }
  2872. state->acquire_ctx = &ctx;
  2873. drm_connector_list_iter_begin(dev, &conn_iter);
  2874. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2875. if (enc == tmp_conn->state->best_encoder) {
  2876. conn = tmp_conn;
  2877. break;
  2878. }
  2879. }
  2880. drm_connector_list_iter_end(&conn_iter);
  2881. if (!conn) {
  2882. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2883. goto end;
  2884. }
  2885. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2886. conn_state = drm_atomic_get_connector_state(state, conn);
  2887. if (IS_ERR(conn_state)) {
  2888. SDE_ERROR("error %d getting connector %d state\n",
  2889. ret, DRMID(conn));
  2890. goto end;
  2891. }
  2892. crtc_state->active = true;
  2893. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2894. if (ret)
  2895. SDE_ERROR("error %d setting the crtc\n", ret);
  2896. ret = drm_atomic_commit(state);
  2897. if (ret)
  2898. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2899. end:
  2900. if (state)
  2901. drm_atomic_state_put(state);
  2902. drm_modeset_drop_locks(&ctx);
  2903. drm_modeset_acquire_fini(&ctx);
  2904. }
  2905. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2906. const int32_t connector_id)
  2907. {
  2908. struct drm_connector_list_iter conn_iter;
  2909. struct drm_connector *conn;
  2910. struct drm_encoder *drm_enc;
  2911. drm_connector_list_iter_begin(dev, &conn_iter);
  2912. drm_for_each_connector_iter(conn, &conn_iter) {
  2913. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2914. connector_id != conn->base.id)
  2915. continue;
  2916. if (conn->state && conn->state->best_encoder)
  2917. drm_enc = conn->state->best_encoder;
  2918. else
  2919. drm_enc = conn->encoder;
  2920. if (drm_enc)
  2921. sde_encoder_early_wakeup(drm_enc);
  2922. }
  2923. drm_connector_list_iter_end(&conn_iter);
  2924. }
  2925. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2926. struct device *dev)
  2927. {
  2928. int i, ret, crtc_id = 0;
  2929. struct drm_device *ddev = dev_get_drvdata(dev);
  2930. struct drm_connector *conn;
  2931. struct drm_connector_list_iter conn_iter;
  2932. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2933. drm_connector_list_iter_begin(ddev, &conn_iter);
  2934. drm_for_each_connector_iter(conn, &conn_iter) {
  2935. uint64_t lp;
  2936. lp = sde_connector_get_lp(conn);
  2937. if (lp != SDE_MODE_DPMS_LP2)
  2938. continue;
  2939. if (sde_encoder_in_clone_mode(conn->encoder))
  2940. continue;
  2941. ret = sde_encoder_wait_for_event(conn->encoder,
  2942. MSM_ENC_TX_COMPLETE);
  2943. if (ret && ret != -EWOULDBLOCK) {
  2944. SDE_ERROR(
  2945. "[conn: %d] wait for commit done returned %d\n",
  2946. conn->base.id, ret);
  2947. } else if (!ret) {
  2948. crtc_id = drm_crtc_index(conn->state->crtc);
  2949. if (priv->event_thread[crtc_id].thread)
  2950. kthread_flush_worker(
  2951. &priv->event_thread[crtc_id].worker);
  2952. sde_encoder_idle_request(conn->encoder);
  2953. }
  2954. }
  2955. drm_connector_list_iter_end(&conn_iter);
  2956. for (i = 0; i < priv->num_crtcs; i++) {
  2957. if (priv->disp_thread[i].thread)
  2958. kthread_flush_worker(
  2959. &priv->disp_thread[i].worker);
  2960. if (priv->event_thread[i].thread)
  2961. kthread_flush_worker(
  2962. &priv->event_thread[i].worker);
  2963. }
  2964. kthread_flush_worker(&priv->pp_event_worker);
  2965. }
  2966. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_crtc_state *c_state)
  2967. {
  2968. return sde_crtc_get_msm_mode(c_state);
  2969. }
  2970. static int sde_kms_pm_suspend(struct device *dev)
  2971. {
  2972. struct drm_device *ddev;
  2973. struct drm_modeset_acquire_ctx ctx;
  2974. struct drm_connector *conn;
  2975. struct drm_encoder *enc;
  2976. struct drm_connector_list_iter conn_iter;
  2977. struct drm_atomic_state *state = NULL;
  2978. struct sde_kms *sde_kms;
  2979. int ret = 0, num_crtcs = 0;
  2980. if (!dev)
  2981. return -EINVAL;
  2982. ddev = dev_get_drvdata(dev);
  2983. if (!ddev || !ddev_to_msm_kms(ddev))
  2984. return -EINVAL;
  2985. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2986. SDE_EVT32(0);
  2987. /* disable hot-plug polling */
  2988. drm_kms_helper_poll_disable(ddev);
  2989. /* if a display stuck in CS trigger a null commit to complete handoff */
  2990. drm_for_each_encoder(enc, ddev) {
  2991. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2992. _sde_kms_null_commit(ddev, enc);
  2993. }
  2994. /* acquire modeset lock(s) */
  2995. drm_modeset_acquire_init(&ctx, 0);
  2996. retry:
  2997. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2998. if (ret)
  2999. goto unlock;
  3000. /* save current state for resume */
  3001. if (sde_kms->suspend_state)
  3002. drm_atomic_state_put(sde_kms->suspend_state);
  3003. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3004. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3005. ret = PTR_ERR(sde_kms->suspend_state);
  3006. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3007. sde_kms->suspend_state = NULL;
  3008. goto unlock;
  3009. }
  3010. /* create atomic state to disable all CRTCs */
  3011. state = drm_atomic_state_alloc(ddev);
  3012. if (!state) {
  3013. ret = -ENOMEM;
  3014. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3015. goto unlock;
  3016. }
  3017. state->acquire_ctx = &ctx;
  3018. drm_connector_list_iter_begin(ddev, &conn_iter);
  3019. drm_for_each_connector_iter(conn, &conn_iter) {
  3020. struct drm_crtc_state *crtc_state;
  3021. uint64_t lp;
  3022. if (!conn->state || !conn->state->crtc ||
  3023. conn->dpms != DRM_MODE_DPMS_ON ||
  3024. sde_encoder_in_clone_mode(conn->encoder))
  3025. continue;
  3026. lp = sde_connector_get_lp(conn);
  3027. if (lp == SDE_MODE_DPMS_LP1) {
  3028. /* transition LP1->LP2 on pm suspend */
  3029. ret = sde_connector_set_property_for_commit(conn, state,
  3030. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3031. if (ret) {
  3032. DRM_ERROR("failed to set lp2 for conn %d\n",
  3033. conn->base.id);
  3034. drm_connector_list_iter_end(&conn_iter);
  3035. goto unlock;
  3036. }
  3037. }
  3038. if (lp != SDE_MODE_DPMS_LP2) {
  3039. /* force CRTC to be inactive */
  3040. crtc_state = drm_atomic_get_crtc_state(state,
  3041. conn->state->crtc);
  3042. if (IS_ERR_OR_NULL(crtc_state)) {
  3043. DRM_ERROR("failed to get crtc %d state\n",
  3044. conn->state->crtc->base.id);
  3045. drm_connector_list_iter_end(&conn_iter);
  3046. goto unlock;
  3047. }
  3048. if (lp != SDE_MODE_DPMS_LP1)
  3049. crtc_state->active = false;
  3050. ++num_crtcs;
  3051. }
  3052. }
  3053. drm_connector_list_iter_end(&conn_iter);
  3054. /* check for nothing to do */
  3055. if (num_crtcs == 0) {
  3056. DRM_DEBUG("all crtcs are already in the off state\n");
  3057. sde_kms->suspend_block = true;
  3058. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3059. goto unlock;
  3060. }
  3061. /* commit the "disable all" state */
  3062. ret = drm_atomic_commit(state);
  3063. if (ret < 0) {
  3064. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3065. goto unlock;
  3066. }
  3067. sde_kms->suspend_block = true;
  3068. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3069. unlock:
  3070. if (state) {
  3071. drm_atomic_state_put(state);
  3072. state = NULL;
  3073. }
  3074. if (ret == -EDEADLK) {
  3075. drm_modeset_backoff(&ctx);
  3076. goto retry;
  3077. }
  3078. drm_modeset_drop_locks(&ctx);
  3079. drm_modeset_acquire_fini(&ctx);
  3080. /*
  3081. * pm runtime driver avoids multiple runtime_suspend API call by
  3082. * checking runtime_status. However, this call helps when there is a
  3083. * race condition between pm_suspend call and doze_suspend/power_off
  3084. * commit. It removes the extra vote from suspend and adds it back
  3085. * later to allow power collapse during pm_suspend call
  3086. */
  3087. pm_runtime_put_sync(dev);
  3088. pm_runtime_get_noresume(dev);
  3089. /* dump clock state before entering suspend */
  3090. if (sde_kms->pm_suspend_clk_dump)
  3091. _sde_kms_dump_clks_state(sde_kms);
  3092. return ret;
  3093. }
  3094. static int sde_kms_pm_resume(struct device *dev)
  3095. {
  3096. struct drm_device *ddev;
  3097. struct sde_kms *sde_kms;
  3098. struct drm_modeset_acquire_ctx ctx;
  3099. int ret, i;
  3100. if (!dev)
  3101. return -EINVAL;
  3102. ddev = dev_get_drvdata(dev);
  3103. if (!ddev || !ddev_to_msm_kms(ddev))
  3104. return -EINVAL;
  3105. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3106. SDE_EVT32(sde_kms->suspend_state != NULL);
  3107. drm_mode_config_reset(ddev);
  3108. drm_modeset_acquire_init(&ctx, 0);
  3109. retry:
  3110. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3111. if (ret == -EDEADLK) {
  3112. drm_modeset_backoff(&ctx);
  3113. goto retry;
  3114. } else if (WARN_ON(ret)) {
  3115. goto end;
  3116. }
  3117. sde_kms->suspend_block = false;
  3118. if (sde_kms->suspend_state) {
  3119. sde_kms->suspend_state->acquire_ctx = &ctx;
  3120. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3121. ret = drm_atomic_helper_commit_duplicated_state(
  3122. sde_kms->suspend_state, &ctx);
  3123. if (ret != -EDEADLK)
  3124. break;
  3125. drm_modeset_backoff(&ctx);
  3126. }
  3127. if (ret < 0)
  3128. DRM_ERROR("failed to restore state, %d\n", ret);
  3129. drm_atomic_state_put(sde_kms->suspend_state);
  3130. sde_kms->suspend_state = NULL;
  3131. }
  3132. end:
  3133. drm_modeset_drop_locks(&ctx);
  3134. drm_modeset_acquire_fini(&ctx);
  3135. /* enable hot-plug polling */
  3136. drm_kms_helper_poll_enable(ddev);
  3137. return 0;
  3138. }
  3139. static const struct msm_kms_funcs kms_funcs = {
  3140. .hw_init = sde_kms_hw_init,
  3141. .postinit = sde_kms_postinit,
  3142. .irq_preinstall = sde_irq_preinstall,
  3143. .irq_postinstall = sde_irq_postinstall,
  3144. .irq_uninstall = sde_irq_uninstall,
  3145. .irq = sde_irq,
  3146. .lastclose = sde_kms_lastclose,
  3147. .prepare_fence = sde_kms_prepare_fence,
  3148. .prepare_commit = sde_kms_prepare_commit,
  3149. .commit = sde_kms_commit,
  3150. .complete_commit = sde_kms_complete_commit,
  3151. .get_msm_mode = sde_kms_get_msm_mode,
  3152. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3153. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3154. .check_modified_format = sde_format_check_modified_format,
  3155. .atomic_check = sde_kms_atomic_check,
  3156. .get_format = sde_get_msm_format,
  3157. .round_pixclk = sde_kms_round_pixclk,
  3158. .display_early_wakeup = sde_kms_display_early_wakeup,
  3159. .pm_suspend = sde_kms_pm_suspend,
  3160. .pm_resume = sde_kms_pm_resume,
  3161. .destroy = sde_kms_destroy,
  3162. .debugfs_destroy = sde_kms_debugfs_destroy,
  3163. .cont_splash_config = sde_kms_cont_splash_config,
  3164. .register_events = _sde_kms_register_events,
  3165. .get_address_space = _sde_kms_get_address_space,
  3166. .get_address_space_device = _sde_kms_get_address_space_device,
  3167. .postopen = _sde_kms_post_open,
  3168. .check_for_splash = sde_kms_check_for_splash,
  3169. .get_mixer_count = sde_kms_get_mixer_count,
  3170. .get_dsc_count = sde_kms_get_dsc_count,
  3171. };
  3172. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3173. {
  3174. int i;
  3175. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3176. if (!sde_kms->aspace[i])
  3177. continue;
  3178. msm_gem_address_space_put(sde_kms->aspace[i]);
  3179. sde_kms->aspace[i] = NULL;
  3180. }
  3181. return 0;
  3182. }
  3183. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3184. {
  3185. struct msm_mmu *mmu;
  3186. int i, ret;
  3187. int early_map = 0;
  3188. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3189. return -EINVAL;
  3190. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3191. struct msm_gem_address_space *aspace;
  3192. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3193. if (IS_ERR(mmu)) {
  3194. ret = PTR_ERR(mmu);
  3195. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3196. i, ret);
  3197. continue;
  3198. }
  3199. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3200. mmu, "sde");
  3201. if (IS_ERR(aspace)) {
  3202. ret = PTR_ERR(aspace);
  3203. mmu->funcs->destroy(mmu);
  3204. goto fail;
  3205. }
  3206. sde_kms->aspace[i] = aspace;
  3207. aspace->domain_attached = true;
  3208. /* Mapping splash memory block */
  3209. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3210. sde_kms->splash_data.num_splash_regions) {
  3211. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3212. if (ret) {
  3213. SDE_ERROR("failed to map ret:%d\n", ret);
  3214. goto early_map_fail;
  3215. }
  3216. }
  3217. /*
  3218. * disable early-map which would have been enabled during
  3219. * bootup by smmu through the device-tree hint for cont-spash
  3220. */
  3221. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3222. &early_map);
  3223. if (ret) {
  3224. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3225. ret, early_map);
  3226. goto early_map_fail;
  3227. }
  3228. }
  3229. sde_kms->base.aspace = sde_kms->aspace[0];
  3230. return 0;
  3231. early_map_fail:
  3232. _sde_kms_unmap_all_splash_regions(sde_kms);
  3233. fail:
  3234. _sde_kms_mmu_destroy(sde_kms);
  3235. return ret;
  3236. }
  3237. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3238. {
  3239. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3240. return;
  3241. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3242. }
  3243. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3244. {
  3245. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3246. return;
  3247. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3248. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3249. sde_kms->catalog);
  3250. }
  3251. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3252. {
  3253. struct sde_vbif_set_qos_params qos_params;
  3254. struct sde_mdss_cfg *catalog;
  3255. if (!sde_kms->catalog)
  3256. return;
  3257. catalog = sde_kms->catalog;
  3258. memset(&qos_params, 0, sizeof(qos_params));
  3259. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3260. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3261. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3262. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3263. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3264. }
  3265. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3266. {
  3267. struct sde_hw_uidle *uidle;
  3268. if (!sde_kms) {
  3269. SDE_ERROR("invalid kms\n");
  3270. return -EINVAL;
  3271. }
  3272. uidle = sde_kms->hw_uidle;
  3273. if (uidle && uidle->ops.active_override_enable)
  3274. uidle->ops.active_override_enable(uidle, enable);
  3275. return 0;
  3276. }
  3277. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3278. {
  3279. struct device *cpu_dev;
  3280. int cpu = 0;
  3281. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3282. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3283. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3284. return;
  3285. }
  3286. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3287. cpu_dev = get_cpu_device(cpu);
  3288. if (!cpu_dev) {
  3289. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3290. cpu);
  3291. continue;
  3292. }
  3293. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3294. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3295. cpu_irq_latency);
  3296. else
  3297. dev_pm_qos_add_request(cpu_dev,
  3298. &sde_kms->pm_qos_irq_req[cpu],
  3299. DEV_PM_QOS_RESUME_LATENCY,
  3300. cpu_irq_latency);
  3301. }
  3302. }
  3303. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3304. {
  3305. struct device *cpu_dev;
  3306. int cpu = 0;
  3307. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3308. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3309. return;
  3310. }
  3311. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3312. cpu_dev = get_cpu_device(cpu);
  3313. if (!cpu_dev) {
  3314. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3315. cpu);
  3316. continue;
  3317. }
  3318. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3319. dev_pm_qos_remove_request(
  3320. &sde_kms->pm_qos_irq_req[cpu]);
  3321. }
  3322. }
  3323. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3324. {
  3325. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3326. mutex_lock(&priv->phandle.phandle_lock);
  3327. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3328. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3329. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3330. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3331. mutex_unlock(&priv->phandle.phandle_lock);
  3332. }
  3333. static void sde_kms_irq_affinity_notify(
  3334. struct irq_affinity_notify *affinity_notify,
  3335. const cpumask_t *mask)
  3336. {
  3337. struct msm_drm_private *priv;
  3338. struct sde_kms *sde_kms = container_of(affinity_notify,
  3339. struct sde_kms, affinity_notify);
  3340. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3341. return;
  3342. priv = sde_kms->dev->dev_private;
  3343. mutex_lock(&priv->phandle.phandle_lock);
  3344. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3345. // save irq cpu mask
  3346. sde_kms->irq_cpu_mask = *mask;
  3347. // request vote with updated irq cpu mask
  3348. if (atomic_read(&sde_kms->irq_vote_count))
  3349. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3350. mutex_unlock(&priv->phandle.phandle_lock);
  3351. }
  3352. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3353. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3354. {
  3355. struct sde_kms *sde_kms = usr;
  3356. struct msm_kms *msm_kms;
  3357. msm_kms = &sde_kms->base;
  3358. if (!sde_kms)
  3359. return;
  3360. SDE_DEBUG("event_type:%d\n", event_type);
  3361. SDE_EVT32_VERBOSE(event_type);
  3362. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3363. sde_irq_update(msm_kms, true);
  3364. sde_kms->first_kickoff = true;
  3365. /**
  3366. * Rotator sid needs to be programmed since uefi doesn't
  3367. * configure it during continuous splash
  3368. */
  3369. sde_kms_init_rot_sid_hw(sde_kms);
  3370. if (sde_kms->splash_data.num_splash_displays ||
  3371. sde_in_trusted_vm(sde_kms))
  3372. return;
  3373. sde_vbif_init_memtypes(sde_kms);
  3374. sde_kms_init_shared_hw(sde_kms);
  3375. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3376. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3377. sde_irq_update(msm_kms, false);
  3378. sde_kms->first_kickoff = false;
  3379. if (sde_in_trusted_vm(sde_kms))
  3380. return;
  3381. _sde_kms_active_override(sde_kms, true);
  3382. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3383. sde_vbif_axi_halt_request(sde_kms);
  3384. }
  3385. }
  3386. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3387. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3388. {
  3389. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3390. int rc = -EINVAL;
  3391. SDE_DEBUG("\n");
  3392. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3393. if (rc > 0)
  3394. rc = 0;
  3395. SDE_EVT32(rc, genpd->device_count);
  3396. return rc;
  3397. }
  3398. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3399. {
  3400. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3401. SDE_DEBUG("\n");
  3402. pm_runtime_put_sync(sde_kms->dev->dev);
  3403. SDE_EVT32(genpd->device_count);
  3404. return 0;
  3405. }
  3406. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3407. {
  3408. int i = 0;
  3409. int ret = 0;
  3410. int count = 0;
  3411. struct device_node *parent, *node;
  3412. struct resource r;
  3413. char node_name[DEMURA_REGION_NAME_MAX];
  3414. struct sde_splash_mem *mem;
  3415. struct sde_splash_display *splash_display;
  3416. if (!data->num_splash_displays) {
  3417. SDE_DEBUG("no splash displays. skipping\n");
  3418. return 0;
  3419. }
  3420. /**
  3421. * It is expected that each active demura block will have
  3422. * its own memory region defined.
  3423. */
  3424. parent = of_find_node_by_path("/reserved-memory");
  3425. for (i = 0; i < data->num_splash_displays; i++) {
  3426. splash_display = &data->splash_display[i];
  3427. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3428. "demura_region_%d", i);
  3429. splash_display->demura = NULL;
  3430. node = of_find_node_by_name(parent, node_name);
  3431. if (!node) {
  3432. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3433. node_name, data->num_splash_displays);
  3434. continue;
  3435. } else if (of_address_to_resource(node, i, &r)) {
  3436. SDE_ERROR("invalid data for:%s\n", node_name);
  3437. ret = -EINVAL;
  3438. break;
  3439. }
  3440. mem = &data->demura_mem[i];
  3441. mem->splash_buf_base = (unsigned long)r.start;
  3442. mem->splash_buf_size = (r.end - r.start) + 1;
  3443. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3444. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3445. (i+1));
  3446. continue;
  3447. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3448. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3449. (i+1), mem->splash_buf_base,
  3450. mem->splash_buf_size);
  3451. continue;
  3452. }
  3453. mem->ref_cnt = 0;
  3454. splash_display->demura = mem;
  3455. count++;
  3456. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3457. mem->splash_buf_base,
  3458. mem->splash_buf_size);
  3459. }
  3460. if (!ret && !count)
  3461. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3462. return ret;
  3463. }
  3464. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3465. {
  3466. int i = 0;
  3467. int ret = 0;
  3468. struct device_node *parent, *node, *node1;
  3469. struct resource r, r1;
  3470. const char *node_name = "splash_region";
  3471. struct sde_splash_mem *mem;
  3472. bool share_splash_mem = false;
  3473. int num_displays, num_regions;
  3474. struct sde_splash_display *splash_display;
  3475. if (!data)
  3476. return -EINVAL;
  3477. memset(data, 0, sizeof(*data));
  3478. parent = of_find_node_by_path("/reserved-memory");
  3479. if (!parent) {
  3480. SDE_ERROR("failed to find reserved-memory node\n");
  3481. return -EINVAL;
  3482. }
  3483. node = of_find_node_by_name(parent, node_name);
  3484. if (!node) {
  3485. SDE_DEBUG("failed to find node %s\n", node_name);
  3486. return -EINVAL;
  3487. }
  3488. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3489. if (!node1)
  3490. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3491. /**
  3492. * Support sharing a single splash memory for all the built in displays
  3493. * and also independent splash region per displays. Incase of
  3494. * independent splash region for each connected display, dtsi node of
  3495. * cont_splash_region should be collection of all memory regions
  3496. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3497. */
  3498. num_displays = dsi_display_get_num_of_displays();
  3499. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3500. data->num_splash_displays = num_displays;
  3501. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3502. if (num_displays > num_regions) {
  3503. share_splash_mem = true;
  3504. pr_info(":%d displays share same splash buf\n", num_displays);
  3505. }
  3506. for (i = 0; i < num_displays; i++) {
  3507. splash_display = &data->splash_display[i];
  3508. if (!i || !share_splash_mem) {
  3509. if (of_address_to_resource(node, i, &r)) {
  3510. SDE_ERROR("invalid data for:%s\n", node_name);
  3511. return -EINVAL;
  3512. }
  3513. mem = &data->splash_mem[i];
  3514. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3515. SDE_DEBUG("failed to find ramdump memory\n");
  3516. mem->ramdump_base = 0;
  3517. mem->ramdump_size = 0;
  3518. } else {
  3519. mem->ramdump_base = (unsigned long)r1.start;
  3520. mem->ramdump_size = (r1.end - r1.start) + 1;
  3521. }
  3522. mem->splash_buf_base = (unsigned long)r.start;
  3523. mem->splash_buf_size = (r.end - r.start) + 1;
  3524. mem->ref_cnt = 0;
  3525. splash_display->splash = mem;
  3526. data->num_splash_regions++;
  3527. } else {
  3528. data->splash_display[i].splash = &data->splash_mem[0];
  3529. }
  3530. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3531. splash_display->splash->splash_buf_base,
  3532. splash_display->splash->splash_buf_size);
  3533. }
  3534. data->type = SDE_SPLASH_HANDOFF;
  3535. ret = _sde_kms_get_demura_plane_data(data);
  3536. return ret;
  3537. }
  3538. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3539. struct platform_device *platformdev)
  3540. {
  3541. int rc = -EINVAL;
  3542. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3543. if (IS_ERR(sde_kms->mmio)) {
  3544. rc = PTR_ERR(sde_kms->mmio);
  3545. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3546. sde_kms->mmio = NULL;
  3547. goto error;
  3548. }
  3549. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3550. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3551. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3552. sde_kms->mmio_len, SDE_DBG_SDE);
  3553. if (rc)
  3554. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3555. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3556. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3557. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3558. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3559. sde_kms->vbif[VBIF_RT] = NULL;
  3560. goto error;
  3561. }
  3562. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3563. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3564. sde_kms->vbif_len[VBIF_RT], SDE_DBG_VBIF_RT);
  3565. if (rc)
  3566. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3567. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3568. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3569. sde_kms->vbif[VBIF_NRT] = NULL;
  3570. SDE_DEBUG("VBIF NRT is not defined");
  3571. } else {
  3572. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3573. }
  3574. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3575. if (IS_ERR(sde_kms->reg_dma)) {
  3576. sde_kms->reg_dma = NULL;
  3577. SDE_DEBUG("REG_DMA is not defined");
  3578. } else {
  3579. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3580. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3581. sde_kms->reg_dma_len, SDE_DBG_LUTDMA);
  3582. if (rc)
  3583. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3584. }
  3585. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3586. if (IS_ERR(sde_kms->sid)) {
  3587. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3588. sde_kms->sid = NULL;
  3589. } else {
  3590. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3591. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3592. sde_kms->sid_len, SDE_DBG_SID);
  3593. if (rc)
  3594. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3595. }
  3596. error:
  3597. return rc;
  3598. }
  3599. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3600. struct sde_kms *sde_kms)
  3601. {
  3602. int rc = 0;
  3603. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3604. sde_kms->genpd.name = dev->unique;
  3605. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3606. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3607. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3608. if (rc < 0) {
  3609. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3610. sde_kms->genpd.name, rc);
  3611. return rc;
  3612. }
  3613. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3614. &sde_kms->genpd);
  3615. if (rc < 0) {
  3616. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3617. sde_kms->genpd.name, rc);
  3618. pm_genpd_remove(&sde_kms->genpd);
  3619. return rc;
  3620. }
  3621. sde_kms->genpd_init = true;
  3622. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3623. }
  3624. return rc;
  3625. }
  3626. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3627. struct drm_device *dev,
  3628. struct msm_drm_private *priv)
  3629. {
  3630. struct sde_rm *rm = NULL;
  3631. int i, rc = -EINVAL;
  3632. sde_kms->catalog = sde_hw_catalog_init(dev);
  3633. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3634. rc = PTR_ERR(sde_kms->catalog);
  3635. if (!sde_kms->catalog)
  3636. rc = -EINVAL;
  3637. SDE_ERROR("catalog init failed: %d\n", rc);
  3638. sde_kms->catalog = NULL;
  3639. goto power_error;
  3640. }
  3641. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3642. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3643. /* initialize power domain if defined */
  3644. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3645. if (rc) {
  3646. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3647. goto genpd_err;
  3648. }
  3649. rc = _sde_kms_mmu_init(sde_kms);
  3650. if (rc) {
  3651. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3652. goto power_error;
  3653. }
  3654. /* Initialize reg dma block which is a singleton */
  3655. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3656. sde_kms->dev);
  3657. if (rc) {
  3658. SDE_ERROR("failed: reg dma init failed\n");
  3659. goto power_error;
  3660. }
  3661. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3662. rm = &sde_kms->rm;
  3663. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3664. sde_kms->dev);
  3665. if (rc) {
  3666. SDE_ERROR("rm init failed: %d\n", rc);
  3667. goto power_error;
  3668. }
  3669. sde_kms->rm_init = true;
  3670. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3671. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3672. rc = PTR_ERR(sde_kms->hw_intr);
  3673. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3674. sde_kms->hw_intr = NULL;
  3675. goto hw_intr_init_err;
  3676. }
  3677. /*
  3678. * Attempt continuous splash handoff only if reserved
  3679. * splash memory is found & release resources on any error
  3680. * in finding display hw config in splash
  3681. */
  3682. if (sde_kms->splash_data.num_splash_regions) {
  3683. struct sde_splash_display *display;
  3684. int ret, display_count =
  3685. sde_kms->splash_data.num_splash_displays;
  3686. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3687. &sde_kms->splash_data, sde_kms->catalog);
  3688. for (i = 0; i < display_count; i++) {
  3689. display = &sde_kms->splash_data.splash_display[i];
  3690. /*
  3691. * free splash region on resource init failure and
  3692. * cont-splash disabled case
  3693. */
  3694. if (!display->cont_splash_enabled || ret)
  3695. _sde_kms_free_splash_display_data(
  3696. sde_kms, display);
  3697. }
  3698. }
  3699. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3700. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3701. rc = PTR_ERR(sde_kms->hw_mdp);
  3702. if (!sde_kms->hw_mdp)
  3703. rc = -EINVAL;
  3704. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3705. sde_kms->hw_mdp = NULL;
  3706. goto power_error;
  3707. }
  3708. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3709. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3710. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3711. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3712. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3713. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3714. if (!sde_kms->hw_vbif[vbif_idx])
  3715. rc = -EINVAL;
  3716. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3717. sde_kms->hw_vbif[vbif_idx] = NULL;
  3718. goto power_error;
  3719. }
  3720. }
  3721. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3722. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3723. sde_kms->mmio_len, sde_kms->catalog);
  3724. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3725. rc = PTR_ERR(sde_kms->hw_uidle);
  3726. if (!sde_kms->hw_uidle)
  3727. rc = -EINVAL;
  3728. /* uidle is optional, so do not make it a fatal error */
  3729. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3730. sde_kms->hw_uidle = NULL;
  3731. rc = 0;
  3732. }
  3733. } else {
  3734. sde_kms->hw_uidle = NULL;
  3735. }
  3736. if (sde_kms->sid) {
  3737. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3738. sde_kms->sid_len, sde_kms->catalog);
  3739. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3740. rc = PTR_ERR(sde_kms->hw_sid);
  3741. SDE_ERROR("failed to init sid %d\n", rc);
  3742. sde_kms->hw_sid = NULL;
  3743. goto power_error;
  3744. }
  3745. }
  3746. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3747. &priv->phandle, "core_clk");
  3748. if (rc) {
  3749. SDE_ERROR("failed to init perf %d\n", rc);
  3750. goto perf_err;
  3751. }
  3752. /*
  3753. * set the disable_immediate flag when driver supports the precise vsync
  3754. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3755. * based on the feature
  3756. */
  3757. if (sde_kms->catalog->has_precise_vsync_ts)
  3758. dev->vblank_disable_immediate = true;
  3759. /*
  3760. * _sde_kms_drm_obj_init should create the DRM related objects
  3761. * i.e. CRTCs, planes, encoders, connectors and so forth
  3762. */
  3763. rc = _sde_kms_drm_obj_init(sde_kms);
  3764. if (rc) {
  3765. SDE_ERROR("modeset init failed: %d\n", rc);
  3766. goto drm_obj_init_err;
  3767. }
  3768. return 0;
  3769. genpd_err:
  3770. drm_obj_init_err:
  3771. sde_core_perf_destroy(&sde_kms->perf);
  3772. hw_intr_init_err:
  3773. perf_err:
  3774. power_error:
  3775. return rc;
  3776. }
  3777. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3778. {
  3779. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3780. int rc = 0;
  3781. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3782. if (rc) {
  3783. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3784. return rc;
  3785. }
  3786. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3787. if (rc) {
  3788. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3789. return rc;
  3790. }
  3791. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3792. if (rc) {
  3793. SDE_ERROR("failed to get io irq for KMS");
  3794. return rc;
  3795. }
  3796. return rc;
  3797. }
  3798. static int sde_kms_hw_init(struct msm_kms *kms)
  3799. {
  3800. struct sde_kms *sde_kms;
  3801. struct drm_device *dev;
  3802. struct msm_drm_private *priv;
  3803. struct platform_device *platformdev;
  3804. int i, irq_num, rc = -EINVAL;
  3805. if (!kms) {
  3806. SDE_ERROR("invalid kms\n");
  3807. goto end;
  3808. }
  3809. sde_kms = to_sde_kms(kms);
  3810. dev = sde_kms->dev;
  3811. if (!dev || !dev->dev) {
  3812. SDE_ERROR("invalid device\n");
  3813. goto end;
  3814. }
  3815. platformdev = to_platform_device(dev->dev);
  3816. priv = dev->dev_private;
  3817. if (!priv) {
  3818. SDE_ERROR("invalid private data\n");
  3819. goto end;
  3820. }
  3821. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3822. if (rc)
  3823. goto error;
  3824. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  3825. if (rc)
  3826. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3827. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3828. if (rc)
  3829. goto error;
  3830. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3831. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3832. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3833. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3834. mutex_init(&sde_kms->secure_transition_lock);
  3835. atomic_set(&sde_kms->detach_sec_cb, 0);
  3836. atomic_set(&sde_kms->detach_all_cb, 0);
  3837. atomic_set(&sde_kms->irq_vote_count, 0);
  3838. /*
  3839. * Support format modifiers for compression etc.
  3840. */
  3841. dev->mode_config.allow_fb_modifiers = true;
  3842. /*
  3843. * Handle (re)initializations during power enable
  3844. */
  3845. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3846. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3847. SDE_POWER_EVENT_POST_ENABLE |
  3848. SDE_POWER_EVENT_PRE_DISABLE,
  3849. sde_kms_handle_power_event, sde_kms, "kms");
  3850. if (sde_kms->splash_data.num_splash_displays) {
  3851. SDE_DEBUG("Skipping MDP Resources disable\n");
  3852. } else {
  3853. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3854. sde_power_data_bus_set_quota(&priv->phandle, i,
  3855. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3856. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3857. pm_runtime_put_sync(sde_kms->dev->dev);
  3858. }
  3859. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3860. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3861. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3862. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3863. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3864. if (sde_in_trusted_vm(sde_kms)) {
  3865. rc = sde_vm_trusted_init(sde_kms);
  3866. sde_dbg_set_hw_ownership_status(false);
  3867. } else {
  3868. rc = sde_vm_primary_init(sde_kms);
  3869. sde_dbg_set_hw_ownership_status(true);
  3870. }
  3871. if (rc) {
  3872. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3873. goto error;
  3874. }
  3875. return 0;
  3876. error:
  3877. _sde_kms_hw_destroy(sde_kms, platformdev);
  3878. end:
  3879. return rc;
  3880. }
  3881. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3882. {
  3883. struct msm_drm_private *priv;
  3884. struct sde_kms *sde_kms;
  3885. if (!dev || !dev->dev_private) {
  3886. SDE_ERROR("drm device node invalid\n");
  3887. return ERR_PTR(-EINVAL);
  3888. }
  3889. priv = dev->dev_private;
  3890. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3891. if (!sde_kms) {
  3892. SDE_ERROR("failed to allocate sde kms\n");
  3893. return ERR_PTR(-ENOMEM);
  3894. }
  3895. msm_kms_init(&sde_kms->base, &kms_funcs);
  3896. sde_kms->dev = dev;
  3897. return &sde_kms->base;
  3898. }
  3899. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3900. {
  3901. struct dsi_display *display;
  3902. struct sde_splash_display *handoff_display;
  3903. int i;
  3904. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3905. handoff_display = &sde_kms->splash_data.splash_display[i];
  3906. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3907. if (handoff_display->cont_splash_enabled)
  3908. _sde_kms_free_splash_display_data(sde_kms,
  3909. handoff_display);
  3910. dsi_display_set_active_state(display, false);
  3911. }
  3912. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3913. }
  3914. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  3915. struct drm_atomic_state *state)
  3916. {
  3917. struct drm_device *dev;
  3918. struct msm_drm_private *priv;
  3919. struct sde_splash_display *handoff_display;
  3920. struct dsi_display *display;
  3921. int ret, i;
  3922. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3923. SDE_ERROR("invalid params\n");
  3924. return -EINVAL;
  3925. }
  3926. dev = sde_kms->dev;
  3927. priv = dev->dev_private;
  3928. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3929. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3930. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3931. &sde_kms->splash_data, sde_kms->catalog);
  3932. if (ret) {
  3933. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  3934. return -EINVAL;
  3935. }
  3936. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3937. handoff_display = &sde_kms->splash_data.splash_display[i];
  3938. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3939. if (!handoff_display->cont_splash_enabled || ret)
  3940. _sde_kms_free_splash_display_data(sde_kms,
  3941. handoff_display);
  3942. else
  3943. dsi_display_set_active_state(display, true);
  3944. }
  3945. if (sde_kms->splash_data.num_splash_displays != 1) {
  3946. SDE_ERROR("no. of displays not supported:%d\n",
  3947. sde_kms->splash_data.num_splash_displays);
  3948. goto error;
  3949. }
  3950. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  3951. if (ret) {
  3952. SDE_ERROR("error in setting handoff configs\n");
  3953. goto error;
  3954. }
  3955. /**
  3956. * fill-in vote for the continuous splash hanodff path, which will be
  3957. * removed on the successful first commit.
  3958. */
  3959. pm_runtime_get_sync(sde_kms->dev->dev);
  3960. return 0;
  3961. error:
  3962. return ret;
  3963. }
  3964. static int _sde_kms_register_events(struct msm_kms *kms,
  3965. struct drm_mode_object *obj, u32 event, bool en)
  3966. {
  3967. int ret = 0;
  3968. struct drm_crtc *crtc = NULL;
  3969. struct drm_connector *conn = NULL;
  3970. struct sde_kms *sde_kms = NULL;
  3971. struct sde_vm_ops *vm_ops;
  3972. if (!kms || !obj) {
  3973. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3974. return -EINVAL;
  3975. }
  3976. sde_kms = to_sde_kms(kms);
  3977. /* check vm ownership, if event registration requires HW access */
  3978. switch (obj->type) {
  3979. case DRM_MODE_OBJECT_CRTC:
  3980. vm_ops = sde_vm_get_ops(sde_kms);
  3981. sde_vm_lock(sde_kms);
  3982. if (vm_ops && vm_ops->vm_owns_hw
  3983. && !vm_ops->vm_owns_hw(sde_kms)) {
  3984. sde_vm_unlock(sde_kms);
  3985. SDE_DEBUG("HW is owned by other VM\n");
  3986. return -EACCES;
  3987. }
  3988. crtc = obj_to_crtc(obj);
  3989. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3990. sde_vm_unlock(sde_kms);
  3991. break;
  3992. case DRM_MODE_OBJECT_CONNECTOR:
  3993. conn = obj_to_connector(obj);
  3994. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3995. en);
  3996. break;
  3997. }
  3998. return ret;
  3999. }
  4000. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4001. {
  4002. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4003. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4004. }