sde_kms.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include <linux/qcom_scm.h>
  53. #include <linux/qcom-iommu-util.h>
  54. #include "soc/qcom/secure_buffer.h"
  55. #include <linux/qtee_shmbridge.h>
  56. #ifdef CONFIG_DRM_SDE_VM
  57. #include <linux/gunyah/gh_irq_lend.h>
  58. #endif
  59. #define CREATE_TRACE_POINTS
  60. #include "sde_trace.h"
  61. /* defines for secure channel call */
  62. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  63. #define MDP_DEVICE_ID 0x1A
  64. #define DEMURA_REGION_NAME_MAX 32
  65. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  66. static const char * const iommu_ports[] = {
  67. "mdp_0",
  68. };
  69. /**
  70. * Controls size of event log buffer. Specified as a power of 2.
  71. */
  72. #define SDE_EVTLOG_SIZE 1024
  73. /*
  74. * To enable overall DRM driver logging
  75. * # echo 0x2 > /sys/module/drm/parameters/debug
  76. *
  77. * To enable DRM driver h/w logging
  78. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  79. *
  80. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  81. */
  82. #define SDE_DEBUGFS_DIR "msm_sde"
  83. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  84. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  85. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  86. /**
  87. * sdecustom - enable certain driver customizations for sde clients
  88. * Enabling this modifies the standard DRM behavior slightly and assumes
  89. * that the clients have specific knowledge about the modifications that
  90. * are involved, so don't enable this unless you know what you're doing.
  91. *
  92. * Parts of the driver that are affected by this setting may be located by
  93. * searching for invocations of the 'sde_is_custom_client()' function.
  94. *
  95. * This is disabled by default.
  96. */
  97. static bool sdecustom = true;
  98. module_param(sdecustom, bool, 0400);
  99. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  100. static int sde_kms_hw_init(struct msm_kms *kms);
  101. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  102. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  103. static int _sde_kms_register_events(struct msm_kms *kms,
  104. struct drm_mode_object *obj, u32 event, bool en);
  105. bool sde_is_custom_client(void)
  106. {
  107. return sdecustom;
  108. }
  109. #if IS_ENABLED(CONFIG_DEBUG_FS)
  110. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  111. {
  112. struct msm_drm_private *priv;
  113. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  114. return NULL;
  115. priv = sde_kms->dev->dev_private;
  116. return priv->debug_root;
  117. }
  118. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  119. {
  120. void *p;
  121. int rc;
  122. void *debugfs_root;
  123. p = sde_hw_util_get_log_mask_ptr();
  124. if (!sde_kms || !p)
  125. return -EINVAL;
  126. debugfs_root = sde_debugfs_get_root(sde_kms);
  127. if (!debugfs_root)
  128. return -EINVAL;
  129. /* allow debugfs_root to be NULL */
  130. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  131. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  132. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  133. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  134. if (rc) {
  135. SDE_ERROR("failed to init perf %d\n", rc);
  136. return rc;
  137. }
  138. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  139. if (sde_kms->catalog->qdss_count)
  140. debugfs_create_u32("qdss", 0600, debugfs_root,
  141. (u32 *)&sde_kms->qdss_enabled);
  142. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  143. (u32 *)&sde_kms->pm_suspend_clk_dump);
  144. return 0;
  145. }
  146. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  147. {
  148. struct sde_kms *sde_kms = to_sde_kms(kms);
  149. /* don't need to NULL check debugfs_root */
  150. if (sde_kms) {
  151. sde_debugfs_vbif_destroy(sde_kms);
  152. sde_debugfs_core_irq_destroy(sde_kms);
  153. }
  154. }
  155. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  156. {
  157. int i;
  158. struct device *dev = sde_kms->dev->dev;
  159. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  160. for (i = 0; i < sde_kms->dsi_display_count; i++)
  161. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  162. return 0;
  163. }
  164. #else
  165. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  166. {
  167. return 0;
  168. }
  169. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  170. {
  171. }
  172. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  173. {
  174. return 0;
  175. }
  176. #endif /* CONFIG_DEBUG_FS */
  177. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  178. struct drm_crtc *crtc)
  179. {
  180. struct drm_encoder *encoder;
  181. struct drm_device *dev;
  182. int ret;
  183. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  184. SDE_ERROR("invalid params\n");
  185. return;
  186. }
  187. if (!crtc->state->enable) {
  188. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  189. return;
  190. }
  191. if (!crtc->state->active) {
  192. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  193. return;
  194. }
  195. dev = crtc->dev;
  196. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  197. if (encoder->crtc != crtc)
  198. continue;
  199. /*
  200. * Video Mode - Wait for VSYNC
  201. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  202. * complete
  203. */
  204. SDE_EVT32_VERBOSE(DRMID(crtc));
  205. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  206. if (ret && ret != -EWOULDBLOCK) {
  207. SDE_ERROR(
  208. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  209. crtc->base.id, encoder->base.id, ret);
  210. break;
  211. }
  212. }
  213. }
  214. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  215. struct drm_crtc *crtc, bool enable)
  216. {
  217. struct drm_device *dev;
  218. struct msm_drm_private *priv;
  219. struct sde_mdss_cfg *sde_cfg;
  220. struct drm_plane *plane;
  221. int i, ret;
  222. dev = sde_kms->dev;
  223. priv = dev->dev_private;
  224. sde_cfg = sde_kms->catalog;
  225. ret = sde_vbif_halt_xin_mask(sde_kms,
  226. sde_cfg->sui_block_xin_mask, enable);
  227. if (ret) {
  228. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  229. return ret;
  230. }
  231. if (enable) {
  232. for (i = 0; i < priv->num_planes; i++) {
  233. plane = priv->planes[i];
  234. sde_plane_secure_ctrl_xin_client(plane, crtc);
  235. }
  236. }
  237. return 0;
  238. }
  239. /**
  240. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  241. * @sde_kms: Pointer to sde_kms struct
  242. * @vimd: switch the stage 2 translation to this VMID
  243. */
  244. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  245. {
  246. struct device dummy = {};
  247. dma_addr_t dma_handle;
  248. uint32_t num_sids;
  249. uint32_t *sec_sid;
  250. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  251. int ret = 0, i;
  252. struct qtee_shm shm;
  253. bool qtee_en = qtee_shmbridge_is_enabled();
  254. phys_addr_t mem_addr;
  255. u64 mem_size;
  256. num_sids = sde_cfg->sec_sid_mask_count;
  257. if (!num_sids) {
  258. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  259. return -EINVAL;
  260. }
  261. if (qtee_en) {
  262. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  263. &shm);
  264. if (ret)
  265. return -ENOMEM;
  266. sec_sid = (uint32_t *) shm.vaddr;
  267. mem_addr = shm.paddr;
  268. /**
  269. * SMMUSecureModeSwitch requires the size to be number of SID's
  270. * but shm allocates size in pages. Modify the args as per
  271. * client requirement.
  272. */
  273. mem_size = sizeof(uint32_t) * num_sids;
  274. } else {
  275. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  276. if (!sec_sid)
  277. return -ENOMEM;
  278. mem_addr = virt_to_phys(sec_sid);
  279. mem_size = sizeof(uint32_t) * num_sids;
  280. }
  281. for (i = 0; i < num_sids; i++) {
  282. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  283. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  284. }
  285. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  286. if (ret) {
  287. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  288. goto map_error;
  289. }
  290. set_dma_ops(&dummy, NULL);
  291. dma_handle = dma_map_single(&dummy, sec_sid,
  292. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  293. if (dma_mapping_error(&dummy, dma_handle)) {
  294. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  295. vmid);
  296. goto map_error;
  297. }
  298. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  299. vmid, num_sids, qtee_en);
  300. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  301. mem_size, vmid);
  302. if (ret)
  303. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  304. vmid, ret);
  305. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  306. vmid, qtee_en, num_sids, ret);
  307. dma_unmap_single(&dummy, dma_handle,
  308. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  309. map_error:
  310. if (qtee_en)
  311. qtee_shmbridge_free_shm(&shm);
  312. else
  313. kfree(sec_sid);
  314. return ret;
  315. }
  316. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  317. {
  318. u32 ret;
  319. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  320. return 0;
  321. /* detach_all_contexts */
  322. ret = sde_kms_mmu_detach(sde_kms, false);
  323. if (ret) {
  324. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  325. goto mmu_error;
  326. }
  327. ret = _sde_kms_scm_call(sde_kms, vmid);
  328. if (ret) {
  329. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  330. goto scm_error;
  331. }
  332. return 0;
  333. scm_error:
  334. sde_kms_mmu_attach(sde_kms, false);
  335. mmu_error:
  336. atomic_dec(&sde_kms->detach_all_cb);
  337. return ret;
  338. }
  339. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  340. u32 old_vmid)
  341. {
  342. u32 ret;
  343. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  344. return 0;
  345. ret = _sde_kms_scm_call(sde_kms, vmid);
  346. if (ret) {
  347. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  348. goto scm_error;
  349. }
  350. /* attach_all_contexts */
  351. ret = sde_kms_mmu_attach(sde_kms, false);
  352. if (ret) {
  353. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  354. goto mmu_error;
  355. }
  356. return 0;
  357. mmu_error:
  358. _sde_kms_scm_call(sde_kms, old_vmid);
  359. scm_error:
  360. atomic_inc(&sde_kms->detach_all_cb);
  361. return ret;
  362. }
  363. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  364. {
  365. u32 ret;
  366. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  367. return 0;
  368. /* detach secure_context */
  369. ret = sde_kms_mmu_detach(sde_kms, true);
  370. if (ret) {
  371. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  372. goto mmu_error;
  373. }
  374. ret = _sde_kms_scm_call(sde_kms, vmid);
  375. if (ret) {
  376. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  377. goto scm_error;
  378. }
  379. return 0;
  380. scm_error:
  381. sde_kms_mmu_attach(sde_kms, true);
  382. mmu_error:
  383. atomic_dec(&sde_kms->detach_sec_cb);
  384. return ret;
  385. }
  386. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  387. u32 old_vmid)
  388. {
  389. u32 ret;
  390. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  391. return 0;
  392. ret = _sde_kms_scm_call(sde_kms, vmid);
  393. if (ret) {
  394. goto scm_error;
  395. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  396. }
  397. ret = sde_kms_mmu_attach(sde_kms, true);
  398. if (ret) {
  399. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  400. goto mmu_error;
  401. }
  402. return 0;
  403. mmu_error:
  404. _sde_kms_scm_call(sde_kms, old_vmid);
  405. scm_error:
  406. atomic_inc(&sde_kms->detach_sec_cb);
  407. return ret;
  408. }
  409. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  410. struct drm_crtc *crtc, bool enable)
  411. {
  412. int ret;
  413. if (enable) {
  414. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  415. if (ret < 0) {
  416. SDE_ERROR("failed to enable power resource %d\n", ret);
  417. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  418. return ret;
  419. }
  420. sde_crtc_misr_setup(crtc, true, 1);
  421. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  422. if (ret) {
  423. sde_crtc_misr_setup(crtc, false, 0);
  424. pm_runtime_put_sync(sde_kms->dev->dev);
  425. return ret;
  426. }
  427. } else {
  428. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  429. sde_crtc_misr_setup(crtc, false, 0);
  430. pm_runtime_put_sync(sde_kms->dev->dev);
  431. }
  432. return 0;
  433. }
  434. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  435. bool post_commit)
  436. {
  437. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  438. int old_smmu_state = smmu_state->state;
  439. int ret = 0;
  440. u32 vmid;
  441. if (!sde_kms || !crtc) {
  442. SDE_ERROR("invalid argument(s)\n");
  443. return -EINVAL;
  444. }
  445. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  446. post_commit, smmu_state->sui_misr_state,
  447. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  448. if ((!smmu_state->transition_type) ||
  449. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  450. /* Bail out */
  451. return 0;
  452. /* enable sui misr if requested, before the transition */
  453. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  454. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  455. if (ret) {
  456. smmu_state->sui_misr_state = NONE;
  457. goto end;
  458. }
  459. }
  460. mutex_lock(&sde_kms->secure_transition_lock);
  461. switch (smmu_state->state) {
  462. case DETACH_ALL_REQ:
  463. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  464. if (!ret)
  465. smmu_state->state = DETACHED;
  466. break;
  467. case ATTACH_ALL_REQ:
  468. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  469. VMID_CP_SEC_DISPLAY);
  470. if (!ret) {
  471. smmu_state->state = ATTACHED;
  472. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  473. }
  474. break;
  475. case DETACH_SEC_REQ:
  476. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  477. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  478. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  479. if (!ret)
  480. smmu_state->state = DETACHED_SEC;
  481. break;
  482. case ATTACH_SEC_REQ:
  483. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  484. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  485. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  486. if (!ret) {
  487. smmu_state->state = ATTACHED;
  488. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  489. }
  490. break;
  491. default:
  492. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  493. DRMID(crtc), smmu_state->state,
  494. smmu_state->transition_type);
  495. ret = -EINVAL;
  496. break;
  497. }
  498. mutex_unlock(&sde_kms->secure_transition_lock);
  499. /* disable sui misr if requested, after the transition */
  500. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  501. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  502. if (ret)
  503. goto end;
  504. }
  505. end:
  506. smmu_state->transition_error = false;
  507. if (ret) {
  508. smmu_state->transition_error = true;
  509. SDE_ERROR(
  510. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  511. DRMID(crtc), old_smmu_state, smmu_state->state,
  512. smmu_state->secure_level, ret);
  513. smmu_state->state = smmu_state->prev_state;
  514. smmu_state->secure_level = smmu_state->prev_secure_level;
  515. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  516. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  517. }
  518. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  519. DRMID(crtc), old_smmu_state, smmu_state->state,
  520. smmu_state->secure_level, ret);
  521. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  522. smmu_state->transition_type,
  523. smmu_state->transition_error,
  524. smmu_state->secure_level, smmu_state->prev_secure_level,
  525. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  526. smmu_state->sui_misr_state = NONE;
  527. smmu_state->transition_type = NONE;
  528. return ret;
  529. }
  530. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  531. struct drm_atomic_state *state)
  532. {
  533. struct drm_crtc *crtc;
  534. struct drm_crtc_state *old_crtc_state;
  535. struct drm_plane_state *old_plane_state, *new_plane_state;
  536. struct drm_plane *plane;
  537. struct drm_plane_state *plane_state;
  538. struct sde_kms *sde_kms = to_sde_kms(kms);
  539. struct drm_device *dev = sde_kms->dev;
  540. int i, ops = 0, ret = 0;
  541. bool old_valid_fb = false;
  542. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  543. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  544. if (!crtc->state || !crtc->state->active)
  545. continue;
  546. /*
  547. * It is safe to assume only one active crtc,
  548. * and compatible translation modes on the
  549. * planes staged on this crtc.
  550. * otherwise validation would have failed.
  551. * For this CRTC,
  552. */
  553. /*
  554. * 1. Check if old state on the CRTC has planes
  555. * staged with valid fbs
  556. */
  557. for_each_old_plane_in_state(state, plane, plane_state, i) {
  558. if (!plane_state->crtc)
  559. continue;
  560. if (plane_state->fb) {
  561. old_valid_fb = true;
  562. break;
  563. }
  564. }
  565. /*
  566. * 2.Get the operations needed to be performed before
  567. * secure transition can be initiated.
  568. */
  569. ops = sde_crtc_get_secure_transition_ops(crtc,
  570. old_crtc_state, old_valid_fb);
  571. if (ops < 0) {
  572. SDE_ERROR("invalid secure operations %x\n", ops);
  573. return ops;
  574. }
  575. if (!ops) {
  576. smmu_state->transition_error = false;
  577. goto no_ops;
  578. }
  579. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  580. crtc->base.id, ops, crtc->state);
  581. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  582. /* 3. Perform operations needed for secure transition */
  583. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  584. SDE_DEBUG("wait_for_transfer_done\n");
  585. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  586. }
  587. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  588. SDE_DEBUG("cleanup planes\n");
  589. drm_atomic_helper_cleanup_planes(dev, state);
  590. for_each_oldnew_plane_in_state(state, plane,
  591. old_plane_state, new_plane_state, i)
  592. sde_plane_destroy_fb(old_plane_state);
  593. }
  594. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  595. SDE_DEBUG("secure ctrl\n");
  596. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  597. }
  598. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  599. SDE_DEBUG("prepare planes %d",
  600. crtc->state->plane_mask);
  601. drm_atomic_crtc_for_each_plane(plane,
  602. crtc) {
  603. const struct drm_plane_helper_funcs *funcs;
  604. plane_state = plane->state;
  605. funcs = plane->helper_private;
  606. SDE_DEBUG("psde:%d FB[%u]\n",
  607. plane->base.id,
  608. plane->fb->base.id);
  609. if (!funcs)
  610. continue;
  611. if (funcs->prepare_fb(plane, plane_state)) {
  612. ret = funcs->prepare_fb(plane,
  613. plane_state);
  614. if (ret)
  615. return ret;
  616. }
  617. }
  618. }
  619. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  620. SDE_DEBUG("secure operations completed\n");
  621. }
  622. no_ops:
  623. return 0;
  624. }
  625. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  626. unsigned int splash_buffer_size,
  627. unsigned int ramdump_base,
  628. unsigned int ramdump_buffer_size)
  629. {
  630. unsigned long pfn_start, pfn_end, pfn_idx;
  631. int ret = 0;
  632. if (!mem_addr || !splash_buffer_size) {
  633. SDE_ERROR("invalid params\n");
  634. return -EINVAL;
  635. }
  636. /* leave ramdump memory only if base address matches */
  637. if (ramdump_base == mem_addr &&
  638. ramdump_buffer_size <= splash_buffer_size) {
  639. mem_addr += ramdump_buffer_size;
  640. splash_buffer_size -= ramdump_buffer_size;
  641. }
  642. pfn_start = mem_addr >> PAGE_SHIFT;
  643. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  644. ret = memblock_free(mem_addr, splash_buffer_size);
  645. if (ret) {
  646. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  647. return ret;
  648. }
  649. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  650. free_reserved_page(pfn_to_page(pfn_idx));
  651. return ret;
  652. }
  653. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  654. struct sde_splash_mem *splash)
  655. {
  656. struct msm_mmu *mmu = NULL;
  657. int ret = 0;
  658. if (!sde_kms->aspace[0]) {
  659. SDE_ERROR("aspace not found for sde kms node\n");
  660. return -EINVAL;
  661. }
  662. mmu = sde_kms->aspace[0]->mmu;
  663. if (!mmu) {
  664. SDE_ERROR("mmu not found for aspace\n");
  665. return -EINVAL;
  666. }
  667. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  668. SDE_ERROR("invalid input params for map\n");
  669. return -EINVAL;
  670. }
  671. if (!splash->ref_cnt) {
  672. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  673. splash->splash_buf_base,
  674. splash->splash_buf_size,
  675. IOMMU_READ | IOMMU_NOEXEC);
  676. if (ret)
  677. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  678. }
  679. splash->ref_cnt++;
  680. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  681. splash->splash_buf_base,
  682. splash->splash_buf_size,
  683. splash->ref_cnt);
  684. return ret;
  685. }
  686. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  687. {
  688. int i = 0;
  689. int ret = 0;
  690. struct sde_splash_mem *region;
  691. if (!sde_kms)
  692. return -EINVAL;
  693. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  694. region = sde_kms->splash_data.splash_display[i].splash;
  695. ret = _sde_kms_splash_mem_get(sde_kms, region);
  696. if (ret)
  697. return ret;
  698. /* Demura is optional and need not exist */
  699. region = sde_kms->splash_data.splash_display[i].demura;
  700. if (region) {
  701. ret = _sde_kms_splash_mem_get(sde_kms, region);
  702. if (ret)
  703. return ret;
  704. }
  705. }
  706. return ret;
  707. }
  708. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  709. struct sde_splash_mem *splash)
  710. {
  711. struct msm_mmu *mmu = NULL;
  712. int rc = 0;
  713. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  714. SDE_ERROR("invalid params\n");
  715. return -EINVAL;
  716. }
  717. mmu = sde_kms->aspace[0]->mmu;
  718. if (!splash || !splash->ref_cnt ||
  719. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  720. return -EINVAL;
  721. splash->ref_cnt--;
  722. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  723. splash->splash_buf_base, splash->ref_cnt);
  724. if (!splash->ref_cnt) {
  725. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  726. splash->splash_buf_size);
  727. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  728. splash->splash_buf_size, splash->ramdump_base,
  729. splash->ramdump_size);
  730. splash->splash_buf_base = 0;
  731. splash->splash_buf_size = 0;
  732. }
  733. return rc;
  734. }
  735. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  736. {
  737. int i = 0;
  738. int ret = 0, failure = 0;
  739. struct sde_splash_mem *region;
  740. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  741. return -EINVAL;
  742. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  743. region = sde_kms->splash_data.splash_display[i].splash;
  744. ret = _sde_kms_splash_mem_put(sde_kms, region);
  745. if (ret) {
  746. failure = 1;
  747. pr_err("Error unmapping splash mem for display %d\n",
  748. i);
  749. }
  750. /* Demura is optional and need not exist */
  751. region = sde_kms->splash_data.splash_display[i].demura;
  752. if (region) {
  753. ret = _sde_kms_splash_mem_put(sde_kms, region);
  754. if (ret) {
  755. failure = 1;
  756. pr_err("Error unmapping demura mem for display %d\n",
  757. i);
  758. }
  759. }
  760. }
  761. if (failure)
  762. ret = -EINVAL;
  763. return ret;
  764. }
  765. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  766. struct drm_connector_state *conn_state)
  767. {
  768. int lp_mode, blank;
  769. if (crtc_state->active)
  770. lp_mode = sde_connector_get_property(conn_state,
  771. CONNECTOR_PROP_LP);
  772. else
  773. lp_mode = SDE_MODE_DPMS_OFF;
  774. switch (lp_mode) {
  775. case SDE_MODE_DPMS_ON:
  776. blank = DRM_PANEL_EVENT_UNBLANK;
  777. break;
  778. case SDE_MODE_DPMS_LP1:
  779. case SDE_MODE_DPMS_LP2:
  780. blank = DRM_PANEL_EVENT_BLANK_LP;
  781. break;
  782. case SDE_MODE_DPMS_OFF:
  783. default:
  784. blank = DRM_PANEL_EVENT_BLANK;
  785. break;
  786. }
  787. return blank;
  788. }
  789. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  790. bool is_pre_commit)
  791. {
  792. struct panel_event_notification notification;
  793. struct drm_connector *connector;
  794. struct drm_connector_state *old_conn_state;
  795. struct drm_crtc_state *old_crtc_state;
  796. struct drm_crtc *crtc;
  797. struct sde_connector *c_conn;
  798. int i, old_mode, new_mode, old_fps, new_fps;
  799. enum panel_event_notifier_tag panel_type;
  800. for_each_old_connector_in_state(old_state, connector,
  801. old_conn_state, i) {
  802. crtc = connector->state->crtc ? connector->state->crtc :
  803. old_conn_state->crtc;
  804. if (!crtc)
  805. continue;
  806. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  807. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  808. if (old_conn_state->crtc) {
  809. old_crtc_state = drm_atomic_get_existing_crtc_state(
  810. old_state, old_conn_state->crtc);
  811. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  812. old_mode = _sde_kms_get_blank(old_crtc_state,
  813. old_conn_state);
  814. } else {
  815. old_fps = 0;
  816. old_mode = DRM_PANEL_EVENT_BLANK;
  817. }
  818. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  819. c_conn = to_sde_connector(connector);
  820. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  821. c_conn->panel, crtc->state->active,
  822. old_conn_state->crtc);
  823. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  824. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  825. /* If suspend resume and fps change are happening
  826. * at the same time, give preference to power mode
  827. * changes rather than fps change.
  828. */
  829. if ((old_mode == new_mode) && (old_fps != new_fps))
  830. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  831. if (!c_conn->panel)
  832. continue;
  833. panel_type = sde_encoder_is_primary_display(
  834. connector->encoder) ?
  835. PANEL_EVENT_NOTIFICATION_PRIMARY :
  836. PANEL_EVENT_NOTIFICATION_SECONDARY;
  837. notification.notif_type = new_mode;
  838. notification.panel = c_conn->panel;
  839. notification.notif_data.old_fps = old_fps;
  840. notification.notif_data.new_fps = new_fps;
  841. notification.notif_data.early_trigger = is_pre_commit;
  842. panel_event_notification_trigger(panel_type,
  843. &notification);
  844. }
  845. }
  846. }
  847. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  848. struct drm_atomic_state *state)
  849. {
  850. int i;
  851. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  852. struct drm_crtc *crtc, *vm_crtc = NULL;
  853. struct drm_crtc_state *new_cstate, *old_cstate;
  854. struct sde_crtc_state *vm_cstate;
  855. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  856. if (!new_cstate->active && !old_cstate->active)
  857. continue;
  858. vm_cstate = to_sde_crtc_state(new_cstate);
  859. vm_req = sde_crtc_get_property(vm_cstate,
  860. CRTC_PROP_VM_REQ_STATE);
  861. if (vm_req != VM_REQ_NONE) {
  862. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  863. vm_req, crtc->base.id);
  864. vm_crtc = crtc;
  865. break;
  866. }
  867. }
  868. return vm_crtc;
  869. }
  870. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  871. struct drm_atomic_state *state)
  872. {
  873. struct drm_device *ddev;
  874. struct drm_crtc *crtc;
  875. struct drm_crtc_state *new_cstate;
  876. struct drm_encoder *encoder;
  877. struct drm_connector *connector;
  878. struct sde_vm_ops *vm_ops;
  879. struct sde_crtc_state *cstate;
  880. struct drm_connector_list_iter iter;
  881. enum sde_crtc_vm_req vm_req;
  882. int rc = 0;
  883. ddev = sde_kms->dev;
  884. vm_ops = sde_vm_get_ops(sde_kms);
  885. if (!vm_ops)
  886. return -EINVAL;
  887. crtc = sde_kms_vm_get_vm_crtc(state);
  888. if (!crtc)
  889. return 0;
  890. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  891. cstate = to_sde_crtc_state(new_cstate);
  892. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  893. if (vm_req != VM_REQ_ACQUIRE)
  894. return 0;
  895. /* enable MDSS irq line */
  896. sde_irq_update(&sde_kms->base, true);
  897. /* clear the stale IRQ status bits */
  898. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  899. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  900. /* enable the display path IRQ's */
  901. drm_for_each_encoder_mask(encoder, crtc->dev,
  902. crtc->state->encoder_mask) {
  903. if (sde_encoder_in_clone_mode(encoder))
  904. continue;
  905. sde_encoder_irq_control(encoder, true);
  906. }
  907. /* Schedule ESD work */
  908. drm_connector_list_iter_begin(ddev, &iter);
  909. drm_for_each_connector_iter(connector, &iter)
  910. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  911. sde_connector_schedule_status_work(connector, true);
  912. drm_connector_list_iter_end(&iter);
  913. /* enable vblank events */
  914. drm_crtc_vblank_on(crtc);
  915. sde_dbg_set_hw_ownership_status(true);
  916. /* handle non-SDE pre_acquire */
  917. if (vm_ops->vm_client_post_acquire)
  918. rc = vm_ops->vm_client_post_acquire(sde_kms);
  919. return rc;
  920. }
  921. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  922. struct drm_atomic_state *state)
  923. {
  924. struct drm_device *ddev;
  925. struct drm_plane *plane;
  926. struct drm_crtc *crtc;
  927. struct drm_crtc_state *new_cstate;
  928. struct sde_crtc_state *cstate;
  929. enum sde_crtc_vm_req vm_req;
  930. ddev = sde_kms->dev;
  931. crtc = sde_kms_vm_get_vm_crtc(state);
  932. if (!crtc)
  933. return 0;
  934. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  935. cstate = to_sde_crtc_state(new_cstate);
  936. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  937. if (vm_req != VM_REQ_ACQUIRE)
  938. return 0;
  939. /* Clear the stale IRQ status bits */
  940. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  941. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  942. /* Program the SID's for the trusted VM */
  943. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  944. sde_plane_set_sid(plane, 1);
  945. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  946. sde_dbg_set_hw_ownership_status(true);
  947. return 0;
  948. }
  949. static void sde_kms_prepare_commit(struct msm_kms *kms,
  950. struct drm_atomic_state *state)
  951. {
  952. struct sde_kms *sde_kms;
  953. struct msm_drm_private *priv;
  954. struct drm_device *dev;
  955. struct drm_encoder *encoder;
  956. struct drm_crtc *crtc;
  957. struct drm_crtc_state *cstate;
  958. struct sde_vm_ops *vm_ops;
  959. int i, rc;
  960. if (!kms)
  961. return;
  962. sde_kms = to_sde_kms(kms);
  963. dev = sde_kms->dev;
  964. if (!dev || !dev->dev_private)
  965. return;
  966. priv = dev->dev_private;
  967. SDE_ATRACE_BEGIN("prepare_commit");
  968. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  969. if (rc < 0) {
  970. SDE_ERROR("failed to enable power resources %d\n", rc);
  971. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  972. goto end;
  973. }
  974. if (sde_kms->first_kickoff) {
  975. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  976. sde_kms->first_kickoff = false;
  977. }
  978. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  979. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  980. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  981. SDE_ERROR("crtc:%d, initiating hw reset\n",
  982. DRMID(crtc));
  983. sde_encoder_needs_hw_reset(encoder);
  984. sde_crtc_set_needs_hw_reset(crtc);
  985. }
  986. }
  987. }
  988. /*
  989. * NOTE: for secure use cases we want to apply the new HW
  990. * configuration only after completing preparation for secure
  991. * transitions prepare below if any transtions is required.
  992. */
  993. sde_kms_prepare_secure_transition(kms, state);
  994. vm_ops = sde_vm_get_ops(sde_kms);
  995. if (!vm_ops)
  996. goto end_vm;
  997. if (vm_ops->vm_prepare_commit)
  998. vm_ops->vm_prepare_commit(sde_kms, state);
  999. end_vm:
  1000. _sde_kms_drm_check_dpms(state, true);
  1001. end:
  1002. SDE_ATRACE_END("prepare_commit");
  1003. }
  1004. static void sde_kms_commit(struct msm_kms *kms,
  1005. struct drm_atomic_state *old_state)
  1006. {
  1007. struct sde_kms *sde_kms;
  1008. struct drm_crtc *crtc;
  1009. struct drm_crtc_state *old_crtc_state;
  1010. int i;
  1011. if (!kms || !old_state)
  1012. return;
  1013. sde_kms = to_sde_kms(kms);
  1014. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1015. SDE_ERROR("power resource is not enabled\n");
  1016. return;
  1017. }
  1018. SDE_ATRACE_BEGIN("sde_kms_commit");
  1019. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1020. if (crtc->state->active) {
  1021. SDE_EVT32(DRMID(crtc), old_state);
  1022. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1023. }
  1024. }
  1025. SDE_ATRACE_END("sde_kms_commit");
  1026. }
  1027. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1028. struct sde_splash_display *splash_display)
  1029. {
  1030. if (!sde_kms || !splash_display ||
  1031. !sde_kms->splash_data.num_splash_displays)
  1032. return;
  1033. if (sde_kms->splash_data.num_splash_regions) {
  1034. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1035. if (splash_display->demura)
  1036. _sde_kms_splash_mem_put(sde_kms,
  1037. splash_display->demura);
  1038. }
  1039. sde_kms->splash_data.num_splash_displays--;
  1040. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1041. sde_kms->splash_data.num_splash_displays);
  1042. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1043. }
  1044. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1045. struct drm_crtc *crtc)
  1046. {
  1047. struct msm_drm_private *priv;
  1048. struct sde_splash_display *splash_display;
  1049. int i;
  1050. if (!sde_kms || !crtc)
  1051. return;
  1052. priv = sde_kms->dev->dev_private;
  1053. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1054. return;
  1055. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1056. sde_kms->splash_data.num_splash_displays);
  1057. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1058. splash_display = &sde_kms->splash_data.splash_display[i];
  1059. if (splash_display->encoder &&
  1060. crtc == splash_display->encoder->crtc)
  1061. break;
  1062. }
  1063. if (i >= MAX_DSI_DISPLAYS)
  1064. return;
  1065. if (splash_display->cont_splash_enabled) {
  1066. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1067. splash_display, false);
  1068. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1069. }
  1070. /* remove the votes if all displays are done with splash */
  1071. if (!sde_kms->splash_data.num_splash_displays) {
  1072. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1073. sde_power_data_bus_set_quota(&priv->phandle, i,
  1074. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1075. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1076. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1077. pm_runtime_put_sync(sde_kms->dev->dev);
  1078. }
  1079. }
  1080. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1081. {
  1082. struct drm_connector *connector;
  1083. struct drm_connector_list_iter iter;
  1084. struct drm_encoder *encoder;
  1085. /* Cancel CRTC work */
  1086. sde_crtc_cancel_delayed_work(crtc);
  1087. /* Cancel ESD work */
  1088. drm_connector_list_iter_begin(crtc->dev, &iter);
  1089. drm_for_each_connector_iter(connector, &iter)
  1090. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1091. sde_connector_schedule_status_work(connector, false);
  1092. drm_connector_list_iter_end(&iter);
  1093. /* Cancel Idle-PC work */
  1094. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1095. if (sde_encoder_in_clone_mode(encoder))
  1096. continue;
  1097. sde_encoder_cancel_delayed_work(encoder);
  1098. }
  1099. }
  1100. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1101. struct drm_atomic_state *state, bool is_primary)
  1102. {
  1103. struct drm_crtc *crtc;
  1104. struct drm_encoder *encoder;
  1105. int rc = 0;
  1106. crtc = sde_kms_vm_get_vm_crtc(state);
  1107. if (!crtc)
  1108. return 0;
  1109. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1110. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1111. sde_dbg_set_hw_ownership_status(false);
  1112. sde_kms_cancel_delayed_work(crtc);
  1113. /* disable SDE encoder irq's */
  1114. drm_for_each_encoder_mask(encoder, crtc->dev,
  1115. crtc->state->encoder_mask) {
  1116. if (sde_encoder_in_clone_mode(encoder))
  1117. continue;
  1118. sde_encoder_irq_control(encoder, false);
  1119. }
  1120. if (is_primary) {
  1121. /* disable vblank events */
  1122. drm_crtc_vblank_off(crtc);
  1123. /* reset sw state */
  1124. sde_crtc_reset_sw_state(crtc);
  1125. }
  1126. return rc;
  1127. }
  1128. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1129. struct drm_atomic_state *state)
  1130. {
  1131. struct sde_vm_ops *vm_ops;
  1132. struct drm_device *ddev;
  1133. struct drm_crtc *crtc;
  1134. struct drm_plane *plane;
  1135. struct sde_crtc_state *cstate;
  1136. struct drm_crtc_state *new_cstate;
  1137. enum sde_crtc_vm_req vm_req;
  1138. int rc = 0;
  1139. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1140. return -EINVAL;
  1141. vm_ops = sde_vm_get_ops(sde_kms);
  1142. ddev = sde_kms->dev;
  1143. crtc = sde_kms_vm_get_vm_crtc(state);
  1144. if (!crtc)
  1145. return 0;
  1146. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1147. cstate = to_sde_crtc_state(new_cstate);
  1148. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1149. if (vm_req != VM_REQ_RELEASE)
  1150. return 0;
  1151. sde_kms_vm_pre_release(sde_kms, state, false);
  1152. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1153. sde_plane_set_sid(plane, 0);
  1154. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1155. sde_vm_lock(sde_kms);
  1156. if (vm_ops->vm_release)
  1157. rc = vm_ops->vm_release(sde_kms);
  1158. sde_vm_unlock(sde_kms);
  1159. return rc;
  1160. }
  1161. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1162. struct drm_atomic_state *state)
  1163. {
  1164. struct sde_vm_ops *vm_ops;
  1165. struct sde_crtc_state *cstate;
  1166. struct drm_crtc *crtc;
  1167. struct drm_crtc_state *new_cstate;
  1168. enum sde_crtc_vm_req vm_req;
  1169. int rc = 0;
  1170. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1171. return -EINVAL;
  1172. vm_ops = sde_vm_get_ops(sde_kms);
  1173. crtc = sde_kms_vm_get_vm_crtc(state);
  1174. if (!crtc)
  1175. return 0;
  1176. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1177. cstate = to_sde_crtc_state(new_cstate);
  1178. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1179. if (vm_req != VM_REQ_RELEASE)
  1180. return 0;
  1181. /* handle SDE pre-release */
  1182. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1183. if (rc) {
  1184. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1185. goto exit;
  1186. }
  1187. /* properly handoff color processing features */
  1188. sde_cp_crtc_vm_primary_handoff(crtc);
  1189. sde_vm_lock(sde_kms);
  1190. /* handle non-SDE clients pre-release */
  1191. if (vm_ops->vm_client_pre_release) {
  1192. rc = vm_ops->vm_client_pre_release(sde_kms);
  1193. if (rc) {
  1194. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1195. rc);
  1196. sde_vm_unlock(sde_kms);
  1197. goto exit;
  1198. }
  1199. }
  1200. /* disable IRQ line */
  1201. sde_irq_update(&sde_kms->base, false);
  1202. /* release HW */
  1203. if (vm_ops->vm_release) {
  1204. rc = vm_ops->vm_release(sde_kms);
  1205. if (rc)
  1206. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1207. }
  1208. sde_vm_unlock(sde_kms);
  1209. _sde_crtc_vm_release_notify(crtc);
  1210. exit:
  1211. return rc;
  1212. }
  1213. static void sde_kms_complete_commit(struct msm_kms *kms,
  1214. struct drm_atomic_state *old_state)
  1215. {
  1216. struct sde_kms *sde_kms;
  1217. struct msm_drm_private *priv;
  1218. struct drm_crtc *crtc;
  1219. struct drm_crtc_state *old_crtc_state;
  1220. struct drm_connector *connector;
  1221. struct drm_connector_state *old_conn_state;
  1222. struct msm_display_conn_params params;
  1223. struct sde_vm_ops *vm_ops;
  1224. int i, rc = 0;
  1225. if (!kms || !old_state)
  1226. return;
  1227. sde_kms = to_sde_kms(kms);
  1228. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1229. return;
  1230. priv = sde_kms->dev->dev_private;
  1231. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1232. SDE_ERROR("power resource is not enabled\n");
  1233. return;
  1234. }
  1235. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1236. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1237. sde_crtc_complete_commit(crtc, old_crtc_state);
  1238. /* complete secure transitions if any */
  1239. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1240. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1241. }
  1242. for_each_old_connector_in_state(old_state, connector,
  1243. old_conn_state, i) {
  1244. struct sde_connector *c_conn;
  1245. c_conn = to_sde_connector(connector);
  1246. if (!c_conn->ops.post_kickoff)
  1247. continue;
  1248. memset(&params, 0, sizeof(params));
  1249. sde_connector_complete_qsync_commit(connector, &params);
  1250. rc = c_conn->ops.post_kickoff(connector, &params);
  1251. if (rc) {
  1252. pr_err("Connector Post kickoff failed rc=%d\n",
  1253. rc);
  1254. }
  1255. }
  1256. vm_ops = sde_vm_get_ops(sde_kms);
  1257. if (vm_ops && vm_ops->vm_post_commit) {
  1258. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1259. if (rc)
  1260. SDE_ERROR("vm post commit failed, rc = %d\n",
  1261. rc);
  1262. }
  1263. _sde_kms_drm_check_dpms(old_state, false);
  1264. pm_runtime_put_sync(sde_kms->dev->dev);
  1265. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1266. _sde_kms_release_splash_resource(sde_kms, crtc);
  1267. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1268. SDE_ATRACE_END("sde_kms_complete_commit");
  1269. }
  1270. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1271. struct drm_crtc *crtc)
  1272. {
  1273. struct drm_encoder *encoder;
  1274. struct drm_device *dev;
  1275. int ret;
  1276. bool cwb_disabling;
  1277. if (!kms || !crtc || !crtc->state) {
  1278. SDE_ERROR("invalid params\n");
  1279. return;
  1280. }
  1281. dev = crtc->dev;
  1282. if (!crtc->state->enable) {
  1283. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1284. return;
  1285. }
  1286. if (!crtc->state->active) {
  1287. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1288. return;
  1289. }
  1290. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1291. SDE_ERROR("power resource is not enabled\n");
  1292. return;
  1293. }
  1294. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1295. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1296. cwb_disabling = false;
  1297. if (encoder->crtc != crtc) {
  1298. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1299. crtc);
  1300. if (!cwb_disabling)
  1301. continue;
  1302. }
  1303. /*
  1304. * Wait for post-flush if necessary to delay before
  1305. * plane_cleanup. For example, wait for vsync in case of video
  1306. * mode panels. This may be a no-op for command mode panels.
  1307. */
  1308. SDE_EVT32_VERBOSE(DRMID(crtc));
  1309. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1310. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1311. if (ret && ret != -EWOULDBLOCK) {
  1312. SDE_ERROR("wait for commit done returned %d\n", ret);
  1313. sde_crtc_request_frame_reset(crtc, encoder);
  1314. break;
  1315. }
  1316. sde_crtc_complete_flip(crtc, NULL);
  1317. if (cwb_disabling)
  1318. sde_encoder_virt_reset(encoder);
  1319. }
  1320. sde_crtc_static_cache_read_kickoff(crtc);
  1321. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1322. }
  1323. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1324. struct drm_atomic_state *old_state)
  1325. {
  1326. struct drm_crtc *crtc;
  1327. struct drm_crtc_state *old_crtc_state;
  1328. int i;
  1329. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1330. SDE_ERROR("invalid argument(s)\n");
  1331. return;
  1332. }
  1333. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1334. /* old_state actually contains updated crtc pointers */
  1335. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1336. if (crtc->state->active || crtc->state->active_changed)
  1337. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1338. }
  1339. SDE_ATRACE_END("sde_kms_prepare_fence");
  1340. }
  1341. /**
  1342. * _sde_kms_get_displays - query for underlying display handles and cache them
  1343. * @sde_kms: Pointer to sde kms structure
  1344. * Returns: Zero on success
  1345. */
  1346. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1347. {
  1348. int rc = -ENOMEM;
  1349. if (!sde_kms) {
  1350. SDE_ERROR("invalid sde kms\n");
  1351. return -EINVAL;
  1352. }
  1353. /* dsi */
  1354. sde_kms->dsi_displays = NULL;
  1355. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1356. if (sde_kms->dsi_display_count) {
  1357. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1358. sizeof(void *),
  1359. GFP_KERNEL);
  1360. if (!sde_kms->dsi_displays) {
  1361. SDE_ERROR("failed to allocate dsi displays\n");
  1362. goto exit_deinit_dsi;
  1363. }
  1364. sde_kms->dsi_display_count =
  1365. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1366. sde_kms->dsi_display_count);
  1367. }
  1368. /* wb */
  1369. sde_kms->wb_displays = NULL;
  1370. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1371. if (sde_kms->wb_display_count) {
  1372. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1373. sizeof(void *),
  1374. GFP_KERNEL);
  1375. if (!sde_kms->wb_displays) {
  1376. SDE_ERROR("failed to allocate wb displays\n");
  1377. goto exit_deinit_wb;
  1378. }
  1379. sde_kms->wb_display_count =
  1380. wb_display_get_displays(sde_kms->wb_displays,
  1381. sde_kms->wb_display_count);
  1382. }
  1383. /* dp */
  1384. sde_kms->dp_displays = NULL;
  1385. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1386. if (sde_kms->dp_display_count) {
  1387. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1388. sizeof(void *), GFP_KERNEL);
  1389. if (!sde_kms->dp_displays) {
  1390. SDE_ERROR("failed to allocate dp displays\n");
  1391. goto exit_deinit_dp;
  1392. }
  1393. sde_kms->dp_display_count =
  1394. dp_display_get_displays(sde_kms->dp_displays,
  1395. sde_kms->dp_display_count);
  1396. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1397. }
  1398. return 0;
  1399. exit_deinit_dp:
  1400. kfree(sde_kms->dp_displays);
  1401. sde_kms->dp_stream_count = 0;
  1402. sde_kms->dp_display_count = 0;
  1403. sde_kms->dp_displays = NULL;
  1404. exit_deinit_wb:
  1405. kfree(sde_kms->wb_displays);
  1406. sde_kms->wb_display_count = 0;
  1407. sde_kms->wb_displays = NULL;
  1408. exit_deinit_dsi:
  1409. kfree(sde_kms->dsi_displays);
  1410. sde_kms->dsi_display_count = 0;
  1411. sde_kms->dsi_displays = NULL;
  1412. return rc;
  1413. }
  1414. /**
  1415. * _sde_kms_release_displays - release cache of underlying display handles
  1416. * @sde_kms: Pointer to sde kms structure
  1417. */
  1418. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1419. {
  1420. if (!sde_kms) {
  1421. SDE_ERROR("invalid sde kms\n");
  1422. return;
  1423. }
  1424. kfree(sde_kms->wb_displays);
  1425. sde_kms->wb_displays = NULL;
  1426. sde_kms->wb_display_count = 0;
  1427. kfree(sde_kms->dsi_displays);
  1428. sde_kms->dsi_displays = NULL;
  1429. sde_kms->dsi_display_count = 0;
  1430. }
  1431. /**
  1432. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1433. * for underlying displays
  1434. * @dev: Pointer to drm device structure
  1435. * @priv: Pointer to private drm device data
  1436. * @sde_kms: Pointer to sde kms structure
  1437. * Returns: Zero on success
  1438. */
  1439. static int _sde_kms_setup_displays(struct drm_device *dev,
  1440. struct msm_drm_private *priv,
  1441. struct sde_kms *sde_kms)
  1442. {
  1443. static const struct sde_connector_ops dsi_ops = {
  1444. .set_info_blob = dsi_conn_set_info_blob,
  1445. .detect = dsi_conn_detect,
  1446. .get_modes = dsi_connector_get_modes,
  1447. .pre_destroy = dsi_connector_put_modes,
  1448. .mode_valid = dsi_conn_mode_valid,
  1449. .get_info = dsi_display_get_info,
  1450. .set_backlight = dsi_display_set_backlight,
  1451. .soft_reset = dsi_display_soft_reset,
  1452. .pre_kickoff = dsi_conn_pre_kickoff,
  1453. .clk_ctrl = dsi_display_clk_ctrl,
  1454. .set_power = dsi_display_set_power,
  1455. .get_mode_info = dsi_conn_get_mode_info,
  1456. .get_dst_format = dsi_display_get_dst_format,
  1457. .post_kickoff = dsi_conn_post_kickoff,
  1458. .check_status = dsi_display_check_status,
  1459. .enable_event = dsi_conn_enable_event,
  1460. .cmd_transfer = dsi_display_cmd_transfer,
  1461. .cont_splash_config = dsi_display_cont_splash_config,
  1462. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1463. .get_panel_vfp = dsi_display_get_panel_vfp,
  1464. .get_default_lms = dsi_display_get_default_lms,
  1465. .cmd_receive = dsi_display_cmd_receive,
  1466. .install_properties = NULL,
  1467. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1468. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1469. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1470. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1471. .prepare_commit = dsi_conn_prepare_commit,
  1472. .set_submode_info = dsi_conn_set_submode_blob_info,
  1473. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1474. };
  1475. static const struct sde_connector_ops wb_ops = {
  1476. .post_init = sde_wb_connector_post_init,
  1477. .set_info_blob = sde_wb_connector_set_info_blob,
  1478. .detect = sde_wb_connector_detect,
  1479. .get_modes = sde_wb_connector_get_modes,
  1480. .set_property = sde_wb_connector_set_property,
  1481. .get_info = sde_wb_get_info,
  1482. .soft_reset = NULL,
  1483. .get_mode_info = sde_wb_get_mode_info,
  1484. .get_dst_format = NULL,
  1485. .check_status = NULL,
  1486. .cmd_transfer = NULL,
  1487. .cont_splash_config = NULL,
  1488. .cont_splash_res_disable = NULL,
  1489. .get_panel_vfp = NULL,
  1490. .cmd_receive = NULL,
  1491. .install_properties = NULL,
  1492. .set_dyn_bit_clk = NULL,
  1493. .set_allowed_mode_switch = NULL,
  1494. };
  1495. static const struct sde_connector_ops dp_ops = {
  1496. .post_init = dp_connector_post_init,
  1497. .detect = dp_connector_detect,
  1498. .get_modes = dp_connector_get_modes,
  1499. .atomic_check = dp_connector_atomic_check,
  1500. .mode_valid = dp_connector_mode_valid,
  1501. .get_info = dp_connector_get_info,
  1502. .get_mode_info = dp_connector_get_mode_info,
  1503. .post_open = dp_connector_post_open,
  1504. .check_status = NULL,
  1505. .set_colorspace = dp_connector_set_colorspace,
  1506. .config_hdr = dp_connector_config_hdr,
  1507. .cmd_transfer = NULL,
  1508. .cont_splash_config = NULL,
  1509. .cont_splash_res_disable = NULL,
  1510. .get_panel_vfp = NULL,
  1511. .update_pps = dp_connector_update_pps,
  1512. .cmd_receive = NULL,
  1513. .install_properties = dp_connector_install_properties,
  1514. .set_allowed_mode_switch = NULL,
  1515. .set_dyn_bit_clk = NULL,
  1516. };
  1517. struct msm_display_info info;
  1518. struct drm_encoder *encoder;
  1519. void *display, *connector;
  1520. int i, max_encoders;
  1521. int rc = 0;
  1522. u32 dsc_count = 0, mixer_count = 0;
  1523. u32 max_dp_dsc_count, max_dp_mixer_count;
  1524. if (!dev || !priv || !sde_kms) {
  1525. SDE_ERROR("invalid argument(s)\n");
  1526. return -EINVAL;
  1527. }
  1528. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1529. sde_kms->dp_display_count +
  1530. sde_kms->dp_stream_count;
  1531. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1532. max_encoders = ARRAY_SIZE(priv->encoders);
  1533. SDE_ERROR("capping number of displays to %d", max_encoders);
  1534. }
  1535. /* wb */
  1536. for (i = 0; i < sde_kms->wb_display_count &&
  1537. priv->num_encoders < max_encoders; ++i) {
  1538. display = sde_kms->wb_displays[i];
  1539. encoder = NULL;
  1540. memset(&info, 0x0, sizeof(info));
  1541. rc = sde_wb_get_info(NULL, &info, display);
  1542. if (rc) {
  1543. SDE_ERROR("wb get_info %d failed\n", i);
  1544. continue;
  1545. }
  1546. encoder = sde_encoder_init(dev, &info);
  1547. if (IS_ERR_OR_NULL(encoder)) {
  1548. SDE_ERROR("encoder init failed for wb %d\n", i);
  1549. continue;
  1550. }
  1551. rc = sde_wb_drm_init(display, encoder);
  1552. if (rc) {
  1553. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1554. sde_encoder_destroy(encoder);
  1555. continue;
  1556. }
  1557. connector = sde_connector_init(dev,
  1558. encoder,
  1559. 0,
  1560. display,
  1561. &wb_ops,
  1562. DRM_CONNECTOR_POLL_HPD,
  1563. DRM_MODE_CONNECTOR_VIRTUAL);
  1564. if (connector) {
  1565. priv->encoders[priv->num_encoders++] = encoder;
  1566. priv->connectors[priv->num_connectors++] = connector;
  1567. } else {
  1568. SDE_ERROR("wb %d connector init failed\n", i);
  1569. sde_wb_drm_deinit(display);
  1570. sde_encoder_destroy(encoder);
  1571. }
  1572. }
  1573. /* dsi */
  1574. for (i = 0; i < sde_kms->dsi_display_count &&
  1575. priv->num_encoders < max_encoders; ++i) {
  1576. display = sde_kms->dsi_displays[i];
  1577. encoder = NULL;
  1578. memset(&info, 0x0, sizeof(info));
  1579. rc = dsi_display_get_info(NULL, &info, display);
  1580. if (rc) {
  1581. SDE_ERROR("dsi get_info %d failed\n", i);
  1582. continue;
  1583. }
  1584. encoder = sde_encoder_init(dev, &info);
  1585. if (IS_ERR_OR_NULL(encoder)) {
  1586. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1587. continue;
  1588. }
  1589. rc = dsi_display_drm_bridge_init(display, encoder);
  1590. if (rc) {
  1591. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1592. sde_encoder_destroy(encoder);
  1593. continue;
  1594. }
  1595. connector = sde_connector_init(dev,
  1596. encoder,
  1597. dsi_display_get_drm_panel(display),
  1598. display,
  1599. &dsi_ops,
  1600. DRM_CONNECTOR_POLL_HPD,
  1601. DRM_MODE_CONNECTOR_DSI);
  1602. if (connector) {
  1603. priv->encoders[priv->num_encoders++] = encoder;
  1604. priv->connectors[priv->num_connectors++] = connector;
  1605. } else {
  1606. SDE_ERROR("dsi %d connector init failed\n", i);
  1607. dsi_display_drm_bridge_deinit(display);
  1608. sde_encoder_destroy(encoder);
  1609. continue;
  1610. }
  1611. rc = dsi_display_drm_ext_bridge_init(display,
  1612. encoder, connector);
  1613. if (rc) {
  1614. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1615. dsi_display_drm_bridge_deinit(display);
  1616. sde_connector_destroy(connector);
  1617. sde_encoder_destroy(encoder);
  1618. }
  1619. dsc_count += info.dsc_count;
  1620. mixer_count += info.lm_count;
  1621. if (dsi_display_has_dsc_switch_support(display))
  1622. sde_kms->dsc_switch_support = true;
  1623. }
  1624. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1625. !sde_kms->dsc_switch_support) {
  1626. SDE_DEBUG("dsc switch not supported\n");
  1627. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1628. }
  1629. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1630. sde_kms->catalog->mixer_count - mixer_count : 0;
  1631. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1632. sde_kms->catalog->dsc_count - dsc_count : 0;
  1633. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1634. SDE_DP_DSC_RESERVATION_SWITCH)
  1635. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1636. /* dp */
  1637. for (i = 0; i < sde_kms->dp_display_count &&
  1638. priv->num_encoders < max_encoders; ++i) {
  1639. int idx;
  1640. display = sde_kms->dp_displays[i];
  1641. encoder = NULL;
  1642. memset(&info, 0x0, sizeof(info));
  1643. rc = dp_connector_get_info(NULL, &info, display);
  1644. if (rc) {
  1645. SDE_ERROR("dp get_info %d failed\n", i);
  1646. continue;
  1647. }
  1648. encoder = sde_encoder_init(dev, &info);
  1649. if (IS_ERR_OR_NULL(encoder)) {
  1650. SDE_ERROR("dp encoder init failed %d\n", i);
  1651. continue;
  1652. }
  1653. rc = dp_drm_bridge_init(display, encoder,
  1654. max_dp_mixer_count, max_dp_dsc_count);
  1655. if (rc) {
  1656. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1657. sde_encoder_destroy(encoder);
  1658. continue;
  1659. }
  1660. connector = sde_connector_init(dev,
  1661. encoder,
  1662. NULL,
  1663. display,
  1664. &dp_ops,
  1665. DRM_CONNECTOR_POLL_HPD,
  1666. DRM_MODE_CONNECTOR_DisplayPort);
  1667. if (connector) {
  1668. priv->encoders[priv->num_encoders++] = encoder;
  1669. priv->connectors[priv->num_connectors++] = connector;
  1670. } else {
  1671. SDE_ERROR("dp %d connector init failed\n", i);
  1672. dp_drm_bridge_deinit(display);
  1673. sde_encoder_destroy(encoder);
  1674. }
  1675. /* update display cap to MST_MODE for DP MST encoders */
  1676. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1677. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1678. priv->num_encoders < max_encoders; idx++) {
  1679. info.h_tile_instance[0] = idx;
  1680. encoder = sde_encoder_init(dev, &info);
  1681. if (IS_ERR_OR_NULL(encoder)) {
  1682. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1683. continue;
  1684. }
  1685. rc = dp_mst_drm_bridge_init(display, encoder);
  1686. if (rc) {
  1687. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1688. i, rc);
  1689. sde_encoder_destroy(encoder);
  1690. continue;
  1691. }
  1692. priv->encoders[priv->num_encoders++] = encoder;
  1693. }
  1694. }
  1695. return 0;
  1696. }
  1697. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1698. {
  1699. struct msm_drm_private *priv;
  1700. int i;
  1701. if (!sde_kms) {
  1702. SDE_ERROR("invalid sde_kms\n");
  1703. return;
  1704. } else if (!sde_kms->dev) {
  1705. SDE_ERROR("invalid dev\n");
  1706. return;
  1707. } else if (!sde_kms->dev->dev_private) {
  1708. SDE_ERROR("invalid dev_private\n");
  1709. return;
  1710. }
  1711. priv = sde_kms->dev->dev_private;
  1712. for (i = 0; i < priv->num_crtcs; i++)
  1713. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1714. priv->num_crtcs = 0;
  1715. for (i = 0; i < priv->num_planes; i++)
  1716. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1717. priv->num_planes = 0;
  1718. for (i = 0; i < priv->num_connectors; i++)
  1719. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1720. priv->num_connectors = 0;
  1721. for (i = 0; i < priv->num_encoders; i++)
  1722. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1723. priv->num_encoders = 0;
  1724. _sde_kms_release_displays(sde_kms);
  1725. }
  1726. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1727. {
  1728. struct drm_device *dev;
  1729. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1730. struct drm_crtc *crtc;
  1731. struct msm_drm_private *priv;
  1732. struct sde_mdss_cfg *catalog;
  1733. int primary_planes_idx = 0, i, ret;
  1734. int max_crtc_count;
  1735. u32 sspp_id[MAX_PLANES];
  1736. u32 master_plane_id[MAX_PLANES];
  1737. u32 num_virt_planes = 0;
  1738. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1739. SDE_ERROR("invalid sde_kms\n");
  1740. return -EINVAL;
  1741. }
  1742. dev = sde_kms->dev;
  1743. priv = dev->dev_private;
  1744. catalog = sde_kms->catalog;
  1745. ret = sde_core_irq_domain_add(sde_kms);
  1746. if (ret)
  1747. goto fail_irq;
  1748. /*
  1749. * Query for underlying display drivers, and create connectors,
  1750. * bridges and encoders for them.
  1751. */
  1752. if (!_sde_kms_get_displays(sde_kms))
  1753. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1754. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1755. /* Create the planes */
  1756. for (i = 0; i < catalog->sspp_count; i++) {
  1757. bool primary = true;
  1758. if (primary_planes_idx >= max_crtc_count)
  1759. primary = false;
  1760. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1761. (1UL << max_crtc_count) - 1, 0);
  1762. if (IS_ERR(plane)) {
  1763. SDE_ERROR("sde_plane_init failed\n");
  1764. ret = PTR_ERR(plane);
  1765. goto fail;
  1766. }
  1767. priv->planes[priv->num_planes++] = plane;
  1768. if (primary)
  1769. primary_planes[primary_planes_idx++] = plane;
  1770. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1771. sde_is_custom_client()) {
  1772. int priority =
  1773. catalog->sspp[i].sblk->smart_dma_priority;
  1774. sspp_id[priority - 1] = catalog->sspp[i].id;
  1775. master_plane_id[priority - 1] = plane->base.id;
  1776. num_virt_planes++;
  1777. }
  1778. }
  1779. /* Initialize smart DMA virtual planes */
  1780. for (i = 0; i < num_virt_planes; i++) {
  1781. plane = sde_plane_init(dev, sspp_id[i], false,
  1782. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1783. if (IS_ERR(plane)) {
  1784. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1785. ret = PTR_ERR(plane);
  1786. goto fail;
  1787. }
  1788. priv->planes[priv->num_planes++] = plane;
  1789. }
  1790. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1791. /* Create one CRTC per encoder */
  1792. for (i = 0; i < max_crtc_count; i++) {
  1793. crtc = sde_crtc_init(dev, primary_planes[i]);
  1794. if (IS_ERR(crtc)) {
  1795. ret = PTR_ERR(crtc);
  1796. goto fail;
  1797. }
  1798. priv->crtcs[priv->num_crtcs++] = crtc;
  1799. }
  1800. if (sde_is_custom_client()) {
  1801. /* All CRTCs are compatible with all planes */
  1802. for (i = 0; i < priv->num_planes; i++)
  1803. priv->planes[i]->possible_crtcs =
  1804. (1 << priv->num_crtcs) - 1;
  1805. }
  1806. /* All CRTCs are compatible with all encoders */
  1807. for (i = 0; i < priv->num_encoders; i++)
  1808. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1809. return 0;
  1810. fail:
  1811. _sde_kms_drm_obj_destroy(sde_kms);
  1812. fail_irq:
  1813. sde_core_irq_domain_fini(sde_kms);
  1814. return ret;
  1815. }
  1816. /**
  1817. * sde_kms_timeline_status - provides current timeline status
  1818. * This API should be called without mode config lock.
  1819. * @dev: Pointer to drm device
  1820. */
  1821. void sde_kms_timeline_status(struct drm_device *dev)
  1822. {
  1823. struct drm_crtc *crtc;
  1824. struct drm_connector *conn;
  1825. struct drm_connector_list_iter conn_iter;
  1826. if (!dev) {
  1827. SDE_ERROR("invalid drm device node\n");
  1828. return;
  1829. }
  1830. drm_for_each_crtc(crtc, dev)
  1831. sde_crtc_timeline_status(crtc);
  1832. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1833. /*
  1834. *Probably locked from last close dumping status anyway
  1835. */
  1836. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1837. drm_connector_list_iter_begin(dev, &conn_iter);
  1838. drm_for_each_connector_iter(conn, &conn_iter)
  1839. sde_conn_timeline_status(conn);
  1840. drm_connector_list_iter_end(&conn_iter);
  1841. return;
  1842. }
  1843. mutex_lock(&dev->mode_config.mutex);
  1844. drm_connector_list_iter_begin(dev, &conn_iter);
  1845. drm_for_each_connector_iter(conn, &conn_iter)
  1846. sde_conn_timeline_status(conn);
  1847. drm_connector_list_iter_end(&conn_iter);
  1848. mutex_unlock(&dev->mode_config.mutex);
  1849. }
  1850. static int sde_kms_postinit(struct msm_kms *kms)
  1851. {
  1852. struct sde_kms *sde_kms = to_sde_kms(kms);
  1853. struct drm_device *dev;
  1854. struct drm_crtc *crtc;
  1855. int rc;
  1856. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1857. SDE_ERROR("invalid sde_kms\n");
  1858. return -EINVAL;
  1859. }
  1860. dev = sde_kms->dev;
  1861. rc = _sde_debugfs_init(sde_kms);
  1862. if (rc)
  1863. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1864. drm_for_each_crtc(crtc, dev)
  1865. sde_crtc_post_init(dev, crtc);
  1866. return rc;
  1867. }
  1868. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1869. struct drm_encoder *encoder)
  1870. {
  1871. return rate;
  1872. }
  1873. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1874. struct platform_device *pdev)
  1875. {
  1876. struct drm_device *dev;
  1877. struct msm_drm_private *priv;
  1878. struct sde_vm_ops *vm_ops;
  1879. int i;
  1880. if (!sde_kms || !pdev)
  1881. return;
  1882. dev = sde_kms->dev;
  1883. if (!dev)
  1884. return;
  1885. priv = dev->dev_private;
  1886. if (!priv)
  1887. return;
  1888. if (sde_kms->genpd_init) {
  1889. sde_kms->genpd_init = false;
  1890. pm_genpd_remove(&sde_kms->genpd);
  1891. of_genpd_del_provider(pdev->dev.of_node);
  1892. }
  1893. vm_ops = sde_vm_get_ops(sde_kms);
  1894. if (vm_ops && vm_ops->vm_deinit)
  1895. vm_ops->vm_deinit(sde_kms, vm_ops);
  1896. if (sde_kms->hw_intr)
  1897. sde_hw_intr_destroy(sde_kms->hw_intr);
  1898. sde_kms->hw_intr = NULL;
  1899. if (sde_kms->power_event)
  1900. sde_power_handle_unregister_event(
  1901. &priv->phandle, sde_kms->power_event);
  1902. _sde_kms_release_displays(sde_kms);
  1903. _sde_kms_unmap_all_splash_regions(sde_kms);
  1904. if (sde_kms->catalog) {
  1905. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1906. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1907. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1908. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1909. }
  1910. }
  1911. if (sde_kms->rm_init)
  1912. sde_rm_destroy(&sde_kms->rm);
  1913. sde_kms->rm_init = false;
  1914. if (sde_kms->catalog)
  1915. sde_hw_catalog_deinit(sde_kms->catalog);
  1916. sde_kms->catalog = NULL;
  1917. if (sde_kms->sid)
  1918. msm_iounmap(pdev, sde_kms->sid);
  1919. sde_kms->sid = NULL;
  1920. if (sde_kms->reg_dma)
  1921. msm_iounmap(pdev, sde_kms->reg_dma);
  1922. sde_kms->reg_dma = NULL;
  1923. if (sde_kms->vbif[VBIF_NRT])
  1924. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1925. sde_kms->vbif[VBIF_NRT] = NULL;
  1926. if (sde_kms->vbif[VBIF_RT])
  1927. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1928. sde_kms->vbif[VBIF_RT] = NULL;
  1929. if (sde_kms->mmio)
  1930. msm_iounmap(pdev, sde_kms->mmio);
  1931. sde_kms->mmio = NULL;
  1932. sde_reg_dma_deinit();
  1933. _sde_kms_mmu_destroy(sde_kms);
  1934. }
  1935. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1936. {
  1937. int i;
  1938. if (!sde_kms)
  1939. return -EINVAL;
  1940. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1941. struct msm_mmu *mmu;
  1942. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1943. if (!aspace)
  1944. continue;
  1945. mmu = sde_kms->aspace[i]->mmu;
  1946. if (secure_only &&
  1947. !aspace->mmu->funcs->is_domain_secure(mmu))
  1948. continue;
  1949. /* cleanup aspace before detaching */
  1950. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1951. SDE_DEBUG("Detaching domain:%d\n", i);
  1952. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1953. ARRAY_SIZE(iommu_ports));
  1954. aspace->domain_attached = false;
  1955. }
  1956. return 0;
  1957. }
  1958. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1959. {
  1960. int i;
  1961. if (!sde_kms)
  1962. return -EINVAL;
  1963. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1964. struct msm_mmu *mmu;
  1965. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1966. if (!aspace)
  1967. continue;
  1968. mmu = sde_kms->aspace[i]->mmu;
  1969. if (secure_only &&
  1970. !aspace->mmu->funcs->is_domain_secure(mmu))
  1971. continue;
  1972. SDE_DEBUG("Attaching domain:%d\n", i);
  1973. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1974. ARRAY_SIZE(iommu_ports));
  1975. aspace->domain_attached = true;
  1976. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1977. }
  1978. return 0;
  1979. }
  1980. static void sde_kms_destroy(struct msm_kms *kms)
  1981. {
  1982. struct sde_kms *sde_kms;
  1983. struct drm_device *dev;
  1984. if (!kms) {
  1985. SDE_ERROR("invalid kms\n");
  1986. return;
  1987. }
  1988. sde_kms = to_sde_kms(kms);
  1989. dev = sde_kms->dev;
  1990. if (!dev || !dev->dev) {
  1991. SDE_ERROR("invalid device\n");
  1992. return;
  1993. }
  1994. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1995. kfree(sde_kms);
  1996. }
  1997. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  1998. {
  1999. struct drm_crtc_state *crtc_state = NULL;
  2000. struct sde_crtc_state *c_state;
  2001. if (!state || !crtc) {
  2002. SDE_ERROR("invalid params\n");
  2003. return;
  2004. }
  2005. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2006. c_state = to_sde_crtc_state(crtc_state);
  2007. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2008. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2009. }
  2010. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2011. struct drm_encoder *enc, struct drm_atomic_state *state)
  2012. {
  2013. struct drm_connector *conn = NULL;
  2014. struct drm_connector *tmp_conn = NULL;
  2015. struct drm_connector_list_iter conn_iter;
  2016. struct drm_crtc_state *crtc_state = NULL;
  2017. struct drm_connector_state *conn_state = NULL;
  2018. int ret = 0;
  2019. drm_connector_list_iter_begin(dev, &conn_iter);
  2020. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2021. if (enc == tmp_conn->state->best_encoder) {
  2022. conn = tmp_conn;
  2023. break;
  2024. }
  2025. }
  2026. drm_connector_list_iter_end(&conn_iter);
  2027. if (!conn || !enc->crtc) {
  2028. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2029. return -EINVAL;
  2030. }
  2031. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2032. if (IS_ERR(crtc_state)) {
  2033. ret = PTR_ERR(crtc_state);
  2034. SDE_ERROR("error %d getting crtc %d state\n",
  2035. ret, DRMID(enc->crtc));
  2036. return ret;
  2037. }
  2038. conn_state = drm_atomic_get_connector_state(state, conn);
  2039. if (IS_ERR(conn_state)) {
  2040. ret = PTR_ERR(conn_state);
  2041. SDE_ERROR("error %d getting connector %d state\n",
  2042. ret, DRMID(conn));
  2043. return ret;
  2044. }
  2045. crtc_state->active = true;
  2046. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2047. if (ret)
  2048. SDE_ERROR("error %d setting the crtc\n", ret);
  2049. return ret;
  2050. }
  2051. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2052. struct drm_atomic_state *state)
  2053. {
  2054. struct drm_plane_state *plane_state;
  2055. int ret = 0;
  2056. plane_state = drm_atomic_get_plane_state(state, plane);
  2057. if (IS_ERR(plane_state)) {
  2058. ret = PTR_ERR(plane_state);
  2059. SDE_ERROR("error %d getting plane %d state\n",
  2060. ret, plane->base.id);
  2061. return;
  2062. }
  2063. plane->old_fb = plane->fb;
  2064. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2065. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2066. if (ret != 0)
  2067. SDE_ERROR("error %d disabling plane %d\n", ret,
  2068. plane->base.id);
  2069. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2070. }
  2071. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2072. struct drm_atomic_state *state)
  2073. {
  2074. struct drm_device *dev = sde_kms->dev;
  2075. struct drm_framebuffer *fb, *tfb;
  2076. struct list_head fbs;
  2077. struct drm_plane *plane;
  2078. struct drm_crtc *crtc = NULL;
  2079. unsigned int crtc_mask = 0;
  2080. int ret = 0;
  2081. INIT_LIST_HEAD(&fbs);
  2082. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2083. if (drm_framebuffer_read_refcount(fb) > 1) {
  2084. list_move_tail(&fb->filp_head, &fbs);
  2085. drm_for_each_plane(plane, dev) {
  2086. if (plane->state && plane->state->fb == fb) {
  2087. if (plane->state->crtc)
  2088. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2089. _sde_kms_plane_force_remove(plane, state);
  2090. }
  2091. }
  2092. } else {
  2093. list_del_init(&fb->filp_head);
  2094. drm_framebuffer_put(fb);
  2095. }
  2096. }
  2097. if (list_empty(&fbs)) {
  2098. SDE_DEBUG("skip commit as no fb(s)\n");
  2099. return 0;
  2100. }
  2101. drm_for_each_crtc(crtc, dev) {
  2102. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2103. struct drm_encoder *drm_enc;
  2104. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2105. crtc->state->encoder_mask) {
  2106. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2107. if (ret)
  2108. goto error;
  2109. }
  2110. sde_kms_helper_clear_dim_layers(state, crtc);
  2111. }
  2112. }
  2113. SDE_EVT32(state, crtc_mask);
  2114. SDE_DEBUG("null commit after removing all the pipes\n");
  2115. ret = drm_atomic_commit(state);
  2116. error:
  2117. if (ret) {
  2118. /*
  2119. * move the fbs back to original list, so it would be
  2120. * handled during drm_release
  2121. */
  2122. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2123. list_move_tail(&fb->filp_head, &file->fbs);
  2124. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2125. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2126. else
  2127. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2128. goto end;
  2129. }
  2130. while (!list_empty(&fbs)) {
  2131. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2132. list_del_init(&fb->filp_head);
  2133. drm_framebuffer_put(fb);
  2134. }
  2135. end:
  2136. return ret;
  2137. }
  2138. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2139. {
  2140. struct sde_kms *sde_kms = to_sde_kms(kms);
  2141. struct drm_device *dev = sde_kms->dev;
  2142. struct msm_drm_private *priv = dev->dev_private;
  2143. unsigned int i;
  2144. struct drm_atomic_state *state = NULL;
  2145. struct drm_modeset_acquire_ctx ctx;
  2146. int ret = 0;
  2147. /* cancel pending flip event */
  2148. for (i = 0; i < priv->num_crtcs; i++)
  2149. sde_crtc_complete_flip(priv->crtcs[i], file);
  2150. drm_modeset_acquire_init(&ctx, 0);
  2151. retry:
  2152. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2153. if (ret == -EDEADLK) {
  2154. drm_modeset_backoff(&ctx);
  2155. goto retry;
  2156. } else if (WARN_ON(ret)) {
  2157. goto end;
  2158. }
  2159. state = drm_atomic_state_alloc(dev);
  2160. if (!state) {
  2161. ret = -ENOMEM;
  2162. goto end;
  2163. }
  2164. state->acquire_ctx = &ctx;
  2165. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2166. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2167. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2168. break;
  2169. drm_atomic_state_clear(state);
  2170. drm_modeset_backoff(&ctx);
  2171. }
  2172. end:
  2173. if (state)
  2174. drm_atomic_state_put(state);
  2175. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2176. drm_modeset_drop_locks(&ctx);
  2177. drm_modeset_acquire_fini(&ctx);
  2178. }
  2179. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2180. struct drm_atomic_state *state)
  2181. {
  2182. struct drm_device *dev = sde_kms->dev;
  2183. struct drm_plane *plane;
  2184. struct drm_plane_state *plane_state;
  2185. struct drm_crtc *crtc;
  2186. struct drm_crtc_state *crtc_state;
  2187. struct drm_connector *conn;
  2188. struct drm_connector_state *conn_state;
  2189. struct drm_connector_list_iter conn_iter;
  2190. int ret = 0;
  2191. drm_for_each_plane(plane, dev) {
  2192. plane_state = drm_atomic_get_plane_state(state, plane);
  2193. if (IS_ERR(plane_state)) {
  2194. ret = PTR_ERR(plane_state);
  2195. SDE_ERROR("error %d getting plane %d state\n",
  2196. ret, DRMID(plane));
  2197. return ret;
  2198. }
  2199. ret = sde_plane_helper_reset_custom_properties(plane,
  2200. plane_state);
  2201. if (ret) {
  2202. SDE_ERROR("error %d resetting plane props %d\n",
  2203. ret, DRMID(plane));
  2204. return ret;
  2205. }
  2206. }
  2207. drm_for_each_crtc(crtc, dev) {
  2208. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2209. if (IS_ERR(crtc_state)) {
  2210. ret = PTR_ERR(crtc_state);
  2211. SDE_ERROR("error %d getting crtc %d state\n",
  2212. ret, DRMID(crtc));
  2213. return ret;
  2214. }
  2215. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2216. if (ret) {
  2217. SDE_ERROR("error %d resetting crtc props %d\n",
  2218. ret, DRMID(crtc));
  2219. return ret;
  2220. }
  2221. }
  2222. drm_connector_list_iter_begin(dev, &conn_iter);
  2223. drm_for_each_connector_iter(conn, &conn_iter) {
  2224. conn_state = drm_atomic_get_connector_state(state, conn);
  2225. if (IS_ERR(conn_state)) {
  2226. ret = PTR_ERR(conn_state);
  2227. SDE_ERROR("error %d getting connector %d state\n",
  2228. ret, DRMID(conn));
  2229. return ret;
  2230. }
  2231. ret = sde_connector_helper_reset_custom_properties(conn,
  2232. conn_state);
  2233. if (ret) {
  2234. SDE_ERROR("error %d resetting connector props %d\n",
  2235. ret, DRMID(conn));
  2236. return ret;
  2237. }
  2238. }
  2239. drm_connector_list_iter_end(&conn_iter);
  2240. return ret;
  2241. }
  2242. static void sde_kms_lastclose(struct msm_kms *kms)
  2243. {
  2244. struct sde_kms *sde_kms;
  2245. struct drm_device *dev;
  2246. struct drm_atomic_state *state;
  2247. struct drm_modeset_acquire_ctx ctx;
  2248. int ret;
  2249. if (!kms) {
  2250. SDE_ERROR("invalid argument\n");
  2251. return;
  2252. }
  2253. sde_kms = to_sde_kms(kms);
  2254. dev = sde_kms->dev;
  2255. drm_modeset_acquire_init(&ctx, 0);
  2256. state = drm_atomic_state_alloc(dev);
  2257. if (!state) {
  2258. ret = -ENOMEM;
  2259. goto out_ctx;
  2260. }
  2261. state->acquire_ctx = &ctx;
  2262. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2263. retry:
  2264. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2265. if (ret)
  2266. goto out_state;
  2267. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2268. if (ret)
  2269. goto out_state;
  2270. ret = drm_atomic_commit(state);
  2271. out_state:
  2272. if (ret == -EDEADLK)
  2273. goto backoff;
  2274. drm_atomic_state_put(state);
  2275. out_ctx:
  2276. drm_modeset_drop_locks(&ctx);
  2277. drm_modeset_acquire_fini(&ctx);
  2278. if (ret)
  2279. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2280. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2281. return;
  2282. backoff:
  2283. drm_atomic_state_clear(state);
  2284. drm_modeset_backoff(&ctx);
  2285. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2286. goto retry;
  2287. }
  2288. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2289. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2290. {
  2291. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2292. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2293. struct drm_encoder *encoder;
  2294. struct drm_connector *connector;
  2295. struct drm_connector_state *new_connstate;
  2296. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2297. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2298. struct sde_connector *sde_conn;
  2299. struct dsi_display *dsi_display;
  2300. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2301. uint32_t crtc_encoder_cnt = 0;
  2302. enum sde_crtc_idle_pc_state idle_pc_state;
  2303. int rc = 0;
  2304. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2305. struct sde_crtc_state *new_state = NULL;
  2306. if (!new_cstate->active && !old_cstate->active)
  2307. continue;
  2308. new_state = to_sde_crtc_state(new_cstate);
  2309. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2310. active_crtc = crtc;
  2311. active_cstate = new_cstate;
  2312. commit_crtc_cnt++;
  2313. }
  2314. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2315. if (!crtc->state->active)
  2316. continue;
  2317. global_crtc_cnt++;
  2318. global_active_crtc = crtc;
  2319. }
  2320. if (active_crtc) {
  2321. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2322. crtc_encoder_cnt++;
  2323. }
  2324. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2325. int conn_mask = active_cstate->connector_mask;
  2326. if (drm_connector_mask(connector) & conn_mask) {
  2327. sde_conn = to_sde_connector(connector);
  2328. dsi_display = (struct dsi_display *) sde_conn->display;
  2329. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2330. dsi_display->trusted_vm_env);
  2331. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2332. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2333. dsi_display->type, dsi_display->trusted_vm_env);
  2334. break;
  2335. }
  2336. }
  2337. /* Check for single crtc commits only on valid VM requests */
  2338. if (active_crtc && global_active_crtc &&
  2339. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2340. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2341. active_crtc != global_active_crtc)) {
  2342. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2343. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2344. DRMID(active_crtc), DRMID(global_active_crtc));
  2345. return -E2BIG;
  2346. } else if ((vm_req == VM_REQ_RELEASE) &&
  2347. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2348. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2349. /*
  2350. * disable idle-pc before releasing the HW
  2351. * allow only specified number of encoders on a given crtc
  2352. */
  2353. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2354. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2355. return -EINVAL;
  2356. }
  2357. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2358. rc = vm_ops->vm_acquire(sde_kms);
  2359. if (rc) {
  2360. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2361. return rc;
  2362. }
  2363. if (vm_ops->vm_resource_init)
  2364. rc = vm_ops->vm_resource_init(sde_kms, state);
  2365. }
  2366. return rc;
  2367. }
  2368. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2369. struct drm_atomic_state *state)
  2370. {
  2371. struct sde_kms *sde_kms;
  2372. struct drm_crtc *crtc;
  2373. struct drm_crtc_state *new_cstate, *old_cstate;
  2374. struct sde_vm_ops *vm_ops;
  2375. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2376. int i, rc = 0;
  2377. bool vm_req_active = false, prev_vm_req = false;
  2378. bool vm_owns_hw;
  2379. if (!kms || !state)
  2380. return -EINVAL;
  2381. sde_kms = to_sde_kms(kms);
  2382. vm_ops = sde_vm_get_ops(sde_kms);
  2383. if (!vm_ops)
  2384. return 0;
  2385. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2386. return -EINVAL;
  2387. drm_for_each_crtc(crtc, state->dev) {
  2388. if (crtc->state && (sde_crtc_get_property(to_sde_crtc_state(crtc->state),
  2389. CRTC_PROP_VM_REQ_STATE) == VM_REQ_RELEASE)) {
  2390. prev_vm_req = true;
  2391. break;
  2392. }
  2393. }
  2394. /* check for an active vm request */
  2395. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2396. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2397. if (!new_cstate->active && !old_cstate->active)
  2398. continue;
  2399. new_state = to_sde_crtc_state(new_cstate);
  2400. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2401. old_state = to_sde_crtc_state(old_cstate);
  2402. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2403. /*
  2404. * VM request should be validated in the following usecases
  2405. * - There is a vm request(other than VM_REQ_NONE) on current/prev crtc state.
  2406. * - Previously, vm transition has taken place on one of the crtc's.
  2407. */
  2408. if (old_vm_req || new_vm_req || prev_vm_req) {
  2409. if (!vm_req_active) {
  2410. sde_vm_lock(sde_kms);
  2411. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2412. }
  2413. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2414. if (rc) {
  2415. SDE_ERROR(
  2416. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2417. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2418. sde_vm_unlock(sde_kms);
  2419. vm_req_active = false;
  2420. break;
  2421. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2422. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2423. if (!vm_req_active)
  2424. sde_vm_unlock(sde_kms);
  2425. } else {
  2426. vm_req_active = true;
  2427. }
  2428. }
  2429. }
  2430. /* validate active requests and perform acquire if necessary */
  2431. if (vm_req_active) {
  2432. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2433. sde_vm_unlock(sde_kms);
  2434. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2435. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2436. vm_req_active ? vm_owns_hw : -1, rc);
  2437. }
  2438. return rc;
  2439. }
  2440. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2441. struct drm_atomic_state *state)
  2442. {
  2443. struct sde_kms *sde_kms;
  2444. struct drm_device *dev;
  2445. struct drm_crtc *crtc;
  2446. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2447. struct drm_crtc_state *crtc_state;
  2448. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2449. bool sec_session = false, global_sec_session = false;
  2450. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2451. int i;
  2452. if (!kms || !state) {
  2453. return -EINVAL;
  2454. SDE_ERROR("invalid arguments\n");
  2455. }
  2456. sde_kms = to_sde_kms(kms);
  2457. dev = sde_kms->dev;
  2458. /* iterate state object for active secure/non-secure crtc */
  2459. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2460. if (!crtc_state->active)
  2461. continue;
  2462. active_crtc_cnt++;
  2463. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2464. &fb_sec, &fb_sec_dir);
  2465. if (fb_sec_dir)
  2466. sec_session = true;
  2467. cur_crtc = crtc;
  2468. }
  2469. /* iterate global list for active and secure/non-secure crtc */
  2470. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2471. if (!crtc->state->active)
  2472. continue;
  2473. global_active_crtc_cnt++;
  2474. /* update only when crtc is not the same as current crtc */
  2475. if (crtc != cur_crtc) {
  2476. fb_ns = fb_sec = fb_sec_dir = 0;
  2477. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2478. &fb_sec, &fb_sec_dir);
  2479. if (fb_sec_dir)
  2480. global_sec_session = true;
  2481. global_crtc = crtc;
  2482. }
  2483. }
  2484. if (!global_sec_session && !sec_session)
  2485. return 0;
  2486. /*
  2487. * - fail crtc commit, if secure-camera/secure-ui session is
  2488. * in-progress in any other display
  2489. * - fail secure-camera/secure-ui crtc commit, if any other display
  2490. * session is in-progress
  2491. */
  2492. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2493. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2494. SDE_ERROR(
  2495. "crtc%d secure check failed global_active:%d active:%d\n",
  2496. cur_crtc ? cur_crtc->base.id : -1,
  2497. global_active_crtc_cnt, active_crtc_cnt);
  2498. return -EPERM;
  2499. /*
  2500. * As only one crtc is allowed during secure session, the crtc
  2501. * in this commit should match with the global crtc
  2502. */
  2503. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2504. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2505. cur_crtc->base.id, sec_session,
  2506. global_crtc->base.id, global_sec_session);
  2507. return -EPERM;
  2508. }
  2509. return 0;
  2510. }
  2511. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2512. struct drm_atomic_state *state)
  2513. {
  2514. struct drm_crtc *crtc;
  2515. struct drm_crtc_state *new_cstate;
  2516. struct sde_crtc_state *cstate;
  2517. struct sde_vm_ops *vm_ops;
  2518. enum sde_crtc_vm_req vm_req;
  2519. struct sde_kms *sde_kms = to_sde_kms(kms);
  2520. vm_ops = sde_vm_get_ops(sde_kms);
  2521. if (!vm_ops)
  2522. return;
  2523. crtc = sde_kms_vm_get_vm_crtc(state);
  2524. if (!crtc)
  2525. return;
  2526. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2527. cstate = to_sde_crtc_state(new_cstate);
  2528. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2529. if (vm_req != VM_REQ_ACQUIRE)
  2530. return;
  2531. sde_vm_lock(sde_kms);
  2532. if (vm_ops->vm_acquire_fail_handler)
  2533. vm_ops->vm_acquire_fail_handler(sde_kms);
  2534. sde_vm_unlock(sde_kms);
  2535. }
  2536. static int sde_kms_atomic_check(struct msm_kms *kms,
  2537. struct drm_atomic_state *state)
  2538. {
  2539. struct sde_kms *sde_kms;
  2540. struct drm_device *dev;
  2541. int ret;
  2542. if (!kms || !state)
  2543. return -EINVAL;
  2544. sde_kms = to_sde_kms(kms);
  2545. dev = sde_kms->dev;
  2546. SDE_ATRACE_BEGIN("atomic_check");
  2547. if (sde_kms_is_suspend_blocked(dev)) {
  2548. SDE_DEBUG("suspended, skip atomic_check\n");
  2549. ret = -EBUSY;
  2550. goto end;
  2551. }
  2552. ret = sde_kms_check_vm_request(kms, state);
  2553. if (ret) {
  2554. SDE_ERROR("vm switch request checks failed\n");
  2555. goto end;
  2556. }
  2557. ret = drm_atomic_helper_check(dev, state);
  2558. if (ret)
  2559. goto vm_clean_up;
  2560. /*
  2561. * Check if any secure transition(moving CRTC between secure and
  2562. * non-secure state and vice-versa) is allowed or not. when moving
  2563. * to secure state, planes with fb_mode set to dir_translated only can
  2564. * be staged on the CRTC, and only one CRTC can be active during
  2565. * Secure state
  2566. */
  2567. ret = sde_kms_check_secure_transition(kms, state);
  2568. if (ret)
  2569. goto vm_clean_up;
  2570. goto end;
  2571. vm_clean_up:
  2572. sde_kms_vm_res_release(kms, state);
  2573. end:
  2574. SDE_ATRACE_END("atomic_check");
  2575. return ret;
  2576. }
  2577. static struct msm_gem_address_space*
  2578. _sde_kms_get_address_space(struct msm_kms *kms,
  2579. unsigned int domain)
  2580. {
  2581. struct sde_kms *sde_kms;
  2582. if (!kms) {
  2583. SDE_ERROR("invalid kms\n");
  2584. return NULL;
  2585. }
  2586. sde_kms = to_sde_kms(kms);
  2587. if (!sde_kms) {
  2588. SDE_ERROR("invalid sde_kms\n");
  2589. return NULL;
  2590. }
  2591. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2592. return NULL;
  2593. return (sde_kms->aspace[domain] &&
  2594. sde_kms->aspace[domain]->domain_attached) ?
  2595. sde_kms->aspace[domain] : NULL;
  2596. }
  2597. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2598. unsigned int domain)
  2599. {
  2600. struct sde_kms *sde_kms;
  2601. struct msm_gem_address_space *aspace;
  2602. if (!kms) {
  2603. SDE_ERROR("invalid kms\n");
  2604. return NULL;
  2605. }
  2606. sde_kms = to_sde_kms(kms);
  2607. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2608. SDE_ERROR("invalid params\n");
  2609. return NULL;
  2610. }
  2611. aspace = _sde_kms_get_address_space(kms, domain);
  2612. return (aspace && aspace->domain_attached) ?
  2613. msm_gem_get_aspace_device(aspace) : NULL;
  2614. }
  2615. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2616. {
  2617. struct drm_device *dev = NULL;
  2618. struct sde_kms *sde_kms = NULL;
  2619. struct drm_connector *connector = NULL;
  2620. struct drm_connector_list_iter conn_iter;
  2621. struct sde_connector *sde_conn = NULL;
  2622. if (!kms) {
  2623. SDE_ERROR("invalid kms\n");
  2624. return;
  2625. }
  2626. sde_kms = to_sde_kms(kms);
  2627. dev = sde_kms->dev;
  2628. if (!dev) {
  2629. SDE_ERROR("invalid device\n");
  2630. return;
  2631. }
  2632. if (!dev->mode_config.poll_enabled)
  2633. return;
  2634. mutex_lock(&dev->mode_config.mutex);
  2635. drm_connector_list_iter_begin(dev, &conn_iter);
  2636. drm_for_each_connector_iter(connector, &conn_iter) {
  2637. /* Only handle HPD capable connectors. */
  2638. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2639. continue;
  2640. sde_conn = to_sde_connector(connector);
  2641. if (sde_conn->ops.post_open)
  2642. sde_conn->ops.post_open(&sde_conn->base,
  2643. sde_conn->display);
  2644. }
  2645. drm_connector_list_iter_end(&conn_iter);
  2646. mutex_unlock(&dev->mode_config.mutex);
  2647. }
  2648. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2649. struct sde_splash_display *splash_display,
  2650. struct drm_crtc *crtc)
  2651. {
  2652. struct msm_drm_private *priv;
  2653. struct drm_plane *plane;
  2654. struct sde_splash_mem *splash;
  2655. struct sde_splash_mem *demura;
  2656. struct sde_plane_state *pstate;
  2657. struct sde_sspp_index_info *pipe_info;
  2658. enum sde_sspp pipe_id;
  2659. bool is_virtual;
  2660. int i;
  2661. if (!sde_kms || !splash_display || !crtc) {
  2662. SDE_ERROR("invalid input args\n");
  2663. return -EINVAL;
  2664. }
  2665. priv = sde_kms->dev->dev_private;
  2666. pipe_info = &splash_display->pipe_info;
  2667. splash = splash_display->splash;
  2668. demura = splash_display->demura;
  2669. for (i = 0; i < priv->num_planes; i++) {
  2670. plane = priv->planes[i];
  2671. pipe_id = sde_plane_pipe(plane);
  2672. is_virtual = is_sde_plane_virtual(plane);
  2673. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2674. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2675. if (splash && sde_plane_validate_src_addr(plane,
  2676. splash->splash_buf_base,
  2677. splash->splash_buf_size)) {
  2678. if (!demura || sde_plane_validate_src_addr(
  2679. plane, demura->splash_buf_base,
  2680. demura->splash_buf_size)) {
  2681. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2682. pipe_id, DRMID(crtc));
  2683. continue;
  2684. }
  2685. }
  2686. plane->state->crtc = crtc;
  2687. crtc->state->plane_mask |= drm_plane_mask(plane);
  2688. pstate = to_sde_plane_state(plane->state);
  2689. pstate->cont_splash_populated = true;
  2690. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2691. DRMID(crtc), DRMID(plane), is_virtual);
  2692. }
  2693. }
  2694. return 0;
  2695. }
  2696. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2697. struct dsi_display *dsi_display)
  2698. {
  2699. void *display;
  2700. struct drm_encoder *encoder = NULL;
  2701. struct msm_display_info info;
  2702. struct drm_device *dev;
  2703. struct sde_kms *sde_kms;
  2704. struct drm_connector_list_iter conn_iter;
  2705. struct drm_connector *connector = NULL;
  2706. struct sde_connector *sde_conn = NULL;
  2707. int rc = 0;
  2708. sde_kms = to_sde_kms(kms);
  2709. dev = sde_kms->dev;
  2710. display = dsi_display;
  2711. if (dsi_display) {
  2712. if (dsi_display->bridge->base.encoder) {
  2713. encoder = dsi_display->bridge->base.encoder;
  2714. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2715. }
  2716. memset(&info, 0x0, sizeof(info));
  2717. rc = dsi_display_get_info(NULL, &info, display);
  2718. if (rc) {
  2719. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2720. __func__, rc);
  2721. encoder = NULL;
  2722. }
  2723. }
  2724. drm_connector_list_iter_begin(dev, &conn_iter);
  2725. drm_for_each_connector_iter(connector, &conn_iter) {
  2726. struct drm_encoder *c_encoder;
  2727. drm_connector_for_each_possible_encoder(connector,
  2728. c_encoder)
  2729. break;
  2730. if (!c_encoder) {
  2731. SDE_ERROR("c_encoder not found\n");
  2732. return -EINVAL;
  2733. }
  2734. /**
  2735. * Inform cont_splash is disabled to each interface/connector.
  2736. * This is currently supported for DSI interface.
  2737. */
  2738. sde_conn = to_sde_connector(connector);
  2739. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2740. if (!dsi_display || !encoder) {
  2741. sde_conn->ops.cont_splash_res_disable
  2742. (sde_conn->display);
  2743. } else if (c_encoder->base.id == encoder->base.id) {
  2744. /**
  2745. * This handles dual DSI
  2746. * configuration where one DSI
  2747. * interface has cont_splash
  2748. * enabled and the other doesn't.
  2749. */
  2750. sde_conn->ops.cont_splash_res_disable
  2751. (sde_conn->display);
  2752. break;
  2753. }
  2754. }
  2755. }
  2756. drm_connector_list_iter_end(&conn_iter);
  2757. return 0;
  2758. }
  2759. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2760. {
  2761. int i;
  2762. void *display;
  2763. struct dsi_display *dsi_display;
  2764. struct drm_encoder *encoder;
  2765. if (!sde_kms)
  2766. return -EINVAL;
  2767. if (!sde_in_trusted_vm(sde_kms))
  2768. return 0;
  2769. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2770. display = sde_kms->dsi_displays[i];
  2771. dsi_display = (struct dsi_display *)display;
  2772. if (!dsi_display->bridge->base.encoder) {
  2773. SDE_ERROR("no encoder on dsi display:%d", i);
  2774. return -EINVAL;
  2775. }
  2776. encoder = dsi_display->bridge->base.encoder;
  2777. encoder->possible_crtcs = 1 << i;
  2778. SDE_DEBUG(
  2779. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2780. encoder->index, encoder->base.id,
  2781. encoder->name, encoder->possible_crtcs);
  2782. }
  2783. return 0;
  2784. }
  2785. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2786. struct sde_kms *sde_kms, struct drm_connector *connector,
  2787. struct drm_atomic_state *state)
  2788. {
  2789. struct drm_display_mode *mode, *cur_mode = NULL;
  2790. struct drm_crtc *crtc;
  2791. struct drm_crtc_state *new_cstate, *old_cstate;
  2792. u32 i = 0;
  2793. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2794. list_for_each_entry(mode, &connector->modes, head) {
  2795. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2796. cur_mode = mode;
  2797. break;
  2798. }
  2799. }
  2800. } else if (state) {
  2801. /* get the mode from first atomic_check phase for trusted_vm*/
  2802. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2803. new_cstate, i) {
  2804. if (!new_cstate->active && !old_cstate->active)
  2805. continue;
  2806. list_for_each_entry(mode, &connector->modes, head) {
  2807. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2808. cur_mode = mode;
  2809. break;
  2810. }
  2811. }
  2812. }
  2813. }
  2814. return cur_mode;
  2815. }
  2816. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2817. struct drm_atomic_state *state)
  2818. {
  2819. void *display;
  2820. struct dsi_display *dsi_display;
  2821. struct msm_display_info info;
  2822. struct drm_encoder *encoder = NULL;
  2823. struct drm_crtc *crtc = NULL;
  2824. int i, rc = 0;
  2825. struct drm_display_mode *drm_mode = NULL;
  2826. struct drm_device *dev;
  2827. struct msm_drm_private *priv;
  2828. struct sde_kms *sde_kms;
  2829. struct drm_connector_list_iter conn_iter;
  2830. struct drm_connector *connector = NULL;
  2831. struct sde_connector *sde_conn = NULL;
  2832. struct sde_splash_display *splash_display;
  2833. if (!kms) {
  2834. SDE_ERROR("invalid kms\n");
  2835. return -EINVAL;
  2836. }
  2837. sde_kms = to_sde_kms(kms);
  2838. dev = sde_kms->dev;
  2839. if (!dev) {
  2840. SDE_ERROR("invalid device\n");
  2841. return -EINVAL;
  2842. }
  2843. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2844. if (rc) {
  2845. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2846. return -EINVAL;
  2847. }
  2848. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2849. && (!sde_kms->splash_data.num_splash_regions)) ||
  2850. !sde_kms->splash_data.num_splash_displays) {
  2851. DRM_INFO("cont_splash feature not enabled\n");
  2852. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2853. return rc;
  2854. }
  2855. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2856. sde_kms->splash_data.num_splash_displays,
  2857. sde_kms->dsi_display_count);
  2858. /* dsi */
  2859. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2860. struct sde_crtc_state *cstate;
  2861. struct sde_connector_state *conn_state;
  2862. display = sde_kms->dsi_displays[i];
  2863. dsi_display = (struct dsi_display *)display;
  2864. splash_display = &sde_kms->splash_data.splash_display[i];
  2865. if (!splash_display->cont_splash_enabled) {
  2866. SDE_DEBUG("display->name = %s splash not enabled\n",
  2867. dsi_display->name);
  2868. sde_kms_inform_cont_splash_res_disable(kms,
  2869. dsi_display);
  2870. continue;
  2871. }
  2872. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2873. if (dsi_display->bridge->base.encoder) {
  2874. encoder = dsi_display->bridge->base.encoder;
  2875. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2876. }
  2877. memset(&info, 0x0, sizeof(info));
  2878. rc = dsi_display_get_info(NULL, &info, display);
  2879. if (rc) {
  2880. SDE_ERROR("dsi get_info %d failed\n", i);
  2881. encoder = NULL;
  2882. continue;
  2883. }
  2884. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2885. ((info.is_connected) ? "true" : "false"),
  2886. info.display_type);
  2887. if (!encoder) {
  2888. SDE_ERROR("encoder not initialized\n");
  2889. return -EINVAL;
  2890. }
  2891. priv = sde_kms->dev->dev_private;
  2892. encoder->crtc = priv->crtcs[i];
  2893. crtc = encoder->crtc;
  2894. splash_display->encoder = encoder;
  2895. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2896. i, crtc->index, crtc->base.id, encoder->index,
  2897. encoder->base.id);
  2898. mutex_lock(&dev->mode_config.mutex);
  2899. drm_connector_list_iter_begin(dev, &conn_iter);
  2900. drm_for_each_connector_iter(connector, &conn_iter) {
  2901. struct drm_encoder *c_encoder;
  2902. drm_connector_for_each_possible_encoder(connector,
  2903. c_encoder)
  2904. break;
  2905. if (!c_encoder) {
  2906. SDE_ERROR("c_encoder not found\n");
  2907. mutex_unlock(&dev->mode_config.mutex);
  2908. return -EINVAL;
  2909. }
  2910. /**
  2911. * SDE_KMS doesn't attach more than one encoder to
  2912. * a DSI connector. So it is safe to check only with
  2913. * the first encoder entry. Revisit this logic if we
  2914. * ever have to support continuous splash for
  2915. * external displays in MST configuration.
  2916. */
  2917. if (c_encoder->base.id == encoder->base.id)
  2918. break;
  2919. }
  2920. drm_connector_list_iter_end(&conn_iter);
  2921. if (!connector) {
  2922. SDE_ERROR("connector not initialized\n");
  2923. mutex_unlock(&dev->mode_config.mutex);
  2924. return -EINVAL;
  2925. }
  2926. mutex_unlock(&dev->mode_config.mutex);
  2927. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2928. crtc->state->connector_mask = drm_connector_mask(connector);
  2929. connector->state->crtc = crtc;
  2930. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2931. if (!drm_mode) {
  2932. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2933. sde_kms->splash_data.type);
  2934. return -EINVAL;
  2935. }
  2936. SDE_DEBUG(
  2937. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2938. drm_mode->name, drm_mode->type,
  2939. drm_mode->flags, sde_kms->splash_data.type);
  2940. /* Update CRTC drm structure */
  2941. crtc->state->active = true;
  2942. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2943. if (rc) {
  2944. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2945. return rc;
  2946. }
  2947. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2948. drm_mode_copy(&crtc->mode, drm_mode);
  2949. cstate = to_sde_crtc_state(crtc->state);
  2950. cstate->cont_splash_populated = true;
  2951. /* Update encoder structure */
  2952. sde_encoder_update_caps_for_cont_splash(encoder,
  2953. splash_display, true);
  2954. sde_crtc_update_cont_splash_settings(crtc);
  2955. sde_conn = to_sde_connector(connector);
  2956. if (sde_conn && sde_conn->ops.cont_splash_config)
  2957. sde_conn->ops.cont_splash_config(sde_conn->display);
  2958. conn_state = to_sde_connector_state(connector->state);
  2959. conn_state->cont_splash_populated = true;
  2960. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2961. splash_display, crtc);
  2962. if (rc) {
  2963. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2964. return rc;
  2965. }
  2966. }
  2967. return rc;
  2968. }
  2969. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2970. {
  2971. struct sde_kms *sde_kms;
  2972. if (!kms) {
  2973. SDE_ERROR("invalid kms\n");
  2974. return false;
  2975. }
  2976. sde_kms = to_sde_kms(kms);
  2977. return sde_kms->splash_data.num_splash_displays;
  2978. }
  2979. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2980. const struct drm_display_mode *mode,
  2981. const struct msm_resource_caps_info *res, u32 *num_lm)
  2982. {
  2983. struct sde_kms *sde_kms;
  2984. s64 mode_clock_hz = 0;
  2985. s64 max_mdp_clock_hz = 0;
  2986. s64 max_lm_width = 0;
  2987. s64 hdisplay_fp = 0;
  2988. s64 htotal_fp = 0;
  2989. s64 vtotal_fp = 0;
  2990. s64 vrefresh_fp = 0;
  2991. s64 mdp_fudge_factor = 0;
  2992. s64 num_lm_fp = 0;
  2993. s64 lm_clk_fp = 0;
  2994. s64 lm_width_fp = 0;
  2995. int rc = 0;
  2996. if (!num_lm) {
  2997. SDE_ERROR("invalid num_lm pointer\n");
  2998. return -EINVAL;
  2999. }
  3000. /* default to 1 layer mixer */
  3001. *num_lm = 1;
  3002. if (!kms || !mode || !res) {
  3003. SDE_ERROR("invalid input args\n");
  3004. return -EINVAL;
  3005. }
  3006. sde_kms = to_sde_kms(kms);
  3007. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  3008. max_lm_width = drm_int2fixp(res->max_mixer_width);
  3009. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  3010. htotal_fp = drm_int2fixp(mode->htotal);
  3011. vtotal_fp = drm_int2fixp(mode->vtotal);
  3012. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  3013. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3014. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3015. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3016. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3017. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3018. if (mode_clock_hz > max_mdp_clock_hz ||
  3019. hdisplay_fp > max_lm_width) {
  3020. *num_lm = 0;
  3021. do {
  3022. *num_lm += 2;
  3023. num_lm_fp = drm_int2fixp(*num_lm);
  3024. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3025. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3026. if (*num_lm > 4) {
  3027. rc = -EINVAL;
  3028. goto error;
  3029. }
  3030. } while (lm_clk_fp > max_mdp_clock_hz ||
  3031. lm_width_fp > max_lm_width);
  3032. mode_clock_hz = lm_clk_fp;
  3033. }
  3034. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3035. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3036. *num_lm, drm_fixp2int(mode_clock_hz),
  3037. sde_kms->perf.max_core_clk_rate);
  3038. return 0;
  3039. error:
  3040. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3041. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3042. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3043. *num_lm, drm_fixp2int(mode_clock_hz),
  3044. sde_kms->perf.max_core_clk_rate);
  3045. return rc;
  3046. }
  3047. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3048. u32 hdisplay, u32 *num_dsc)
  3049. {
  3050. struct sde_kms *sde_kms;
  3051. uint32_t max_dsc_width;
  3052. if (!num_dsc) {
  3053. SDE_ERROR("invalid num_dsc pointer\n");
  3054. return -EINVAL;
  3055. }
  3056. *num_dsc = 0;
  3057. if (!kms || !hdisplay) {
  3058. SDE_ERROR("invalid input args\n");
  3059. return -EINVAL;
  3060. }
  3061. sde_kms = to_sde_kms(kms);
  3062. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3063. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3064. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3065. hdisplay, max_dsc_width,
  3066. *num_dsc);
  3067. return 0;
  3068. }
  3069. static void _sde_kms_null_commit(struct drm_device *dev,
  3070. struct drm_encoder *enc)
  3071. {
  3072. struct drm_modeset_acquire_ctx ctx;
  3073. struct drm_atomic_state *state = NULL;
  3074. int retry_cnt = 0;
  3075. int ret = 0;
  3076. drm_modeset_acquire_init(&ctx, 0);
  3077. retry:
  3078. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3079. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3080. drm_modeset_backoff(&ctx);
  3081. retry_cnt++;
  3082. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3083. goto retry;
  3084. } else if (WARN_ON(ret)) {
  3085. goto end;
  3086. }
  3087. state = drm_atomic_state_alloc(dev);
  3088. if (!state) {
  3089. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3090. goto end;
  3091. }
  3092. state->acquire_ctx = &ctx;
  3093. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3094. if (ret)
  3095. goto end;
  3096. ret = drm_atomic_commit(state);
  3097. if (ret)
  3098. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3099. end:
  3100. if (state)
  3101. drm_atomic_state_put(state);
  3102. drm_modeset_drop_locks(&ctx);
  3103. drm_modeset_acquire_fini(&ctx);
  3104. }
  3105. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3106. const int32_t connector_id)
  3107. {
  3108. struct drm_connector_list_iter conn_iter;
  3109. struct drm_connector *conn;
  3110. struct drm_encoder *drm_enc;
  3111. drm_connector_list_iter_begin(dev, &conn_iter);
  3112. drm_for_each_connector_iter(conn, &conn_iter) {
  3113. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3114. connector_id != conn->base.id)
  3115. continue;
  3116. if (conn->state && conn->state->best_encoder)
  3117. drm_enc = conn->state->best_encoder;
  3118. else
  3119. drm_enc = conn->encoder;
  3120. if (drm_enc)
  3121. sde_encoder_early_wakeup(drm_enc);
  3122. }
  3123. drm_connector_list_iter_end(&conn_iter);
  3124. }
  3125. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3126. struct device *dev)
  3127. {
  3128. int i, ret, crtc_id = 0;
  3129. struct drm_device *ddev = dev_get_drvdata(dev);
  3130. struct drm_connector *conn;
  3131. struct drm_connector_list_iter conn_iter;
  3132. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3133. drm_connector_list_iter_begin(ddev, &conn_iter);
  3134. drm_for_each_connector_iter(conn, &conn_iter) {
  3135. uint64_t lp;
  3136. lp = sde_connector_get_lp(conn);
  3137. if (lp != SDE_MODE_DPMS_LP2)
  3138. continue;
  3139. if (sde_encoder_in_clone_mode(conn->encoder))
  3140. continue;
  3141. crtc_id = drm_crtc_index(conn->state->crtc);
  3142. if (priv->disp_thread[crtc_id].thread)
  3143. kthread_flush_worker(
  3144. &priv->disp_thread[crtc_id].worker);
  3145. ret = sde_encoder_wait_for_event(conn->encoder,
  3146. MSM_ENC_TX_COMPLETE);
  3147. if (ret && ret != -EWOULDBLOCK) {
  3148. SDE_ERROR(
  3149. "[conn: %d] wait for commit done returned %d\n",
  3150. conn->base.id, ret);
  3151. } else if (!ret) {
  3152. if (priv->event_thread[crtc_id].thread)
  3153. kthread_flush_worker(
  3154. &priv->event_thread[crtc_id].worker);
  3155. sde_encoder_idle_request(conn->encoder);
  3156. }
  3157. }
  3158. drm_connector_list_iter_end(&conn_iter);
  3159. for (i = 0; i < priv->num_crtcs; i++) {
  3160. if (priv->disp_thread[i].thread)
  3161. kthread_flush_worker(
  3162. &priv->disp_thread[i].worker);
  3163. if (priv->event_thread[i].thread)
  3164. kthread_flush_worker(
  3165. &priv->event_thread[i].worker);
  3166. }
  3167. kthread_flush_worker(&priv->pp_event_worker);
  3168. }
  3169. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3170. {
  3171. struct sde_connector_state *sde_conn_state;
  3172. if (!conn_state)
  3173. return NULL;
  3174. sde_conn_state = to_sde_connector_state(conn_state);
  3175. return &sde_conn_state->msm_mode;
  3176. }
  3177. static int sde_kms_pm_suspend(struct device *dev)
  3178. {
  3179. struct drm_device *ddev;
  3180. struct drm_modeset_acquire_ctx ctx;
  3181. struct drm_connector *conn;
  3182. struct drm_encoder *enc;
  3183. struct drm_connector_list_iter conn_iter;
  3184. struct drm_atomic_state *state = NULL;
  3185. struct sde_kms *sde_kms;
  3186. int ret = 0, num_crtcs = 0;
  3187. if (!dev)
  3188. return -EINVAL;
  3189. ddev = dev_get_drvdata(dev);
  3190. if (!ddev || !ddev_to_msm_kms(ddev))
  3191. return -EINVAL;
  3192. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3193. SDE_EVT32(0);
  3194. /* disable hot-plug polling */
  3195. drm_kms_helper_poll_disable(ddev);
  3196. /* if a display stuck in CS trigger a null commit to complete handoff */
  3197. drm_for_each_encoder(enc, ddev) {
  3198. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3199. _sde_kms_null_commit(ddev, enc);
  3200. }
  3201. /* acquire modeset lock(s) */
  3202. drm_modeset_acquire_init(&ctx, 0);
  3203. retry:
  3204. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3205. if (ret)
  3206. goto unlock;
  3207. /* save current state for resume */
  3208. if (sde_kms->suspend_state)
  3209. drm_atomic_state_put(sde_kms->suspend_state);
  3210. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3211. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3212. ret = PTR_ERR(sde_kms->suspend_state);
  3213. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3214. sde_kms->suspend_state = NULL;
  3215. goto unlock;
  3216. }
  3217. /* create atomic state to disable all CRTCs */
  3218. state = drm_atomic_state_alloc(ddev);
  3219. if (!state) {
  3220. ret = -ENOMEM;
  3221. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3222. goto unlock;
  3223. }
  3224. state->acquire_ctx = &ctx;
  3225. drm_connector_list_iter_begin(ddev, &conn_iter);
  3226. drm_for_each_connector_iter(conn, &conn_iter) {
  3227. struct drm_crtc_state *crtc_state;
  3228. uint64_t lp;
  3229. if (!conn->state || !conn->state->crtc ||
  3230. conn->dpms != DRM_MODE_DPMS_ON ||
  3231. sde_encoder_in_clone_mode(conn->encoder))
  3232. continue;
  3233. lp = sde_connector_get_lp(conn);
  3234. if (lp == SDE_MODE_DPMS_LP1) {
  3235. /* transition LP1->LP2 on pm suspend */
  3236. ret = sde_connector_set_property_for_commit(conn, state,
  3237. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3238. if (ret) {
  3239. DRM_ERROR("failed to set lp2 for conn %d\n",
  3240. conn->base.id);
  3241. drm_connector_list_iter_end(&conn_iter);
  3242. goto unlock;
  3243. }
  3244. }
  3245. if (lp != SDE_MODE_DPMS_LP2) {
  3246. /* force CRTC to be inactive */
  3247. crtc_state = drm_atomic_get_crtc_state(state,
  3248. conn->state->crtc);
  3249. if (IS_ERR_OR_NULL(crtc_state)) {
  3250. DRM_ERROR("failed to get crtc %d state\n",
  3251. conn->state->crtc->base.id);
  3252. drm_connector_list_iter_end(&conn_iter);
  3253. goto unlock;
  3254. }
  3255. if (lp != SDE_MODE_DPMS_LP1)
  3256. crtc_state->active = false;
  3257. ++num_crtcs;
  3258. }
  3259. }
  3260. drm_connector_list_iter_end(&conn_iter);
  3261. /* check for nothing to do */
  3262. if (num_crtcs == 0) {
  3263. DRM_DEBUG("all crtcs are already in the off state\n");
  3264. sde_kms->suspend_block = true;
  3265. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3266. goto unlock;
  3267. }
  3268. /* commit the "disable all" state */
  3269. ret = drm_atomic_commit(state);
  3270. if (ret < 0) {
  3271. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3272. goto unlock;
  3273. }
  3274. sde_kms->suspend_block = true;
  3275. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3276. unlock:
  3277. if (state) {
  3278. drm_atomic_state_put(state);
  3279. state = NULL;
  3280. }
  3281. if (ret == -EDEADLK) {
  3282. drm_modeset_backoff(&ctx);
  3283. goto retry;
  3284. }
  3285. drm_modeset_drop_locks(&ctx);
  3286. drm_modeset_acquire_fini(&ctx);
  3287. /*
  3288. * pm runtime driver avoids multiple runtime_suspend API call by
  3289. * checking runtime_status. However, this call helps when there is a
  3290. * race condition between pm_suspend call and doze_suspend/power_off
  3291. * commit. It removes the extra vote from suspend and adds it back
  3292. * later to allow power collapse during pm_suspend call
  3293. */
  3294. pm_runtime_put_sync(dev);
  3295. pm_runtime_get_noresume(dev);
  3296. /* dump clock state before entering suspend */
  3297. if (sde_kms->pm_suspend_clk_dump)
  3298. _sde_kms_dump_clks_state(sde_kms);
  3299. return ret;
  3300. }
  3301. static int sde_kms_pm_resume(struct device *dev)
  3302. {
  3303. struct drm_device *ddev;
  3304. struct sde_kms *sde_kms;
  3305. struct drm_modeset_acquire_ctx ctx;
  3306. int ret, i;
  3307. if (!dev)
  3308. return -EINVAL;
  3309. ddev = dev_get_drvdata(dev);
  3310. if (!ddev || !ddev_to_msm_kms(ddev))
  3311. return -EINVAL;
  3312. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3313. SDE_EVT32(sde_kms->suspend_state != NULL);
  3314. drm_mode_config_reset(ddev);
  3315. drm_modeset_acquire_init(&ctx, 0);
  3316. retry:
  3317. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3318. if (ret == -EDEADLK) {
  3319. drm_modeset_backoff(&ctx);
  3320. goto retry;
  3321. } else if (WARN_ON(ret)) {
  3322. goto end;
  3323. }
  3324. sde_kms->suspend_block = false;
  3325. if (sde_kms->suspend_state) {
  3326. sde_kms->suspend_state->acquire_ctx = &ctx;
  3327. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3328. ret = drm_atomic_helper_commit_duplicated_state(
  3329. sde_kms->suspend_state, &ctx);
  3330. if (ret != -EDEADLK)
  3331. break;
  3332. drm_modeset_backoff(&ctx);
  3333. }
  3334. if (ret < 0)
  3335. DRM_ERROR("failed to restore state, %d\n", ret);
  3336. drm_atomic_state_put(sde_kms->suspend_state);
  3337. sde_kms->suspend_state = NULL;
  3338. }
  3339. end:
  3340. drm_modeset_drop_locks(&ctx);
  3341. drm_modeset_acquire_fini(&ctx);
  3342. /* enable hot-plug polling */
  3343. drm_kms_helper_poll_enable(ddev);
  3344. return 0;
  3345. }
  3346. static const struct msm_kms_funcs kms_funcs = {
  3347. .hw_init = sde_kms_hw_init,
  3348. .postinit = sde_kms_postinit,
  3349. .irq_preinstall = sde_irq_preinstall,
  3350. .irq_postinstall = sde_irq_postinstall,
  3351. .irq_uninstall = sde_irq_uninstall,
  3352. .irq = sde_irq,
  3353. .preclose = sde_kms_preclose,
  3354. .lastclose = sde_kms_lastclose,
  3355. .prepare_fence = sde_kms_prepare_fence,
  3356. .prepare_commit = sde_kms_prepare_commit,
  3357. .commit = sde_kms_commit,
  3358. .complete_commit = sde_kms_complete_commit,
  3359. .get_msm_mode = sde_kms_get_msm_mode,
  3360. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3361. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3362. .check_modified_format = sde_format_check_modified_format,
  3363. .atomic_check = sde_kms_atomic_check,
  3364. .get_format = sde_get_msm_format,
  3365. .round_pixclk = sde_kms_round_pixclk,
  3366. .display_early_wakeup = sde_kms_display_early_wakeup,
  3367. .pm_suspend = sde_kms_pm_suspend,
  3368. .pm_resume = sde_kms_pm_resume,
  3369. .destroy = sde_kms_destroy,
  3370. .debugfs_destroy = sde_kms_debugfs_destroy,
  3371. .cont_splash_config = sde_kms_cont_splash_config,
  3372. .register_events = _sde_kms_register_events,
  3373. .get_address_space = _sde_kms_get_address_space,
  3374. .get_address_space_device = _sde_kms_get_address_space_device,
  3375. .postopen = _sde_kms_post_open,
  3376. .check_for_splash = sde_kms_check_for_splash,
  3377. .get_mixer_count = sde_kms_get_mixer_count,
  3378. .get_dsc_count = sde_kms_get_dsc_count,
  3379. };
  3380. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3381. {
  3382. int i;
  3383. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3384. if (!sde_kms->aspace[i])
  3385. continue;
  3386. msm_gem_address_space_put(sde_kms->aspace[i]);
  3387. sde_kms->aspace[i] = NULL;
  3388. }
  3389. return 0;
  3390. }
  3391. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3392. {
  3393. struct msm_mmu *mmu;
  3394. int i, ret;
  3395. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3396. int early_map = 0;
  3397. #endif
  3398. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3399. return -EINVAL;
  3400. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3401. struct msm_gem_address_space *aspace;
  3402. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3403. if (IS_ERR(mmu)) {
  3404. ret = PTR_ERR(mmu);
  3405. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3406. i, ret);
  3407. continue;
  3408. }
  3409. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3410. mmu, "sde");
  3411. if (IS_ERR(aspace)) {
  3412. ret = PTR_ERR(aspace);
  3413. mmu->funcs->destroy(mmu);
  3414. goto fail;
  3415. }
  3416. sde_kms->aspace[i] = aspace;
  3417. aspace->domain_attached = true;
  3418. /* Mapping splash memory block */
  3419. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3420. sde_kms->splash_data.num_splash_regions) {
  3421. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3422. if (ret) {
  3423. SDE_ERROR("failed to map ret:%d\n", ret);
  3424. goto enable_trans_fail;
  3425. }
  3426. }
  3427. /*
  3428. * disable early-map which would have been enabled during
  3429. * bootup by smmu through the device-tree hint for cont-spash
  3430. */
  3431. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3432. ret = mmu->funcs->enable_smmu_translations(mmu);
  3433. if (ret) {
  3434. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3435. goto enable_trans_fail;
  3436. }
  3437. #else
  3438. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3439. &early_map);
  3440. if (ret) {
  3441. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3442. ret, early_map);
  3443. goto enable_trans_fail;
  3444. }
  3445. #endif
  3446. }
  3447. sde_kms->base.aspace = sde_kms->aspace[0];
  3448. return 0;
  3449. enable_trans_fail:
  3450. _sde_kms_unmap_all_splash_regions(sde_kms);
  3451. fail:
  3452. _sde_kms_mmu_destroy(sde_kms);
  3453. return ret;
  3454. }
  3455. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3456. {
  3457. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3458. return;
  3459. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3460. }
  3461. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3462. {
  3463. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3464. return;
  3465. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3466. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3467. sde_kms->catalog);
  3468. }
  3469. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3470. {
  3471. struct sde_vbif_set_qos_params qos_params;
  3472. struct sde_mdss_cfg *catalog;
  3473. if (!sde_kms->catalog)
  3474. return;
  3475. catalog = sde_kms->catalog;
  3476. memset(&qos_params, 0, sizeof(qos_params));
  3477. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3478. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3479. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3480. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3481. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3482. }
  3483. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3484. {
  3485. struct sde_hw_uidle *uidle;
  3486. if (!sde_kms) {
  3487. SDE_ERROR("invalid kms\n");
  3488. return -EINVAL;
  3489. }
  3490. uidle = sde_kms->hw_uidle;
  3491. if (uidle && uidle->ops.active_override_enable)
  3492. uidle->ops.active_override_enable(uidle, enable);
  3493. return 0;
  3494. }
  3495. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3496. {
  3497. struct device *cpu_dev;
  3498. int cpu = 0;
  3499. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3500. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3501. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3502. return;
  3503. }
  3504. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3505. cpu_dev = get_cpu_device(cpu);
  3506. if (!cpu_dev) {
  3507. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3508. cpu);
  3509. continue;
  3510. }
  3511. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3512. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3513. cpu_irq_latency);
  3514. else
  3515. dev_pm_qos_add_request(cpu_dev,
  3516. &sde_kms->pm_qos_irq_req[cpu],
  3517. DEV_PM_QOS_RESUME_LATENCY,
  3518. cpu_irq_latency);
  3519. }
  3520. }
  3521. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3522. {
  3523. struct device *cpu_dev;
  3524. int cpu = 0;
  3525. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3526. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3527. return;
  3528. }
  3529. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3530. cpu_dev = get_cpu_device(cpu);
  3531. if (!cpu_dev) {
  3532. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3533. cpu);
  3534. continue;
  3535. }
  3536. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3537. dev_pm_qos_remove_request(
  3538. &sde_kms->pm_qos_irq_req[cpu]);
  3539. }
  3540. }
  3541. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3542. {
  3543. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3544. mutex_lock(&priv->phandle.phandle_lock);
  3545. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3546. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3547. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3548. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3549. mutex_unlock(&priv->phandle.phandle_lock);
  3550. }
  3551. static void sde_kms_irq_affinity_notify(
  3552. struct irq_affinity_notify *affinity_notify,
  3553. const cpumask_t *mask)
  3554. {
  3555. struct msm_drm_private *priv;
  3556. struct sde_kms *sde_kms = container_of(affinity_notify,
  3557. struct sde_kms, affinity_notify);
  3558. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3559. return;
  3560. priv = sde_kms->dev->dev_private;
  3561. mutex_lock(&priv->phandle.phandle_lock);
  3562. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3563. // save irq cpu mask
  3564. sde_kms->irq_cpu_mask = *mask;
  3565. // request vote with updated irq cpu mask
  3566. if (atomic_read(&sde_kms->irq_vote_count))
  3567. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3568. mutex_unlock(&priv->phandle.phandle_lock);
  3569. }
  3570. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3571. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3572. {
  3573. struct sde_kms *sde_kms = usr;
  3574. struct msm_kms *msm_kms;
  3575. msm_kms = &sde_kms->base;
  3576. if (!sde_kms)
  3577. return;
  3578. SDE_DEBUG("event_type:%d\n", event_type);
  3579. SDE_EVT32_VERBOSE(event_type);
  3580. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3581. sde_irq_update(msm_kms, true);
  3582. sde_kms->first_kickoff = true;
  3583. /**
  3584. * Rotator sid needs to be programmed since uefi doesn't
  3585. * configure it during continuous splash
  3586. */
  3587. sde_kms_init_rot_sid_hw(sde_kms);
  3588. if (sde_kms->splash_data.num_splash_displays ||
  3589. sde_in_trusted_vm(sde_kms))
  3590. return;
  3591. sde_vbif_init_memtypes(sde_kms);
  3592. sde_kms_init_shared_hw(sde_kms);
  3593. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3594. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3595. sde_irq_update(msm_kms, false);
  3596. sde_kms->first_kickoff = false;
  3597. if (sde_in_trusted_vm(sde_kms))
  3598. return;
  3599. _sde_kms_active_override(sde_kms, true);
  3600. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3601. sde_vbif_axi_halt_request(sde_kms);
  3602. }
  3603. }
  3604. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3605. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3606. {
  3607. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3608. int rc = -EINVAL;
  3609. SDE_DEBUG("\n");
  3610. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  3611. rc = (rc > 0) ? 0 : rc;
  3612. SDE_EVT32(rc, genpd->device_count);
  3613. return rc;
  3614. }
  3615. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3616. {
  3617. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3618. SDE_DEBUG("\n");
  3619. pm_runtime_put_sync(sde_kms->dev->dev);
  3620. SDE_EVT32(genpd->device_count);
  3621. return 0;
  3622. }
  3623. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3624. {
  3625. int i = 0;
  3626. int ret = 0;
  3627. int count = 0;
  3628. struct device_node *parent, *node;
  3629. struct resource r;
  3630. char node_name[DEMURA_REGION_NAME_MAX];
  3631. struct sde_splash_mem *mem;
  3632. struct sde_splash_display *splash_display;
  3633. if (!data->num_splash_displays) {
  3634. SDE_DEBUG("no splash displays. skipping\n");
  3635. return 0;
  3636. }
  3637. /**
  3638. * It is expected that each active demura block will have
  3639. * its own memory region defined.
  3640. */
  3641. parent = of_find_node_by_path("/reserved-memory");
  3642. for (i = 0; i < data->num_splash_displays; i++) {
  3643. splash_display = &data->splash_display[i];
  3644. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3645. "demura_region_%d", i);
  3646. splash_display->demura = NULL;
  3647. node = of_find_node_by_name(parent, node_name);
  3648. if (!node) {
  3649. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3650. node_name, data->num_splash_displays);
  3651. continue;
  3652. } else if (of_address_to_resource(node, 0, &r)) {
  3653. SDE_ERROR("invalid data for:%s\n", node_name);
  3654. ret = -EINVAL;
  3655. break;
  3656. }
  3657. mem = &data->demura_mem[i];
  3658. mem->splash_buf_base = (unsigned long)r.start;
  3659. mem->splash_buf_size = (r.end - r.start) + 1;
  3660. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3661. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3662. (i+1));
  3663. continue;
  3664. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3665. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3666. (i+1), mem->splash_buf_base,
  3667. mem->splash_buf_size);
  3668. continue;
  3669. }
  3670. mem->ref_cnt = 0;
  3671. splash_display->demura = mem;
  3672. count++;
  3673. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3674. mem->splash_buf_base,
  3675. mem->splash_buf_size);
  3676. }
  3677. if (!ret && !count)
  3678. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3679. return ret;
  3680. }
  3681. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3682. {
  3683. int i = 0;
  3684. int ret = 0;
  3685. struct device_node *parent, *node, *node1;
  3686. struct resource r, r1;
  3687. const char *node_name = "splash_region";
  3688. struct sde_splash_mem *mem;
  3689. bool share_splash_mem = false;
  3690. int num_displays, num_regions;
  3691. struct sde_splash_display *splash_display;
  3692. if (!data)
  3693. return -EINVAL;
  3694. memset(data, 0, sizeof(*data));
  3695. parent = of_find_node_by_path("/reserved-memory");
  3696. if (!parent) {
  3697. SDE_ERROR("failed to find reserved-memory node\n");
  3698. return -EINVAL;
  3699. }
  3700. node = of_find_node_by_name(parent, node_name);
  3701. if (!node) {
  3702. SDE_DEBUG("failed to find node %s\n", node_name);
  3703. return -EINVAL;
  3704. }
  3705. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3706. if (!node1)
  3707. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3708. /**
  3709. * Support sharing a single splash memory for all the built in displays
  3710. * and also independent splash region per displays. Incase of
  3711. * independent splash region for each connected display, dtsi node of
  3712. * cont_splash_region should be collection of all memory regions
  3713. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3714. */
  3715. num_displays = dsi_display_get_num_of_displays();
  3716. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3717. data->num_splash_displays = num_displays;
  3718. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3719. if (num_displays > num_regions) {
  3720. share_splash_mem = true;
  3721. pr_info(":%d displays share same splash buf\n", num_displays);
  3722. }
  3723. for (i = 0; i < num_displays; i++) {
  3724. splash_display = &data->splash_display[i];
  3725. if (!i || !share_splash_mem) {
  3726. if (of_address_to_resource(node, i, &r)) {
  3727. SDE_ERROR("invalid data for:%s\n", node_name);
  3728. return -EINVAL;
  3729. }
  3730. mem = &data->splash_mem[i];
  3731. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3732. SDE_DEBUG("failed to find ramdump memory\n");
  3733. mem->ramdump_base = 0;
  3734. mem->ramdump_size = 0;
  3735. } else {
  3736. mem->ramdump_base = (unsigned long)r1.start;
  3737. mem->ramdump_size = (r1.end - r1.start) + 1;
  3738. }
  3739. mem->splash_buf_base = (unsigned long)r.start;
  3740. mem->splash_buf_size = (r.end - r.start) + 1;
  3741. mem->ref_cnt = 0;
  3742. splash_display->splash = mem;
  3743. data->num_splash_regions++;
  3744. } else {
  3745. data->splash_display[i].splash = &data->splash_mem[0];
  3746. }
  3747. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3748. splash_display->splash->splash_buf_base,
  3749. splash_display->splash->splash_buf_size);
  3750. }
  3751. data->type = SDE_SPLASH_HANDOFF;
  3752. ret = _sde_kms_get_demura_plane_data(data);
  3753. return ret;
  3754. }
  3755. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3756. struct platform_device *platformdev)
  3757. {
  3758. int rc = -EINVAL;
  3759. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3760. if (IS_ERR(sde_kms->mmio)) {
  3761. rc = PTR_ERR(sde_kms->mmio);
  3762. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3763. sde_kms->mmio = NULL;
  3764. goto error;
  3765. }
  3766. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3767. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3768. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3769. sde_kms->mmio_len,
  3770. msm_get_phys_addr(platformdev, "mdp_phys"),
  3771. SDE_DBG_SDE);
  3772. if (rc)
  3773. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3774. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3775. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3776. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3777. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3778. sde_kms->vbif[VBIF_RT] = NULL;
  3779. goto error;
  3780. }
  3781. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3782. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3783. sde_kms->vbif_len[VBIF_RT],
  3784. msm_get_phys_addr(platformdev, "vbif_phys"),
  3785. SDE_DBG_VBIF_RT);
  3786. if (rc)
  3787. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3788. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3789. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3790. sde_kms->vbif[VBIF_NRT] = NULL;
  3791. SDE_DEBUG("VBIF NRT is not defined");
  3792. } else {
  3793. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3794. }
  3795. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3796. if (IS_ERR(sde_kms->reg_dma)) {
  3797. sde_kms->reg_dma = NULL;
  3798. SDE_DEBUG("REG_DMA is not defined");
  3799. } else {
  3800. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  3801. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3802. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  3803. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3804. sde_kms->reg_dma_len,
  3805. msm_get_phys_addr(platformdev, "regdma_phys"),
  3806. SDE_DBG_LUTDMA);
  3807. if (rc)
  3808. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3809. }
  3810. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3811. if (IS_ERR(sde_kms->sid)) {
  3812. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3813. sde_kms->sid = NULL;
  3814. } else {
  3815. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3816. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3817. sde_kms->sid_len,
  3818. msm_get_phys_addr(platformdev, "sid_phys"),
  3819. SDE_DBG_SID);
  3820. if (rc)
  3821. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3822. }
  3823. error:
  3824. return rc;
  3825. }
  3826. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3827. struct sde_kms *sde_kms)
  3828. {
  3829. int rc = 0;
  3830. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3831. sde_kms->genpd.name = dev->unique;
  3832. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3833. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3834. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3835. if (rc < 0) {
  3836. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3837. sde_kms->genpd.name, rc);
  3838. return rc;
  3839. }
  3840. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3841. &sde_kms->genpd);
  3842. if (rc < 0) {
  3843. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3844. sde_kms->genpd.name, rc);
  3845. pm_genpd_remove(&sde_kms->genpd);
  3846. return rc;
  3847. }
  3848. sde_kms->genpd_init = true;
  3849. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3850. }
  3851. return rc;
  3852. }
  3853. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3854. struct drm_device *dev,
  3855. struct msm_drm_private *priv)
  3856. {
  3857. struct sde_rm *rm = NULL;
  3858. int i, rc = -EINVAL;
  3859. sde_kms->catalog = sde_hw_catalog_init(dev);
  3860. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3861. rc = PTR_ERR(sde_kms->catalog);
  3862. if (!sde_kms->catalog)
  3863. rc = -EINVAL;
  3864. SDE_ERROR("catalog init failed: %d\n", rc);
  3865. sde_kms->catalog = NULL;
  3866. goto power_error;
  3867. }
  3868. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  3869. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3870. /* initialize power domain if defined */
  3871. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3872. if (rc) {
  3873. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3874. goto genpd_err;
  3875. }
  3876. rc = _sde_kms_mmu_init(sde_kms);
  3877. if (rc) {
  3878. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3879. goto power_error;
  3880. }
  3881. /* Initialize reg dma block which is a singleton */
  3882. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  3883. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3884. sde_kms->dev);
  3885. if (rc) {
  3886. SDE_ERROR("failed: reg dma init failed\n");
  3887. goto power_error;
  3888. }
  3889. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3890. rm = &sde_kms->rm;
  3891. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3892. sde_kms->dev);
  3893. if (rc) {
  3894. SDE_ERROR("rm init failed: %d\n", rc);
  3895. goto power_error;
  3896. }
  3897. sde_kms->rm_init = true;
  3898. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3899. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3900. rc = PTR_ERR(sde_kms->hw_intr);
  3901. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3902. sde_kms->hw_intr = NULL;
  3903. goto hw_intr_init_err;
  3904. }
  3905. /*
  3906. * Attempt continuous splash handoff only if reserved
  3907. * splash memory is found & release resources on any error
  3908. * in finding display hw config in splash
  3909. */
  3910. if (sde_kms->splash_data.num_splash_regions) {
  3911. struct sde_splash_display *display;
  3912. int ret, display_count =
  3913. sde_kms->splash_data.num_splash_displays;
  3914. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3915. &sde_kms->splash_data, sde_kms->catalog);
  3916. for (i = 0; i < display_count; i++) {
  3917. display = &sde_kms->splash_data.splash_display[i];
  3918. /*
  3919. * free splash region on resource init failure and
  3920. * cont-splash disabled case
  3921. */
  3922. if (!display->cont_splash_enabled || ret)
  3923. _sde_kms_free_splash_display_data(
  3924. sde_kms, display);
  3925. }
  3926. }
  3927. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3928. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3929. rc = PTR_ERR(sde_kms->hw_mdp);
  3930. if (!sde_kms->hw_mdp)
  3931. rc = -EINVAL;
  3932. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3933. sde_kms->hw_mdp = NULL;
  3934. goto power_error;
  3935. }
  3936. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3937. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3938. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3939. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3940. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3941. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3942. if (!sde_kms->hw_vbif[vbif_idx])
  3943. rc = -EINVAL;
  3944. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3945. sde_kms->hw_vbif[vbif_idx] = NULL;
  3946. goto power_error;
  3947. }
  3948. }
  3949. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3950. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3951. sde_kms->mmio_len, sde_kms->catalog);
  3952. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3953. rc = PTR_ERR(sde_kms->hw_uidle);
  3954. if (!sde_kms->hw_uidle)
  3955. rc = -EINVAL;
  3956. /* uidle is optional, so do not make it a fatal error */
  3957. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3958. sde_kms->hw_uidle = NULL;
  3959. rc = 0;
  3960. }
  3961. } else {
  3962. sde_kms->hw_uidle = NULL;
  3963. }
  3964. if (sde_kms->sid) {
  3965. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3966. sde_kms->sid_len, sde_kms->catalog);
  3967. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3968. rc = PTR_ERR(sde_kms->hw_sid);
  3969. SDE_ERROR("failed to init sid %d\n", rc);
  3970. sde_kms->hw_sid = NULL;
  3971. goto power_error;
  3972. }
  3973. }
  3974. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3975. &priv->phandle, "core_clk");
  3976. if (rc) {
  3977. SDE_ERROR("failed to init perf %d\n", rc);
  3978. goto perf_err;
  3979. }
  3980. /*
  3981. * set the disable_immediate flag when driver supports the precise vsync
  3982. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3983. * based on the feature
  3984. */
  3985. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  3986. dev->vblank_disable_immediate = true;
  3987. /*
  3988. * _sde_kms_drm_obj_init should create the DRM related objects
  3989. * i.e. CRTCs, planes, encoders, connectors and so forth
  3990. */
  3991. rc = _sde_kms_drm_obj_init(sde_kms);
  3992. if (rc) {
  3993. SDE_ERROR("modeset init failed: %d\n", rc);
  3994. goto drm_obj_init_err;
  3995. }
  3996. return 0;
  3997. genpd_err:
  3998. drm_obj_init_err:
  3999. sde_core_perf_destroy(&sde_kms->perf);
  4000. hw_intr_init_err:
  4001. perf_err:
  4002. power_error:
  4003. return rc;
  4004. }
  4005. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  4006. {
  4007. struct list_head temp_head;
  4008. struct msm_io_mem_entry *io_mem;
  4009. int rc, i = 0;
  4010. INIT_LIST_HEAD(&temp_head);
  4011. for (i = 0; i < catalog->tvm_reg_count; i++) {
  4012. struct resource *res = &catalog->tvm_reg[i];
  4013. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  4014. if (!io_mem) {
  4015. rc = -ENOMEM;
  4016. goto parse_fail;
  4017. }
  4018. io_mem->base = res->start;
  4019. io_mem->size = resource_size(res);
  4020. list_add(&io_mem->list, &temp_head);
  4021. }
  4022. list_splice(&temp_head, mem_list);
  4023. return 0;
  4024. parse_fail:
  4025. msm_dss_clean_io_mem(&temp_head);
  4026. return rc;
  4027. }
  4028. #ifdef CONFIG_DRM_SDE_VM
  4029. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4030. {
  4031. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4032. int rc = 0;
  4033. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4034. if (rc) {
  4035. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4036. return rc;
  4037. }
  4038. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4039. if (rc) {
  4040. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4041. return rc;
  4042. }
  4043. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4044. if (rc) {
  4045. SDE_ERROR("failed to get io irq for KMS");
  4046. return rc;
  4047. }
  4048. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4049. if (rc) {
  4050. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4051. return rc;
  4052. }
  4053. return rc;
  4054. }
  4055. #endif
  4056. static int sde_kms_hw_init(struct msm_kms *kms)
  4057. {
  4058. struct sde_kms *sde_kms;
  4059. struct drm_device *dev;
  4060. struct msm_drm_private *priv;
  4061. struct platform_device *platformdev;
  4062. int i, irq_num, rc = -EINVAL;
  4063. if (!kms) {
  4064. SDE_ERROR("invalid kms\n");
  4065. goto end;
  4066. }
  4067. sde_kms = to_sde_kms(kms);
  4068. dev = sde_kms->dev;
  4069. if (!dev || !dev->dev) {
  4070. SDE_ERROR("invalid device\n");
  4071. goto end;
  4072. }
  4073. platformdev = to_platform_device(dev->dev);
  4074. priv = dev->dev_private;
  4075. if (!priv) {
  4076. SDE_ERROR("invalid private data\n");
  4077. goto end;
  4078. }
  4079. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4080. if (rc)
  4081. goto error;
  4082. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4083. if (rc)
  4084. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4085. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4086. if (rc)
  4087. goto error;
  4088. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4089. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4090. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4091. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4092. mutex_init(&sde_kms->secure_transition_lock);
  4093. atomic_set(&sde_kms->detach_sec_cb, 0);
  4094. atomic_set(&sde_kms->detach_all_cb, 0);
  4095. atomic_set(&sde_kms->irq_vote_count, 0);
  4096. /*
  4097. * Support format modifiers for compression etc.
  4098. */
  4099. dev->mode_config.allow_fb_modifiers = true;
  4100. /*
  4101. * Handle (re)initializations during power enable
  4102. */
  4103. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  4104. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  4105. SDE_POWER_EVENT_POST_ENABLE |
  4106. SDE_POWER_EVENT_PRE_DISABLE,
  4107. sde_kms_handle_power_event, sde_kms, "kms");
  4108. if (sde_kms->splash_data.num_splash_displays) {
  4109. SDE_DEBUG("Skipping MDP Resources disable\n");
  4110. } else {
  4111. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  4112. sde_power_data_bus_set_quota(&priv->phandle, i,
  4113. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  4114. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  4115. pm_runtime_put_sync(sde_kms->dev->dev);
  4116. }
  4117. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4118. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4119. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4120. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4121. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4122. if (sde_in_trusted_vm(sde_kms)) {
  4123. rc = sde_vm_trusted_init(sde_kms);
  4124. sde_dbg_set_hw_ownership_status(false);
  4125. } else {
  4126. rc = sde_vm_primary_init(sde_kms);
  4127. sde_dbg_set_hw_ownership_status(true);
  4128. }
  4129. if (rc) {
  4130. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4131. goto error;
  4132. }
  4133. return 0;
  4134. error:
  4135. _sde_kms_hw_destroy(sde_kms, platformdev);
  4136. end:
  4137. return rc;
  4138. }
  4139. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4140. {
  4141. struct msm_drm_private *priv;
  4142. struct sde_kms *sde_kms;
  4143. if (!dev || !dev->dev_private) {
  4144. SDE_ERROR("drm device node invalid\n");
  4145. return ERR_PTR(-EINVAL);
  4146. }
  4147. priv = dev->dev_private;
  4148. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4149. if (!sde_kms) {
  4150. SDE_ERROR("failed to allocate sde kms\n");
  4151. return ERR_PTR(-ENOMEM);
  4152. }
  4153. msm_kms_init(&sde_kms->base, &kms_funcs);
  4154. sde_kms->dev = dev;
  4155. return &sde_kms->base;
  4156. }
  4157. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4158. {
  4159. struct dsi_display *display;
  4160. struct sde_splash_display *handoff_display;
  4161. int i;
  4162. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4163. handoff_display = &sde_kms->splash_data.splash_display[i];
  4164. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4165. if (handoff_display->cont_splash_enabled)
  4166. _sde_kms_free_splash_display_data(sde_kms,
  4167. handoff_display);
  4168. dsi_display_set_active_state(display, false);
  4169. }
  4170. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4171. }
  4172. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4173. struct drm_atomic_state *state)
  4174. {
  4175. struct drm_device *dev;
  4176. struct msm_drm_private *priv;
  4177. struct sde_splash_display *handoff_display;
  4178. struct dsi_display *display;
  4179. int ret, i;
  4180. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4181. SDE_ERROR("invalid params\n");
  4182. return -EINVAL;
  4183. }
  4184. dev = sde_kms->dev;
  4185. priv = dev->dev_private;
  4186. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4187. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4188. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4189. &sde_kms->splash_data, sde_kms->catalog);
  4190. if (ret) {
  4191. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4192. return -EINVAL;
  4193. }
  4194. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4195. handoff_display = &sde_kms->splash_data.splash_display[i];
  4196. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4197. if (!handoff_display->cont_splash_enabled || ret)
  4198. _sde_kms_free_splash_display_data(sde_kms,
  4199. handoff_display);
  4200. else
  4201. dsi_display_set_active_state(display, true);
  4202. }
  4203. if (sde_kms->splash_data.num_splash_displays != 1) {
  4204. SDE_ERROR("no. of displays not supported:%d\n",
  4205. sde_kms->splash_data.num_splash_displays);
  4206. goto error;
  4207. }
  4208. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4209. if (ret) {
  4210. SDE_ERROR("error in setting handoff configs\n");
  4211. goto error;
  4212. }
  4213. /**
  4214. * fill-in vote for the continuous splash hanodff path, which will be
  4215. * removed on the successful first commit.
  4216. */
  4217. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  4218. if (ret < 0) {
  4219. SDE_ERROR("failed to enable power resource %d\n", ret);
  4220. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4221. goto error;
  4222. }
  4223. return 0;
  4224. error:
  4225. return ret;
  4226. }
  4227. static int _sde_kms_register_events(struct msm_kms *kms,
  4228. struct drm_mode_object *obj, u32 event, bool en)
  4229. {
  4230. int ret = 0;
  4231. struct drm_crtc *crtc;
  4232. struct drm_connector *conn;
  4233. struct sde_kms *sde_kms;
  4234. if (!kms || !obj) {
  4235. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4236. return -EINVAL;
  4237. }
  4238. sde_kms = to_sde_kms(kms);
  4239. sde_vm_lock(sde_kms);
  4240. if (!sde_vm_owns_hw(sde_kms)) {
  4241. sde_vm_unlock(sde_kms);
  4242. SDE_DEBUG("HW is owned by other VM\n");
  4243. return -EACCES;
  4244. }
  4245. /* check vm ownership, if event registration requires HW access */
  4246. switch (obj->type) {
  4247. case DRM_MODE_OBJECT_CRTC:
  4248. crtc = obj_to_crtc(obj);
  4249. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4250. break;
  4251. case DRM_MODE_OBJECT_CONNECTOR:
  4252. conn = obj_to_connector(obj);
  4253. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4254. en);
  4255. break;
  4256. }
  4257. sde_vm_unlock(sde_kms);
  4258. return ret;
  4259. }
  4260. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4261. {
  4262. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4263. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4264. }
  4265. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4266. {
  4267. struct msm_drm_private *priv;
  4268. struct sde_crtc *sde_crtc;
  4269. struct sde_crtc_state *cstate;
  4270. struct sde_connector *sde_conn;
  4271. struct sde_connector_state *conn_state;
  4272. u32 i;
  4273. priv = sde_kms->dev->dev_private;
  4274. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4275. for (i = 0; i < priv->num_crtcs; i++) {
  4276. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4277. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4278. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4279. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4280. }
  4281. for (i = 0; i < priv->num_planes; i++)
  4282. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4283. for (i = 0; i < priv->num_encoders; i++)
  4284. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4285. for (i = 0; i < priv->num_connectors; i++) {
  4286. sde_conn = to_sde_connector(priv->connectors[i]);
  4287. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4288. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4289. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4290. }
  4291. }