swr-mstr-ctrl.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/bitops.h>
  22. #include <linux/clk.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/debugfs.h>
  26. #include <linux/uaccess.h>
  27. #include <soc/soundwire.h>
  28. #include <soc/swr-wcd.h>
  29. #include <linux/regmap.h>
  30. #include <dsp/msm-audio-event-notify.h>
  31. #include "swrm_registers.h"
  32. #include "swr-mstr-ctrl.h"
  33. #include "swrm_port_config.h"
  34. #define SWR_BROADCAST_CMD_ID 0x0F
  35. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  36. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  37. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  38. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  39. #define SWR_INVALID_PARAM 0xFF
  40. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  41. /* pm runtime auto suspend timer in msecs */
  42. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  43. module_param(auto_suspend_timer, int, 0664);
  44. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  45. enum {
  46. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  47. SWR_ATTACHED_OK, /* Device is attached */
  48. SWR_ALERT, /* Device alters master for any interrupts */
  49. SWR_RESERVED, /* Reserved */
  50. };
  51. enum {
  52. MASTER_ID_WSA = 1,
  53. MASTER_ID_RX,
  54. MASTER_ID_TX
  55. };
  56. enum {
  57. ENABLE_PENDING,
  58. DISABLE_PENDING
  59. };
  60. #define TRUE 1
  61. #define FALSE 0
  62. #define SWRM_MAX_PORT_REG 120
  63. #define SWRM_MAX_INIT_REG 11
  64. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  65. #define SWR_MSTR_START_REG_ADDR 0x00
  66. #define SWR_MSTR_MAX_BUF_LEN 32
  67. #define BYTES_PER_LINE 12
  68. #define SWR_MSTR_RD_BUF_LEN 8
  69. #define SWR_MSTR_WR_BUF_LEN 32
  70. #define MAX_FIFO_RD_FAIL_RETRY 3
  71. static struct swr_mstr_ctrl *dbgswrm;
  72. static struct dentry *debugfs_swrm_dent;
  73. static struct dentry *debugfs_peek;
  74. static struct dentry *debugfs_poke;
  75. static struct dentry *debugfs_reg_dump;
  76. static unsigned int read_data;
  77. static bool swrm_is_msm_variant(int val)
  78. {
  79. return (val == SWRM_VERSION_1_3);
  80. }
  81. static int swrm_debug_open(struct inode *inode, struct file *file)
  82. {
  83. file->private_data = inode->i_private;
  84. return 0;
  85. }
  86. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  87. {
  88. char *token;
  89. int base, cnt;
  90. token = strsep(&buf, " ");
  91. for (cnt = 0; cnt < num_of_par; cnt++) {
  92. if (token) {
  93. if ((token[1] == 'x') || (token[1] == 'X'))
  94. base = 16;
  95. else
  96. base = 10;
  97. if (kstrtou32(token, base, &param1[cnt]) != 0)
  98. return -EINVAL;
  99. token = strsep(&buf, " ");
  100. } else
  101. return -EINVAL;
  102. }
  103. return 0;
  104. }
  105. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  106. loff_t *ppos)
  107. {
  108. int i, reg_val, len;
  109. ssize_t total = 0;
  110. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  111. if (!ubuf || !ppos)
  112. return 0;
  113. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  114. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  115. reg_val = dbgswrm->read(dbgswrm->handle, i);
  116. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  117. if ((total + len) >= count - 1)
  118. break;
  119. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  120. pr_err("%s: fail to copy reg dump\n", __func__);
  121. total = -EFAULT;
  122. goto copy_err;
  123. }
  124. *ppos += len;
  125. total += len;
  126. }
  127. copy_err:
  128. return total;
  129. }
  130. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  131. size_t count, loff_t *ppos)
  132. {
  133. char lbuf[SWR_MSTR_RD_BUF_LEN];
  134. char *access_str;
  135. ssize_t ret_cnt;
  136. if (!count || !file || !ppos || !ubuf)
  137. return -EINVAL;
  138. access_str = file->private_data;
  139. if (*ppos < 0)
  140. return -EINVAL;
  141. if (!strcmp(access_str, "swrm_peek")) {
  142. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  143. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  144. strnlen(lbuf, 7));
  145. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  146. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  147. } else {
  148. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  149. ret_cnt = -EPERM;
  150. }
  151. return ret_cnt;
  152. }
  153. static ssize_t swrm_debug_write(struct file *filp,
  154. const char __user *ubuf, size_t cnt, loff_t *ppos)
  155. {
  156. char lbuf[SWR_MSTR_WR_BUF_LEN];
  157. int rc;
  158. u32 param[5];
  159. char *access_str;
  160. if (!filp || !ppos || !ubuf)
  161. return -EINVAL;
  162. access_str = filp->private_data;
  163. if (cnt > sizeof(lbuf) - 1)
  164. return -EINVAL;
  165. rc = copy_from_user(lbuf, ubuf, cnt);
  166. if (rc)
  167. return -EFAULT;
  168. lbuf[cnt] = '\0';
  169. if (!strcmp(access_str, "swrm_poke")) {
  170. /* write */
  171. rc = get_parameters(lbuf, param, 2);
  172. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  173. (param[1] <= 0xFFFFFFFF) &&
  174. (rc == 0))
  175. rc = dbgswrm->write(dbgswrm->handle, param[0],
  176. param[1]);
  177. else
  178. rc = -EINVAL;
  179. } else if (!strcmp(access_str, "swrm_peek")) {
  180. /* read */
  181. rc = get_parameters(lbuf, param, 1);
  182. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  183. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  184. else
  185. rc = -EINVAL;
  186. }
  187. if (rc == 0)
  188. rc = cnt;
  189. else
  190. pr_err("%s: rc = %d\n", __func__, rc);
  191. return rc;
  192. }
  193. static const struct file_operations swrm_debug_ops = {
  194. .open = swrm_debug_open,
  195. .write = swrm_debug_write,
  196. .read = swrm_debug_read,
  197. };
  198. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  199. {
  200. int ret = 0;
  201. if (!swrm->clk || !swrm->handle)
  202. return -EINVAL;
  203. mutex_lock(&swrm->clklock);
  204. if (enable) {
  205. if (!swrm->dev_up)
  206. goto exit;
  207. swrm->clk_ref_count++;
  208. if (swrm->clk_ref_count == 1) {
  209. ret = swrm->clk(swrm->handle, true);
  210. if (ret) {
  211. dev_err(swrm->dev,
  212. "%s: clock enable req failed",
  213. __func__);
  214. --swrm->clk_ref_count;
  215. }
  216. }
  217. } else if (--swrm->clk_ref_count == 0) {
  218. swrm->clk(swrm->handle, false);
  219. complete(&swrm->clk_off_complete);
  220. }
  221. if (swrm->clk_ref_count < 0) {
  222. pr_err("%s: swrm clk count mismatch\n", __func__);
  223. swrm->clk_ref_count = 0;
  224. }
  225. exit:
  226. mutex_unlock(&swrm->clklock);
  227. return ret;
  228. }
  229. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  230. u16 reg, u32 *value)
  231. {
  232. u32 temp = (u32)(*value);
  233. int ret = 0;
  234. mutex_lock(&swrm->devlock);
  235. if (!swrm->dev_up)
  236. goto err;
  237. ret = swrm_clk_request(swrm, TRUE);
  238. if (ret) {
  239. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  240. __func__);
  241. goto err;
  242. }
  243. iowrite32(temp, swrm->swrm_dig_base + reg);
  244. swrm_clk_request(swrm, FALSE);
  245. err:
  246. mutex_unlock(&swrm->devlock);
  247. return ret;
  248. }
  249. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  250. u16 reg, u32 *value)
  251. {
  252. u32 temp = 0;
  253. int ret = 0;
  254. mutex_lock(&swrm->devlock);
  255. if (!swrm->dev_up)
  256. goto err;
  257. ret = swrm_clk_request(swrm, TRUE);
  258. if (ret) {
  259. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  260. __func__);
  261. goto err;
  262. }
  263. temp = ioread32(swrm->swrm_dig_base + reg);
  264. *value = temp;
  265. swrm_clk_request(swrm, FALSE);
  266. err:
  267. mutex_unlock(&swrm->devlock);
  268. return ret;
  269. }
  270. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  271. {
  272. u32 val = 0;
  273. if (swrm->read)
  274. val = swrm->read(swrm->handle, reg_addr);
  275. else
  276. swrm_ahb_read(swrm, reg_addr, &val);
  277. return val;
  278. }
  279. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  280. {
  281. if (swrm->write)
  282. swrm->write(swrm->handle, reg_addr, val);
  283. else
  284. swrm_ahb_write(swrm, reg_addr, &val);
  285. }
  286. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  287. u32 *val, unsigned int length)
  288. {
  289. int i = 0;
  290. if (swrm->bulk_write)
  291. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  292. else {
  293. mutex_lock(&swrm->iolock);
  294. for (i = 0; i < length; i++) {
  295. /* wait for FIFO WR command to complete to avoid overflow */
  296. usleep_range(100, 105);
  297. swr_master_write(swrm, reg_addr[i], val[i]);
  298. }
  299. mutex_unlock(&swrm->iolock);
  300. }
  301. return 0;
  302. }
  303. static bool swrm_is_port_en(struct swr_master *mstr)
  304. {
  305. return !!(mstr->num_port);
  306. }
  307. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  308. struct port_params *params)
  309. {
  310. u8 i;
  311. struct port_params *config = params;
  312. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  313. /* wsa uses single frame structure for all configurations */
  314. if (!swrm->mport_cfg[i].port_en)
  315. continue;
  316. swrm->mport_cfg[i].sinterval = config[i].si;
  317. swrm->mport_cfg[i].offset1 = config[i].off1;
  318. swrm->mport_cfg[i].offset2 = config[i].off2;
  319. swrm->mport_cfg[i].hstart = config[i].hstart;
  320. swrm->mport_cfg[i].hstop = config[i].hstop;
  321. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  322. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  323. swrm->mport_cfg[i].word_length = config[i].wd_len;
  324. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  325. }
  326. }
  327. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  328. {
  329. struct port_params *params;
  330. switch (swrm->master_id) {
  331. case MASTER_ID_WSA:
  332. params = wsa_frame_superset;
  333. break;
  334. case MASTER_ID_RX:
  335. /* Two RX tables for dsd and without dsd enabled */
  336. if (swrm->mport_cfg[4].port_en)
  337. params = rx_frame_params_dsd;
  338. else
  339. params = rx_frame_params;
  340. break;
  341. case MASTER_ID_TX:
  342. params = tx_frame_params_superset;
  343. break;
  344. default: /* MASTER_GENERIC*/
  345. /* computer generic frame parameters */
  346. return -EINVAL;
  347. }
  348. copy_port_tables(swrm, params);
  349. return 0;
  350. }
  351. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  352. u8 *mstr_ch_mask, u8 mstr_prt_type,
  353. u8 slv_port_id)
  354. {
  355. int i, j;
  356. *mstr_port_id = 0;
  357. for (i = 1; i <= swrm->num_ports; i++) {
  358. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  359. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  360. goto found;
  361. }
  362. }
  363. found:
  364. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  365. dev_err(swrm->dev, "%s: port type not supported by master\n",
  366. __func__);
  367. return -EINVAL;
  368. }
  369. /* id 0 corresponds to master port 1 */
  370. *mstr_port_id = i - 1;
  371. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  372. return 0;
  373. }
  374. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  375. u8 dev_addr, u16 reg_addr)
  376. {
  377. u32 val;
  378. u8 id = *cmd_id;
  379. if (id != SWR_BROADCAST_CMD_ID) {
  380. if (id < 14)
  381. id += 1;
  382. else
  383. id = 0;
  384. *cmd_id = id;
  385. }
  386. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  387. return val;
  388. }
  389. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  390. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  391. u32 len)
  392. {
  393. u32 val;
  394. u32 retry_attempt = 0;
  395. mutex_lock(&swrm->iolock);
  396. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  397. /* wait for FIFO RD to complete to avoid overflow */
  398. usleep_range(100, 105);
  399. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  400. /* wait for FIFO RD CMD complete to avoid overflow */
  401. usleep_range(250, 255);
  402. retry_read:
  403. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  404. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  405. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  406. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  407. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  408. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  409. /* wait 500 us before retry on fifo read failure */
  410. usleep_range(500, 505);
  411. retry_attempt++;
  412. goto retry_read;
  413. } else {
  414. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  415. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  416. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  417. dev_addr, *cmd_data);
  418. dev_err_ratelimited(swrm->dev,
  419. "%s: failed to read fifo\n", __func__);
  420. }
  421. }
  422. mutex_unlock(&swrm->iolock);
  423. return 0;
  424. }
  425. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  426. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  427. {
  428. u32 val;
  429. int ret = 0;
  430. mutex_lock(&swrm->iolock);
  431. if (!cmd_id)
  432. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  433. dev_addr, reg_addr);
  434. else
  435. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  436. dev_addr, reg_addr);
  437. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  438. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  439. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  440. /* wait for FIFO WR command to complete to avoid overflow */
  441. usleep_range(250, 255);
  442. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  443. if (cmd_id == 0xF) {
  444. /*
  445. * sleep for 10ms for MSM soundwire variant to allow broadcast
  446. * command to complete.
  447. */
  448. if (swrm_is_msm_variant(swrm->version))
  449. usleep_range(10000, 10100);
  450. else
  451. wait_for_completion_timeout(&swrm->broadcast,
  452. (2 * HZ/10));
  453. }
  454. mutex_unlock(&swrm->iolock);
  455. return ret;
  456. }
  457. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  458. void *buf, u32 len)
  459. {
  460. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  461. int ret = 0;
  462. int val;
  463. u8 *reg_val = (u8 *)buf;
  464. if (!swrm) {
  465. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  466. return -EINVAL;
  467. }
  468. mutex_lock(&swrm->devlock);
  469. if (!swrm->dev_up) {
  470. mutex_unlock(&swrm->devlock);
  471. return 0;
  472. }
  473. mutex_unlock(&swrm->devlock);
  474. pm_runtime_get_sync(swrm->dev);
  475. if (dev_num)
  476. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  477. len);
  478. else
  479. val = swr_master_read(swrm, reg_addr);
  480. if (!ret)
  481. *reg_val = (u8)val;
  482. pm_runtime_put_autosuspend(swrm->dev);
  483. pm_runtime_mark_last_busy(swrm->dev);
  484. return ret;
  485. }
  486. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  487. const void *buf)
  488. {
  489. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  490. int ret = 0;
  491. u8 reg_val = *(u8 *)buf;
  492. if (!swrm) {
  493. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  494. return -EINVAL;
  495. }
  496. mutex_lock(&swrm->devlock);
  497. if (!swrm->dev_up) {
  498. mutex_unlock(&swrm->devlock);
  499. return 0;
  500. }
  501. mutex_unlock(&swrm->devlock);
  502. pm_runtime_get_sync(swrm->dev);
  503. if (dev_num)
  504. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  505. else
  506. swr_master_write(swrm, reg_addr, reg_val);
  507. pm_runtime_put_autosuspend(swrm->dev);
  508. pm_runtime_mark_last_busy(swrm->dev);
  509. return ret;
  510. }
  511. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  512. const void *buf, size_t len)
  513. {
  514. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  515. int ret = 0;
  516. int i;
  517. u32 *val;
  518. u32 *swr_fifo_reg;
  519. if (!swrm || !swrm->handle) {
  520. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  521. return -EINVAL;
  522. }
  523. if (len <= 0)
  524. return -EINVAL;
  525. mutex_lock(&swrm->devlock);
  526. if (!swrm->dev_up) {
  527. mutex_unlock(&swrm->devlock);
  528. return 0;
  529. }
  530. mutex_unlock(&swrm->devlock);
  531. pm_runtime_get_sync(swrm->dev);
  532. if (dev_num) {
  533. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  534. if (!swr_fifo_reg) {
  535. ret = -ENOMEM;
  536. goto err;
  537. }
  538. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  539. if (!val) {
  540. ret = -ENOMEM;
  541. goto mem_fail;
  542. }
  543. for (i = 0; i < len; i++) {
  544. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  545. ((u8 *)buf)[i],
  546. dev_num,
  547. ((u16 *)reg)[i]);
  548. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  549. }
  550. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  551. if (ret) {
  552. dev_err(&master->dev, "%s: bulk write failed\n",
  553. __func__);
  554. ret = -EINVAL;
  555. }
  556. } else {
  557. dev_err(&master->dev,
  558. "%s: No support of Bulk write for master regs\n",
  559. __func__);
  560. ret = -EINVAL;
  561. goto err;
  562. }
  563. kfree(val);
  564. mem_fail:
  565. kfree(swr_fifo_reg);
  566. err:
  567. pm_runtime_put_autosuspend(swrm->dev);
  568. pm_runtime_mark_last_busy(swrm->dev);
  569. return ret;
  570. }
  571. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  572. {
  573. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  574. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  575. }
  576. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  577. u8 row, u8 col)
  578. {
  579. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  580. SWRS_SCP_FRAME_CTRL_BANK(bank));
  581. }
  582. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  583. u8 slv_port, u8 dev_num)
  584. {
  585. struct swr_port_info *port_req = NULL;
  586. list_for_each_entry(port_req, &mport->port_req_list, list) {
  587. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  588. if ((port_req->slave_port_id == slv_port)
  589. && (port_req->dev_num == dev_num))
  590. return port_req;
  591. }
  592. return NULL;
  593. }
  594. static bool swrm_remove_from_group(struct swr_master *master)
  595. {
  596. struct swr_device *swr_dev;
  597. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  598. bool is_removed = false;
  599. if (!swrm)
  600. goto end;
  601. mutex_lock(&swrm->mlock);
  602. if ((swrm->num_rx_chs > 1) &&
  603. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  604. list_for_each_entry(swr_dev, &master->devices,
  605. dev_list) {
  606. swr_dev->group_id = SWR_GROUP_NONE;
  607. master->gr_sid = 0;
  608. }
  609. is_removed = true;
  610. }
  611. mutex_unlock(&swrm->mlock);
  612. end:
  613. return is_removed;
  614. }
  615. static void swrm_disable_ports(struct swr_master *master,
  616. u8 bank)
  617. {
  618. u32 value;
  619. struct swr_port_info *port_req;
  620. int i;
  621. struct swrm_mports *mport;
  622. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  623. if (!swrm) {
  624. pr_err("%s: swrm is null\n", __func__);
  625. return;
  626. }
  627. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  628. master->num_port);
  629. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  630. mport = &(swrm->mport_cfg[i]);
  631. if (!mport->port_en)
  632. continue;
  633. list_for_each_entry(port_req, &mport->port_req_list, list) {
  634. /* skip ports with no change req's*/
  635. if (port_req->req_ch == port_req->ch_en)
  636. continue;
  637. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  638. port_req->dev_num, 0x00,
  639. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  640. bank));
  641. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  642. __func__, i,
  643. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  644. }
  645. value = ((mport->req_ch)
  646. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  647. value |= ((mport->offset2)
  648. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  649. value |= ((mport->offset1)
  650. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  651. value |= mport->sinterval;
  652. swr_master_write(swrm,
  653. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  654. value);
  655. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  656. __func__, i,
  657. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  658. }
  659. }
  660. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  661. {
  662. struct swr_port_info *port_req, *next;
  663. int i;
  664. struct swrm_mports *mport;
  665. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  666. if (!swrm) {
  667. pr_err("%s: swrm is null\n", __func__);
  668. return;
  669. }
  670. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  671. master->num_port);
  672. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  673. mport = &(swrm->mport_cfg[i]);
  674. list_for_each_entry_safe(port_req, next,
  675. &mport->port_req_list, list) {
  676. /* skip ports without new ch req */
  677. if (port_req->ch_en == port_req->req_ch)
  678. continue;
  679. /* remove new ch req's*/
  680. port_req->ch_en = port_req->req_ch;
  681. /* If no streams enabled on port, remove the port req */
  682. if (port_req->ch_en == 0) {
  683. list_del(&port_req->list);
  684. kfree(port_req);
  685. }
  686. }
  687. /* remove new ch req's on mport*/
  688. mport->ch_en = mport->req_ch;
  689. if (!(mport->ch_en)) {
  690. mport->port_en = false;
  691. master->port_en_mask &= ~i;
  692. }
  693. }
  694. }
  695. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  696. {
  697. u32 value, slv_id;
  698. struct swr_port_info *port_req;
  699. int i;
  700. struct swrm_mports *mport;
  701. u32 reg[SWRM_MAX_PORT_REG];
  702. u32 val[SWRM_MAX_PORT_REG];
  703. int len = 0;
  704. u8 hparams;
  705. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  706. if (!swrm) {
  707. pr_err("%s: swrm is null\n", __func__);
  708. return;
  709. }
  710. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  711. master->num_port);
  712. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  713. mport = &(swrm->mport_cfg[i]);
  714. if (!mport->port_en)
  715. continue;
  716. list_for_each_entry(port_req, &mport->port_req_list, list) {
  717. slv_id = port_req->slave_port_id;
  718. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  719. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  720. port_req->dev_num, 0x00,
  721. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  722. bank));
  723. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  724. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  725. port_req->dev_num, 0x00,
  726. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  727. bank));
  728. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  729. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  730. port_req->dev_num, 0x00,
  731. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  732. bank));
  733. if (mport->offset2 != SWR_INVALID_PARAM) {
  734. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  735. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  736. port_req->dev_num, 0x00,
  737. SWRS_DP_OFFSET_CONTROL_2_BANK(
  738. slv_id, bank));
  739. }
  740. if (mport->hstart != SWR_INVALID_PARAM
  741. && mport->hstop != SWR_INVALID_PARAM) {
  742. hparams = (mport->hstart << 4) | mport->hstop;
  743. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  744. val[len++] = SWR_REG_VAL_PACK(hparams,
  745. port_req->dev_num, 0x00,
  746. SWRS_DP_HCONTROL_BANK(slv_id,
  747. bank));
  748. }
  749. if (mport->word_length != SWR_INVALID_PARAM) {
  750. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  751. val[len++] =
  752. SWR_REG_VAL_PACK(mport->word_length,
  753. port_req->dev_num, 0x00,
  754. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  755. }
  756. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  757. && swrm->master_id != MASTER_ID_WSA) {
  758. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  759. val[len++] =
  760. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  761. port_req->dev_num, 0x00,
  762. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  763. bank));
  764. }
  765. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  766. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  767. val[len++] =
  768. SWR_REG_VAL_PACK(mport->blk_grp_count,
  769. port_req->dev_num, 0x00,
  770. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  771. bank));
  772. }
  773. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  774. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  775. val[len++] =
  776. SWR_REG_VAL_PACK(mport->lane_ctrl,
  777. port_req->dev_num, 0x00,
  778. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  779. bank));
  780. }
  781. port_req->ch_en = port_req->req_ch;
  782. }
  783. value = ((mport->req_ch)
  784. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  785. if (mport->offset2 != SWR_INVALID_PARAM)
  786. value |= ((mport->offset2)
  787. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  788. value |= ((mport->offset1)
  789. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  790. value |= mport->sinterval;
  791. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  792. val[len++] = value;
  793. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  794. __func__, i,
  795. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  796. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  797. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  798. val[len++] = mport->lane_ctrl;
  799. }
  800. if (mport->word_length != SWR_INVALID_PARAM) {
  801. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  802. val[len++] = mport->word_length;
  803. }
  804. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  805. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  806. val[len++] = mport->blk_grp_count;
  807. }
  808. if (mport->hstart != SWR_INVALID_PARAM
  809. && mport->hstop != SWR_INVALID_PARAM) {
  810. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  811. hparams = (mport->hstart << 4) | mport->hstop;
  812. val[len++] = hparams;
  813. }
  814. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  815. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  816. val[len++] = mport->blk_pack_mode;
  817. }
  818. mport->ch_en = mport->req_ch;
  819. }
  820. swr_master_bulk_write(swrm, reg, val, len);
  821. }
  822. static void swrm_apply_port_config(struct swr_master *master)
  823. {
  824. u8 bank;
  825. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  826. if (!swrm) {
  827. pr_err("%s: Invalid handle to swr controller\n",
  828. __func__);
  829. return;
  830. }
  831. bank = get_inactive_bank_num(swrm);
  832. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  833. __func__, bank, master->num_port);
  834. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  835. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  836. swrm_copy_data_port_config(master, bank);
  837. }
  838. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  839. {
  840. u8 bank;
  841. u32 value, n_row, n_col;
  842. int ret;
  843. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  844. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  845. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  846. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  847. u8 inactive_bank;
  848. if (!swrm) {
  849. pr_err("%s: swrm is null\n", __func__);
  850. return -EFAULT;
  851. }
  852. mutex_lock(&swrm->mlock);
  853. bank = get_inactive_bank_num(swrm);
  854. if (enable) {
  855. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  856. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  857. __func__);
  858. goto exit;
  859. }
  860. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  861. ret = swrm_get_port_config(swrm);
  862. if (ret) {
  863. /* cannot accommodate ports */
  864. swrm_cleanup_disabled_port_reqs(master);
  865. mutex_unlock(&swrm->mlock);
  866. return -EINVAL;
  867. }
  868. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  869. SWRM_INTERRUPT_STATUS_MASK);
  870. /* apply the new port config*/
  871. swrm_apply_port_config(master);
  872. } else {
  873. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  874. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  875. __func__);
  876. goto exit;
  877. }
  878. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  879. swrm_disable_ports(master, bank);
  880. }
  881. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  882. __func__, enable, swrm->num_cfg_devs);
  883. if (enable) {
  884. /* set col = 16 */
  885. n_col = SWR_MAX_COL;
  886. } else {
  887. /*
  888. * Do not change to col = 2 if there are still active ports
  889. */
  890. if (!master->num_port)
  891. n_col = SWR_MIN_COL;
  892. else
  893. n_col = SWR_MAX_COL;
  894. }
  895. /* Use default 50 * x, frame shape. Change based on mclk */
  896. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  897. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  898. n_col ? 16 : 2);
  899. n_row = SWR_ROW_64;
  900. } else {
  901. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  902. n_col ? 16 : 2);
  903. n_row = SWR_ROW_50;
  904. }
  905. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  906. value &= (~mask);
  907. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  908. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  909. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  910. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  911. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  912. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  913. enable_bank_switch(swrm, bank, n_row, n_col);
  914. inactive_bank = bank ? 0 : 1;
  915. if (enable)
  916. swrm_copy_data_port_config(master, inactive_bank);
  917. else {
  918. swrm_disable_ports(master, inactive_bank);
  919. swrm_cleanup_disabled_port_reqs(master);
  920. }
  921. if (!swrm_is_port_en(master)) {
  922. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  923. __func__);
  924. pm_runtime_mark_last_busy(swrm->dev);
  925. pm_runtime_put_autosuspend(swrm->dev);
  926. }
  927. exit:
  928. mutex_unlock(&swrm->mlock);
  929. return 0;
  930. }
  931. static int swrm_connect_port(struct swr_master *master,
  932. struct swr_params *portinfo)
  933. {
  934. int i;
  935. struct swr_port_info *port_req;
  936. int ret = 0;
  937. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  938. struct swrm_mports *mport;
  939. u8 mstr_port_id, mstr_ch_msk;
  940. dev_dbg(&master->dev, "%s: enter\n", __func__);
  941. if (!portinfo)
  942. return -EINVAL;
  943. if (!swrm) {
  944. dev_err(&master->dev,
  945. "%s: Invalid handle to swr controller\n",
  946. __func__);
  947. return -EINVAL;
  948. }
  949. mutex_lock(&swrm->mlock);
  950. mutex_lock(&swrm->devlock);
  951. if (!swrm->dev_up) {
  952. mutex_unlock(&swrm->devlock);
  953. mutex_unlock(&swrm->mlock);
  954. return -EINVAL;
  955. }
  956. mutex_unlock(&swrm->devlock);
  957. if (!swrm_is_port_en(master))
  958. pm_runtime_get_sync(swrm->dev);
  959. for (i = 0; i < portinfo->num_port; i++) {
  960. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  961. portinfo->port_type[i],
  962. portinfo->port_id[i]);
  963. if (ret) {
  964. dev_err(&master->dev,
  965. "%s: mstr portid for slv port %d not found\n",
  966. __func__, portinfo->port_id[i]);
  967. goto port_fail;
  968. }
  969. mport = &(swrm->mport_cfg[mstr_port_id]);
  970. /* get port req */
  971. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  972. portinfo->dev_num);
  973. if (!port_req) {
  974. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  975. __func__, portinfo->port_id[i],
  976. portinfo->dev_num);
  977. port_req = kzalloc(sizeof(struct swr_port_info),
  978. GFP_KERNEL);
  979. if (!port_req) {
  980. ret = -ENOMEM;
  981. goto mem_fail;
  982. }
  983. port_req->dev_num = portinfo->dev_num;
  984. port_req->slave_port_id = portinfo->port_id[i];
  985. port_req->num_ch = portinfo->num_ch[i];
  986. port_req->ch_rate = portinfo->ch_rate[i];
  987. port_req->ch_en = 0;
  988. port_req->master_port_id = mstr_port_id;
  989. list_add(&port_req->list, &mport->port_req_list);
  990. }
  991. port_req->req_ch |= portinfo->ch_en[i];
  992. dev_dbg(&master->dev,
  993. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  994. __func__, port_req->master_port_id,
  995. port_req->slave_port_id, port_req->ch_rate,
  996. port_req->num_ch);
  997. /* Put the port req on master port */
  998. mport = &(swrm->mport_cfg[mstr_port_id]);
  999. mport->port_en = true;
  1000. mport->req_ch |= mstr_ch_msk;
  1001. master->port_en_mask |= (1 << mstr_port_id);
  1002. }
  1003. master->num_port += portinfo->num_port;
  1004. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1005. swr_port_response(master, portinfo->tid);
  1006. mutex_unlock(&swrm->mlock);
  1007. return 0;
  1008. port_fail:
  1009. mem_fail:
  1010. /* cleanup port reqs in error condition */
  1011. swrm_cleanup_disabled_port_reqs(master);
  1012. mutex_unlock(&swrm->mlock);
  1013. return ret;
  1014. }
  1015. static int swrm_disconnect_port(struct swr_master *master,
  1016. struct swr_params *portinfo)
  1017. {
  1018. int i, ret = 0;
  1019. struct swr_port_info *port_req;
  1020. struct swrm_mports *mport;
  1021. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1022. u8 mstr_port_id, mstr_ch_mask;
  1023. if (!swrm) {
  1024. dev_err(&master->dev,
  1025. "%s: Invalid handle to swr controller\n",
  1026. __func__);
  1027. return -EINVAL;
  1028. }
  1029. if (!portinfo) {
  1030. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1031. return -EINVAL;
  1032. }
  1033. mutex_lock(&swrm->mlock);
  1034. for (i = 0; i < portinfo->num_port; i++) {
  1035. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1036. portinfo->port_type[i], portinfo->port_id[i]);
  1037. if (ret) {
  1038. dev_err(&master->dev,
  1039. "%s: mstr portid for slv port %d not found\n",
  1040. __func__, portinfo->port_id[i]);
  1041. mutex_unlock(&swrm->mlock);
  1042. return -EINVAL;
  1043. }
  1044. mport = &(swrm->mport_cfg[mstr_port_id]);
  1045. /* get port req */
  1046. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1047. portinfo->dev_num);
  1048. if (!port_req) {
  1049. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1050. __func__, portinfo->port_id[i]);
  1051. mutex_unlock(&swrm->mlock);
  1052. return -EINVAL;
  1053. }
  1054. port_req->req_ch &= ~portinfo->ch_en[i];
  1055. mport->req_ch &= ~mstr_ch_mask;
  1056. }
  1057. master->num_port -= portinfo->num_port;
  1058. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1059. swr_port_response(master, portinfo->tid);
  1060. mutex_unlock(&swrm->mlock);
  1061. return 0;
  1062. }
  1063. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1064. int status, u8 *devnum)
  1065. {
  1066. int i;
  1067. bool found = false;
  1068. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1069. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1070. *devnum = i;
  1071. found = true;
  1072. break;
  1073. }
  1074. status >>= 2;
  1075. }
  1076. if (found)
  1077. return 0;
  1078. else
  1079. return -EINVAL;
  1080. }
  1081. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1082. int status, u8 *devnum)
  1083. {
  1084. int i;
  1085. int new_sts = status;
  1086. int ret = SWR_NOT_PRESENT;
  1087. if (status != swrm->slave_status) {
  1088. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1089. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1090. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1091. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1092. *devnum = i;
  1093. break;
  1094. }
  1095. status >>= 2;
  1096. swrm->slave_status >>= 2;
  1097. }
  1098. swrm->slave_status = new_sts;
  1099. }
  1100. return ret;
  1101. }
  1102. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1103. {
  1104. struct swr_mstr_ctrl *swrm = dev;
  1105. u32 value, intr_sts, intr_mask;
  1106. u32 temp = 0;
  1107. u32 status, chg_sts, i;
  1108. u8 devnum = 0;
  1109. int ret = IRQ_HANDLED;
  1110. struct swr_device *swr_dev;
  1111. struct swr_master *mstr = &swrm->master;
  1112. mutex_lock(&swrm->reslock);
  1113. swrm_clk_request(swrm, true);
  1114. mutex_unlock(&swrm->reslock);
  1115. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1116. intr_mask = swr_master_read(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN);
  1117. intr_sts &= intr_mask;
  1118. handle_irq:
  1119. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1120. value = intr_sts & (1 << i);
  1121. if (!value)
  1122. continue;
  1123. switch (value) {
  1124. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1125. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1126. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1127. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1128. if (ret) {
  1129. dev_err_ratelimited(swrm->dev,
  1130. "no slave alert found.spurious interrupt\n");
  1131. break;
  1132. }
  1133. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1134. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1135. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1136. SWRS_SCP_INT_STATUS_CLEAR_1);
  1137. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1138. SWRS_SCP_INT_STATUS_CLEAR_1);
  1139. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1140. if (swr_dev->dev_num != devnum)
  1141. continue;
  1142. if (swr_dev->slave_irq) {
  1143. do {
  1144. handle_nested_irq(
  1145. irq_find_mapping(
  1146. swr_dev->slave_irq, 0));
  1147. } while (swr_dev->slave_irq_pending);
  1148. }
  1149. }
  1150. break;
  1151. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1152. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1153. break;
  1154. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1155. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1156. if (status == swrm->slave_status) {
  1157. dev_dbg(swrm->dev,
  1158. "%s: No change in slave status: %d\n",
  1159. __func__, status);
  1160. break;
  1161. }
  1162. chg_sts = swrm_check_slave_change_status(swrm, status,
  1163. &devnum);
  1164. switch (chg_sts) {
  1165. case SWR_NOT_PRESENT:
  1166. dev_dbg(swrm->dev, "device %d got detached\n",
  1167. devnum);
  1168. break;
  1169. case SWR_ATTACHED_OK:
  1170. dev_dbg(swrm->dev, "device %d got attached\n",
  1171. devnum);
  1172. /* enable host irq from slave device*/
  1173. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1174. SWRS_SCP_INT_STATUS_CLEAR_1);
  1175. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1176. SWRS_SCP_INT_STATUS_MASK_1);
  1177. break;
  1178. case SWR_ALERT:
  1179. dev_dbg(swrm->dev,
  1180. "device %d has pending interrupt\n",
  1181. devnum);
  1182. break;
  1183. }
  1184. break;
  1185. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1186. dev_err_ratelimited(swrm->dev,
  1187. "SWR bus clsh detected\n");
  1188. break;
  1189. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1190. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1191. break;
  1192. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1193. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1194. break;
  1195. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1196. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1197. break;
  1198. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1199. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1200. dev_err_ratelimited(swrm->dev,
  1201. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1202. value);
  1203. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1204. break;
  1205. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1206. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1207. intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1208. swr_master_write(swrm,
  1209. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, intr_mask);
  1210. break;
  1211. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1212. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1213. intr_mask &=
  1214. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1215. swr_master_write(swrm,
  1216. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, intr_mask);
  1217. break;
  1218. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1219. complete(&swrm->broadcast);
  1220. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1221. break;
  1222. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1223. break;
  1224. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1225. break;
  1226. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1227. break;
  1228. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1229. complete(&swrm->reset);
  1230. break;
  1231. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1232. break;
  1233. default:
  1234. dev_err_ratelimited(swrm->dev,
  1235. "SWR unknown interrupt\n");
  1236. ret = IRQ_NONE;
  1237. break;
  1238. }
  1239. }
  1240. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1241. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1242. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1243. intr_sts &= intr_mask;
  1244. if (intr_sts) {
  1245. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1246. goto handle_irq;
  1247. }
  1248. mutex_lock(&swrm->reslock);
  1249. swrm_clk_request(swrm, false);
  1250. mutex_unlock(&swrm->reslock);
  1251. return ret;
  1252. }
  1253. static void swrm_wakeup_work(struct work_struct *work)
  1254. {
  1255. struct swr_mstr_ctrl *swrm;
  1256. swrm = container_of(work, struct swr_mstr_ctrl,
  1257. wakeup_work);
  1258. if (!swrm || !(swrm->dev)) {
  1259. pr_err("%s: swrm or dev is null\n", __func__);
  1260. return;
  1261. }
  1262. mutex_lock(&swrm->devlock);
  1263. if (!swrm->dev_up) {
  1264. mutex_unlock(&swrm->devlock);
  1265. return;
  1266. }
  1267. mutex_unlock(&swrm->devlock);
  1268. pm_runtime_get_sync(swrm->dev);
  1269. pm_runtime_mark_last_busy(swrm->dev);
  1270. pm_runtime_put_autosuspend(swrm->dev);
  1271. }
  1272. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1273. {
  1274. u32 val;
  1275. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1276. val = (swrm->slave_status >> (devnum * 2));
  1277. val &= SWRM_MCP_SLV_STATUS_MASK;
  1278. return val;
  1279. }
  1280. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1281. u8 *dev_num)
  1282. {
  1283. int i;
  1284. u64 id = 0;
  1285. int ret = -EINVAL;
  1286. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1287. struct swr_device *swr_dev;
  1288. u32 num_dev = 0;
  1289. if (!swrm) {
  1290. pr_err("%s: Invalid handle to swr controller\n",
  1291. __func__);
  1292. return ret;
  1293. }
  1294. if (swrm->num_dev)
  1295. num_dev = swrm->num_dev;
  1296. else
  1297. num_dev = mstr->num_dev;
  1298. mutex_lock(&swrm->devlock);
  1299. if (!swrm->dev_up) {
  1300. mutex_unlock(&swrm->devlock);
  1301. return ret;
  1302. }
  1303. mutex_unlock(&swrm->devlock);
  1304. pm_runtime_get_sync(swrm->dev);
  1305. for (i = 1; i < (num_dev + 1); i++) {
  1306. id = ((u64)(swr_master_read(swrm,
  1307. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1308. id |= swr_master_read(swrm,
  1309. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1310. /*
  1311. * As pm_runtime_get_sync() brings all slaves out of reset
  1312. * update logical device number for all slaves.
  1313. */
  1314. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1315. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1316. u32 status = swrm_get_device_status(swrm, i);
  1317. if ((status == 0x01) || (status == 0x02)) {
  1318. swr_dev->dev_num = i;
  1319. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1320. *dev_num = i;
  1321. ret = 0;
  1322. }
  1323. dev_dbg(swrm->dev,
  1324. "%s: devnum %d is assigned for dev addr %lx\n",
  1325. __func__, i, swr_dev->addr);
  1326. }
  1327. }
  1328. }
  1329. }
  1330. if (ret)
  1331. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1332. __func__, dev_id);
  1333. pm_runtime_mark_last_busy(swrm->dev);
  1334. pm_runtime_put_autosuspend(swrm->dev);
  1335. return ret;
  1336. }
  1337. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1338. {
  1339. int ret = 0;
  1340. u32 val;
  1341. u8 row_ctrl = SWR_ROW_50;
  1342. u8 col_ctrl = SWR_MIN_COL;
  1343. u8 ssp_period = 1;
  1344. u8 retry_cmd_num = 3;
  1345. u32 reg[SWRM_MAX_INIT_REG];
  1346. u32 value[SWRM_MAX_INIT_REG];
  1347. int len = 0;
  1348. /* Clear Rows and Cols */
  1349. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1350. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1351. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1352. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1353. value[len++] = val;
  1354. /* Set Auto enumeration flag */
  1355. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1356. value[len++] = 1;
  1357. /* Configure No pings */
  1358. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1359. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1360. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1361. reg[len] = SWRM_MCP_CFG_ADDR;
  1362. value[len++] = val;
  1363. /* Configure number of retries of a read/write cmd */
  1364. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1365. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1366. value[len++] = val;
  1367. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1368. value[len++] = 0x2;
  1369. /* Set IRQ to PULSE */
  1370. reg[len] = SWRM_COMP_CFG_ADDR;
  1371. value[len++] = 0x02;
  1372. reg[len] = SWRM_COMP_CFG_ADDR;
  1373. value[len++] = 0x03;
  1374. reg[len] = SWRM_INTERRUPT_CLEAR;
  1375. value[len++] = 0xFFFFFFFF;
  1376. /* Mask soundwire interrupts */
  1377. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1378. value[len++] = 0x1FFFD;
  1379. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1380. value[len++] = SWRM_INTERRUPT_STATUS_MASK;
  1381. swr_master_bulk_write(swrm, reg, value, len);
  1382. return ret;
  1383. }
  1384. static int swrm_event_notify(struct notifier_block *self,
  1385. unsigned long action, void *data)
  1386. {
  1387. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1388. event_notifier);
  1389. if (!swrm || !(swrm->dev)) {
  1390. pr_err("%s: swrm or dev is NULL\n", __func__);
  1391. return -EINVAL;
  1392. }
  1393. switch (action) {
  1394. case MSM_AUD_DC_EVENT:
  1395. schedule_work(&(swrm->dc_presence_work));
  1396. break;
  1397. case SWR_WAKE_IRQ_EVENT:
  1398. if (swrm->wakeup_req && !swrm->wakeup_triggered) {
  1399. swrm->wakeup_triggered = true;
  1400. schedule_work(&swrm->wakeup_work);
  1401. }
  1402. break;
  1403. default:
  1404. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1405. __func__, action);
  1406. return -EINVAL;
  1407. }
  1408. return 0;
  1409. }
  1410. static void swrm_notify_work_fn(struct work_struct *work)
  1411. {
  1412. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1413. dc_presence_work);
  1414. if (!swrm || !swrm->pdev) {
  1415. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1416. return;
  1417. }
  1418. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1419. }
  1420. static int swrm_probe(struct platform_device *pdev)
  1421. {
  1422. struct swr_mstr_ctrl *swrm;
  1423. struct swr_ctrl_platform_data *pdata;
  1424. u32 i, num_ports, port_num, port_type, ch_mask;
  1425. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1426. int ret = 0;
  1427. /* Allocate soundwire master driver structure */
  1428. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1429. GFP_KERNEL);
  1430. if (!swrm) {
  1431. ret = -ENOMEM;
  1432. goto err_memory_fail;
  1433. }
  1434. swrm->pdev = pdev;
  1435. swrm->dev = &pdev->dev;
  1436. platform_set_drvdata(pdev, swrm);
  1437. swr_set_ctrl_data(&swrm->master, swrm);
  1438. pdata = dev_get_platdata(&pdev->dev);
  1439. if (!pdata) {
  1440. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1441. __func__);
  1442. ret = -EINVAL;
  1443. goto err_pdata_fail;
  1444. }
  1445. swrm->handle = (void *)pdata->handle;
  1446. if (!swrm->handle) {
  1447. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1448. __func__);
  1449. ret = -EINVAL;
  1450. goto err_pdata_fail;
  1451. }
  1452. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1453. &swrm->master_id);
  1454. if (ret) {
  1455. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1456. goto err_pdata_fail;
  1457. }
  1458. if (!(of_property_read_u32(pdev->dev.of_node,
  1459. "swrm-io-base", &swrm->swrm_base_reg)))
  1460. ret = of_property_read_u32(pdev->dev.of_node,
  1461. "swrm-io-base", &swrm->swrm_base_reg);
  1462. if (!swrm->swrm_base_reg) {
  1463. swrm->read = pdata->read;
  1464. if (!swrm->read) {
  1465. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1466. __func__);
  1467. ret = -EINVAL;
  1468. goto err_pdata_fail;
  1469. }
  1470. swrm->write = pdata->write;
  1471. if (!swrm->write) {
  1472. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1473. __func__);
  1474. ret = -EINVAL;
  1475. goto err_pdata_fail;
  1476. }
  1477. swrm->bulk_write = pdata->bulk_write;
  1478. if (!swrm->bulk_write) {
  1479. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1480. __func__);
  1481. ret = -EINVAL;
  1482. goto err_pdata_fail;
  1483. }
  1484. } else {
  1485. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1486. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1487. }
  1488. swrm->clk = pdata->clk;
  1489. if (!swrm->clk) {
  1490. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1491. __func__);
  1492. ret = -EINVAL;
  1493. goto err_pdata_fail;
  1494. }
  1495. if (of_property_read_u32(pdev->dev.of_node,
  1496. "qcom,swr-clock-stop-mode0",
  1497. &swrm->clk_stop_mode0_supp)) {
  1498. swrm->clk_stop_mode0_supp = FALSE;
  1499. }
  1500. /* Parse soundwire port mapping */
  1501. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1502. &num_ports);
  1503. if (ret) {
  1504. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1505. goto err_pdata_fail;
  1506. }
  1507. swrm->num_ports = num_ports;
  1508. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1509. &map_size)) {
  1510. dev_err(swrm->dev, "missing port mapping\n");
  1511. goto err_pdata_fail;
  1512. }
  1513. map_length = map_size / (3 * sizeof(u32));
  1514. if (num_ports > SWR_MSTR_PORT_LEN) {
  1515. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1516. __func__);
  1517. ret = -EINVAL;
  1518. goto err_pdata_fail;
  1519. }
  1520. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1521. if (!temp) {
  1522. ret = -ENOMEM;
  1523. goto err_pdata_fail;
  1524. }
  1525. ret = of_property_read_u32_array(pdev->dev.of_node,
  1526. "qcom,swr-port-mapping", temp, 3 * map_length);
  1527. if (ret) {
  1528. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1529. __func__);
  1530. goto err_pdata_fail;
  1531. }
  1532. for (i = 0; i < map_length; i++) {
  1533. port_num = temp[3 * i];
  1534. port_type = temp[3 * i + 1];
  1535. ch_mask = temp[3 * i + 2];
  1536. if (port_num != old_port_num)
  1537. ch_iter = 0;
  1538. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1539. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1540. old_port_num = port_num;
  1541. }
  1542. devm_kfree(&pdev->dev, temp);
  1543. swrm->reg_irq = pdata->reg_irq;
  1544. swrm->master.read = swrm_read;
  1545. swrm->master.write = swrm_write;
  1546. swrm->master.bulk_write = swrm_bulk_write;
  1547. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1548. swrm->master.connect_port = swrm_connect_port;
  1549. swrm->master.disconnect_port = swrm_disconnect_port;
  1550. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1551. swrm->master.remove_from_group = swrm_remove_from_group;
  1552. swrm->master.dev.parent = &pdev->dev;
  1553. swrm->master.dev.of_node = pdev->dev.of_node;
  1554. swrm->master.num_port = 0;
  1555. swrm->rcmd_id = 0;
  1556. swrm->wcmd_id = 0;
  1557. swrm->slave_status = 0;
  1558. swrm->num_rx_chs = 0;
  1559. swrm->clk_ref_count = 0;
  1560. swrm->mclk_freq = MCLK_FREQ;
  1561. swrm->dev_up = true;
  1562. swrm->state = SWR_MSTR_UP;
  1563. init_completion(&swrm->reset);
  1564. init_completion(&swrm->broadcast);
  1565. init_completion(&swrm->clk_off_complete);
  1566. mutex_init(&swrm->mlock);
  1567. mutex_init(&swrm->reslock);
  1568. mutex_init(&swrm->force_down_lock);
  1569. mutex_init(&swrm->iolock);
  1570. mutex_init(&swrm->clklock);
  1571. mutex_init(&swrm->devlock);
  1572. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1573. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1574. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1575. &swrm->num_dev);
  1576. if (ret) {
  1577. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1578. __func__, "qcom,swr-num-dev");
  1579. } else {
  1580. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1581. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1582. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1583. ret = -EINVAL;
  1584. goto err_pdata_fail;
  1585. }
  1586. }
  1587. if (of_property_read_u32(swrm->dev->of_node,
  1588. "qcom,swr-wakeup-required", &swrm->wakeup_req)) {
  1589. swrm->wakeup_req = false;
  1590. }
  1591. if (swrm->reg_irq) {
  1592. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1593. SWR_IRQ_REGISTER);
  1594. if (ret) {
  1595. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1596. __func__, ret);
  1597. goto err_irq_fail;
  1598. }
  1599. } else {
  1600. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1601. if (swrm->irq < 0) {
  1602. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1603. __func__, swrm->irq);
  1604. goto err_irq_fail;
  1605. }
  1606. ret = request_threaded_irq(swrm->irq, NULL,
  1607. swr_mstr_interrupt,
  1608. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1609. "swr_master_irq", swrm);
  1610. if (ret) {
  1611. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1612. __func__, ret);
  1613. goto err_irq_fail;
  1614. }
  1615. }
  1616. ret = swr_register_master(&swrm->master);
  1617. if (ret) {
  1618. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1619. goto err_mstr_fail;
  1620. }
  1621. /* Add devices registered with board-info as the
  1622. * controller will be up now
  1623. */
  1624. swr_master_add_boarddevices(&swrm->master);
  1625. mutex_lock(&swrm->mlock);
  1626. swrm_clk_request(swrm, true);
  1627. ret = swrm_master_init(swrm);
  1628. if (ret < 0) {
  1629. dev_err(&pdev->dev,
  1630. "%s: Error in master Initialization , err %d\n",
  1631. __func__, ret);
  1632. mutex_unlock(&swrm->mlock);
  1633. goto err_mstr_fail;
  1634. }
  1635. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1636. mutex_unlock(&swrm->mlock);
  1637. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1638. if (pdev->dev.of_node)
  1639. of_register_swr_devices(&swrm->master);
  1640. dbgswrm = swrm;
  1641. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1642. if (!IS_ERR(debugfs_swrm_dent)) {
  1643. debugfs_peek = debugfs_create_file("swrm_peek",
  1644. S_IFREG | 0444, debugfs_swrm_dent,
  1645. (void *) "swrm_peek", &swrm_debug_ops);
  1646. debugfs_poke = debugfs_create_file("swrm_poke",
  1647. S_IFREG | 0444, debugfs_swrm_dent,
  1648. (void *) "swrm_poke", &swrm_debug_ops);
  1649. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1650. S_IFREG | 0444, debugfs_swrm_dent,
  1651. (void *) "swrm_reg_dump",
  1652. &swrm_debug_ops);
  1653. }
  1654. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1655. pm_runtime_use_autosuspend(&pdev->dev);
  1656. pm_runtime_set_active(&pdev->dev);
  1657. pm_runtime_enable(&pdev->dev);
  1658. pm_runtime_mark_last_busy(&pdev->dev);
  1659. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1660. swrm->event_notifier.notifier_call = swrm_event_notify;
  1661. msm_aud_evt_register_client(&swrm->event_notifier);
  1662. return 0;
  1663. err_mstr_fail:
  1664. if (swrm->reg_irq)
  1665. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1666. swrm, SWR_IRQ_FREE);
  1667. else if (swrm->irq)
  1668. free_irq(swrm->irq, swrm);
  1669. err_irq_fail:
  1670. mutex_destroy(&swrm->mlock);
  1671. mutex_destroy(&swrm->reslock);
  1672. mutex_destroy(&swrm->force_down_lock);
  1673. mutex_destroy(&swrm->iolock);
  1674. mutex_destroy(&swrm->clklock);
  1675. err_pdata_fail:
  1676. err_memory_fail:
  1677. return ret;
  1678. }
  1679. static int swrm_remove(struct platform_device *pdev)
  1680. {
  1681. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1682. if (swrm->reg_irq)
  1683. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1684. swrm, SWR_IRQ_FREE);
  1685. else if (swrm->irq)
  1686. free_irq(swrm->irq, swrm);
  1687. pm_runtime_disable(&pdev->dev);
  1688. pm_runtime_set_suspended(&pdev->dev);
  1689. swr_unregister_master(&swrm->master);
  1690. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1691. mutex_destroy(&swrm->mlock);
  1692. mutex_destroy(&swrm->reslock);
  1693. mutex_destroy(&swrm->iolock);
  1694. mutex_destroy(&swrm->clklock);
  1695. mutex_destroy(&swrm->force_down_lock);
  1696. devm_kfree(&pdev->dev, swrm);
  1697. return 0;
  1698. }
  1699. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1700. {
  1701. u32 val;
  1702. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1703. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1704. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1705. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1706. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1707. return 0;
  1708. }
  1709. #ifdef CONFIG_PM
  1710. static int swrm_runtime_resume(struct device *dev)
  1711. {
  1712. struct platform_device *pdev = to_platform_device(dev);
  1713. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1714. int ret = 0;
  1715. struct swr_master *mstr = &swrm->master;
  1716. struct swr_device *swr_dev;
  1717. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1718. __func__, swrm->state);
  1719. mutex_lock(&swrm->reslock);
  1720. if ((swrm->state == SWR_MSTR_DOWN) ||
  1721. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  1722. if (swrm->clk_stop_mode0_supp && swrm->wakeup_req) {
  1723. msm_aud_evt_blocking_notifier_call_chain(
  1724. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  1725. }
  1726. if (swrm_clk_request(swrm, true))
  1727. goto exit;
  1728. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1729. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1730. ret = swr_device_up(swr_dev);
  1731. if (ret) {
  1732. dev_err(dev,
  1733. "%s: failed to wakeup swr dev %d\n",
  1734. __func__, swr_dev->dev_num);
  1735. swrm_clk_request(swrm, false);
  1736. goto exit;
  1737. }
  1738. }
  1739. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1740. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1741. swrm_master_init(swrm);
  1742. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  1743. SWRS_SCP_INT_STATUS_MASK_1);
  1744. } else {
  1745. /*wake up from clock stop*/
  1746. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1747. usleep_range(100, 105);
  1748. }
  1749. swrm->state = SWR_MSTR_UP;
  1750. }
  1751. exit:
  1752. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1753. mutex_unlock(&swrm->reslock);
  1754. return ret;
  1755. }
  1756. static int swrm_runtime_suspend(struct device *dev)
  1757. {
  1758. struct platform_device *pdev = to_platform_device(dev);
  1759. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1760. int ret = 0;
  1761. struct swr_master *mstr = &swrm->master;
  1762. struct swr_device *swr_dev;
  1763. int current_state = 0;
  1764. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1765. __func__, swrm->state);
  1766. mutex_lock(&swrm->reslock);
  1767. mutex_lock(&swrm->force_down_lock);
  1768. current_state = swrm->state;
  1769. mutex_unlock(&swrm->force_down_lock);
  1770. if ((current_state == SWR_MSTR_UP) ||
  1771. (current_state == SWR_MSTR_SSR)) {
  1772. if ((current_state != SWR_MSTR_SSR) &&
  1773. swrm_is_port_en(&swrm->master)) {
  1774. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1775. ret = -EBUSY;
  1776. goto exit;
  1777. }
  1778. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1779. swrm_clk_pause(swrm);
  1780. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1781. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1782. ret = swr_device_down(swr_dev);
  1783. if (ret) {
  1784. dev_err(dev,
  1785. "%s: failed to shutdown swr dev %d\n",
  1786. __func__, swr_dev->dev_num);
  1787. goto exit;
  1788. }
  1789. }
  1790. } else {
  1791. /* clock stop sequence */
  1792. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1793. SWRS_SCP_CONTROL);
  1794. usleep_range(100, 105);
  1795. }
  1796. swrm_clk_request(swrm, false);
  1797. if (swrm->clk_stop_mode0_supp && swrm->wakeup_req) {
  1798. msm_aud_evt_blocking_notifier_call_chain(
  1799. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  1800. swrm->wakeup_triggered = false;
  1801. }
  1802. }
  1803. /* Retain SSR state until resume */
  1804. if (current_state != SWR_MSTR_SSR)
  1805. swrm->state = SWR_MSTR_DOWN;
  1806. exit:
  1807. mutex_unlock(&swrm->reslock);
  1808. return ret;
  1809. }
  1810. #endif /* CONFIG_PM */
  1811. static int swrm_device_down(struct device *dev)
  1812. {
  1813. struct platform_device *pdev = to_platform_device(dev);
  1814. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1815. int ret = 0;
  1816. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1817. mutex_lock(&swrm->force_down_lock);
  1818. swrm->state = SWR_MSTR_SSR;
  1819. mutex_unlock(&swrm->force_down_lock);
  1820. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1821. ret = swrm_runtime_suspend(dev);
  1822. if (!ret) {
  1823. pm_runtime_disable(dev);
  1824. pm_runtime_set_suspended(dev);
  1825. pm_runtime_enable(dev);
  1826. }
  1827. }
  1828. return 0;
  1829. }
  1830. /**
  1831. * swrm_wcd_notify - parent device can notify to soundwire master through
  1832. * this function
  1833. * @pdev: pointer to platform device structure
  1834. * @id: command id from parent to the soundwire master
  1835. * @data: data from parent device to soundwire master
  1836. */
  1837. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1838. {
  1839. struct swr_mstr_ctrl *swrm;
  1840. int ret = 0;
  1841. struct swr_master *mstr;
  1842. struct swr_device *swr_dev;
  1843. if (!pdev) {
  1844. pr_err("%s: pdev is NULL\n", __func__);
  1845. return -EINVAL;
  1846. }
  1847. swrm = platform_get_drvdata(pdev);
  1848. if (!swrm) {
  1849. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1850. return -EINVAL;
  1851. }
  1852. mstr = &swrm->master;
  1853. switch (id) {
  1854. case SWR_CLK_FREQ:
  1855. if (!data) {
  1856. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1857. ret = -EINVAL;
  1858. } else {
  1859. mutex_lock(&swrm->mlock);
  1860. swrm->mclk_freq = *(int *)data;
  1861. mutex_unlock(&swrm->mlock);
  1862. }
  1863. break;
  1864. case SWR_DEVICE_SSR_DOWN:
  1865. mutex_lock(&swrm->devlock);
  1866. swrm->dev_up = false;
  1867. mutex_unlock(&swrm->devlock);
  1868. mutex_lock(&swrm->reslock);
  1869. swrm->state = SWR_MSTR_SSR;
  1870. mutex_unlock(&swrm->reslock);
  1871. break;
  1872. case SWR_DEVICE_SSR_UP:
  1873. /* wait for clk voting to be zero */
  1874. if (swrm->clk_ref_count &&
  1875. !wait_for_completion_timeout(&swrm->clk_off_complete,
  1876. (1 * HZ/100)))
  1877. dev_err(swrm->dev, "%s: clock voting not zero\n",
  1878. __func__);
  1879. mutex_lock(&swrm->devlock);
  1880. swrm->dev_up = true;
  1881. mutex_unlock(&swrm->devlock);
  1882. break;
  1883. case SWR_DEVICE_DOWN:
  1884. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1885. mutex_lock(&swrm->mlock);
  1886. if (swrm->state == SWR_MSTR_DOWN)
  1887. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1888. __func__, swrm->state);
  1889. else
  1890. swrm_device_down(&pdev->dev);
  1891. mutex_unlock(&swrm->mlock);
  1892. break;
  1893. case SWR_DEVICE_UP:
  1894. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1895. mutex_lock(&swrm->mlock);
  1896. pm_runtime_mark_last_busy(&pdev->dev);
  1897. pm_runtime_get_sync(&pdev->dev);
  1898. mutex_lock(&swrm->reslock);
  1899. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1900. ret = swr_reset_device(swr_dev);
  1901. if (ret) {
  1902. dev_err(swrm->dev,
  1903. "%s: failed to reset swr device %d\n",
  1904. __func__, swr_dev->dev_num);
  1905. swrm_clk_request(swrm, false);
  1906. }
  1907. }
  1908. pm_runtime_mark_last_busy(&pdev->dev);
  1909. pm_runtime_put_autosuspend(&pdev->dev);
  1910. mutex_unlock(&swrm->reslock);
  1911. mutex_unlock(&swrm->mlock);
  1912. break;
  1913. case SWR_SET_NUM_RX_CH:
  1914. if (!data) {
  1915. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1916. ret = -EINVAL;
  1917. } else {
  1918. mutex_lock(&swrm->mlock);
  1919. swrm->num_rx_chs = *(int *)data;
  1920. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1921. list_for_each_entry(swr_dev, &mstr->devices,
  1922. dev_list) {
  1923. ret = swr_set_device_group(swr_dev,
  1924. SWR_BROADCAST);
  1925. if (ret)
  1926. dev_err(swrm->dev,
  1927. "%s: set num ch failed\n",
  1928. __func__);
  1929. }
  1930. } else {
  1931. list_for_each_entry(swr_dev, &mstr->devices,
  1932. dev_list) {
  1933. ret = swr_set_device_group(swr_dev,
  1934. SWR_GROUP_NONE);
  1935. if (ret)
  1936. dev_err(swrm->dev,
  1937. "%s: set num ch failed\n",
  1938. __func__);
  1939. }
  1940. }
  1941. mutex_unlock(&swrm->mlock);
  1942. }
  1943. break;
  1944. default:
  1945. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1946. __func__, id);
  1947. break;
  1948. }
  1949. return ret;
  1950. }
  1951. EXPORT_SYMBOL(swrm_wcd_notify);
  1952. #ifdef CONFIG_PM_SLEEP
  1953. static int swrm_suspend(struct device *dev)
  1954. {
  1955. int ret = -EBUSY;
  1956. struct platform_device *pdev = to_platform_device(dev);
  1957. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1958. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1959. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1960. ret = swrm_runtime_suspend(dev);
  1961. if (!ret) {
  1962. /*
  1963. * Synchronize runtime-pm and system-pm states:
  1964. * At this point, we are already suspended. If
  1965. * runtime-pm still thinks its active, then
  1966. * make sure its status is in sync with HW
  1967. * status. The three below calls let the
  1968. * runtime-pm know that we are suspended
  1969. * already without re-invoking the suspend
  1970. * callback
  1971. */
  1972. pm_runtime_disable(dev);
  1973. pm_runtime_set_suspended(dev);
  1974. pm_runtime_enable(dev);
  1975. }
  1976. }
  1977. if (ret == -EBUSY) {
  1978. /*
  1979. * There is a possibility that some audio stream is active
  1980. * during suspend. We dont want to return suspend failure in
  1981. * that case so that display and relevant components can still
  1982. * go to suspend.
  1983. * If there is some other error, then it should be passed-on
  1984. * to system level suspend
  1985. */
  1986. ret = 0;
  1987. }
  1988. return ret;
  1989. }
  1990. static int swrm_resume(struct device *dev)
  1991. {
  1992. int ret = 0;
  1993. struct platform_device *pdev = to_platform_device(dev);
  1994. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1995. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1996. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1997. ret = swrm_runtime_resume(dev);
  1998. if (!ret) {
  1999. pm_runtime_mark_last_busy(dev);
  2000. pm_request_autosuspend(dev);
  2001. }
  2002. }
  2003. return ret;
  2004. }
  2005. #endif /* CONFIG_PM_SLEEP */
  2006. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2007. SET_SYSTEM_SLEEP_PM_OPS(
  2008. swrm_suspend,
  2009. swrm_resume
  2010. )
  2011. SET_RUNTIME_PM_OPS(
  2012. swrm_runtime_suspend,
  2013. swrm_runtime_resume,
  2014. NULL
  2015. )
  2016. };
  2017. static const struct of_device_id swrm_dt_match[] = {
  2018. {
  2019. .compatible = "qcom,swr-mstr",
  2020. },
  2021. {}
  2022. };
  2023. static struct platform_driver swr_mstr_driver = {
  2024. .probe = swrm_probe,
  2025. .remove = swrm_remove,
  2026. .driver = {
  2027. .name = SWR_WCD_NAME,
  2028. .owner = THIS_MODULE,
  2029. .pm = &swrm_dev_pm_ops,
  2030. .of_match_table = swrm_dt_match,
  2031. },
  2032. };
  2033. static int __init swrm_init(void)
  2034. {
  2035. return platform_driver_register(&swr_mstr_driver);
  2036. }
  2037. module_init(swrm_init);
  2038. static void __exit swrm_exit(void)
  2039. {
  2040. platform_driver_unregister(&swr_mstr_driver);
  2041. }
  2042. module_exit(swrm_exit);
  2043. MODULE_LICENSE("GPL v2");
  2044. MODULE_DESCRIPTION("SoundWire Master Controller");
  2045. MODULE_ALIAS("platform:swr-mstr");