htt_stats.h 243 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220
  1. /*
  2. * Copyright (c) 2017-2022 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * @file htt_stats.h
  20. *
  21. * @details the public header file of HTT STATS
  22. */
  23. #ifndef __HTT_STATS_H__
  24. #define __HTT_STATS_H__
  25. #include <htt_deps.h> /* A_UINT32 */
  26. #include <htt_common.h>
  27. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  28. /*
  29. * htt_dbg_ext_stats_type -
  30. * The base structure for each of the stats_type is only for reference
  31. * Host should use this information to know the type of TLVs to expect
  32. * for a particular stats type.
  33. *
  34. * Max supported stats :- 256.
  35. */
  36. enum htt_dbg_ext_stats_type {
  37. /* HTT_DBG_EXT_STATS_RESET
  38. * PARAM:
  39. * - config_param0 : start_offset (stats type)
  40. * - config_param1 : stats bmask from start offset
  41. * - config_param2 : stats bmask from start offset + 32
  42. * - config_param3 : stats bmask from start offset + 64
  43. * RESP MSG:
  44. * - No response sent.
  45. */
  46. HTT_DBG_EXT_STATS_RESET = 0,
  47. /* HTT_DBG_EXT_STATS_PDEV_TX
  48. * PARAMS:
  49. * - No Params
  50. * RESP MSG:
  51. * - htt_tx_pdev_stats_t
  52. */
  53. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  54. /* HTT_DBG_EXT_STATS_PDEV_RX
  55. * PARAMS:
  56. * - No Params
  57. * RESP MSG:
  58. * - htt_rx_pdev_stats_t
  59. */
  60. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  61. /* HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  62. * PARAMS:
  63. * - config_param0: [Bit31: Bit0] HWQ mask
  64. * RESP MSG:
  65. * - htt_tx_hwq_stats_t
  66. */
  67. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  68. /* HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  69. * PARAMS:
  70. * - config_param0: [Bit31: Bit0] TXQ mask
  71. * RESP MSG:
  72. * - htt_stats_tx_sched_t
  73. */
  74. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  75. /* HTT_DBG_EXT_STATS_PDEV_ERROR
  76. * PARAMS:
  77. * - No Params
  78. * RESP MSG:
  79. * - htt_hw_err_stats_t
  80. */
  81. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  82. /* HTT_DBG_EXT_STATS_PDEV_TQM
  83. * PARAMS:
  84. * - No Params
  85. * RESP MSG:
  86. * - htt_tx_tqm_pdev_stats_t
  87. */
  88. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  89. /* HTT_DBG_EXT_STATS_TQM_CMDQ
  90. * PARAMS:
  91. * - config_param0:
  92. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  93. * [Bit31: Bit16] reserved
  94. * RESP MSG:
  95. * - htt_tx_tqm_cmdq_stats_t
  96. */
  97. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  98. /* HTT_DBG_EXT_STATS_TX_DE_INFO
  99. * PARAMS:
  100. * - No Params
  101. * RESP MSG:
  102. * - htt_tx_de_stats_t
  103. */
  104. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  105. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE
  106. * PARAMS:
  107. * - No Params
  108. * RESP MSG:
  109. * - htt_tx_pdev_rate_stats_t
  110. */
  111. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  112. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE
  113. * PARAMS:
  114. * - No Params
  115. * RESP MSG:
  116. * - htt_rx_pdev_rate_stats_t
  117. */
  118. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  119. /* HTT_DBG_EXT_STATS_PEER_INFO
  120. * PARAMS:
  121. * - config_param0:
  122. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  123. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  124. * [Bit31 : Bit16] sw_peer_id
  125. * config_param1:
  126. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  127. * 0 bit htt_peer_stats_cmn_tlv
  128. * 1 bit htt_peer_details_tlv
  129. * 2 bit htt_tx_peer_rate_stats_tlv
  130. * 3 bit htt_rx_peer_rate_stats_tlv
  131. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  132. * 5 bit htt_rx_tid_stats_tlv
  133. * 6 bit htt_msdu_flow_stats_tlv
  134. * 7 bit htt_peer_sched_stats_tlv
  135. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  136. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  137. * [Bit 16] If this bit is set, reset per peer stats
  138. * of corresponding tlv indicated by config
  139. * param 1.
  140. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  141. * used to get this bit position.
  142. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  143. * indicates that FW supports per peer HTT
  144. * stats reset.
  145. * [Bit31 : Bit17] reserved
  146. * RESP MSG:
  147. * - htt_peer_stats_t
  148. */
  149. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  150. /* HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  151. * PARAMS:
  152. * - No Params
  153. * RESP MSG:
  154. * - htt_tx_pdev_selfgen_stats_t
  155. */
  156. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  157. /* HTT_DBG_EXT_STATS_TX_MU_HWQ
  158. * PARAMS:
  159. * - config_param0: [Bit31: Bit0] HWQ mask
  160. * RESP MSG:
  161. * - htt_tx_hwq_mu_mimo_stats_t
  162. */
  163. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  164. /* HTT_DBG_EXT_STATS_RING_IF_INFO
  165. * PARAMS:
  166. * - config_param0:
  167. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  168. * [Bit31: Bit16] reserved
  169. * RESP MSG:
  170. * - htt_ring_if_stats_t
  171. */
  172. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  173. /* HTT_DBG_EXT_STATS_SRNG_INFO
  174. * PARAMS:
  175. * - config_param0:
  176. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  177. * [Bit31: Bit16] reserved
  178. * - No Params
  179. * RESP MSG:
  180. * - htt_sring_stats_t
  181. */
  182. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  183. /* HTT_DBG_EXT_STATS_SFM_INFO
  184. * PARAMS:
  185. * - No Params
  186. * RESP MSG:
  187. * - htt_sfm_stats_t
  188. */
  189. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  190. /* HTT_DBG_EXT_STATS_PDEV_TX_MU
  191. * PARAMS:
  192. * - No Params
  193. * RESP MSG:
  194. * - htt_tx_pdev_mu_mimo_stats_t
  195. */
  196. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  197. /* HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  198. * PARAMS:
  199. * - config_param0:
  200. * [Bit7 : Bit0] vdev_id:8
  201. * note:0xFF to get all active peers based on pdev_mask.
  202. * [Bit31 : Bit8] rsvd:24
  203. * RESP MSG:
  204. * - htt_active_peer_details_list_t
  205. */
  206. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  207. /* HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  208. * PARAMS:
  209. * - config_param0:
  210. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  211. * Set bit0 to 1 to read 1sec interval histogram.
  212. * [Bit1] - 100ms interval histogram
  213. * [Bit3] - Cumulative CCA stats
  214. * RESP MSG:
  215. * - htt_pdev_cca_stats_t
  216. */
  217. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  218. /* HTT_DBG_EXT_STATS_TWT_SESSIONS
  219. * PARAMS:
  220. * - config_param0:
  221. * No params
  222. * RESP MSG:
  223. * - htt_pdev_twt_sessions_stats_t
  224. */
  225. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  226. /* HTT_DBG_EXT_STATS_REO_CNTS
  227. * PARAMS:
  228. * - config_param0:
  229. * No params
  230. * RESP MSG:
  231. * - htt_soc_reo_resource_stats_t
  232. */
  233. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  234. /* HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  235. * PARAMS:
  236. * - config_param0:
  237. * [Bit0] vdev_id_set:1
  238. * set to 1 if vdev_id is set and vdev stats are requested.
  239. * set to 0 if pdev_stats sounding stats are requested.
  240. * [Bit8 : Bit1] vdev_id:8
  241. * note:0xFF to get all active vdevs based on pdev_mask.
  242. * [Bit31 : Bit9] rsvd:22
  243. *
  244. * RESP MSG:
  245. * - htt_tx_sounding_stats_t
  246. */
  247. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  248. /* HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  249. * PARAMS:
  250. * - config_param0:
  251. * No params
  252. * RESP MSG:
  253. * - htt_pdev_obss_pd_stats_t
  254. */
  255. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  256. /* HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  257. * PARAMS:
  258. * - config_param0:
  259. * No params
  260. * RESP MSG:
  261. * - htt_stats_ring_backpressure_stats_t
  262. */
  263. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  264. /* HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  265. * PARAMS:
  266. *
  267. * RESP MSG:
  268. * - htt_soc_latency_prof_t
  269. */
  270. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  271. /* HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  272. * PARAMS:
  273. * - No Params
  274. * RESP MSG:
  275. * - htt_rx_pdev_ul_trig_stats_t
  276. */
  277. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  278. /* HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  279. * PARAMS:
  280. * - No Params
  281. * RESP MSG:
  282. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  283. */
  284. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  285. /* HTT_DBG_EXT_STATS_FSE_RX
  286. * PARAMS:
  287. * - No Params
  288. * RESP MSG:
  289. * - htt_rx_fse_stats_t
  290. */
  291. HTT_DBG_EXT_STATS_FSE_RX = 28,
  292. /* HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  293. * PARAMS:
  294. * - config_param0: [Bit0] : [1] for mac_addr based request
  295. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  296. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  297. * RESP MSG:
  298. * - htt_ctrl_path_txrx_stats_t
  299. */
  300. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  301. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  302. * PARAMS:
  303. * - No Params
  304. * RESP MSG:
  305. * - htt_rx_pdev_rate_ext_stats_t
  306. */
  307. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  308. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  309. * PARAMS:
  310. * - No Params
  311. * RESP MSG:
  312. * - htt_tx_pdev_txbf_rate_stats_t
  313. */
  314. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  315. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  316. */
  317. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  318. /* HTT_DBG_EXT_STA_11AX_UL_STATS
  319. * PARAMS:
  320. * - No Params
  321. * RESP MSG:
  322. * - htt_sta_11ax_ul_stats
  323. */
  324. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  325. /* HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  326. * PARAMS:
  327. * - config_param0:
  328. * [Bit7 : Bit0] vdev_id:8
  329. * [Bit31 : Bit8] rsvd:24
  330. * RESP MSG:
  331. * -
  332. */
  333. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  334. /* HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  335. * PARAMS:
  336. * - No Params
  337. * RESP MSG:
  338. * - htt_pktlog_and_htt_ring_stats_t
  339. */
  340. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  341. /* HTT_DBG_EXT_STATS_DLPAGER_STATS
  342. * PARAMS:
  343. *
  344. * RESP MSG:
  345. * - htt_dlpager_stats_t
  346. */
  347. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  348. /* HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  349. * PARAMS:
  350. * - No Params
  351. * RESP MSG:
  352. * - htt_phy_counters_and_phy_stats_t
  353. */
  354. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  355. /* HTT_DBG_EXT_VDEVS_TXRX_STATS
  356. * PARAMS:
  357. * - No Params
  358. * RESP MSG:
  359. * - htt_vdevs_txrx_stats_t
  360. */
  361. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  362. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  363. /* HTT_DBG_EXT_PDEV_PER_STATS
  364. * PARAMS:
  365. * - No Params
  366. * RESP MSG:
  367. * - htt_tx_pdev_per_stats_t
  368. */
  369. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  370. HTT_DBG_EXT_AST_ENTRIES = 41,
  371. /* HTT_DBG_EXT_RX_RING_STATS
  372. * PARAMS:
  373. * - No Params
  374. * RESP MSG:
  375. * - htt_rx_fw_ring_stats_tlv_v
  376. */
  377. HTT_DBG_EXT_RX_RING_STATS = 42,
  378. /* keep this last */
  379. HTT_DBG_NUM_EXT_STATS = 256,
  380. };
  381. /*
  382. * Macros to get/set the bit field in config param[3] that indicates to
  383. * clear corresponding per peer stats specified by config param 1
  384. */
  385. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  386. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  387. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  388. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  389. HTT_DBG_EXT_PEER_STATS_RESET_S)
  390. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  391. do { \
  392. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  393. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  394. } while (0)
  395. #define HTT_STATS_SUBTYPE_MAX 16
  396. /* htt_mu_stats_upload_t
  397. * Enumerations for specifying whether to upload all MU stats in response to
  398. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  399. */
  400. typedef enum {
  401. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  402. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  403. * (note: included OFDMA stats are limited to 11ax)
  404. */
  405. HTT_UPLOAD_MU_STATS,
  406. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  407. HTT_UPLOAD_MU_MIMO_STATS,
  408. /* HTT_UPLOAD_MU_OFDMA_STATS:
  409. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  410. */
  411. HTT_UPLOAD_MU_OFDMA_STATS,
  412. HTT_UPLOAD_DL_MU_MIMO_STATS,
  413. HTT_UPLOAD_UL_MU_MIMO_STATS,
  414. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  415. * upload DL MU-OFDMA stats (note: 11ax only stats)
  416. */
  417. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  418. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  419. * upload UL MU-OFDMA stats (note: 11ax only stats)
  420. */
  421. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  422. /*
  423. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  424. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  425. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  426. */
  427. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  428. /*
  429. * Upload BE DL MU-OFDMA
  430. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  431. */
  432. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  433. /*
  434. * Upload BE UL MU-OFDMA
  435. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  436. */
  437. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  438. } htt_mu_stats_upload_t;
  439. /* htt_tx_rate_stats_upload_t
  440. * Enumerations for specifying which stats to upload in response to
  441. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  442. */
  443. typedef enum {
  444. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  445. *
  446. * TLV: htt_tx_pdev_rate_stats_tlv
  447. */
  448. HTT_TX_RATE_STATS_DEFAULT,
  449. /*
  450. * Upload 11be OFDMA TX stats
  451. *
  452. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  453. */
  454. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  455. } htt_tx_rate_stats_upload_t;
  456. /* htt_rx_ul_trigger_stats_upload_t
  457. * Enumerations for specifying which stats to upload in response to
  458. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  459. */
  460. typedef enum {
  461. /* Upload 11ax UL OFDMA RX Trigger stats
  462. *
  463. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  464. */
  465. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  466. /*
  467. * Upload 11be UL OFDMA RX Trigger stats
  468. *
  469. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  470. */
  471. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  472. } htt_rx_ul_trigger_stats_upload_t;
  473. #define HTT_STATS_MAX_STRING_SZ32 4
  474. #define HTT_STATS_MACID_INVALID 0xff
  475. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  476. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  477. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  478. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  479. typedef enum {
  480. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  481. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  482. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  483. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  484. } htt_tx_pdev_underrun_enum;
  485. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  486. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  487. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  488. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  489. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  490. * DEPRECATED - num sched tx mode max is 8
  491. */
  492. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  493. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  494. #define HTT_RX_STATS_REFILL_MAX_RING 4
  495. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  496. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  497. /* Bytes stored in little endian order */
  498. /* Length should be multiple of DWORD */
  499. typedef struct {
  500. htt_tlv_hdr_t tlv_hdr;
  501. A_UINT32 data[1]; /* Can be variable length */
  502. } htt_stats_string_tlv;
  503. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  504. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  505. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  506. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  507. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  508. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  509. do { \
  510. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  511. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  512. } while (0)
  513. /* == TX PDEV STATS == */
  514. typedef struct {
  515. htt_tlv_hdr_t tlv_hdr;
  516. /* BIT [ 7 : 0] :- mac_id
  517. * BIT [31 : 8] :- reserved
  518. */
  519. A_UINT32 mac_id__word;
  520. /* Num queued to HW */
  521. A_UINT32 hw_queued;
  522. /* Num PPDU reaped from HW */
  523. A_UINT32 hw_reaped;
  524. /* Num underruns */
  525. A_UINT32 underrun;
  526. /* Num HW Paused counter. */
  527. A_UINT32 hw_paused;
  528. /* Num HW flush counter. */
  529. A_UINT32 hw_flush;
  530. /* Num HW filtered counter. */
  531. A_UINT32 hw_filt;
  532. /* Num PPDUs cleaned up in TX abort */
  533. A_UINT32 tx_abort;
  534. /* Num MPDUs requed by SW */
  535. A_UINT32 mpdu_requed;
  536. /* excessive retries */
  537. A_UINT32 tx_xretry;
  538. /* Last used data hw rate code */
  539. A_UINT32 data_rc;
  540. /* frames dropped due to excessive sw retries */
  541. A_UINT32 mpdu_dropped_xretry;
  542. /* illegal rate phy errors */
  543. A_UINT32 illgl_rate_phy_err;
  544. /* wal pdev continous xretry */
  545. A_UINT32 cont_xretry;
  546. /* wal pdev tx timeout */
  547. A_UINT32 tx_timeout;
  548. /* wal pdev resets */
  549. A_UINT32 pdev_resets;
  550. /* PhY/BB underrun */
  551. A_UINT32 phy_underrun;
  552. /* MPDU is more than txop limit */
  553. A_UINT32 txop_ovf;
  554. /* Number of Sequences posted */
  555. A_UINT32 seq_posted;
  556. /* Number of Sequences failed queueing */
  557. A_UINT32 seq_failed_queueing;
  558. /* Number of Sequences completed */
  559. A_UINT32 seq_completed;
  560. /* Number of Sequences restarted */
  561. A_UINT32 seq_restarted;
  562. /* Number of MU Sequences posted */
  563. A_UINT32 mu_seq_posted;
  564. /* Number of time HW ring is paused between seq switch within ISR */
  565. A_UINT32 seq_switch_hw_paused;
  566. /* Number of times seq continuation in DSR */
  567. A_UINT32 next_seq_posted_dsr;
  568. /* Number of times seq continuation in ISR */
  569. A_UINT32 seq_posted_isr;
  570. /* Number of seq_ctrl cached. */
  571. A_UINT32 seq_ctrl_cached;
  572. /* Number of MPDUs successfully transmitted */
  573. A_UINT32 mpdu_count_tqm;
  574. /* Number of MSDUs successfully transmitted */
  575. A_UINT32 msdu_count_tqm;
  576. /* Number of MPDUs dropped */
  577. A_UINT32 mpdu_removed_tqm;
  578. /* Number of MSDUs dropped */
  579. A_UINT32 msdu_removed_tqm;
  580. /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  581. A_UINT32 mpdus_sw_flush;
  582. /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
  583. A_UINT32 mpdus_hw_filter;
  584. /* Num MPDUs truncated by PDG (TXOP, TBTT, PPDU_duration based on rate, dyn_bw) */
  585. A_UINT32 mpdus_truncated;
  586. /* Num MPDUs that was tried but didn't receive ACK or BA */
  587. A_UINT32 mpdus_ack_failed;
  588. /* Num MPDUs that was dropped due to expiry (MSDU TTL). */
  589. A_UINT32 mpdus_expired;
  590. /* Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  591. A_UINT32 mpdus_seq_hw_retry;
  592. /* Num of TQM acked cmds processed */
  593. A_UINT32 ack_tlv_proc;
  594. /* coex_abort_mpdu_cnt valid. */
  595. A_UINT32 coex_abort_mpdu_cnt_valid;
  596. /* coex_abort_mpdu_cnt from TX FES stats. */
  597. A_UINT32 coex_abort_mpdu_cnt;
  598. /* Number of total PPDUs(DATA, MGMT, excludes selfgen) tried over the air (OTA) */
  599. A_UINT32 num_total_ppdus_tried_ota;
  600. /* Number of data PPDUs tried over the air (OTA) */
  601. A_UINT32 num_data_ppdus_tried_ota;
  602. /* Num Local control/mgmt frames (MSDUs) queued */
  603. A_UINT32 local_ctrl_mgmt_enqued;
  604. /* local_ctrl_mgmt_freed:
  605. * Num Local control/mgmt frames (MSDUs) done
  606. * It includes all local ctrl/mgmt completions
  607. * (acked, no ack, flush, TTL, etc)
  608. */
  609. A_UINT32 local_ctrl_mgmt_freed;
  610. /* Num Local data frames (MSDUs) queued */
  611. A_UINT32 local_data_enqued;
  612. /* local_data_freed:
  613. * Num Local data frames (MSDUs) done
  614. * It includes all local data completions
  615. * (acked, no ack, flush, TTL, etc)
  616. */
  617. A_UINT32 local_data_freed;
  618. /* Num MPDUs tried by SW */
  619. A_UINT32 mpdu_tried;
  620. /* Num of waiting seq posted in isr completion handler */
  621. A_UINT32 isr_wait_seq_posted;
  622. A_UINT32 tx_active_dur_us_low;
  623. A_UINT32 tx_active_dur_us_high;
  624. /* Number of MPDUs dropped after max retries */
  625. A_UINT32 remove_mpdus_max_retries;
  626. /* Num HTT cookies dispatched */
  627. A_UINT32 comp_delivered;
  628. /* successful ppdu transmissions */
  629. A_UINT32 ppdu_ok;
  630. /* Scheduler self triggers */
  631. A_UINT32 self_triggers;
  632. /* FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  633. A_UINT32 tx_time_dur_data;
  634. /* Num of times sequence terminated due to ppdu duration < burst limit */
  635. A_UINT32 seq_qdepth_repost_stop;
  636. /* Num of times MU sequence terminated due to MSDUs reaching threshold */
  637. A_UINT32 mu_seq_min_msdu_repost_stop;
  638. /* Num of times SU sequence terminated due to MSDUs reaching threshold */
  639. A_UINT32 seq_min_msdu_repost_stop;
  640. /* Num of times sequence terminated due to no TXOP available */
  641. A_UINT32 seq_txop_repost_stop;
  642. /* Num of times the next sequence got cancelled */
  643. A_UINT32 next_seq_cancel;
  644. /* Num of times fes offset was misaligned */
  645. A_UINT32 fes_offsets_err_cnt;
  646. /* Num of times peer denylisted for MU-MIMO transmission */
  647. A_UINT32 num_mu_peer_blacklisted;
  648. /* Num of times mu_ofdma seq posted */
  649. A_UINT32 mu_ofdma_seq_posted;
  650. /* Num of times UL MU MIMO seq posted */
  651. A_UINT32 ul_mumimo_seq_posted;
  652. /* Num of times UL OFDMA seq posted */
  653. A_UINT32 ul_ofdma_seq_posted;
  654. /* Num of times Thermal module suspended scheduler */
  655. A_UINT32 thermal_suspend_cnt;
  656. /* Num of times DFS module suspended scheduler */
  657. A_UINT32 dfs_suspend_cnt;
  658. /* Num of times TX abort module suspended scheduler */
  659. A_UINT32 tx_abort_suspend_cnt;
  660. /* tgt_specific_opaque_txq_suspend_info:
  661. * This field is a target-specifc bit mask of suspended PPDU tx queues.
  662. * Since the bit mask definition is different for different targets,
  663. * this field is not meant for general use, but rather for debugging use.
  664. */
  665. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  666. /* Last SCHEDULER suspend reason
  667. * 1 -> Thermal Module
  668. * 2 -> DFS Module
  669. * 3 -> Tx Abort Module
  670. */
  671. A_UINT32 last_suspend_reason;
  672. /* Num of dynamic mimo ps dlmumimo sequences posted */
  673. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  674. /* Num of times su bf sequences are denylisted */
  675. A_UINT32 num_su_txbf_denylisted;
  676. } htt_tx_pdev_stats_cmn_tlv;
  677. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  678. /* NOTE: Variable length TLV, use length spec to infer array size */
  679. typedef struct {
  680. htt_tlv_hdr_t tlv_hdr;
  681. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  682. } htt_tx_pdev_stats_urrn_tlv_v;
  683. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  684. /* NOTE: Variable length TLV, use length spec to infer array size */
  685. typedef struct {
  686. htt_tlv_hdr_t tlv_hdr;
  687. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  688. } htt_tx_pdev_stats_flush_tlv_v;
  689. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  690. /* NOTE: Variable length TLV, use length spec to infer array size */
  691. typedef struct {
  692. htt_tlv_hdr_t tlv_hdr;
  693. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  694. } htt_tx_pdev_stats_sifs_tlv_v;
  695. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  696. /* NOTE: Variable length TLV, use length spec to infer array size */
  697. typedef struct {
  698. htt_tlv_hdr_t tlv_hdr;
  699. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  700. } htt_tx_pdev_stats_phy_err_tlv_v;
  701. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  702. /* NOTE: Variable length TLV, use length spec to infer array size */
  703. typedef struct {
  704. htt_tlv_hdr_t tlv_hdr;
  705. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  706. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  707. typedef struct {
  708. htt_tlv_hdr_t tlv_hdr;
  709. A_UINT32 num_data_ppdus_legacy_su;
  710. A_UINT32 num_data_ppdus_ac_su;
  711. A_UINT32 num_data_ppdus_ax_su;
  712. A_UINT32 num_data_ppdus_ac_su_txbf;
  713. A_UINT32 num_data_ppdus_ax_su_txbf;
  714. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  715. typedef enum {
  716. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  717. HTT_TX_WAL_ISR_SCHED_FILTER,
  718. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  719. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  720. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  721. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  722. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  723. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  724. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  725. } htt_tx_wal_tx_isr_sched_status;
  726. /* [0]- nr4 , [1]- nr8 */
  727. #define HTT_STATS_NUM_NR_BINS 2
  728. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  729. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  730. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  731. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  732. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  733. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  734. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  735. typedef enum {
  736. HTT_STATS_HWMODE_AC = 0,
  737. HTT_STATS_HWMODE_AX = 1,
  738. HTT_STATS_HWMODE_BE = 2,
  739. } htt_stats_hw_mode;
  740. typedef struct {
  741. htt_tlv_hdr_t tlv_hdr;
  742. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  743. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  744. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  745. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  746. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  747. } htt_pdev_mu_ppdu_dist_tlv_v;
  748. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  749. /* NOTE: Variable length TLV, use length spec to infer array size .
  750. *
  751. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  752. * The tries here is the count of the MPDUS within a PPDU that the
  753. * HW had attempted to transmit on air, for the HWSCH Schedule
  754. * command submitted by FW.It is not the retry attempts.
  755. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  756. * 10 bins in this histogram. They are defined in FW using the
  757. * following macros
  758. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  759. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  760. *
  761. */
  762. typedef struct {
  763. htt_tlv_hdr_t tlv_hdr;
  764. A_UINT32 hist_bin_size;
  765. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  766. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  767. typedef struct {
  768. htt_tlv_hdr_t tlv_hdr;
  769. /* Num MGMT MPDU transmitted by the target */
  770. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  771. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  772. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  773. * TLV_TAGS:
  774. * - HTT_STATS_TX_PDEV_CMN_TAG
  775. * - HTT_STATS_TX_PDEV_URRN_TAG
  776. * - HTT_STATS_TX_PDEV_SIFS_TAG
  777. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  778. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  779. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  780. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  781. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  782. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  783. * - HTT_STATS_MU_PPDU_DIST_TAG
  784. */
  785. /* NOTE:
  786. * This structure is for documentation, and cannot be safely used directly.
  787. * Instead, use the constituent TLV structures to fill/parse.
  788. */
  789. typedef struct _htt_tx_pdev_stats {
  790. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  791. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  792. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  793. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  794. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  795. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  796. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  797. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  798. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  799. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  800. } htt_tx_pdev_stats_t;
  801. /* == SOC ERROR STATS == */
  802. /* =============== PDEV ERROR STATS ============== */
  803. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  804. typedef struct {
  805. htt_tlv_hdr_t tlv_hdr;
  806. /* Stored as little endian */
  807. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  808. A_UINT32 mask;
  809. A_UINT32 count;
  810. } htt_hw_stats_intr_misc_tlv;
  811. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  812. typedef struct {
  813. htt_tlv_hdr_t tlv_hdr;
  814. /* Stored as little endian */
  815. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  816. A_UINT32 count;
  817. } htt_hw_stats_wd_timeout_tlv;
  818. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  819. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  820. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  821. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  822. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  823. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  824. do { \
  825. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  826. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  827. } while (0)
  828. typedef struct {
  829. htt_tlv_hdr_t tlv_hdr;
  830. /* BIT [ 7 : 0] :- mac_id
  831. * BIT [31 : 8] :- reserved
  832. */
  833. A_UINT32 mac_id__word;
  834. A_UINT32 tx_abort;
  835. A_UINT32 tx_abort_fail_count;
  836. A_UINT32 rx_abort;
  837. A_UINT32 rx_abort_fail_count;
  838. A_UINT32 warm_reset;
  839. A_UINT32 cold_reset;
  840. A_UINT32 tx_flush;
  841. A_UINT32 tx_glb_reset;
  842. A_UINT32 tx_txq_reset;
  843. A_UINT32 rx_timeout_reset;
  844. A_UINT32 mac_cold_reset_restore_cal;
  845. A_UINT32 mac_cold_reset;
  846. A_UINT32 mac_warm_reset;
  847. A_UINT32 mac_only_reset;
  848. A_UINT32 phy_warm_reset;
  849. A_UINT32 phy_warm_reset_ucode_trig;
  850. A_UINT32 mac_warm_reset_restore_cal;
  851. A_UINT32 mac_sfm_reset;
  852. A_UINT32 phy_warm_reset_m3_ssr;
  853. A_UINT32 phy_warm_reset_reason_phy_m3;
  854. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  855. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  856. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  857. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  858. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  859. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  860. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  861. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  862. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  863. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  864. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  865. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  866. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  867. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  868. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  869. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  870. A_UINT32 fw_rx_rings_reset;
  871. } htt_hw_stats_pdev_errs_tlv;
  872. typedef struct {
  873. htt_tlv_hdr_t tlv_hdr;
  874. /* BIT [ 7 : 0] :- mac_id
  875. * BIT [31 : 8] :- reserved
  876. */
  877. A_UINT32 mac_id__word;
  878. A_UINT32 last_unpause_ppdu_id;
  879. A_UINT32 hwsch_unpause_wait_tqm_write;
  880. A_UINT32 hwsch_dummy_tlv_skipped;
  881. A_UINT32 hwsch_misaligned_offset_received;
  882. A_UINT32 hwsch_reset_count;
  883. A_UINT32 hwsch_dev_reset_war;
  884. A_UINT32 hwsch_delayed_pause;
  885. A_UINT32 hwsch_long_delayed_pause;
  886. A_UINT32 sch_rx_ppdu_no_response;
  887. A_UINT32 sch_selfgen_response;
  888. A_UINT32 sch_rx_sifs_resp_trigger;
  889. } htt_hw_stats_whal_tx_tlv;
  890. typedef struct {
  891. htt_tlv_hdr_t tlv_hdr;
  892. /* BIT [ 7 : 0] :- mac_id
  893. * BIT [31 : 8] :- reserved
  894. */
  895. union {
  896. struct {
  897. A_UINT32 mac_id: 8,
  898. reserved: 24;
  899. };
  900. A_UINT32 mac_id__word;
  901. };
  902. /*
  903. * hw_wars is a variable-length array, with each element counting
  904. * the number of occurrences of the corresponding type of HW WAR.
  905. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  906. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  907. * The target has an internal HW WAR mapping that it uses to keep
  908. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  909. */
  910. A_UINT32 hw_wars[1/*or more*/];
  911. } htt_hw_war_stats_tlv;
  912. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  913. * TLV_TAGS:
  914. * - HTT_STATS_HW_PDEV_ERRS_TAG
  915. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  916. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  917. * - HTT_STATS_WHAL_TX_TAG
  918. * - HTT_STATS_HW_WAR_TAG
  919. */
  920. /* NOTE:
  921. * This structure is for documentation, and cannot be safely used directly.
  922. * Instead, use the constituent TLV structures to fill/parse.
  923. */
  924. typedef struct _htt_pdev_err_stats {
  925. htt_hw_stats_pdev_errs_tlv pdev_errs;
  926. htt_hw_stats_intr_misc_tlv misc_stats[1];
  927. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  928. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  929. htt_hw_war_stats_tlv hw_war;
  930. } htt_hw_err_stats_t;
  931. /* ============ PEER STATS ============ */
  932. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  933. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  934. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  935. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  936. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  937. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  938. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  939. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  940. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  941. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  942. do { \
  943. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  944. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  945. } while (0)
  946. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  947. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  948. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  949. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  950. do { \
  951. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  952. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  953. } while (0)
  954. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  955. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  956. HTT_MSDU_FLOW_STATS_DROP_S)
  957. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  958. do { \
  959. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  960. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  961. } while (0)
  962. typedef struct _htt_msdu_flow_stats_tlv {
  963. htt_tlv_hdr_t tlv_hdr;
  964. A_UINT32 last_update_timestamp;
  965. A_UINT32 last_add_timestamp;
  966. A_UINT32 last_remove_timestamp;
  967. A_UINT32 total_processed_msdu_count;
  968. A_UINT32 cur_msdu_count_in_flowq;
  969. A_UINT32 sw_peer_id; /* This will help to find which peer_id is stuck state */
  970. /* BIT [15 : 0] :- tx_flow_number
  971. * BIT [19 : 16] :- tid_num
  972. * BIT [20 : 20] :- drop_rule
  973. * BIT [31 : 21] :- reserved
  974. */
  975. A_UINT32 tx_flow_no__tid_num__drop_rule;
  976. A_UINT32 last_cycle_enqueue_count;
  977. A_UINT32 last_cycle_dequeue_count;
  978. A_UINT32 last_cycle_drop_count;
  979. /* BIT [15 : 0] :- current_drop_th
  980. * BIT [31 : 16] :- reserved
  981. */
  982. A_UINT32 current_drop_th;
  983. } htt_msdu_flow_stats_tlv;
  984. #define MAX_HTT_TID_NAME 8
  985. /* DWORD sw_peer_id__tid_num */
  986. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  987. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  988. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  989. #define HTT_TX_TID_STATS_TID_NUM_S 16
  990. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  991. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  992. HTT_TX_TID_STATS_SW_PEER_ID_S)
  993. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  994. do { \
  995. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  996. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  997. } while (0)
  998. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  999. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1000. HTT_TX_TID_STATS_TID_NUM_S)
  1001. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1002. do { \
  1003. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1004. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1005. } while (0)
  1006. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1007. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1008. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1009. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1010. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1011. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1012. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1013. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1014. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1015. do { \
  1016. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1017. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1018. } while (0)
  1019. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1020. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1021. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1022. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1023. do { \
  1024. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1025. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1026. } while (0)
  1027. /* Tidq stats */
  1028. typedef struct _htt_tx_tid_stats_tlv {
  1029. htt_tlv_hdr_t tlv_hdr;
  1030. /* Stored as little endian */
  1031. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1032. /* BIT [15 : 0] :- sw_peer_id
  1033. * BIT [31 : 16] :- tid_num
  1034. */
  1035. A_UINT32 sw_peer_id__tid_num;
  1036. /* BIT [ 7 : 0] :- num_sched_pending
  1037. * BIT [15 : 8] :- num_ppdu_in_hwq
  1038. * BIT [31 : 16] :- reserved
  1039. */
  1040. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1041. A_UINT32 tid_flags;
  1042. /* per tid # of hw_queued ppdu.*/
  1043. A_UINT32 hw_queued;
  1044. /* number of per tid successful PPDU. */
  1045. A_UINT32 hw_reaped;
  1046. /* per tid Num MPDUs filtered by HW */
  1047. A_UINT32 mpdus_hw_filter;
  1048. A_UINT32 qdepth_bytes;
  1049. A_UINT32 qdepth_num_msdu;
  1050. A_UINT32 qdepth_num_mpdu;
  1051. A_UINT32 last_scheduled_tsmp;
  1052. A_UINT32 pause_module_id;
  1053. A_UINT32 block_module_id;
  1054. /* tid tx airtime in sec */
  1055. A_UINT32 tid_tx_airtime;
  1056. } htt_tx_tid_stats_tlv;
  1057. /* Tidq stats */
  1058. typedef struct _htt_tx_tid_stats_v1_tlv {
  1059. htt_tlv_hdr_t tlv_hdr;
  1060. /* Stored as little endian */
  1061. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1062. /* BIT [15 : 0] :- sw_peer_id
  1063. * BIT [31 : 16] :- tid_num
  1064. */
  1065. A_UINT32 sw_peer_id__tid_num;
  1066. /* BIT [ 7 : 0] :- num_sched_pending
  1067. * BIT [15 : 8] :- num_ppdu_in_hwq
  1068. * BIT [31 : 16] :- reserved
  1069. */
  1070. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1071. A_UINT32 tid_flags;
  1072. /* Max qdepth in bytes reached by this tid*/
  1073. A_UINT32 max_qdepth_bytes;
  1074. /* number of msdus qdepth reached max */
  1075. A_UINT32 max_qdepth_n_msdus;
  1076. /* Made reserved this field */
  1077. A_UINT32 rsvd;
  1078. A_UINT32 qdepth_bytes;
  1079. A_UINT32 qdepth_num_msdu;
  1080. A_UINT32 qdepth_num_mpdu;
  1081. A_UINT32 last_scheduled_tsmp;
  1082. A_UINT32 pause_module_id;
  1083. A_UINT32 block_module_id;
  1084. /* tid tx airtime in sec */
  1085. A_UINT32 tid_tx_airtime;
  1086. A_UINT32 allow_n_flags;
  1087. /* BIT [15 : 0] :- sendn_frms_allowed
  1088. * BIT [31 : 16] :- reserved
  1089. */
  1090. A_UINT32 sendn_frms_allowed;
  1091. } htt_tx_tid_stats_v1_tlv;
  1092. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1093. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1094. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1095. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1096. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1097. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1098. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1099. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1100. do { \
  1101. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1102. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1103. } while (0)
  1104. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1105. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1106. HTT_RX_TID_STATS_TID_NUM_S)
  1107. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1108. do { \
  1109. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1110. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1111. } while (0)
  1112. typedef struct _htt_rx_tid_stats_tlv {
  1113. htt_tlv_hdr_t tlv_hdr;
  1114. /* BIT [15 : 0] : sw_peer_id
  1115. * BIT [31 : 16] : tid_num
  1116. */
  1117. A_UINT32 sw_peer_id__tid_num;
  1118. /* Stored as little endian */
  1119. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1120. /* dup_in_reorder not collected per tid for now,
  1121. as there is no wal_peer back ptr in data rx peer. */
  1122. A_UINT32 dup_in_reorder;
  1123. A_UINT32 dup_past_outside_window;
  1124. A_UINT32 dup_past_within_window;
  1125. /* Number of per tid MSDUs with flag of decrypt_err */
  1126. A_UINT32 rxdesc_err_decrypt;
  1127. /* tid rx airtime in sec */
  1128. A_UINT32 tid_rx_airtime;
  1129. } htt_rx_tid_stats_tlv;
  1130. #define HTT_MAX_COUNTER_NAME 8
  1131. typedef struct {
  1132. htt_tlv_hdr_t tlv_hdr;
  1133. /* Stored as little endian */
  1134. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1135. A_UINT32 count;
  1136. } htt_counter_tlv;
  1137. typedef struct {
  1138. htt_tlv_hdr_t tlv_hdr;
  1139. /* Number of rx ppdu. */
  1140. A_UINT32 ppdu_cnt;
  1141. /* Number of rx mpdu. */
  1142. A_UINT32 mpdu_cnt;
  1143. /* Number of rx msdu */
  1144. A_UINT32 msdu_cnt;
  1145. /* Pause bitmap */
  1146. A_UINT32 pause_bitmap;
  1147. /* Block bitmap */
  1148. A_UINT32 block_bitmap;
  1149. /* Current timestamp */
  1150. A_UINT32 current_timestamp;
  1151. /* Peer cumulative tx airtime in sec */
  1152. A_UINT32 peer_tx_airtime;
  1153. /* Peer cumulative rx airtime in sec */
  1154. A_UINT32 peer_rx_airtime;
  1155. /* Peer current rssi in dBm */
  1156. A_INT32 rssi;
  1157. /* Total enqueued, dequeued and dropped msdu's for peer */
  1158. A_UINT32 peer_enqueued_count_low;
  1159. A_UINT32 peer_enqueued_count_high;
  1160. A_UINT32 peer_dequeued_count_low;
  1161. A_UINT32 peer_dequeued_count_high;
  1162. A_UINT32 peer_dropped_count_low;
  1163. A_UINT32 peer_dropped_count_high;
  1164. /* Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1165. A_UINT32 ppdu_transmitted_bytes_low;
  1166. A_UINT32 ppdu_transmitted_bytes_high;
  1167. A_UINT32 peer_ttl_removed_count;
  1168. /* inactive_time
  1169. * Running duration of the time since last tx/rx activity by this peer,
  1170. * units = seconds.
  1171. * If the peer is currently active, this inactive_time will be 0x0.
  1172. */
  1173. A_UINT32 inactive_time;
  1174. /* Number of MPDUs dropped after max retries */
  1175. A_UINT32 remove_mpdus_max_retries;
  1176. } htt_peer_stats_cmn_tlv;
  1177. typedef struct {
  1178. htt_tlv_hdr_t tlv_hdr;
  1179. /* This enum type of HTT_PEER_TYPE */
  1180. A_UINT32 peer_type;
  1181. A_UINT32 sw_peer_id;
  1182. /* BIT [7 : 0] :- vdev_id
  1183. * BIT [15 : 8] :- pdev_id
  1184. * BIT [31 : 16] :- ast_indx
  1185. */
  1186. A_UINT32 vdev_pdev_ast_idx;
  1187. htt_mac_addr mac_addr;
  1188. A_UINT32 peer_flags;
  1189. A_UINT32 qpeer_flags;
  1190. } htt_peer_details_tlv;
  1191. typedef struct {
  1192. htt_tlv_hdr_t tlv_hdr;
  1193. A_UINT32 sw_peer_id;
  1194. A_UINT32 ast_index;
  1195. htt_mac_addr mac_addr;
  1196. A_UINT32
  1197. pdev_id : 2,
  1198. vdev_id : 8,
  1199. next_hop : 1,
  1200. mcast : 1,
  1201. monitor_direct : 1,
  1202. mesh_sta : 1,
  1203. mec : 1,
  1204. intra_bss : 1,
  1205. reserved : 16;
  1206. } htt_ast_entry_tlv;
  1207. typedef enum {
  1208. HTT_STATS_PREAM_OFDM,
  1209. HTT_STATS_PREAM_CCK,
  1210. HTT_STATS_PREAM_HT,
  1211. HTT_STATS_PREAM_VHT,
  1212. HTT_STATS_PREAM_HE,
  1213. HTT_STATS_PREAM_EHT,
  1214. HTT_STATS_PREAM_RSVD1,
  1215. HTT_STATS_PREAM_COUNT,
  1216. } HTT_STATS_PREAM_TYPE;
  1217. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1218. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1219. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1220. * GI Index 0: WHAL_GI_800
  1221. * GI Index 1: WHAL_GI_400
  1222. * GI Index 2: WHAL_GI_1600
  1223. * GI Index 3: WHAL_GI_3200
  1224. */
  1225. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1226. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1227. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1228. * bw index 0: rssi_pri20_chain0
  1229. * bw index 1: rssi_ext20_chain0
  1230. * bw index 2: rssi_ext40_low20_chain0
  1231. * bw index 3: rssi_ext40_high20_chain0
  1232. */
  1233. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1234. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1235. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1236. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1237. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1238. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1239. */
  1240. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1241. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1242. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1243. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1244. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1245. typedef struct _htt_tx_peer_rate_stats_tlv {
  1246. htt_tlv_hdr_t tlv_hdr;
  1247. /* Number of tx ldpc packets */
  1248. A_UINT32 tx_ldpc;
  1249. /* Number of tx rts packets */
  1250. A_UINT32 rts_cnt;
  1251. /* RSSI value of last ack packet (units = dB above noise floor) */
  1252. A_UINT32 ack_rssi;
  1253. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1254. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1255. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1256. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1257. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1258. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1259. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1260. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  1261. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1262. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1263. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1264. /* Stats for MCS 12/13 */
  1265. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1266. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1267. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1268. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1269. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1270. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1271. } htt_tx_peer_rate_stats_tlv;
  1272. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1273. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1274. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1275. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1276. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1277. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1278. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1279. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1280. typedef struct _htt_rx_peer_rate_stats_tlv {
  1281. htt_tlv_hdr_t tlv_hdr;
  1282. A_UINT32 nsts;
  1283. /* Number of rx ldpc packets */
  1284. A_UINT32 rx_ldpc;
  1285. /* Number of rx rts packets */
  1286. A_UINT32 rts_cnt;
  1287. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  1288. A_UINT32 rssi_data; /* units = dB above noise floor */
  1289. A_UINT32 rssi_comb; /* units = dB above noise floor */
  1290. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1291. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1292. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1293. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1294. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1295. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1296. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  1297. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  1298. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1299. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  1300. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  1301. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  1302. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  1303. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1304. /* per_chain_rssi_pkt_type:
  1305. * This field shows what type of rx frame the per-chain RSSI was computed
  1306. * on, by recording the frame type and sub-type as bit-fields within this
  1307. * field:
  1308. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1309. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1310. * BIT [31 : 8] :- Reserved
  1311. */
  1312. A_UINT32 per_chain_rssi_pkt_type;
  1313. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1314. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  1315. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  1316. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  1317. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  1318. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  1319. /* Stats for MCS 12/13 */
  1320. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1321. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1322. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1323. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1324. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1325. } htt_rx_peer_rate_stats_tlv;
  1326. typedef enum {
  1327. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1328. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1329. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1330. } htt_peer_stats_req_mode_t;
  1331. typedef enum {
  1332. HTT_PEER_STATS_CMN_TLV = 0,
  1333. HTT_PEER_DETAILS_TLV = 1,
  1334. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1335. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1336. HTT_TX_TID_STATS_TLV = 4,
  1337. HTT_RX_TID_STATS_TLV = 5,
  1338. HTT_MSDU_FLOW_STATS_TLV = 6,
  1339. HTT_PEER_SCHED_STATS_TLV = 7,
  1340. HTT_PEER_STATS_MAX_TLV = 31,
  1341. } htt_peer_stats_tlv_enum;
  1342. typedef struct {
  1343. htt_tlv_hdr_t tlv_hdr;
  1344. A_UINT32 peer_id;
  1345. /* Num of DL schedules for peer */
  1346. A_UINT32 num_sched_dl;
  1347. /* Num od UL schedules for peer */
  1348. A_UINT32 num_sched_ul;
  1349. /* Peer TX time */
  1350. A_UINT32 peer_tx_active_dur_us_low;
  1351. A_UINT32 peer_tx_active_dur_us_high;
  1352. /* Peer RX time */
  1353. A_UINT32 peer_rx_active_dur_us_low;
  1354. A_UINT32 peer_rx_active_dur_us_high;
  1355. A_UINT32 peer_curr_rate_kbps;
  1356. } htt_peer_sched_stats_tlv;
  1357. /* config_param0 */
  1358. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1359. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1360. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1361. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1362. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1363. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1364. do { \
  1365. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1366. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1367. } while (0)
  1368. /* DEPRECATED
  1369. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1370. * as an alias for the corrected macro name.
  1371. * If/when all references to the old name are removed, the definition of
  1372. * the old name will also be removed.
  1373. */
  1374. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1375. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1376. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1377. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1378. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1379. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1380. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1381. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1382. do { \
  1383. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1384. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1385. } while (0)
  1386. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1387. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1388. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1389. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1390. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1391. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1392. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1393. do { \
  1394. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1395. } while (0)
  1396. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1397. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1398. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1399. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1400. do { \
  1401. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1402. } while (0)
  1403. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1404. * TLV_TAGS:
  1405. * - HTT_STATS_PEER_STATS_CMN_TAG
  1406. * - HTT_STATS_PEER_DETAILS_TAG
  1407. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1408. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1409. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1410. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1411. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1412. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1413. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1414. */
  1415. /* NOTE:
  1416. * This structure is for documentation, and cannot be safely used directly.
  1417. * Instead, use the constituent TLV structures to fill/parse.
  1418. */
  1419. typedef struct _htt_peer_stats {
  1420. htt_peer_stats_cmn_tlv cmn_tlv;
  1421. htt_peer_details_tlv peer_details;
  1422. /* from g_rate_info_stats */
  1423. htt_tx_peer_rate_stats_tlv tx_rate;
  1424. htt_rx_peer_rate_stats_tlv rx_rate;
  1425. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1426. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1427. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1428. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1429. htt_peer_sched_stats_tlv peer_sched_stats;
  1430. } htt_peer_stats_t;
  1431. /* =========== ACTIVE PEER LIST ========== */
  1432. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1433. * TLV_TAGS:
  1434. * - HTT_STATS_PEER_DETAILS_TAG
  1435. */
  1436. /* NOTE:
  1437. * This structure is for documentation, and cannot be safely used directly.
  1438. * Instead, use the constituent TLV structures to fill/parse.
  1439. */
  1440. typedef struct {
  1441. htt_peer_details_tlv peer_details[1];
  1442. } htt_active_peer_details_list_t;
  1443. /* =========== MUMIMO HWQ stats =========== */
  1444. /* MU MIMO stats per hwQ */
  1445. typedef struct {
  1446. htt_tlv_hdr_t tlv_hdr;
  1447. A_UINT32 mu_mimo_sch_posted; /* number of MU MIMO schedules posted to HW */
  1448. A_UINT32 mu_mimo_sch_failed; /* number of MU MIMO schedules failed to post */
  1449. A_UINT32 mu_mimo_ppdu_posted; /* number of MU MIMO PPDUs posted to HW */
  1450. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1451. typedef struct {
  1452. htt_tlv_hdr_t tlv_hdr;
  1453. A_UINT32 mu_mimo_mpdus_queued_usr; /* 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1454. A_UINT32 mu_mimo_mpdus_tried_usr; /* 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1455. A_UINT32 mu_mimo_mpdus_failed_usr; /* 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1456. A_UINT32 mu_mimo_mpdus_requeued_usr; /* 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1457. A_UINT32 mu_mimo_err_no_ba_usr; /* 11AC DL MU MIMO BA not receieved, per user */
  1458. A_UINT32 mu_mimo_mpdu_underrun_usr; /* 11AC DL MU MIMO mpdu underrun encountered, per user */
  1459. A_UINT32 mu_mimo_ampdu_underrun_usr; /* 11AC DL MU MIMO ampdu underrun encountered, per user */
  1460. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1461. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1462. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1463. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1464. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1465. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1466. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1467. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1468. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1469. do { \
  1470. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1471. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1472. } while (0)
  1473. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1474. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1475. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1476. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1477. do { \
  1478. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1479. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1480. } while (0)
  1481. typedef struct {
  1482. htt_tlv_hdr_t tlv_hdr;
  1483. /* BIT [ 7 : 0] :- mac_id
  1484. * BIT [15 : 8] :- hwq_id
  1485. * BIT [31 : 16] :- reserved
  1486. */
  1487. A_UINT32 mac_id__hwq_id__word;
  1488. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1489. /* NOTE:
  1490. * This structure is for documentation, and cannot be safely used directly.
  1491. * Instead, use the constituent TLV structures to fill/parse.
  1492. */
  1493. typedef struct {
  1494. struct _hwq_mu_mimo_stats {
  1495. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1496. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1497. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_TX_MAX_NUM_USERS */
  1498. } hwq[1];
  1499. } htt_tx_hwq_mu_mimo_stats_t;
  1500. /* == TX HWQ STATS == */
  1501. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1502. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1503. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1504. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1505. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1506. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1507. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1508. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1509. do { \
  1510. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1511. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1512. } while (0)
  1513. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1514. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1515. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1516. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1517. do { \
  1518. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1519. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1520. } while (0)
  1521. typedef struct {
  1522. htt_tlv_hdr_t tlv_hdr;
  1523. /* BIT [ 7 : 0] :- mac_id
  1524. * BIT [15 : 8] :- hwq_id
  1525. * BIT [31 : 16] :- reserved
  1526. */
  1527. A_UINT32 mac_id__hwq_id__word;
  1528. /* PPDU level stats */
  1529. A_UINT32 xretry; /* Number of times ack is failed for the PPDU scheduled on this txQ */
  1530. A_UINT32 underrun_cnt; /* Number of times sched cmd status reported mpdu underrun */
  1531. A_UINT32 flush_cnt; /* Number of times sched cmd is flushed */
  1532. A_UINT32 filt_cnt; /* Number of times sched cmd is filtered */
  1533. A_UINT32 null_mpdu_bmap; /* Number of times HWSCH uploaded null mpdu bitmap */
  1534. A_UINT32 user_ack_failure; /* Number of time user ack or ba tlv is not seen on FES ring where it is expected to be */
  1535. A_UINT32 ack_tlv_proc; /* Number of times TQM processed ack tlv received from HWSCH */
  1536. A_UINT32 sched_id_proc; /* Cache latest processed scheduler ID received from ack ba tlv */
  1537. A_UINT32 null_mpdu_tx_count; /* Number of times TxPCU reported mpdus transmitted for a user is zero */
  1538. A_UINT32 mpdu_bmap_not_recvd; /* Number of times SW did not see any mpdu info bitmap tlv on FES status ring */
  1539. /* Selfgen stats per hwQ */
  1540. A_UINT32 num_bar; /* Number of SU/MU BAR frames posted to hwQ */
  1541. A_UINT32 rts; /* Number of RTS frames posted to hwQ */
  1542. A_UINT32 cts2self; /* Number of cts2self frames posted to hwQ */
  1543. A_UINT32 qos_null; /* Number of qos null frames posted to hwQ */
  1544. /* MPDU level stats */
  1545. A_UINT32 mpdu_tried_cnt; /* mpdus tried Tx by HWSCH/TQM */
  1546. A_UINT32 mpdu_queued_cnt; /* mpdus queued to HWSCH */
  1547. A_UINT32 mpdu_ack_fail_cnt; /* mpdus tried but ack was not received */
  1548. A_UINT32 mpdu_filt_cnt; /* This will include sched cmd flush and time based discard */
  1549. A_UINT32 false_mpdu_ack_count; /* Number of MPDUs for which ACK was sucessful but no Tx happened */
  1550. A_UINT32 txq_timeout; /* Number of times txq timeout happened */
  1551. } htt_tx_hwq_stats_cmn_tlv;
  1552. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1553. (sizeof(A_UINT32) * (_num_elems)))
  1554. /* NOTE: Variable length TLV, use length spec to infer array size */
  1555. typedef struct {
  1556. htt_tlv_hdr_t tlv_hdr;
  1557. A_UINT32 hist_intvl;
  1558. /* histogram of ppdu post to hwsch - > cmd status received */
  1559. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1560. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1561. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1562. /* NOTE: Variable length TLV, use length spec to infer array size */
  1563. typedef struct {
  1564. htt_tlv_hdr_t tlv_hdr;
  1565. /* Histogram of sched cmd result */
  1566. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1567. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1568. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1569. /* NOTE: Variable length TLV, use length spec to infer array size */
  1570. typedef struct {
  1571. htt_tlv_hdr_t tlv_hdr;
  1572. /* Histogram of various pause conitions */
  1573. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1574. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1575. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1576. /* NOTE: Variable length TLV, use length spec to infer array size */
  1577. typedef struct {
  1578. htt_tlv_hdr_t tlv_hdr;
  1579. /* Histogram of number of user fes result */
  1580. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1581. } htt_tx_hwq_fes_result_stats_tlv_v;
  1582. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1583. /* NOTE: Variable length TLV, use length spec to infer array size
  1584. *
  1585. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1586. * The tries here is the count of the MPDUS within a PPDU that the HW
  1587. * had attempted to transmit on air, for the HWSCH Schedule command
  1588. * submitted by FW in this HWQ .It is not the retry attempts. The
  1589. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1590. * in this histogram.
  1591. * they are defined in FW using the following macros
  1592. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1593. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1594. *
  1595. * */
  1596. typedef struct {
  1597. htt_tlv_hdr_t tlv_hdr;
  1598. A_UINT32 hist_bin_size;
  1599. /* Histogram of number of mpdus on tried mpdu */
  1600. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1601. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1602. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1603. /* NOTE: Variable length TLV, use length spec to infer array size
  1604. *
  1605. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1606. * completing the burst, we identify the txop used in the burst and
  1607. * incr the corresponding bin.
  1608. * Each bin represents 1ms & we have 10 bins in this histogram.
  1609. * they are deined in FW using the following macros
  1610. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1611. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1612. *
  1613. * */
  1614. typedef struct {
  1615. htt_tlv_hdr_t tlv_hdr;
  1616. /* Histogram of txop used cnt */
  1617. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1618. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1619. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1620. * TLV_TAGS:
  1621. * - HTT_STATS_STRING_TAG
  1622. * - HTT_STATS_TX_HWQ_CMN_TAG
  1623. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1624. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1625. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1626. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1627. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1628. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1629. */
  1630. /* NOTE:
  1631. * This structure is for documentation, and cannot be safely used directly.
  1632. * Instead, use the constituent TLV structures to fill/parse.
  1633. * General HWQ stats Mechanism:
  1634. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1635. * for all the HWQ requested. & the FW send the buffer to host. In the
  1636. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1637. * HWQ distinctly.
  1638. */
  1639. typedef struct _htt_tx_hwq_stats {
  1640. htt_stats_string_tlv hwq_str_tlv;
  1641. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1642. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1643. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1644. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1645. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1646. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1647. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1648. } htt_tx_hwq_stats_t;
  1649. /* == TX SELFGEN STATS == */
  1650. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1651. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1652. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1653. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1654. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1655. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1656. do { \
  1657. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1658. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1659. } while (0)
  1660. typedef enum {
  1661. HTT_TXERR_NONE,
  1662. HTT_TXERR_RESP, /* response timeout, mismatch,
  1663. * BW mismatch, mimo ctrl mismatch,
  1664. * CRC error.. */
  1665. HTT_TXERR_FILT, /* blocked by tx filtering */
  1666. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1667. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1668. HTT_TXERR_RESERVED1,
  1669. HTT_TXERR_RESERVED2,
  1670. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1671. HTT_TXERR_INVALID = 0xff,
  1672. } htt_tx_err_status_t;
  1673. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1674. typedef enum {
  1675. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1676. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1677. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1678. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1679. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1680. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1681. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1682. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1683. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1684. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1685. } htt_tx_selfgen_sch_tsflag_error_stats;
  1686. typedef enum {
  1687. HTT_TX_MUMIMO_GRP_VALID,
  1688. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1689. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1690. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1691. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1692. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1693. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1694. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1695. HTT_TX_MUMIMO_GRP_INVALID,
  1696. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1697. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1698. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1699. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1700. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1701. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1702. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1703. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1704. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1705. /*
  1706. * Each bin represents a 300 mbps throughput
  1707. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1708. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1709. */
  1710. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1711. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1712. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1713. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1714. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1715. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1716. typedef struct {
  1717. htt_tlv_hdr_t tlv_hdr;
  1718. /* BIT [ 7 : 0] :- mac_id
  1719. * BIT [31 : 8] :- reserved
  1720. */
  1721. A_UINT32 mac_id__word;
  1722. A_UINT32 su_bar; /* BAR sent out for SU transmission */
  1723. A_UINT32 rts; /* SW generated RTS frame sent */
  1724. A_UINT32 cts2self; /* SW generated CTS-to-self frame sent */
  1725. A_UINT32 qos_null; /* SW generated QOS NULL frame sent */
  1726. A_UINT32 delayed_bar_1; /* BAR sent for MU user 1 */
  1727. A_UINT32 delayed_bar_2; /* BAR sent for MU user 2 */
  1728. A_UINT32 delayed_bar_3; /* BAR sent for MU user 3 */
  1729. A_UINT32 delayed_bar_4; /* BAR sent for MU user 4 */
  1730. A_UINT32 delayed_bar_5; /* BAR sent for MU user 5 */
  1731. A_UINT32 delayed_bar_6; /* BAR sent for MU user 6 */
  1732. A_UINT32 delayed_bar_7; /* BAR sent for MU user 7 */
  1733. A_UINT32 bar_with_tqm_head_seq_num;
  1734. A_UINT32 bar_with_tid_seq_num;
  1735. A_UINT32 su_sw_rts_queued; /* SW generated RTS frame queued to the HW */
  1736. A_UINT32 su_sw_rts_tried; /* SW generated RTS frame sent over the air */
  1737. A_UINT32 su_sw_rts_err; /* SW generated RTS frame completed with error */
  1738. A_UINT32 su_sw_rts_flushed; /* SW generated RTS frame flushed */
  1739. A_UINT32 su_sw_rts_rcvd_cts_diff_bw; /* CTS (RTS response) received in different BW */
  1740. } htt_tx_selfgen_cmn_stats_tlv;
  1741. typedef struct {
  1742. htt_tlv_hdr_t tlv_hdr;
  1743. A_UINT32 ac_su_ndpa; /* 11AC VHT SU NDPA frame sent over the air */
  1744. A_UINT32 ac_su_ndp; /* 11AC VHT SU NDP frame sent over the air */
  1745. A_UINT32 ac_mu_mimo_ndpa; /* 11AC VHT MU MIMO NDPA frame sent over the air */
  1746. A_UINT32 ac_mu_mimo_ndp; /* 11AC VHT MU MIMO NDP frame sent over the air */
  1747. A_UINT32 ac_mu_mimo_brpoll_1; /* 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1748. A_UINT32 ac_mu_mimo_brpoll_2; /* 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1749. A_UINT32 ac_mu_mimo_brpoll_3; /* 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1750. A_UINT32 ac_su_ndpa_queued; /* 11AC VHT SU NDPA frame queued to the HW */
  1751. A_UINT32 ac_su_ndp_queued; /* 11AC VHT SU NDP frame queued to the HW */
  1752. A_UINT32 ac_mu_mimo_ndpa_queued; /* 11AC VHT MU MIMO NDPA frame queued to the HW */
  1753. A_UINT32 ac_mu_mimo_ndp_queued; /* 11AC VHT MU MIMO NDP frame queued to the HW */
  1754. A_UINT32 ac_mu_mimo_brpoll_1_queued; /* 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1755. A_UINT32 ac_mu_mimo_brpoll_2_queued; /* 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1756. A_UINT32 ac_mu_mimo_brpoll_3_queued; /* 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1757. } htt_tx_selfgen_ac_stats_tlv;
  1758. typedef struct {
  1759. htt_tlv_hdr_t tlv_hdr;
  1760. A_UINT32 ax_su_ndpa; /* 11AX HE SU NDPA frame sent over the air */
  1761. A_UINT32 ax_su_ndp; /* 11AX HE NDP frame sent over the air */
  1762. A_UINT32 ax_mu_mimo_ndpa; /* 11AX HE MU MIMO NDPA frame sent over the air */
  1763. A_UINT32 ax_mu_mimo_ndp; /* 11AX HE MU MIMO NDP frame sent over the air */
  1764. union {
  1765. struct {
  1766. /* deprecated old names */
  1767. A_UINT32 ax_mu_mimo_brpoll_1;
  1768. A_UINT32 ax_mu_mimo_brpoll_2;
  1769. A_UINT32 ax_mu_mimo_brpoll_3;
  1770. A_UINT32 ax_mu_mimo_brpoll_4;
  1771. A_UINT32 ax_mu_mimo_brpoll_5;
  1772. A_UINT32 ax_mu_mimo_brpoll_6;
  1773. A_UINT32 ax_mu_mimo_brpoll_7;
  1774. };
  1775. /* 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1776. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1777. };
  1778. A_UINT32 ax_basic_trigger; /* 11AX HE MU Basic Trigger frame sent over the air */
  1779. A_UINT32 ax_bsr_trigger; /* 11AX HE MU BSRP Trigger frame sent over the air */
  1780. A_UINT32 ax_mu_bar_trigger; /* 11AX HE MU BAR Trigger frame sent over the air */
  1781. A_UINT32 ax_mu_rts_trigger; /* 11AX HE MU RTS Trigger frame sent over the air */
  1782. A_UINT32 ax_ulmumimo_trigger; /* 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1783. A_UINT32 ax_su_ndpa_queued; /* 11AX HE SU NDPA frame queued to the HW */
  1784. A_UINT32 ax_su_ndp_queued; /* 11AX HE SU NDP frame queued to the HW */
  1785. A_UINT32 ax_mu_mimo_ndpa_queued; /* 11AX HE MU MIMO NDPA frame queued to the HW */
  1786. A_UINT32 ax_mu_mimo_ndp_queued; /* 11AX HE MU MIMO NDP frame queued to the HW */
  1787. /* 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1788. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1789. /* 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 successfully sent over the air */
  1790. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1791. } htt_tx_selfgen_ax_stats_tlv;
  1792. typedef struct {
  1793. htt_tlv_hdr_t tlv_hdr;
  1794. A_UINT32 be_su_ndpa; /* 11be EHT SU NDPA frame sent over the air */
  1795. A_UINT32 be_su_ndp; /* 11be EHT NDP frame sent over the air */
  1796. A_UINT32 be_mu_mimo_ndpa; /* 11be EHT MU MIMO NDPA frame sent over the air */
  1797. A_UINT32 be_mu_mimo_ndp; /* 11be EHT MU MIMO NDP frame sent over theT air */
  1798. /* 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  1799. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1800. A_UINT32 be_basic_trigger; /* 11be EHT MU Basic Trigger frame sent over the air */
  1801. A_UINT32 be_bsr_trigger; /* 11be EHT MU BSRP Trigger frame sent over the air */
  1802. A_UINT32 be_mu_bar_trigger; /* 11be EHT MU BAR Trigger frame sent over the air */
  1803. A_UINT32 be_mu_rts_trigger; /* 11be EHT MU RTS Trigger frame sent over the air */
  1804. A_UINT32 be_ulmumimo_trigger; /* 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  1805. A_UINT32 be_su_ndpa_queued; /* 11be EHT SU NDPA frame queued to the HW */
  1806. A_UINT32 be_su_ndp_queued; /* 11be EHT SU NDP frame queued to the HW */
  1807. A_UINT32 be_mu_mimo_ndpa_queued; /* 11be EHT MU MIMO NDPA frame queued to the HW */
  1808. A_UINT32 be_mu_mimo_ndp_queued; /* 11be EHT MU MIMO NDP frame queued to the HW */
  1809. /* 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  1810. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1811. /* 11be EHT UL-MUMIMO Trigger frame for users 0 - 7 successfully sent over the air */
  1812. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  1813. } htt_tx_selfgen_be_stats_tlv;
  1814. typedef struct {
  1815. htt_tlv_hdr_t tlv_hdr;
  1816. /* 11AX HE OFDMA NDPA frame queued to the HW */
  1817. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1818. /* 11AX HE OFDMA NDPA frame sent over the air */
  1819. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1820. /* 11AX HE OFDMA NDPA frame flushed by HW */
  1821. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1822. /* 11AX HE OFDMA NDPA frame completed with error(s) */
  1823. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1824. } htt_txbf_ofdma_ndpa_stats_tlv;
  1825. typedef struct {
  1826. htt_tlv_hdr_t tlv_hdr;
  1827. /* 11AX HE OFDMA NDP frame queued to the HW */
  1828. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1829. /* 11AX HE OFDMA NDPA frame sent over the air */
  1830. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1831. /* 11AX HE OFDMA NDPA frame flushed by HW */
  1832. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1833. /* 11AX HE OFDMA NDPA frame completed with error(s) */
  1834. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1835. } htt_txbf_ofdma_ndp_stats_tlv;
  1836. typedef struct {
  1837. htt_tlv_hdr_t tlv_hdr;
  1838. /* 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  1839. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1840. /* 11AX HE OFDMA MU BRPOLL frame sent over the air */
  1841. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1842. /* 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  1843. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1844. /* 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  1845. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1846. /* Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  1847. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  1848. } htt_txbf_ofdma_brp_stats_tlv;
  1849. typedef struct {
  1850. htt_tlv_hdr_t tlv_hdr;
  1851. /* 11AX HE OFDMA PPDUs that were sent over the air with steering (TXBF + OFDMA) */
  1852. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1853. /* 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  1854. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1855. /* 11AX HE OFDMA number of users for which CBF prefetch was initiated to PHY HW during TX */
  1856. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1857. /* 11AX HE OFDMA number of users for which sounding was initiated during TX */
  1858. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1859. /* 11AX HE OFDMA number of users for which sounding was forced during TX */
  1860. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1861. } htt_txbf_ofdma_steer_stats_tlv;
  1862. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  1863. * TLV_TAGS:
  1864. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  1865. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  1866. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  1867. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  1868. */
  1869. /* NOTE:
  1870. * This structure is for documentation, and cannot be safely used directly.
  1871. * Instead, use the constituent TLV structures to fill/parse.
  1872. */
  1873. typedef struct {
  1874. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  1875. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  1876. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  1877. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  1878. } htt_tx_pdev_txbf_ofdma_stats_t;
  1879. typedef struct {
  1880. htt_tlv_hdr_t tlv_hdr;
  1881. A_UINT32 ac_su_ndp_err; /* 11AC VHT SU NDP frame completed with error(s) */
  1882. A_UINT32 ac_su_ndpa_err; /* 11AC VHT SU NDPA frame completed with error(s) */
  1883. A_UINT32 ac_mu_mimo_ndpa_err; /* 11AC VHT MU MIMO NDPA frame completed with error(s) */
  1884. A_UINT32 ac_mu_mimo_ndp_err; /* 11AC VHT MU MIMO NDP frame completed with error(s) */
  1885. A_UINT32 ac_mu_mimo_brp1_err; /* 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  1886. A_UINT32 ac_mu_mimo_brp2_err; /* 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  1887. A_UINT32 ac_mu_mimo_brp3_err; /* 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  1888. A_UINT32 ac_su_ndpa_flushed; /* 11AC VHT SU NDPA frame flushed by HW */
  1889. A_UINT32 ac_su_ndp_flushed; /* 11AC VHT SU NDP frame flushed by HW */
  1890. A_UINT32 ac_mu_mimo_ndpa_flushed; /* 11AC VHT MU MIMO NDPA frame flushed by HW */
  1891. A_UINT32 ac_mu_mimo_ndp_flushed; /* 11AC VHT MU MIMO NDP frame flushed by HW */
  1892. A_UINT32 ac_mu_mimo_brpoll1_flushed; /* 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  1893. A_UINT32 ac_mu_mimo_brpoll2_flushed; /* 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  1894. A_UINT32 ac_mu_mimo_brpoll3_flushed; /* 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  1895. } htt_tx_selfgen_ac_err_stats_tlv;
  1896. typedef struct {
  1897. htt_tlv_hdr_t tlv_hdr;
  1898. A_UINT32 ax_su_ndp_err; /* 11AX HE SU NDP frame completed with error(s) */
  1899. A_UINT32 ax_su_ndpa_err; /* 11AX HE SU NDPA frame completed with error(s) */
  1900. A_UINT32 ax_mu_mimo_ndpa_err; /* 11AX HE MU MIMO NDPA frame completed with error(s) */
  1901. A_UINT32 ax_mu_mimo_ndp_err; /* 11AX HE MU MIMO NDP frame completed with error(s) */
  1902. union {
  1903. struct {
  1904. /* deprecated old names */
  1905. A_UINT32 ax_mu_mimo_brp1_err;
  1906. A_UINT32 ax_mu_mimo_brp2_err;
  1907. A_UINT32 ax_mu_mimo_brp3_err;
  1908. A_UINT32 ax_mu_mimo_brp4_err;
  1909. A_UINT32 ax_mu_mimo_brp5_err;
  1910. A_UINT32 ax_mu_mimo_brp6_err;
  1911. A_UINT32 ax_mu_mimo_brp7_err;
  1912. };
  1913. /* 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  1914. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1915. };
  1916. A_UINT32 ax_basic_trigger_err; /* 11AX HE MU Basic Trigger frame completed with error(s) */
  1917. A_UINT32 ax_bsr_trigger_err; /* 11AX HE MU BSRP Trigger frame completed with error(s) */
  1918. A_UINT32 ax_mu_bar_trigger_err; /* 11AX HE MU BAR Trigger frame completed with error(s) */
  1919. A_UINT32 ax_mu_rts_trigger_err; /* 11AX HE MU RTS Trigger frame completed with error(s) */
  1920. A_UINT32 ax_ulmumimo_trigger_err; /* 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  1921. /* Number of CBF(s) received when 11AX HE MU MIMO BRPOLL frame completed with error(s) */
  1922. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1923. A_UINT32 ax_su_ndpa_flushed; /* 11AX HE SU NDPA frame flushed by HW */
  1924. A_UINT32 ax_su_ndp_flushed; /* 11AX HE SU NDP frame flushed by HW */
  1925. A_UINT32 ax_mu_mimo_ndpa_flushed; /* 11AX HE MU MIMO NDPA frame flushed by HW */
  1926. A_UINT32 ax_mu_mimo_ndp_flushed; /* 11AX HE MU MIMO NDP frame flushed by HW */
  1927. /* 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  1928. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1929. /* 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s) */
  1930. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1931. } htt_tx_selfgen_ax_err_stats_tlv;
  1932. typedef struct {
  1933. htt_tlv_hdr_t tlv_hdr;
  1934. A_UINT32 be_su_ndp_err; /* 11BE EHT SU NDP frame completed with error(s) */
  1935. A_UINT32 be_su_ndpa_err; /* 11BE EHT SU NDPA frame completed with error(s) */
  1936. A_UINT32 be_mu_mimo_ndpa_err; /* 11BE EHT MU MIMO NDPA frame completed with error(s) */
  1937. A_UINT32 be_mu_mimo_ndp_err; /* 11BE EHT MU MIMO NDP frame completed with error(s) */
  1938. /* 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  1939. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1940. A_UINT32 be_basic_trigger_err; /* 11BE EHT MU Basic Trigger frame completed with error(s) */
  1941. A_UINT32 be_bsr_trigger_err; /* 11BE EHT MU BSRP Trigger frame completed with error(s) */
  1942. A_UINT32 be_mu_bar_trigger_err; /* 11BE EHT MU BAR Trigger frame completed with error(s) */
  1943. A_UINT32 be_mu_rts_trigger_err; /* 11BE EHT MU RTS Trigger frame completed with error(s) */
  1944. A_UINT32 be_ulmumimo_trigger_err; /* 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  1945. /* Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame completed with error(s) */
  1946. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  1947. A_UINT32 be_su_ndpa_flushed; /* 11BE EHT SU NDPA frame flushed by HW */
  1948. A_UINT32 be_su_ndp_flushed; /* 11BE EHT SU NDP frame flushed by HW */
  1949. A_UINT32 be_mu_mimo_ndpa_flushed; /* 11BE EHT MU MIMO NDPA frame flushed by HW */
  1950. A_UINT32 be_mu_mimo_ndp_flushed; /* 11BE HT MU MIMO NDP frame flushed by HW */
  1951. /* 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  1952. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1953. /* 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s) */
  1954. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  1955. } htt_tx_selfgen_be_err_stats_tlv;
  1956. /*
  1957. * Scheduler completion status reason code.
  1958. * (0) HTT_TXERR_NONE - No error (Success).
  1959. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  1960. * MIMO control mismatch, CRC error etc.
  1961. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  1962. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  1963. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  1964. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  1965. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  1966. */
  1967. /* Scheduler error code.
  1968. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  1969. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  1970. * filtered by HW.
  1971. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  1972. * error.
  1973. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  1974. * received with MIMO control mismatch.
  1975. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  1976. * BW mismatch.
  1977. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  1978. * frame even after maximum retries.
  1979. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  1980. * received outside RX window.
  1981. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  1982. * received by HW for queuing within SIFS interval.
  1983. */
  1984. typedef struct {
  1985. htt_tlv_hdr_t tlv_hdr;
  1986. /* 11AC VHT SU NDPA scheduler completion status reason code */
  1987. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1988. /* 11AC VHT SU NDP scheduler completion status reason code */
  1989. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1990. /* 11AC VHT SU NDP scheduler error code */
  1991. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1992. /* 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  1993. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1994. /* 11AC VHT MU MIMO NDP scheduler completion status reason code */
  1995. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1996. /* 11AC VHT MU MIMO NDP scheduler error code */
  1997. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1998. /* 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  1999. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2000. /* 11AC VHT MU MIMO BRPOLL scheduler error code */
  2001. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2002. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2003. typedef struct {
  2004. htt_tlv_hdr_t tlv_hdr;
  2005. /* 11AX HE SU NDPA scheduler completion status reason code */
  2006. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2007. /* 11AX SU NDP scheduler completion status reason code */
  2008. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2009. /* 11AX HE SU NDP scheduler error code */
  2010. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2011. /* 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2012. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2013. /* 11AX HE MU MIMO NDP scheduler completion status reason code */
  2014. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2015. /* 11AX HE MU MIMO NDP scheduler error code */
  2016. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2017. /* 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2018. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2019. /* 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2020. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2021. /* 11AX HE MU BAR scheduler completion status reason code */
  2022. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2023. /* 11AX HE MU BAR scheduler error code */
  2024. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2025. /* 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code */
  2026. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2027. /* 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2028. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2029. /* 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code */
  2030. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2031. /* 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2032. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2033. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2034. typedef struct {
  2035. htt_tlv_hdr_t tlv_hdr;
  2036. /* 11BE EHT SU NDPA scheduler completion status reason code */
  2037. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2038. /* 11BE SU NDP scheduler completion status reason code */
  2039. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2040. /* 11BE EHT SU NDP scheduler error code */
  2041. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2042. /* 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2043. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2044. /* 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2045. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2046. /* 11BE EHT MU MIMO NDP scheduler error code */
  2047. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2048. /* 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2049. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2050. /* 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2051. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2052. /* 11BE EHT MU BAR scheduler completion status reason code */
  2053. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2054. /* 11BE EHT MU BAR scheduler error code */
  2055. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2056. /* 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code */
  2057. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2058. /* 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2059. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2060. /* 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code */
  2061. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2062. /* 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2063. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2064. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2065. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2066. * TLV_TAGS:
  2067. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2068. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2069. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2070. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2071. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2072. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2073. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2074. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2075. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2076. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2077. */
  2078. /* NOTE:
  2079. * This structure is for documentation, and cannot be safely used directly.
  2080. * Instead, use the constituent TLV structures to fill/parse.
  2081. */
  2082. typedef struct {
  2083. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2084. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2085. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2086. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2087. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2088. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2089. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2090. htt_tx_selfgen_be_stats_tlv be_tlv;
  2091. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2092. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2093. } htt_tx_pdev_selfgen_stats_t;
  2094. /* == TX MU STATS == */
  2095. typedef struct {
  2096. htt_tlv_hdr_t tlv_hdr;
  2097. A_UINT32 mu_mimo_sch_posted; /* Number of MU MIMO schedules posted to HW */
  2098. A_UINT32 mu_mimo_sch_failed; /* Number of MU MIMO schedules failed to post */
  2099. A_UINT32 mu_mimo_ppdu_posted; /* Number of MU MIMO PPDUs posted to HW */
  2100. /*
  2101. * This is the common description for the below sch stats.
  2102. * Counts the number of transmissions of each number of MU users
  2103. * in each TX mode.
  2104. * The array index is the "number of users - 1".
  2105. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2106. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2107. * TX PPDUs and so on.
  2108. * The same is applicable for the other TX mode stats.
  2109. */
  2110. /* Represents the count for 11AC DL MU MIMO sequences */
  2111. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2112. /* Represents the count for 11AX DL MU MIMO sequences */
  2113. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2114. /* Represents the count for 11AX DL MU OFDMA sequences */
  2115. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2116. /* Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers */
  2117. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2118. /* Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2119. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2120. /* Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2121. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2122. /* Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2123. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2124. /* Represents the count for 11AX UL MU MIMO sequences with Basic Triggers */
  2125. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2126. /* Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2127. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2128. /* Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2129. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2130. /* Number of 11AX DL MU MIMO schedules posted per group size */
  2131. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2132. /* Represents the count for 11BE DL MU MIMO sequences */
  2133. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2134. /* Number of 11BE DL MU MIMO schedules posted per group size */
  2135. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2136. /* Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2137. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2138. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2139. typedef struct {
  2140. htt_tlv_hdr_t tlv_hdr;
  2141. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2142. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2143. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2144. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2145. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2146. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2147. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2148. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2149. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2150. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2151. typedef struct {
  2152. htt_tlv_hdr_t tlv_hdr;
  2153. A_UINT32 mu_mimo_sch_posted; /* Number of MU MIMO schedules posted to HW */
  2154. A_UINT32 mu_mimo_sch_failed; /* Number of MU MIMO schedules failed to post */
  2155. A_UINT32 mu_mimo_ppdu_posted; /* Number of MU MIMO PPDUs posted to HW */
  2156. /*
  2157. * This is the common description for the below sch stats.
  2158. * Counts the number of transmissions of each number of MU users
  2159. * in each TX mode.
  2160. * The array index is the "number of users - 1".
  2161. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2162. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2163. * TX PPDUs and so on.
  2164. * The same is applicable for the other TX mode stats.
  2165. */
  2166. /* Represents the count for 11AC DL MU MIMO sequences */
  2167. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2168. /* Represents the count for 11AX DL MU MIMO sequences */
  2169. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2170. /* Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2171. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2172. /* Number of 11AX DL MU MIMO schedules posted per group size */
  2173. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2174. /* Represents the count for 11BE DL MU MIMO sequences */
  2175. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2176. /* Number of 11BE DL MU MIMO schedules posted per group size */
  2177. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2178. /* Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2179. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2180. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2181. typedef struct {
  2182. htt_tlv_hdr_t tlv_hdr;
  2183. /* Represents the count for 11AX DL MU OFDMA sequences */
  2184. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2185. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2186. typedef struct {
  2187. htt_tlv_hdr_t tlv_hdr;
  2188. /* Represents the count for 11BE DL MU OFDMA sequences */
  2189. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2190. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2191. typedef struct {
  2192. htt_tlv_hdr_t tlv_hdr;
  2193. /* Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers */
  2194. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2195. /* Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2196. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2197. /* Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2198. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2199. /* Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2200. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2201. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2202. typedef struct {
  2203. htt_tlv_hdr_t tlv_hdr;
  2204. /* Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers */
  2205. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2206. /* Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers */
  2207. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2208. /* Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers */
  2209. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2210. /* Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers */
  2211. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2212. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2213. typedef struct {
  2214. htt_tlv_hdr_t tlv_hdr;
  2215. /* Represents the count for 11AX UL MU MIMO sequences with Basic Triggers */
  2216. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2217. /* Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2218. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2219. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2220. typedef struct {
  2221. htt_tlv_hdr_t tlv_hdr;
  2222. /* Represents the count for 11BE UL MU MIMO sequences with Basic Triggers */
  2223. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2224. /* Represents the count for 11BE UL MU MIMO sequences with BRP Triggers */
  2225. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2226. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2227. typedef struct {
  2228. htt_tlv_hdr_t tlv_hdr;
  2229. A_UINT32 mu_mimo_mpdus_queued_usr; /* 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2230. A_UINT32 mu_mimo_mpdus_tried_usr; /* 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2231. A_UINT32 mu_mimo_mpdus_failed_usr; /* 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2232. A_UINT32 mu_mimo_mpdus_requeued_usr; /* 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2233. A_UINT32 mu_mimo_err_no_ba_usr; /* 11AC DL MU MIMO BA not receieved, per user */
  2234. A_UINT32 mu_mimo_mpdu_underrun_usr; /* 11AC DL MU MIMO mpdu underrun encountered, per user */
  2235. A_UINT32 mu_mimo_ampdu_underrun_usr; /* 11AC DL MU MIMO ampdu underrun encountered, per user */
  2236. A_UINT32 ax_mu_mimo_mpdus_queued_usr; /* 11AX MU MIMO number of mpdus queued to HW, per user */
  2237. A_UINT32 ax_mu_mimo_mpdus_tried_usr; /* 11AX MU MIMO number of mpdus tried over the air, per user */
  2238. A_UINT32 ax_mu_mimo_mpdus_failed_usr; /* 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2239. A_UINT32 ax_mu_mimo_mpdus_requeued_usr; /* 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2240. A_UINT32 ax_mu_mimo_err_no_ba_usr; /* 11AX DL MU MIMO BA not receieved, per user */
  2241. A_UINT32 ax_mu_mimo_mpdu_underrun_usr; /* 11AX DL MU MIMO mpdu underrun encountered, per user */
  2242. A_UINT32 ax_mu_mimo_ampdu_underrun_usr; /* 11AX DL MU MIMO ampdu underrun encountered, per user */
  2243. A_UINT32 ax_ofdma_mpdus_queued_usr; /* 11AX MU OFDMA number of mpdus queued to HW, per user */
  2244. A_UINT32 ax_ofdma_mpdus_tried_usr; /* 11AX MU OFDMA number of mpdus tried over the air, per user */
  2245. A_UINT32 ax_ofdma_mpdus_failed_usr; /* 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2246. A_UINT32 ax_ofdma_mpdus_requeued_usr; /* 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2247. A_UINT32 ax_ofdma_err_no_ba_usr; /* 11AX MU OFDMA BA not receieved, per user */
  2248. A_UINT32 ax_ofdma_mpdu_underrun_usr; /* 11AX MU OFDMA mpdu underrun encountered, per user */
  2249. A_UINT32 ax_ofdma_ampdu_underrun_usr; /* 11AX MU OFDMA ampdu underrun encountered, per user */
  2250. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2251. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2252. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2253. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2254. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2255. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2256. typedef struct {
  2257. htt_tlv_hdr_t tlv_hdr;
  2258. /* mpdu level stats */
  2259. A_UINT32 mpdus_queued_usr;
  2260. A_UINT32 mpdus_tried_usr;
  2261. A_UINT32 mpdus_failed_usr;
  2262. A_UINT32 mpdus_requeued_usr;
  2263. A_UINT32 err_no_ba_usr;
  2264. A_UINT32 mpdu_underrun_usr;
  2265. A_UINT32 ampdu_underrun_usr;
  2266. A_UINT32 user_index;
  2267. A_UINT32 tx_sched_mode; /* HTT_STATS_TX_SCHED_MODE_xxx */
  2268. } htt_tx_pdev_mpdu_stats_tlv;
  2269. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2270. * TLV_TAGS:
  2271. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2272. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2273. */
  2274. /* NOTE:
  2275. * This structure is for documentation, and cannot be safely used directly.
  2276. * Instead, use the constituent TLV structures to fill/parse.
  2277. */
  2278. typedef struct {
  2279. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2280. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2281. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2282. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2283. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2284. /*
  2285. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2286. * it can also hold MU-OFDMA stats.
  2287. */
  2288. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2289. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2290. } htt_tx_pdev_mu_mimo_stats_t;
  2291. /* == TX SCHED STATS == */
  2292. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2293. /* NOTE: Variable length TLV, use length spec to infer array size */
  2294. typedef struct {
  2295. htt_tlv_hdr_t tlv_hdr;
  2296. /* Scheduler command posted per tx_mode */
  2297. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2298. } htt_sched_txq_cmd_posted_tlv_v;
  2299. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2300. /* NOTE: Variable length TLV, use length spec to infer array size */
  2301. typedef struct {
  2302. htt_tlv_hdr_t tlv_hdr;
  2303. /* Scheduler command reaped per tx_mode */
  2304. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2305. } htt_sched_txq_cmd_reaped_tlv_v;
  2306. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2307. /* NOTE: Variable length TLV, use length spec to infer array size */
  2308. typedef struct {
  2309. htt_tlv_hdr_t tlv_hdr;
  2310. /*
  2311. * sched_order_su contains the peer IDs of peers chosen in the last
  2312. * NUM_SCHED_ORDER_LOG scheduler instances.
  2313. * The array is circular; it's unspecified which array element corresponds
  2314. * to the most recent scheduler invocation, and which corresponds to
  2315. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2316. */
  2317. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2318. } htt_sched_txq_sched_order_su_tlv_v;
  2319. typedef struct {
  2320. htt_tlv_hdr_t tlv_hdr;
  2321. A_UINT32 htt_stats_type;
  2322. } htt_stats_error_tlv_v;
  2323. typedef enum {
  2324. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2325. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2326. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2327. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2328. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2329. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2330. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2331. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2332. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2333. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2334. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2335. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2336. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2337. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2338. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2339. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2340. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2341. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2342. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2343. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2344. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2345. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2346. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2347. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2348. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2349. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2350. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2351. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2352. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2353. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2354. HTT_SCHED_INELIGIBILITY_MAX,
  2355. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2356. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2357. /* NOTE: Variable length TLV, use length spec to infer array size */
  2358. typedef struct {
  2359. htt_tlv_hdr_t tlv_hdr;
  2360. /* sched_ineligibility counts the number of occurrences of different reasons for tid ineligibility during eligibility checks per txq in scheduling */
  2361. A_UINT32 sched_ineligibility[1]; /* indexed by htt_sched_txq_sched_ineligibility_tlv_enum */
  2362. } htt_sched_txq_sched_ineligibility_tlv_v;
  2363. typedef enum {
  2364. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2365. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2366. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2367. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2368. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2369. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2370. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2371. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2372. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2373. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2374. /* NOTE: Variable length TLV, use length spec to infer array size */
  2375. typedef struct {
  2376. htt_tlv_hdr_t tlv_hdr;
  2377. /*
  2378. * supercycle_triggers[] is a histogram that counts the number of
  2379. * occurrences of each different reason for a transmit scheduler
  2380. * supercycle to be triggered.
  2381. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2382. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2383. * of times a supercycle has been forced.
  2384. * These supercycle trigger counts are not automatically reset, but
  2385. * are reset upon request.
  2386. */
  2387. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2388. } htt_sched_txq_supercycle_triggers_tlv_v;
  2389. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2390. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2391. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2392. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2393. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2394. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2395. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2396. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2397. do { \
  2398. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2399. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2400. } while (0)
  2401. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2402. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2403. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2404. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2405. do { \
  2406. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2407. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2408. } while (0)
  2409. typedef struct {
  2410. htt_tlv_hdr_t tlv_hdr;
  2411. /* BIT [ 7 : 0] :- mac_id
  2412. * BIT [15 : 8] :- txq_id
  2413. * BIT [31 : 16] :- reserved
  2414. */
  2415. A_UINT32 mac_id__txq_id__word;
  2416. /* Scheduler policy ised for this TxQ */
  2417. A_UINT32 sched_policy;
  2418. /* Timestamp of last scheduler command posted */
  2419. A_UINT32 last_sched_cmd_posted_timestamp;
  2420. /* Timestamp of last scheduler command completed */
  2421. A_UINT32 last_sched_cmd_compl_timestamp;
  2422. /* Num of Sched2TAC ring hit Low Water Mark condition */
  2423. A_UINT32 sched_2_tac_lwm_count;
  2424. /* Num of Sched2TAC ring full condition */
  2425. A_UINT32 sched_2_tac_ring_full;
  2426. /* Num of scheduler command post failures that includes su/mu mimo/mu ofdma sequence type */
  2427. A_UINT32 sched_cmd_post_failure;
  2428. /* Num of active tids for this TxQ at current instance */
  2429. A_UINT32 num_active_tids;
  2430. /* Num of powersave schedules */
  2431. A_UINT32 num_ps_schedules;
  2432. /* Num of scheduler commands pending for this TxQ */
  2433. A_UINT32 sched_cmds_pending;
  2434. /* Num of tidq registration for this TxQ */
  2435. A_UINT32 num_tid_register;
  2436. /* Num of tidq de-registration for this TxQ */
  2437. A_UINT32 num_tid_unregister;
  2438. /* Num of iterations msduq stats was updated */
  2439. A_UINT32 num_qstats_queried;
  2440. /* qstats query update status */
  2441. A_UINT32 qstats_update_pending;
  2442. /* Timestamp of Last query stats made */
  2443. A_UINT32 last_qstats_query_timestamp;
  2444. /* Num of sched2tqm command queue full condition */
  2445. A_UINT32 num_tqm_cmdq_full;
  2446. /* Num of scheduler trigger from DE Module */
  2447. A_UINT32 num_de_sched_algo_trigger;
  2448. /* Num of scheduler trigger from RT Module */
  2449. A_UINT32 num_rt_sched_algo_trigger;
  2450. /* Num of scheduler trigger from TQM Module */
  2451. A_UINT32 num_tqm_sched_algo_trigger;
  2452. /* Num of schedules for notify frame */
  2453. A_UINT32 notify_sched;
  2454. /* Duration based sendn termination */
  2455. A_UINT32 dur_based_sendn_term;
  2456. /* scheduled via NOTIFY2 */
  2457. A_UINT32 su_notify2_sched;
  2458. /* schedule if queued packets are greater than avg MSDUs in PPDU */
  2459. A_UINT32 su_optimal_queued_msdus_sched;
  2460. /* schedule due to timeout */
  2461. A_UINT32 su_delay_timeout_sched;
  2462. /* delay if txtime is less than 500us */
  2463. A_UINT32 su_min_txtime_sched_delay;
  2464. /* scheduled via no delay */
  2465. A_UINT32 su_no_delay;
  2466. /* Num of supercycles for this TxQ */
  2467. A_UINT32 num_supercycles;
  2468. /* Num of subcycles with sort for this TxQ */
  2469. A_UINT32 num_subcycles_with_sort;
  2470. /* Num of subcycles without sort for this Txq */
  2471. A_UINT32 num_subcycles_no_sort;
  2472. } htt_tx_pdev_stats_sched_per_txq_tlv;
  2473. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  2474. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  2475. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  2476. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  2477. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  2478. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  2479. do { \
  2480. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  2481. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  2482. } while (0)
  2483. typedef struct {
  2484. htt_tlv_hdr_t tlv_hdr;
  2485. /* BIT [ 7 : 0] :- mac_id
  2486. * BIT [31 : 8] :- reserved
  2487. */
  2488. A_UINT32 mac_id__word;
  2489. /* Current timestamp */
  2490. A_UINT32 current_timestamp;
  2491. } htt_stats_tx_sched_cmn_tlv;
  2492. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  2493. * TLV_TAGS:
  2494. * - HTT_STATS_TX_SCHED_CMN_TAG
  2495. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  2496. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  2497. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  2498. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  2499. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  2500. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  2501. */
  2502. /* NOTE:
  2503. * This structure is for documentation, and cannot be safely used directly.
  2504. * Instead, use the constituent TLV structures to fill/parse.
  2505. */
  2506. typedef struct {
  2507. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  2508. struct _txq_tx_sched_stats {
  2509. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  2510. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  2511. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  2512. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  2513. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  2514. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  2515. } txq[1];
  2516. } htt_stats_tx_sched_t;
  2517. /* == TQM STATS == */
  2518. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  2519. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  2520. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  2521. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2522. /* NOTE: Variable length TLV, use length spec to infer array size */
  2523. typedef struct {
  2524. htt_tlv_hdr_t tlv_hdr;
  2525. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  2526. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  2527. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2528. /* NOTE: Variable length TLV, use length spec to infer array size */
  2529. typedef struct {
  2530. htt_tlv_hdr_t tlv_hdr;
  2531. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  2532. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  2533. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2534. /* NOTE: Variable length TLV, use length spec to infer array size */
  2535. typedef struct {
  2536. htt_tlv_hdr_t tlv_hdr;
  2537. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  2538. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  2539. typedef struct {
  2540. htt_tlv_hdr_t tlv_hdr;
  2541. A_UINT32 msdu_count;
  2542. A_UINT32 mpdu_count;
  2543. A_UINT32 remove_msdu;
  2544. A_UINT32 remove_mpdu;
  2545. A_UINT32 remove_msdu_ttl;
  2546. A_UINT32 send_bar;
  2547. A_UINT32 bar_sync;
  2548. A_UINT32 notify_mpdu;
  2549. A_UINT32 sync_cmd;
  2550. A_UINT32 write_cmd;
  2551. A_UINT32 hwsch_trigger;
  2552. A_UINT32 ack_tlv_proc;
  2553. A_UINT32 gen_mpdu_cmd;
  2554. A_UINT32 gen_list_cmd;
  2555. A_UINT32 remove_mpdu_cmd;
  2556. A_UINT32 remove_mpdu_tried_cmd;
  2557. A_UINT32 mpdu_queue_stats_cmd;
  2558. A_UINT32 mpdu_head_info_cmd;
  2559. A_UINT32 msdu_flow_stats_cmd;
  2560. A_UINT32 remove_msdu_cmd;
  2561. A_UINT32 remove_msdu_ttl_cmd;
  2562. A_UINT32 flush_cache_cmd;
  2563. A_UINT32 update_mpduq_cmd;
  2564. A_UINT32 enqueue;
  2565. A_UINT32 enqueue_notify;
  2566. A_UINT32 notify_mpdu_at_head;
  2567. A_UINT32 notify_mpdu_state_valid;
  2568. /*
  2569. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2570. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2571. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2572. * for non-UDP MSDUs.
  2573. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2574. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2575. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2576. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2577. *
  2578. * Notify signifies that we trigger the scheduler.
  2579. */
  2580. A_UINT32 sched_udp_notify1;
  2581. A_UINT32 sched_udp_notify2;
  2582. A_UINT32 sched_nonudp_notify1;
  2583. A_UINT32 sched_nonudp_notify2;
  2584. } htt_tx_tqm_pdev_stats_tlv_v;
  2585. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2586. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2587. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2588. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2589. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2590. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2591. do { \
  2592. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2593. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2594. } while (0)
  2595. typedef struct {
  2596. htt_tlv_hdr_t tlv_hdr;
  2597. /* BIT [ 7 : 0] :- mac_id
  2598. * BIT [31 : 8] :- reserved
  2599. */
  2600. A_UINT32 mac_id__word;
  2601. A_UINT32 max_cmdq_id;
  2602. A_UINT32 list_mpdu_cnt_hist_intvl;
  2603. /* Global stats */
  2604. A_UINT32 add_msdu;
  2605. A_UINT32 q_empty;
  2606. A_UINT32 q_not_empty;
  2607. A_UINT32 drop_notification;
  2608. A_UINT32 desc_threshold;
  2609. A_UINT32 hwsch_tqm_invalid_status;
  2610. A_UINT32 missed_tqm_gen_mpdus;
  2611. A_UINT32 tqm_active_tids;
  2612. A_UINT32 tqm_inactive_tids;
  2613. A_UINT32 tqm_active_msduq_flows;
  2614. } htt_tx_tqm_cmn_stats_tlv;
  2615. typedef struct {
  2616. htt_tlv_hdr_t tlv_hdr;
  2617. /* Error stats */
  2618. A_UINT32 q_empty_failure;
  2619. A_UINT32 q_not_empty_failure;
  2620. A_UINT32 add_msdu_failure;
  2621. /* TQM reset debug stats */
  2622. A_UINT32 tqm_cache_ctl_err;
  2623. A_UINT32 tqm_soft_reset;
  2624. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  2625. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  2626. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  2627. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  2628. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  2629. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  2630. A_UINT32 tqm_reset_recovery_time_ms;
  2631. A_UINT32 tqm_reset_num_peers_hdl;
  2632. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  2633. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  2634. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  2635. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  2636. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  2637. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  2638. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  2639. } htt_tx_tqm_error_stats_tlv;
  2640. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2641. * TLV_TAGS:
  2642. * - HTT_STATS_TX_TQM_CMN_TAG
  2643. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2644. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2645. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2646. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2647. * - HTT_STATS_TX_TQM_PDEV_TAG
  2648. */
  2649. /* NOTE:
  2650. * This structure is for documentation, and cannot be safely used directly.
  2651. * Instead, use the constituent TLV structures to fill/parse.
  2652. */
  2653. typedef struct {
  2654. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2655. htt_tx_tqm_error_stats_tlv err_tlv;
  2656. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2657. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2658. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2659. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2660. } htt_tx_tqm_pdev_stats_t;
  2661. /* == TQM CMDQ stats == */
  2662. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2663. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2664. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2665. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2666. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2667. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2668. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2669. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2670. do { \
  2671. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2672. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2673. } while (0)
  2674. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2675. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2676. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2677. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2678. do { \
  2679. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2680. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2681. } while (0)
  2682. typedef struct {
  2683. htt_tlv_hdr_t tlv_hdr;
  2684. /* BIT [ 7 : 0] :- mac_id
  2685. * BIT [15 : 8] :- cmdq_id
  2686. * BIT [31 : 16] :- reserved
  2687. */
  2688. A_UINT32 mac_id__cmdq_id__word;
  2689. A_UINT32 sync_cmd;
  2690. A_UINT32 write_cmd;
  2691. A_UINT32 gen_mpdu_cmd;
  2692. A_UINT32 mpdu_queue_stats_cmd;
  2693. A_UINT32 mpdu_head_info_cmd;
  2694. A_UINT32 msdu_flow_stats_cmd;
  2695. A_UINT32 remove_mpdu_cmd;
  2696. A_UINT32 remove_msdu_cmd;
  2697. A_UINT32 flush_cache_cmd;
  2698. A_UINT32 update_mpduq_cmd;
  2699. A_UINT32 update_msduq_cmd;
  2700. } htt_tx_tqm_cmdq_status_tlv;
  2701. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  2702. * TLV_TAGS:
  2703. * - HTT_STATS_STRING_TAG
  2704. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  2705. */
  2706. /* NOTE:
  2707. * This structure is for documentation, and cannot be safely used directly.
  2708. * Instead, use the constituent TLV structures to fill/parse.
  2709. */
  2710. typedef struct {
  2711. struct _cmdq_stats {
  2712. htt_stats_string_tlv cmdq_str_tlv;
  2713. htt_tx_tqm_cmdq_status_tlv status_tlv;
  2714. } q[1];
  2715. } htt_tx_tqm_cmdq_stats_t;
  2716. /* == TX-DE STATS == */
  2717. /* Structures for tx de stats */
  2718. typedef struct {
  2719. htt_tlv_hdr_t tlv_hdr;
  2720. A_UINT32 m1_packets;
  2721. A_UINT32 m2_packets;
  2722. A_UINT32 m3_packets;
  2723. A_UINT32 m4_packets;
  2724. A_UINT32 g1_packets;
  2725. A_UINT32 g2_packets;
  2726. A_UINT32 rc4_packets;
  2727. A_UINT32 eap_packets;
  2728. A_UINT32 eapol_start_packets;
  2729. A_UINT32 eapol_logoff_packets;
  2730. A_UINT32 eapol_encap_asf_packets;
  2731. } htt_tx_de_eapol_packets_stats_tlv;
  2732. typedef struct {
  2733. htt_tlv_hdr_t tlv_hdr;
  2734. A_UINT32 ap_bss_peer_not_found;
  2735. A_UINT32 ap_bcast_mcast_no_peer;
  2736. A_UINT32 sta_delete_in_progress;
  2737. A_UINT32 ibss_no_bss_peer;
  2738. A_UINT32 invaild_vdev_type;
  2739. A_UINT32 invalid_ast_peer_entry;
  2740. A_UINT32 peer_entry_invalid;
  2741. A_UINT32 ethertype_not_ip;
  2742. A_UINT32 eapol_lookup_failed;
  2743. A_UINT32 qpeer_not_allow_data;
  2744. A_UINT32 fse_tid_override;
  2745. A_UINT32 ipv6_jumbogram_zero_length;
  2746. A_UINT32 qos_to_non_qos_in_prog;
  2747. A_UINT32 ap_bcast_mcast_eapol;
  2748. A_UINT32 unicast_on_ap_bss_peer;
  2749. A_UINT32 ap_vdev_invalid;
  2750. A_UINT32 incomplete_llc;
  2751. A_UINT32 eapol_duplicate_m3;
  2752. A_UINT32 eapol_duplicate_m4;
  2753. } htt_tx_de_classify_failed_stats_tlv;
  2754. typedef struct {
  2755. htt_tlv_hdr_t tlv_hdr;
  2756. A_UINT32 arp_packets;
  2757. A_UINT32 igmp_packets;
  2758. A_UINT32 dhcp_packets;
  2759. A_UINT32 host_inspected;
  2760. A_UINT32 htt_included;
  2761. A_UINT32 htt_valid_mcs;
  2762. A_UINT32 htt_valid_nss;
  2763. A_UINT32 htt_valid_preamble_type;
  2764. A_UINT32 htt_valid_chainmask;
  2765. A_UINT32 htt_valid_guard_interval;
  2766. A_UINT32 htt_valid_retries;
  2767. A_UINT32 htt_valid_bw_info;
  2768. A_UINT32 htt_valid_power;
  2769. A_UINT32 htt_valid_key_flags;
  2770. A_UINT32 htt_valid_no_encryption;
  2771. A_UINT32 fse_entry_count;
  2772. A_UINT32 fse_priority_be;
  2773. A_UINT32 fse_priority_high;
  2774. A_UINT32 fse_priority_low;
  2775. A_UINT32 fse_traffic_ptrn_be;
  2776. A_UINT32 fse_traffic_ptrn_over_sub;
  2777. A_UINT32 fse_traffic_ptrn_bursty;
  2778. A_UINT32 fse_traffic_ptrn_interactive;
  2779. A_UINT32 fse_traffic_ptrn_periodic;
  2780. A_UINT32 fse_hwqueue_alloc;
  2781. A_UINT32 fse_hwqueue_created;
  2782. A_UINT32 fse_hwqueue_send_to_host;
  2783. A_UINT32 mcast_entry;
  2784. A_UINT32 bcast_entry;
  2785. A_UINT32 htt_update_peer_cache;
  2786. A_UINT32 htt_learning_frame;
  2787. A_UINT32 fse_invalid_peer;
  2788. /*
  2789. * mec_notify is HTT TX WBM multicast echo check notification
  2790. * from firmware to host. FW sends SA addresses to host for all
  2791. * multicast/broadcast packets received on STA side.
  2792. */
  2793. A_UINT32 mec_notify;
  2794. } htt_tx_de_classify_stats_tlv;
  2795. typedef struct {
  2796. htt_tlv_hdr_t tlv_hdr;
  2797. A_UINT32 eok;
  2798. A_UINT32 classify_done;
  2799. A_UINT32 lookup_failed;
  2800. A_UINT32 send_host_dhcp;
  2801. A_UINT32 send_host_mcast;
  2802. A_UINT32 send_host_unknown_dest;
  2803. A_UINT32 send_host;
  2804. A_UINT32 status_invalid;
  2805. } htt_tx_de_classify_status_stats_tlv;
  2806. typedef struct {
  2807. htt_tlv_hdr_t tlv_hdr;
  2808. A_UINT32 enqueued_pkts;
  2809. A_UINT32 to_tqm;
  2810. A_UINT32 to_tqm_bypass;
  2811. } htt_tx_de_enqueue_packets_stats_tlv;
  2812. typedef struct {
  2813. htt_tlv_hdr_t tlv_hdr;
  2814. A_UINT32 discarded_pkts;
  2815. A_UINT32 local_frames;
  2816. A_UINT32 is_ext_msdu;
  2817. } htt_tx_de_enqueue_discard_stats_tlv;
  2818. typedef struct {
  2819. htt_tlv_hdr_t tlv_hdr;
  2820. A_UINT32 tcl_dummy_frame;
  2821. A_UINT32 tqm_dummy_frame;
  2822. A_UINT32 tqm_notify_frame;
  2823. A_UINT32 fw2wbm_enq;
  2824. A_UINT32 tqm_bypass_frame;
  2825. } htt_tx_de_compl_stats_tlv;
  2826. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  2827. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  2828. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  2829. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  2830. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  2831. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  2832. do { \
  2833. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  2834. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  2835. } while (0)
  2836. /*
  2837. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  2838. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  2839. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  2840. * 200us & again request for it. This is a histogram of time we wait, with
  2841. * bin of 200ms & there are 10 bin (2 seconds max)
  2842. * They are defined by the following macros in FW
  2843. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  2844. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  2845. * ENTRIES_PER_BIN_COUNT)
  2846. */
  2847. typedef struct {
  2848. htt_tlv_hdr_t tlv_hdr;
  2849. A_UINT32 fw2wbm_ring_full_hist[1];
  2850. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  2851. typedef struct {
  2852. htt_tlv_hdr_t tlv_hdr;
  2853. /* BIT [ 7 : 0] :- mac_id
  2854. * BIT [31 : 8] :- reserved
  2855. */
  2856. A_UINT32 mac_id__word;
  2857. /* Global Stats */
  2858. A_UINT32 tcl2fw_entry_count;
  2859. A_UINT32 not_to_fw;
  2860. A_UINT32 invalid_pdev_vdev_peer;
  2861. A_UINT32 tcl_res_invalid_addrx;
  2862. A_UINT32 wbm2fw_entry_count;
  2863. A_UINT32 invalid_pdev;
  2864. A_UINT32 tcl_res_addrx_timeout;
  2865. A_UINT32 invalid_vdev;
  2866. A_UINT32 invalid_tcl_exp_frame_desc;
  2867. A_UINT32 vdev_id_mismatch_cnt;
  2868. } htt_tx_de_cmn_stats_tlv;
  2869. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  2870. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  2871. /* Rx debug info for status rings */
  2872. typedef struct {
  2873. htt_tlv_hdr_t tlv_hdr;
  2874. /* BIT [15 : 0] :- max possible number of entries in respective ring (size of the ring in terms of entries)
  2875. * BIT [16 : 31] :- current number of entries occupied in respective ring
  2876. */
  2877. A_UINT32 entry_status_sw2rxdma;
  2878. A_UINT32 entry_status_rxdma2reo;
  2879. A_UINT32 entry_status_reo2sw1;
  2880. A_UINT32 entry_status_reo2sw4;
  2881. A_UINT32 entry_status_refillringipa;
  2882. A_UINT32 entry_status_refillringhost;
  2883. /* datarate - Moving Average of Number of Entries */
  2884. A_UINT32 datarate_refillringipa;
  2885. A_UINT32 datarate_refillringhost;
  2886. /*
  2887. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  2888. * deprecated, and will be filled with 0x0 by the target.
  2889. */
  2890. A_UINT32 refillringhost_backpress_hist[3];
  2891. A_UINT32 refillringipa_backpress_hist[3];
  2892. /* reo2sw4ringipa_backpress_hist:
  2893. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  2894. * in recent time periods
  2895. * element 0: in last 0 to 250ms
  2896. * element 1: 250ms to 500ms
  2897. * element 2: above 500ms
  2898. */
  2899. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  2900. } htt_rx_fw_ring_stats_tlv_v;
  2901. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  2902. * TLV_TAGS:
  2903. * - HTT_STATS_TX_DE_CMN_TAG
  2904. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  2905. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  2906. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  2907. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  2908. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  2909. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  2910. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  2911. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  2912. */
  2913. /* NOTE:
  2914. * This structure is for documentation, and cannot be safely used directly.
  2915. * Instead, use the constituent TLV structures to fill/parse.
  2916. */
  2917. typedef struct {
  2918. htt_tx_de_cmn_stats_tlv cmn_tlv;
  2919. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  2920. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  2921. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  2922. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  2923. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  2924. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  2925. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  2926. htt_tx_de_compl_stats_tlv comp_status_tlv;
  2927. } htt_tx_de_stats_t;
  2928. /* == RING-IF STATS == */
  2929. /* DWORD num_elems__prefetch_tail_idx */
  2930. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  2931. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  2932. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  2933. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  2934. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  2935. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  2936. HTT_RING_IF_STATS_NUM_ELEMS_S)
  2937. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  2938. do { \
  2939. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  2940. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  2941. } while (0)
  2942. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  2943. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  2944. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  2945. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  2946. do { \
  2947. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  2948. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  2949. } while (0)
  2950. /* DWORD head_idx__tail_idx */
  2951. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  2952. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  2953. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  2954. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  2955. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  2956. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  2957. HTT_RING_IF_STATS_HEAD_IDX_S)
  2958. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  2959. do { \
  2960. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  2961. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  2962. } while (0)
  2963. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  2964. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  2965. HTT_RING_IF_STATS_TAIL_IDX_S)
  2966. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  2967. do { \
  2968. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  2969. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  2970. } while (0)
  2971. /* DWORD shadow_head_idx__shadow_tail_idx */
  2972. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  2973. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  2974. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  2975. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  2976. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  2977. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  2978. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  2979. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  2980. do { \
  2981. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  2982. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  2983. } while (0)
  2984. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  2985. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  2986. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  2987. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  2988. do { \
  2989. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  2990. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  2991. } while (0)
  2992. /* DWORD lwm_thresh__hwm_thresh */
  2993. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  2994. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  2995. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  2996. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  2997. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  2998. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  2999. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3000. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3001. do { \
  3002. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3003. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3004. } while (0)
  3005. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3006. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3007. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3008. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3009. do { \
  3010. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3011. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3012. } while (0)
  3013. #define HTT_STATS_LOW_WM_BINS 5
  3014. #define HTT_STATS_HIGH_WM_BINS 5
  3015. typedef struct {
  3016. A_UINT32 base_addr; /* DWORD aligned base memory address of the ring */
  3017. A_UINT32 elem_size; /* size of each ring element */
  3018. /* BIT [15 : 0] :- num_elems
  3019. * BIT [31 : 16] :- prefetch_tail_idx
  3020. */
  3021. A_UINT32 num_elems__prefetch_tail_idx;
  3022. /* BIT [15 : 0] :- head_idx
  3023. * BIT [31 : 16] :- tail_idx
  3024. */
  3025. A_UINT32 head_idx__tail_idx;
  3026. /* BIT [15 : 0] :- shadow_head_idx
  3027. * BIT [31 : 16] :- shadow_tail_idx
  3028. */
  3029. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3030. A_UINT32 num_tail_incr;
  3031. /* BIT [15 : 0] :- lwm_thresh
  3032. * BIT [31 : 16] :- hwm_thresh
  3033. */
  3034. A_UINT32 lwm_thresh__hwm_thresh;
  3035. A_UINT32 overrun_hit_count;
  3036. A_UINT32 underrun_hit_count;
  3037. A_UINT32 prod_blockwait_count;
  3038. A_UINT32 cons_blockwait_count;
  3039. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS]; /* FIX THIS: explain what each array element is for */
  3040. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS]; /* FIX THIS: explain what each array element is for */
  3041. } htt_ring_if_stats_tlv;
  3042. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3043. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3044. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3045. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3046. HTT_RING_IF_CMN_MAC_ID_S)
  3047. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3048. do { \
  3049. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3050. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3051. } while (0)
  3052. typedef struct {
  3053. htt_tlv_hdr_t tlv_hdr;
  3054. /* BIT [ 7 : 0] :- mac_id
  3055. * BIT [31 : 8] :- reserved
  3056. */
  3057. A_UINT32 mac_id__word;
  3058. A_UINT32 num_records;
  3059. } htt_ring_if_cmn_tlv;
  3060. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3061. * TLV_TAGS:
  3062. * - HTT_STATS_RING_IF_CMN_TAG
  3063. * - HTT_STATS_STRING_TAG
  3064. * - HTT_STATS_RING_IF_TAG
  3065. */
  3066. /* NOTE:
  3067. * This structure is for documentation, and cannot be safely used directly.
  3068. * Instead, use the constituent TLV structures to fill/parse.
  3069. */
  3070. typedef struct {
  3071. htt_ring_if_cmn_tlv cmn_tlv;
  3072. /* Variable based on the Number of records. */
  3073. struct _ring_if {
  3074. htt_stats_string_tlv ring_str_tlv;
  3075. htt_ring_if_stats_tlv ring_tlv;
  3076. } r[1];
  3077. } htt_ring_if_stats_t;
  3078. /* == SFM STATS == */
  3079. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3080. /* NOTE: Variable length TLV, use length spec to infer array size */
  3081. typedef struct {
  3082. htt_tlv_hdr_t tlv_hdr;
  3083. /* Number of DWORDS used per user and per client */
  3084. A_UINT32 dwords_used_by_user_n[1];
  3085. } htt_sfm_client_user_tlv_v;
  3086. typedef struct {
  3087. htt_tlv_hdr_t tlv_hdr;
  3088. /* Client ID */
  3089. A_UINT32 client_id;
  3090. /* Minimum number of buffers */
  3091. A_UINT32 buf_min;
  3092. /* Maximum number of buffers */
  3093. A_UINT32 buf_max;
  3094. /* Number of Busy buffers */
  3095. A_UINT32 buf_busy;
  3096. /* Number of Allocated buffers */
  3097. A_UINT32 buf_alloc;
  3098. /* Number of Available/Usable buffers */
  3099. A_UINT32 buf_avail;
  3100. /* Number of users */
  3101. A_UINT32 num_users;
  3102. } htt_sfm_client_tlv;
  3103. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3104. #define HTT_SFM_CMN_MAC_ID_S 0
  3105. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3106. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3107. HTT_SFM_CMN_MAC_ID_S)
  3108. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3109. do { \
  3110. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3111. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3112. } while (0)
  3113. typedef struct {
  3114. htt_tlv_hdr_t tlv_hdr;
  3115. /* BIT [ 7 : 0] :- mac_id
  3116. * BIT [31 : 8] :- reserved
  3117. */
  3118. A_UINT32 mac_id__word;
  3119. /* Indicates the total number of 128 byte buffers in the CMEM that are available for buffer sharing */
  3120. A_UINT32 buf_total;
  3121. /* Indicates for certain client or all the clients there is no dowrd saved in SFM, refer to SFM_R1_MEM_EMPTY */
  3122. A_UINT32 mem_empty;
  3123. /* DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3124. A_UINT32 deallocate_bufs;
  3125. /* Number of Records */
  3126. A_UINT32 num_records;
  3127. } htt_sfm_cmn_tlv;
  3128. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3129. * TLV_TAGS:
  3130. * - HTT_STATS_SFM_CMN_TAG
  3131. * - HTT_STATS_STRING_TAG
  3132. * - HTT_STATS_SFM_CLIENT_TAG
  3133. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3134. */
  3135. /* NOTE:
  3136. * This structure is for documentation, and cannot be safely used directly.
  3137. * Instead, use the constituent TLV structures to fill/parse.
  3138. */
  3139. typedef struct {
  3140. htt_sfm_cmn_tlv cmn_tlv;
  3141. /* Variable based on the Number of records. */
  3142. struct _sfm_client {
  3143. htt_stats_string_tlv client_str_tlv;
  3144. htt_sfm_client_tlv client_tlv;
  3145. htt_sfm_client_user_tlv_v user_tlv;
  3146. } r[1];
  3147. } htt_sfm_stats_t;
  3148. /* == SRNG STATS == */
  3149. /* DWORD mac_id__ring_id__arena__ep */
  3150. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3151. #define HTT_SRING_STATS_MAC_ID_S 0
  3152. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3153. #define HTT_SRING_STATS_RING_ID_S 8
  3154. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3155. #define HTT_SRING_STATS_ARENA_S 16
  3156. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3157. #define HTT_SRING_STATS_EP_TYPE_S 24
  3158. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3159. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3160. HTT_SRING_STATS_MAC_ID_S)
  3161. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3162. do { \
  3163. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3164. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3165. } while (0)
  3166. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3167. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3168. HTT_SRING_STATS_RING_ID_S)
  3169. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3170. do { \
  3171. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3172. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3173. } while (0)
  3174. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3175. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3176. HTT_SRING_STATS_ARENA_S)
  3177. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3178. do { \
  3179. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3180. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3181. } while (0)
  3182. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3183. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3184. HTT_SRING_STATS_EP_TYPE_S)
  3185. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3186. do { \
  3187. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3188. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3189. } while (0)
  3190. /* DWORD num_avail_words__num_valid_words */
  3191. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3192. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3193. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3194. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3195. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3196. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3197. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3198. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3199. do { \
  3200. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3201. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3202. } while (0)
  3203. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3204. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3205. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3206. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3207. do { \
  3208. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3209. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3210. } while (0)
  3211. /* DWORD head_ptr__tail_ptr */
  3212. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3213. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3214. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3215. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3216. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3217. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3218. HTT_SRING_STATS_HEAD_PTR_S)
  3219. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3220. do { \
  3221. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3222. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3223. } while (0)
  3224. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3225. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3226. HTT_SRING_STATS_TAIL_PTR_S)
  3227. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3228. do { \
  3229. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3230. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3231. } while (0)
  3232. /* DWORD consumer_empty__producer_full */
  3233. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3234. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3235. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3236. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3237. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3238. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3239. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3240. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3241. do { \
  3242. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3243. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3244. } while (0)
  3245. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3246. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3247. HTT_SRING_STATS_PRODUCER_FULL_S)
  3248. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3249. do { \
  3250. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3251. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3252. } while (0)
  3253. /* DWORD prefetch_count__internal_tail_ptr */
  3254. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3255. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3256. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3257. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3258. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3259. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3260. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3261. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3262. do { \
  3263. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3264. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3265. } while (0)
  3266. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3267. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3268. HTT_SRING_STATS_INTERNAL_TP_S)
  3269. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3270. do { \
  3271. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3272. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3273. } while (0)
  3274. typedef struct {
  3275. htt_tlv_hdr_t tlv_hdr;
  3276. /* BIT [ 7 : 0] :- mac_id
  3277. * BIT [15 : 8] :- ring_id
  3278. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3279. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3280. * BIT [31 : 25] :- reserved
  3281. */
  3282. A_UINT32 mac_id__ring_id__arena__ep;
  3283. A_UINT32 base_addr_lsb; /* DWORD aligned base memory address of the ring */
  3284. A_UINT32 base_addr_msb;
  3285. A_UINT32 ring_size; /* size of ring */
  3286. A_UINT32 elem_size; /* size of each ring element */
  3287. /* Ring status */
  3288. /* BIT [15 : 0] :- num_avail_words
  3289. * BIT [31 : 16] :- num_valid_words
  3290. */
  3291. A_UINT32 num_avail_words__num_valid_words;
  3292. /* Index of head and tail */
  3293. /* BIT [15 : 0] :- head_ptr
  3294. * BIT [31 : 16] :- tail_ptr
  3295. */
  3296. A_UINT32 head_ptr__tail_ptr;
  3297. /* Empty or full counter of rings */
  3298. /* BIT [15 : 0] :- consumer_empty
  3299. * BIT [31 : 16] :- producer_full
  3300. */
  3301. A_UINT32 consumer_empty__producer_full;
  3302. /* Prefetch status of consumer ring */
  3303. /* BIT [15 : 0] :- prefetch_count
  3304. * BIT [31 : 16] :- internal_tail_ptr
  3305. */
  3306. A_UINT32 prefetch_count__internal_tail_ptr;
  3307. } htt_sring_stats_tlv;
  3308. typedef struct {
  3309. htt_tlv_hdr_t tlv_hdr;
  3310. A_UINT32 num_records;
  3311. } htt_sring_cmn_tlv;
  3312. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3313. * TLV_TAGS:
  3314. * - HTT_STATS_SRING_CMN_TAG
  3315. * - HTT_STATS_STRING_TAG
  3316. * - HTT_STATS_SRING_STATS_TAG
  3317. */
  3318. /* NOTE:
  3319. * This structure is for documentation, and cannot be safely used directly.
  3320. * Instead, use the constituent TLV structures to fill/parse.
  3321. */
  3322. typedef struct {
  3323. htt_sring_cmn_tlv cmn_tlv;
  3324. /* Variable based on the Number of records. */
  3325. struct _sring_stats {
  3326. htt_stats_string_tlv sring_str_tlv;
  3327. htt_sring_stats_tlv sring_stats_tlv;
  3328. } r[1];
  3329. } htt_sring_stats_t;
  3330. /* == PDEV TX RATE CTRL STATS == */
  3331. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3332. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3333. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3334. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3335. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3336. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3337. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3338. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3339. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3340. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3341. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3342. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3343. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  3344. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3345. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3346. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3347. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3348. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3349. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3350. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3351. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3352. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3353. do { \
  3354. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3355. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3356. } while (0)
  3357. /*
  3358. * Introduce new TX counters to support 320MHz support and punctured modes
  3359. */
  3360. typedef enum {
  3361. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3362. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3363. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3364. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3365. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3366. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3367. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3368. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3369. /* 11be related updates */
  3370. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  3371. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3372. typedef struct {
  3373. htt_tlv_hdr_t tlv_hdr;
  3374. /* BIT [ 7 : 0] :- mac_id
  3375. * BIT [31 : 8] :- reserved
  3376. */
  3377. A_UINT32 mac_id__word;
  3378. /* Number of tx ldpc packets */
  3379. A_UINT32 tx_ldpc;
  3380. /* Number of tx rts packets */
  3381. A_UINT32 rts_cnt;
  3382. /* RSSI value of last ack packet (units = dB above noise floor) */
  3383. A_UINT32 ack_rssi;
  3384. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3385. /* tx_xx_mcs: currently unused */
  3386. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3387. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3388. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3389. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3390. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3391. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3392. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  3393. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3394. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  3395. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  3396. /* Number of CTS-acknowledged RTS packets */
  3397. A_UINT32 rts_success;
  3398. /*
  3399. * Counters for legacy 11a and 11b transmissions.
  3400. *
  3401. * The index corresponds to:
  3402. *
  3403. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  3404. *
  3405. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  3406. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  3407. */
  3408. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3409. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3410. A_UINT32 ac_mu_mimo_tx_ldpc; /* 11AC VHT DL MU MIMO LDPC count */
  3411. A_UINT32 ax_mu_mimo_tx_ldpc; /* 11AX HE DL MU MIMO LDPC count */
  3412. A_UINT32 ofdma_tx_ldpc; /* 11AX HE DL MU OFDMA LDPC count */
  3413. /*
  3414. * Counters for 11ax HE LTF selection during TX.
  3415. *
  3416. * The index corresponds to:
  3417. *
  3418. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  3419. */
  3420. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  3421. /* 11AC VHT DL MU MIMO TX MCS stats */
  3422. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3423. /* 11AX HE DL MU MIMO TX MCS stats */
  3424. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3425. /* 11AX HE DL MU OFDMA TX MCS stats */
  3426. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3427. /* 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3428. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3429. /* 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3430. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3431. /* 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  3432. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3433. /* 11AC VHT DL MU MIMO TX BW stats */
  3434. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3435. /* 11AX HE DL MU MIMO TX BW stats */
  3436. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3437. /* 11AX HE DL MU OFDMA TX BW stats */
  3438. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3439. /* 11AC VHT DL MU MIMO TX guard interval stats */
  3440. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3441. /* 11AX HE DL MU MIMO TX guard interval stats */
  3442. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3443. /* 11AX HE DL MU OFDMA TX guard interval stats */
  3444. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3445. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  3446. A_UINT32 tx_11ax_su_ext;
  3447. /* Stats for MCS 12/13 */
  3448. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3449. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3450. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3451. /* 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  3452. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3453. /* 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  3454. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3455. /* 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  3456. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3457. /* 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  3458. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3459. /* Stats for MCS 14/15 */
  3460. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3461. A_UINT32 tx_bw_320mhz;
  3462. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3463. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3464. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3465. /* 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  3466. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3467. /* 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  3468. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3469. /* 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  3470. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3471. } htt_tx_pdev_rate_stats_tlv;
  3472. typedef struct {
  3473. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  3474. htt_tlv_hdr_t tlv_hdr;
  3475. /* 11BE EHT DL MU MIMO TX MCS stats */
  3476. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3477. /* 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3478. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3479. /* 11BE EHT DL MU MIMO TX BW stats */
  3480. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3481. /* 11BE EHT DL MU MIMO TX guard interval stats */
  3482. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3483. /* 11BE DL MU MIMO LDPC count */
  3484. A_UINT32 be_mu_mimo_tx_ldpc;
  3485. } htt_tx_pdev_rate_stats_be_tlv;
  3486. typedef struct {
  3487. htt_tlv_hdr_t tlv_hdr;
  3488. /* BIT [ 7 : 0] :- mac_id
  3489. * BIT [31 : 8] :- reserved
  3490. */
  3491. A_UINT32 mac_id__word;
  3492. A_UINT32 be_ofdma_tx_ldpc; /* 11BE EHT DL MU OFDMA LDPC count */
  3493. /* 11BE EHT DL MU OFDMA TX MCS stats */
  3494. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3495. /* 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  3496. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3497. /* 11BE EHT DL MU OFDMA TX BW stats */
  3498. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3499. /* 11BE EHT DL MU OFDMA TX guard interval stats */
  3500. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3501. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  3502. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  3503. * TLV_TAGS:
  3504. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  3505. */
  3506. /* NOTE:
  3507. * This structure is for documentation, and cannot be safely used directly.
  3508. * Instead, use the constituent TLV structures to fill/parse.
  3509. */
  3510. typedef struct {
  3511. htt_tx_pdev_rate_stats_tlv rate_tlv;
  3512. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  3513. } htt_tx_pdev_rate_stats_t;
  3514. /* == PDEV RX RATE CTRL STATS == */
  3515. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3516. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3517. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3518. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3519. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3520. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  3521. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  3522. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3523. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  3524. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  3525. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  3526. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  3527. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3528. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  3529. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3530. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  3531. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  3532. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  3533. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  3534. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3535. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  3536. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3537. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3538. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3539. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3540. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3541. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3542. */
  3543. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  3544. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  3545. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3546. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3547. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3548. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3549. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3550. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3551. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  3552. */
  3553. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  3554. typedef enum {
  3555. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  3556. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  3557. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  3558. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  3559. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  3560. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  3561. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  3562. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  3563. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  3564. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  3565. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  3566. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  3567. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  3568. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  3569. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  3570. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  3571. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  3572. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  3573. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3574. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  3575. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3576. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3577. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  3578. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3579. do { \
  3580. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  3581. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  3582. } while (0)
  3583. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  3584. typedef enum {
  3585. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  3586. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  3587. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  3588. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  3589. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  3590. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3591. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3592. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3593. typedef struct {
  3594. htt_tlv_hdr_t tlv_hdr;
  3595. /* BIT [ 7 : 0] :- mac_id
  3596. * BIT [31 : 8] :- reserved
  3597. */
  3598. A_UINT32 mac_id__word;
  3599. A_UINT32 nsts;
  3600. /* Number of rx ldpc packets */
  3601. A_UINT32 rx_ldpc;
  3602. /* Number of rx rts packets */
  3603. A_UINT32 rts_cnt;
  3604. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  3605. A_UINT32 rssi_data; /* units = dB above noise floor */
  3606. A_UINT32 rssi_comb; /* units = dB above noise floor */
  3607. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3608. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3609. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  3610. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3611. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3612. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3613. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  3614. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  3615. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3616. A_INT32 rssi_in_dbm; /* rx Signal Strength value in dBm unit */
  3617. A_UINT32 rx_11ax_su_ext;
  3618. A_UINT32 rx_11ac_mumimo;
  3619. A_UINT32 rx_11ax_mumimo;
  3620. A_UINT32 rx_11ax_ofdma;
  3621. A_UINT32 txbf;
  3622. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3623. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3624. A_UINT32 rx_active_dur_us_low;
  3625. A_UINT32 rx_active_dur_us_high;
  3626. /* number of times UL MU MIMO RX packets received */
  3627. A_UINT32 rx_11ax_ul_ofdma;
  3628. /* 11AX HE UL OFDMA RX TB PPDU MCS stats */
  3629. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3630. /* 11AX HE UL OFDMA RX TB PPDU GI stats */
  3631. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3632. /* 11AX HE UL OFDMA RX TB PPDU NSS stats (Increments the individual user NSS in the OFDMA PPDU received) */
  3633. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3634. /* 11AX HE UL OFDMA RX TB PPDU BW stats */
  3635. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3636. /* Number of times UL OFDMA TB PPDUs received with stbc */
  3637. A_UINT32 ul_ofdma_rx_stbc;
  3638. /* Number of times UL OFDMA TB PPDUs received with ldpc */
  3639. A_UINT32 ul_ofdma_rx_ldpc;
  3640. /* Number of non data PPDUs received for each degree (number of users) in UL OFDMA */
  3641. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3642. /* Number of data ppdus received for each degree (number of users) in UL OFDMA */
  3643. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3644. /* Number of mpdus passed for each degree (number of users) in UL OFDMA TB PPDU */
  3645. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3646. /* Number of mpdus failed for each degree (number of users) in UL OFDMA TB PPDU */
  3647. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3648. A_UINT32 nss_count;
  3649. A_UINT32 pilot_count;
  3650. /* RxEVM stats in dB */
  3651. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  3652. /* rx_pilot_evm_dB_mean:
  3653. * EVM mean across pilots, computed as
  3654. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  3655. */
  3656. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3657. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* dBm units */
  3658. /* per_chain_rssi_pkt_type:
  3659. * This field shows what type of rx frame the per-chain RSSI was computed
  3660. * on, by recording the frame type and sub-type as bit-fields within this
  3661. * field:
  3662. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  3663. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  3664. * BIT [31 : 8] :- Reserved
  3665. */
  3666. A_UINT32 per_chain_rssi_pkt_type;
  3667. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3668. A_UINT32 rx_su_ndpa;
  3669. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3670. A_UINT32 rx_mu_ndpa;
  3671. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3672. A_UINT32 rx_br_poll;
  3673. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3674. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  3675. /* Number of non data ppdus received for each degree (number of users) with UL MUMIMO */
  3676. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3677. /* Number of data ppdus received for each degree (number of users) with UL MUMIMO */
  3678. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3679. /* Number of mpdus passed for each degree (number of users) with UL MUMIMO TB PPDU */
  3680. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3681. /* Number of mpdus failed for each degree (number of users) with UL MUMIMO TB PPDU */
  3682. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  3683. /* Number of non data ppdus received for each degree (number of users) in UL OFDMA */
  3684. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3685. /* Number of data ppdus received for each degree (number of users) in UL OFDMA */
  3686. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3687. /*
  3688. * NOTE - this TLV is already large enough that it causes the HTT message
  3689. * carrying it to be nearly at the message size limit that applies to
  3690. * many targets/hosts.
  3691. * No further fields should be added to this TLV without very careful
  3692. * review to ensure the size increase is acceptable.
  3693. */
  3694. } htt_rx_pdev_rate_stats_tlv;
  3695. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  3696. * TLV_TAGS:
  3697. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  3698. */
  3699. /* NOTE:
  3700. * This structure is for documentation, and cannot be safely used directly.
  3701. * Instead, use the constituent TLV structures to fill/parse.
  3702. */
  3703. typedef struct {
  3704. htt_rx_pdev_rate_stats_tlv rate_tlv;
  3705. } htt_rx_pdev_rate_stats_t;
  3706. typedef struct {
  3707. htt_tlv_hdr_t tlv_hdr;
  3708. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  3709. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  3710. A_INT32 rssi_mcast_in_dbm; /* rx mcast signal strength value in dBm unit */
  3711. A_INT32 rssi_mgmt_in_dbm; /* rx mgmt packet signal Strength value in dBm unit */
  3712. /*
  3713. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  3714. * due to message size limitations.
  3715. */
  3716. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3717. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3718. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3719. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3720. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3721. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3722. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3723. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3724. /* MCS 14,15 */
  3725. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3726. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  3727. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3728. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3729. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3730. } htt_rx_pdev_rate_ext_stats_tlv;
  3731. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  3732. * TLV_TAGS:
  3733. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  3734. */
  3735. /* NOTE:
  3736. * This structure is for documentation, and cannot be safely used directly.
  3737. * Instead, use the constituent TLV structures to fill/parse.
  3738. */
  3739. typedef struct {
  3740. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  3741. } htt_rx_pdev_rate_ext_stats_t;
  3742. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  3743. #define HTT_STATS_CMN_MAC_ID_S 0
  3744. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  3745. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  3746. HTT_STATS_CMN_MAC_ID_S)
  3747. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  3748. do { \
  3749. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  3750. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  3751. } while (0)
  3752. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  3753. typedef struct {
  3754. htt_tlv_hdr_t tlv_hdr;
  3755. /* BIT [ 7 : 0] :- mac_id
  3756. * BIT [31 : 8] :- reserved
  3757. */
  3758. A_UINT32 mac_id__word;
  3759. A_UINT32 rx_11ax_ul_ofdma;
  3760. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3761. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3762. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3763. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3764. A_UINT32 ul_ofdma_rx_stbc;
  3765. A_UINT32 ul_ofdma_rx_ldpc;
  3766. /*
  3767. * These are arrays to hold the number of PPDUs that we received per RU.
  3768. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  3769. * array offset 0 and similarly RU52 will be incremented in array offset 1
  3770. */
  3771. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3772. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3773. /*
  3774. * These arrays hold Target RSSI (rx power the AP wants),
  3775. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  3776. * which can be identified by AIDs, during trigger based RX.
  3777. * Array acts a circular buffer and holds values for last 5 STAs
  3778. * in the same order as RX.
  3779. */
  3780. /* uplink_sta_aid:
  3781. * STA AID array for identifying which STA the
  3782. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  3783. */
  3784. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3785. /* uplink_sta_target_rssi:
  3786. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  3787. */
  3788. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3789. /* uplink_sta_fd_rssi:
  3790. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  3791. */
  3792. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3793. /* uplink_sta_power_headroom:
  3794. * Trig power headroom for STA AID in same idx - UNIT(dB)
  3795. */
  3796. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3797. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3798. } htt_rx_pdev_ul_trigger_stats_tlv;
  3799. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  3800. * TLV_TAGS:
  3801. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  3802. * NOTE:
  3803. * This structure is for documentation, and cannot be safely used directly.
  3804. * Instead, use the constituent TLV structures to fill/parse.
  3805. */
  3806. typedef struct {
  3807. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  3808. } htt_rx_pdev_ul_trigger_stats_t;
  3809. typedef struct {
  3810. htt_tlv_hdr_t tlv_hdr;
  3811. /* BIT [ 7 : 0] :- mac_id
  3812. * BIT [31 : 8] :- reserved
  3813. */
  3814. A_UINT32 mac_id__word;
  3815. A_UINT32 rx_11be_ul_ofdma;
  3816. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3817. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3818. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3819. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3820. A_UINT32 be_ul_ofdma_rx_stbc;
  3821. A_UINT32 be_ul_ofdma_rx_ldpc;
  3822. /*
  3823. * These are arrays to hold the number of PPDUs that we received per RU.
  3824. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  3825. * array offset 0 and similarly RU52 will be incremented in array offset 1
  3826. */
  3827. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS]; /* ppdu level */
  3828. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS]; /* ppdu level */
  3829. /*
  3830. * These arrays hold Target RSSI (rx power the AP wants),
  3831. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  3832. * which can be identified by AIDs, during trigger based RX.
  3833. * Array acts a circular buffer and holds values for last 5 STAs
  3834. * in the same order as RX.
  3835. */
  3836. /* uplink_sta_aid:
  3837. * STA AID array for identifying which STA the
  3838. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  3839. */
  3840. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3841. /* uplink_sta_target_rssi:
  3842. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  3843. */
  3844. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3845. /* uplink_sta_fd_rssi:
  3846. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  3847. */
  3848. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3849. /* uplink_sta_power_headroom:
  3850. * Trig power headroom for STA AID in same idx - UNIT(dB)
  3851. */
  3852. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3853. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  3854. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  3855. * TLV_TAGS:
  3856. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  3857. * NOTE:
  3858. * This structure is for documentation, and cannot be safely used directly.
  3859. * Instead, use the constituent TLV structures to fill/parse.
  3860. */
  3861. typedef struct {
  3862. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  3863. } htt_rx_pdev_be_ul_trigger_stats_t;
  3864. typedef struct {
  3865. htt_tlv_hdr_t tlv_hdr;
  3866. A_UINT32 user_index;
  3867. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  3868. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  3869. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  3870. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  3871. A_UINT32 rx_ulofdma_non_data_nusers;
  3872. A_UINT32 rx_ulofdma_data_nusers;
  3873. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  3874. typedef struct {
  3875. htt_tlv_hdr_t tlv_hdr;
  3876. A_UINT32 user_index;
  3877. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  3878. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  3879. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  3880. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  3881. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  3882. typedef struct {
  3883. htt_tlv_hdr_t tlv_hdr;
  3884. A_UINT32 user_index;
  3885. A_UINT32 be_rx_ulmumimo_non_data_ppdu; /* ppdu level */
  3886. A_UINT32 be_rx_ulmumimo_data_ppdu; /* ppdu level */
  3887. A_UINT32 be_rx_ulmumimo_mpdu_ok; /* mpdu level */
  3888. A_UINT32 be_rx_ulmumimo_mpdu_fail; /* mpdu level */
  3889. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  3890. /* == RX PDEV/SOC STATS == */
  3891. typedef struct {
  3892. htt_tlv_hdr_t tlv_hdr;
  3893. /*
  3894. * BIT [7:0] :- mac_id
  3895. * BIT [31:8] :- reserved
  3896. *
  3897. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  3898. */
  3899. A_UINT32 mac_id__word;
  3900. /* Number of times UL MUMIMO RX packets received */
  3901. A_UINT32 rx_11ax_ul_mumimo;
  3902. /* 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  3903. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3904. /*
  3905. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  3906. * Index 0 indicates 1xLTF + 1.6 msec GI
  3907. * Index 1 indicates 2xLTF + 1.6 msec GI
  3908. * Index 2 indicates 4xLTF + 3.2 msec GI
  3909. */
  3910. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3911. /* 11AX HE UL MU-MIMO RX TB PPDU NSS stats (Increments the individual user NSS in the UL MU MIMO PPDU received) */
  3912. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3913. /* 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  3914. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3915. /* Number of times UL MUMIMO TB PPDUs received with STBC */
  3916. A_UINT32 ul_mumimo_rx_stbc;
  3917. /* Number of times UL MUMIMO TB PPDUs received with LDPC */
  3918. A_UINT32 ul_mumimo_rx_ldpc;
  3919. /* Stats for MCS 12/13 */
  3920. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3921. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3922. /* RSSI in dBm for Rx TB PPDUs */
  3923. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  3924. /* Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  3925. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3926. /* FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  3927. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3928. /* Average pilot EVM measued for RX UL TB PPDU */
  3929. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3930. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3931. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  3932. typedef struct {
  3933. htt_tlv_hdr_t tlv_hdr;
  3934. /*
  3935. * BIT [7:0] :- mac_id
  3936. * BIT [31:8] :- reserved
  3937. *
  3938. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  3939. */
  3940. A_UINT32 mac_id__word;
  3941. /* Number of times UL MUMIMO RX packets received */
  3942. A_UINT32 rx_11be_ul_mumimo;
  3943. /* 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  3944. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3945. /*
  3946. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  3947. * Index 0 indicates 1xLTF + 1.6 msec GI
  3948. * Index 1 indicates 2xLTF + 1.6 msec GI
  3949. * Index 2 indicates 4xLTF + 3.2 msec GI
  3950. */
  3951. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3952. /* 11BE EHT UL MU-MIMO RX TB PPDU NSS stats (Increments the individual user NSS in the UL MU MIMO PPDU received) */
  3953. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3954. /* 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  3955. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3956. /* Number of times UL MUMIMO TB PPDUs received with STBC */
  3957. A_UINT32 be_ul_mumimo_rx_stbc;
  3958. /* Number of times UL MUMIMO TB PPDUs received with LDPC */
  3959. A_UINT32 be_ul_mumimo_rx_ldpc;
  3960. /* RSSI in dBm for Rx TB PPDUs */
  3961. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3962. /* Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  3963. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3964. /* FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  3965. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3966. /* Average pilot EVM measued for RX UL TB PPDU */
  3967. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3968. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  3969. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  3970. * TLV_TAGS:
  3971. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  3972. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  3973. */
  3974. typedef struct {
  3975. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  3976. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  3977. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  3978. typedef struct {
  3979. htt_tlv_hdr_t tlv_hdr;
  3980. /* Num Packets received on REO FW ring */
  3981. A_UINT32 fw_reo_ring_data_msdu;
  3982. /* Num bc/mc packets indicated from fw to host */
  3983. A_UINT32 fw_to_host_data_msdu_bcmc;
  3984. /* Num unicast packets indicated from fw to host */
  3985. A_UINT32 fw_to_host_data_msdu_uc;
  3986. /* Num remote buf recycle from offload */
  3987. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  3988. /* Num remote free buf given to offload */
  3989. A_UINT32 ofld_remote_free_buf_indication_cnt;
  3990. /* Num unicast packets from local path indicated to host */
  3991. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  3992. /* Num unicast packets from REO indicated to host */
  3993. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  3994. /* Num Packets received from WBM SW1 ring */
  3995. A_UINT32 wbm_sw_ring_reap;
  3996. /* Num packets from WBM forwarded from fw to host via WBM */
  3997. A_UINT32 wbm_forward_to_host_cnt;
  3998. /* Num packets from WBM recycled to target refill ring */
  3999. A_UINT32 wbm_target_recycle_cnt;
  4000. /* Total Num of recycled to refill ring, including packets from WBM and REO */
  4001. A_UINT32 target_refill_ring_recycle_cnt;
  4002. } htt_rx_soc_fw_stats_tlv;
  4003. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4004. /* NOTE: Variable length TLV, use length spec to infer array size */
  4005. typedef struct {
  4006. htt_tlv_hdr_t tlv_hdr;
  4007. /* Num ring empty encountered */
  4008. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4009. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4010. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4011. /* NOTE: Variable length TLV, use length spec to infer array size */
  4012. typedef struct {
  4013. htt_tlv_hdr_t tlv_hdr;
  4014. /* Num total buf refilled from refill ring */
  4015. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4016. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4017. /* RXDMA error code from WBM released packets */
  4018. typedef enum {
  4019. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4020. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4021. HTT_RX_RXDMA_FCS_ERR = 2,
  4022. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4023. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4024. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4025. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4026. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4027. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4028. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4029. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4030. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4031. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4032. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4033. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4034. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4035. /*
  4036. * This MAX_ERR_CODE should not be used in any host/target messages,
  4037. * so that even though it is defined within a host/target interface
  4038. * definition header file, it isn't actually part of the host/target
  4039. * interface, and thus can be modified.
  4040. */
  4041. HTT_RX_RXDMA_MAX_ERR_CODE
  4042. } htt_rx_rxdma_error_code_enum;
  4043. /* NOTE: Variable length TLV, use length spec to infer array size */
  4044. typedef struct {
  4045. htt_tlv_hdr_t tlv_hdr;
  4046. /* NOTE:
  4047. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4048. * It is expected but not required that the target will provide a rxdma_err element
  4049. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4050. * MAX_ERR_CODE. The host should ignore any array elements whose
  4051. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4052. */
  4053. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4054. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4055. /* REO error code from WBM released packets */
  4056. typedef enum {
  4057. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4058. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4059. HTT_RX_AMPDU_IN_NON_BA = 2,
  4060. HTT_RX_NON_BA_DUPLICATE = 3,
  4061. HTT_RX_BA_DUPLICATE = 4,
  4062. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4063. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4064. HTT_RX_REGULAR_FRAME_OOR = 7,
  4065. HTT_RX_BAR_FRAME_OOR = 8,
  4066. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4067. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4068. HTT_RX_PN_CHECK_FAILED = 11,
  4069. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4070. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4071. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4072. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4073. /*
  4074. * This MAX_ERR_CODE should not be used in any host/target messages,
  4075. * so that even though it is defined within a host/target interface
  4076. * definition header file, it isn't actually part of the host/target
  4077. * interface, and thus can be modified.
  4078. */
  4079. HTT_RX_REO_MAX_ERR_CODE
  4080. } htt_rx_reo_error_code_enum;
  4081. /* NOTE: Variable length TLV, use length spec to infer array size */
  4082. typedef struct {
  4083. htt_tlv_hdr_t tlv_hdr;
  4084. /* NOTE:
  4085. * The mapping of REO error types to reo_err array elements is HW dependent.
  4086. * It is expected but not required that the target will provide a rxdma_err element
  4087. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4088. * MAX_ERR_CODE. The host should ignore any array elements whose
  4089. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4090. */
  4091. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4092. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4093. /* NOTE:
  4094. * This structure is for documentation, and cannot be safely used directly.
  4095. * Instead, use the constituent TLV structures to fill/parse.
  4096. */
  4097. typedef struct {
  4098. htt_rx_soc_fw_stats_tlv fw_tlv;
  4099. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4100. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4101. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4102. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4103. } htt_rx_soc_stats_t;
  4104. /* == RX PDEV STATS == */
  4105. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4106. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4107. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4108. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4109. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4110. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4111. do { \
  4112. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4113. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4114. } while (0)
  4115. typedef struct {
  4116. htt_tlv_hdr_t tlv_hdr;
  4117. /* BIT [ 7 : 0] :- mac_id
  4118. * BIT [31 : 8] :- reserved
  4119. */
  4120. A_UINT32 mac_id__word;
  4121. /* Num PPDU status processed from HW */
  4122. A_UINT32 ppdu_recvd;
  4123. /* Num MPDU across PPDUs with FCS ok */
  4124. A_UINT32 mpdu_cnt_fcs_ok;
  4125. /* Num MPDU across PPDUs with FCS err */
  4126. A_UINT32 mpdu_cnt_fcs_err;
  4127. /* Num MSDU across PPDUs */
  4128. A_UINT32 tcp_msdu_cnt;
  4129. /* Num MSDU across PPDUs */
  4130. A_UINT32 tcp_ack_msdu_cnt;
  4131. /* Num MSDU across PPDUs */
  4132. A_UINT32 udp_msdu_cnt;
  4133. /* Num MSDU across PPDUs */
  4134. A_UINT32 other_msdu_cnt;
  4135. /* Num MPDU on FW ring indicated */
  4136. A_UINT32 fw_ring_mpdu_ind;
  4137. /* Num MGMT MPDU given to protocol */
  4138. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4139. /* Num ctrl MPDU given to protocol */
  4140. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  4141. /* Num mcast data packet received */
  4142. A_UINT32 fw_ring_mcast_data_msdu;
  4143. /* Num broadcast data packet received */
  4144. A_UINT32 fw_ring_bcast_data_msdu;
  4145. /* Num unicat data packet received */
  4146. A_UINT32 fw_ring_ucast_data_msdu;
  4147. /* Num null data packet received */
  4148. A_UINT32 fw_ring_null_data_msdu;
  4149. /* Num MPDU on FW ring dropped */
  4150. A_UINT32 fw_ring_mpdu_drop;
  4151. /* Num buf indication to offload */
  4152. A_UINT32 ofld_local_data_ind_cnt;
  4153. /* Num buf recycle from offload */
  4154. A_UINT32 ofld_local_data_buf_recycle_cnt;
  4155. /* Num buf indication to data_rx */
  4156. A_UINT32 drx_local_data_ind_cnt;
  4157. /* Num buf recycle from data_rx */
  4158. A_UINT32 drx_local_data_buf_recycle_cnt;
  4159. /* Num buf indication to protocol */
  4160. A_UINT32 local_nondata_ind_cnt;
  4161. /* Num buf recycle from protocol */
  4162. A_UINT32 local_nondata_buf_recycle_cnt;
  4163. /* Num buf fed */
  4164. A_UINT32 fw_status_buf_ring_refill_cnt;
  4165. /* Num ring empty encountered */
  4166. A_UINT32 fw_status_buf_ring_empty_cnt;
  4167. /* Num buf fed */
  4168. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  4169. /* Num ring empty encountered */
  4170. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  4171. /* Num buf fed */
  4172. A_UINT32 fw_link_buf_ring_refill_cnt;
  4173. /* Num ring empty encountered */
  4174. A_UINT32 fw_link_buf_ring_empty_cnt;
  4175. /* Num buf fed */
  4176. A_UINT32 host_pkt_buf_ring_refill_cnt;
  4177. /* Num ring empty encountered */
  4178. A_UINT32 host_pkt_buf_ring_empty_cnt;
  4179. /* Num buf fed */
  4180. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  4181. /* Num ring empty encountered */
  4182. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  4183. /* Num buf fed */
  4184. A_UINT32 mon_status_buf_ring_refill_cnt;
  4185. /* Num ring empty encountered */
  4186. A_UINT32 mon_status_buf_ring_empty_cnt;
  4187. /* Num buf fed */
  4188. A_UINT32 mon_desc_buf_ring_refill_cnt;
  4189. /* Num ring empty encountered */
  4190. A_UINT32 mon_desc_buf_ring_empty_cnt;
  4191. /* Num buf fed */
  4192. A_UINT32 mon_dest_ring_update_cnt;
  4193. /* Num ring full encountered */
  4194. A_UINT32 mon_dest_ring_full_cnt;
  4195. /* Num rx suspend is attempted */
  4196. A_UINT32 rx_suspend_cnt;
  4197. /* Num rx suspend failed */
  4198. A_UINT32 rx_suspend_fail_cnt;
  4199. /* Num rx resume attempted */
  4200. A_UINT32 rx_resume_cnt;
  4201. /* Num rx resume failed */
  4202. A_UINT32 rx_resume_fail_cnt;
  4203. /* Num rx ring switch */
  4204. A_UINT32 rx_ring_switch_cnt;
  4205. /* Num rx ring restore */
  4206. A_UINT32 rx_ring_restore_cnt;
  4207. /* Num rx flush issued */
  4208. A_UINT32 rx_flush_cnt;
  4209. /* Num rx recovery */
  4210. A_UINT32 rx_recovery_reset_cnt;
  4211. } htt_rx_pdev_fw_stats_tlv;
  4212. typedef struct {
  4213. htt_tlv_hdr_t tlv_hdr;
  4214. /* peer mac address */
  4215. htt_mac_addr peer_mac_addr;
  4216. /* Num of tx mgmt frames with subtype on peer level */
  4217. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4218. /* Num of rx mgmt frames with subtype on peer level */
  4219. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4220. } htt_peer_ctrl_path_txrx_stats_tlv;
  4221. #define HTT_STATS_PHY_ERR_MAX 43
  4222. typedef struct {
  4223. htt_tlv_hdr_t tlv_hdr;
  4224. /* BIT [ 7 : 0] :- mac_id
  4225. * BIT [31 : 8] :- reserved
  4226. */
  4227. A_UINT32 mac_id__word;
  4228. /* Num of phy err */
  4229. A_UINT32 total_phy_err_cnt;
  4230. /* Counts of different types of phy errs
  4231. * The mapping of PHY error types to phy_err array elements is HW dependent.
  4232. * The only currently-supported mapping is shown below:
  4233. *
  4234. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  4235. * 1 phyrx_err_synth_off
  4236. * 2 phyrx_err_ofdma_timing
  4237. * 3 phyrx_err_ofdma_signal_parity
  4238. * 4 phyrx_err_ofdma_rate_illegal
  4239. * 5 phyrx_err_ofdma_length_illegal
  4240. * 6 phyrx_err_ofdma_restart
  4241. * 7 phyrx_err_ofdma_service
  4242. * 8 phyrx_err_ppdu_ofdma_power_drop
  4243. * 9 phyrx_err_cck_blokker
  4244. * 10 phyrx_err_cck_timing
  4245. * 11 phyrx_err_cck_header_crc
  4246. * 12 phyrx_err_cck_rate_illegal
  4247. * 13 phyrx_err_cck_length_illegal
  4248. * 14 phyrx_err_cck_restart
  4249. * 15 phyrx_err_cck_service
  4250. * 16 phyrx_err_cck_power_drop
  4251. * 17 phyrx_err_ht_crc_err
  4252. * 18 phyrx_err_ht_length_illegal
  4253. * 19 phyrx_err_ht_rate_illegal
  4254. * 20 phyrx_err_ht_zlf
  4255. * 21 phyrx_err_false_radar_ext
  4256. * 22 phyrx_err_green_field
  4257. * 23 phyrx_err_bw_gt_dyn_bw
  4258. * 24 phyrx_err_leg_ht_mismatch
  4259. * 25 phyrx_err_vht_crc_error
  4260. * 26 phyrx_err_vht_siga_unsupported
  4261. * 27 phyrx_err_vht_lsig_len_invalid
  4262. * 28 phyrx_err_vht_ndp_or_zlf
  4263. * 29 phyrx_err_vht_nsym_lt_zero
  4264. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  4265. * 31 phyrx_err_vht_rx_skip_group_id0
  4266. * 32 phyrx_err_vht_rx_skip_group_id1to62
  4267. * 33 phyrx_err_vht_rx_skip_group_id63
  4268. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  4269. * 35 phyrx_err_defer_nap
  4270. * 36 phyrx_err_fdomain_timeout
  4271. * 37 phyrx_err_lsig_rel_check
  4272. * 38 phyrx_err_bt_collision
  4273. * 39 phyrx_err_unsupported_mu_feedback
  4274. * 40 phyrx_err_ppdu_tx_interrupt_rx
  4275. * 41 phyrx_err_unsupported_cbf
  4276. * 42 phyrx_err_other
  4277. */
  4278. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  4279. } htt_rx_pdev_fw_stats_phy_err_tlv;
  4280. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4281. /* NOTE: Variable length TLV, use length spec to infer array size */
  4282. typedef struct {
  4283. htt_tlv_hdr_t tlv_hdr;
  4284. /* Num error MPDU for each RxDMA error type */
  4285. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  4286. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  4287. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4288. /* NOTE: Variable length TLV, use length spec to infer array size */
  4289. typedef struct {
  4290. htt_tlv_hdr_t tlv_hdr;
  4291. /* Num MPDU dropped */
  4292. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  4293. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  4294. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  4295. * TLV_TAGS:
  4296. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  4297. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  4298. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  4299. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  4300. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  4301. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  4302. */
  4303. /* NOTE:
  4304. * This structure is for documentation, and cannot be safely used directly.
  4305. * Instead, use the constituent TLV structures to fill/parse.
  4306. */
  4307. typedef struct {
  4308. htt_rx_soc_stats_t soc_stats;
  4309. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  4310. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  4311. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  4312. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  4313. } htt_rx_pdev_stats_t;
  4314. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  4315. * TLV_TAGS:
  4316. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  4317. *
  4318. */
  4319. typedef struct {
  4320. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  4321. } htt_ctrl_path_txrx_stats_t;
  4322. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  4323. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  4324. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  4325. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  4326. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  4327. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  4328. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  4329. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  4330. typedef struct {
  4331. htt_tlv_hdr_t tlv_hdr;
  4332. /* Below values are obtained from the HW Cycles counter registers */
  4333. A_UINT32 tx_frame_usec;
  4334. A_UINT32 rx_frame_usec;
  4335. A_UINT32 rx_clear_usec;
  4336. A_UINT32 my_rx_frame_usec;
  4337. A_UINT32 usec_cnt;
  4338. A_UINT32 med_rx_idle_usec;
  4339. A_UINT32 med_tx_idle_global_usec;
  4340. A_UINT32 cca_obss_usec;
  4341. } htt_pdev_stats_cca_counters_tlv;
  4342. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  4343. * due to lack of support in some host stats infrastructures for
  4344. * TLVs nested within TLVs.
  4345. */
  4346. typedef struct {
  4347. htt_tlv_hdr_t tlv_hdr;
  4348. /* The channel number on which these stats were collected */
  4349. A_UINT32 chan_num;
  4350. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4351. A_UINT32 num_records;
  4352. /*
  4353. * Bit map of valid CCA counters
  4354. * Bit0 - tx_frame_usec
  4355. * Bit1 - rx_frame_usec
  4356. * Bit2 - rx_clear_usec
  4357. * Bit3 - my_rx_frame_usec
  4358. * bit4 - usec_cnt
  4359. * Bit5 - med_rx_idle_usec
  4360. * Bit6 - med_tx_idle_global_usec
  4361. * Bit7 - cca_obss_usec
  4362. *
  4363. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4364. */
  4365. A_UINT32 valid_cca_counters_bitmap;
  4366. /* Indicates the stats collection interval
  4367. * Valid Values:
  4368. * 100 - For the 100ms interval CCA stats histogram
  4369. * 1000 - For 1sec interval CCA histogram
  4370. * 0xFFFFFFFF - For Cumulative CCA Stats
  4371. */
  4372. A_UINT32 collection_interval;
  4373. /**
  4374. * This will be followed by an array which contains the CCA stats
  4375. * collected in the last N intervals,
  4376. * if the indication is for last N intervals CCA stats.
  4377. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4378. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4379. */
  4380. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4381. } htt_pdev_cca_stats_hist_tlv;
  4382. typedef struct {
  4383. htt_tlv_hdr_t tlv_hdr;
  4384. /* The channel number on which these stats were collected */
  4385. A_UINT32 chan_num;
  4386. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4387. A_UINT32 num_records;
  4388. /*
  4389. * Bit map of valid CCA counters
  4390. * Bit0 - tx_frame_usec
  4391. * Bit1 - rx_frame_usec
  4392. * Bit2 - rx_clear_usec
  4393. * Bit3 - my_rx_frame_usec
  4394. * bit4 - usec_cnt
  4395. * Bit5 - med_rx_idle_usec
  4396. * Bit6 - med_tx_idle_global_usec
  4397. * Bit7 - cca_obss_usec
  4398. *
  4399. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4400. */
  4401. A_UINT32 valid_cca_counters_bitmap;
  4402. /* Indicates the stats collection interval
  4403. * Valid Values:
  4404. * 100 - For the 100ms interval CCA stats histogram
  4405. * 1000 - For 1sec interval CCA histogram
  4406. * 0xFFFFFFFF - For Cumulative CCA Stats
  4407. */
  4408. A_UINT32 collection_interval;
  4409. /**
  4410. * This will be followed by an array which contains the CCA stats
  4411. * collected in the last N intervals,
  4412. * if the indication is for last N intervals CCA stats.
  4413. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4414. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4415. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4416. */
  4417. } htt_pdev_cca_stats_hist_v1_tlv;
  4418. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  4419. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  4420. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  4421. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  4422. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  4423. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  4424. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  4425. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  4426. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  4427. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  4428. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  4429. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  4430. do { \
  4431. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  4432. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  4433. } while (0)
  4434. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  4435. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  4436. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  4437. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  4438. do { \
  4439. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  4440. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  4441. } while (0)
  4442. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  4443. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  4444. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  4445. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  4446. do { \
  4447. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  4448. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  4449. } while (0)
  4450. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  4451. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  4452. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  4453. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  4454. do { \
  4455. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  4456. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  4457. } while (0)
  4458. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  4459. typedef struct {
  4460. htt_tlv_hdr_t tlv_hdr;
  4461. A_UINT32 vdev_id;
  4462. htt_mac_addr peer_mac;
  4463. A_UINT32 flow_id_flags;
  4464. A_UINT32 dialog_id; /* TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is not initiated by host */
  4465. A_UINT32 wake_dura_us;
  4466. A_UINT32 wake_intvl_us;
  4467. A_UINT32 sp_offset_us;
  4468. } htt_pdev_stats_twt_session_tlv;
  4469. typedef struct {
  4470. htt_tlv_hdr_t tlv_hdr;
  4471. A_UINT32 pdev_id;
  4472. A_UINT32 num_sessions;
  4473. htt_pdev_stats_twt_session_tlv twt_session[1];
  4474. } htt_pdev_stats_twt_sessions_tlv;
  4475. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  4476. * TLV_TAGS:
  4477. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  4478. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  4479. */
  4480. /* NOTE:
  4481. * This structure is for documentation, and cannot be safely used directly.
  4482. * Instead, use the constituent TLV structures to fill/parse.
  4483. */
  4484. typedef struct {
  4485. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  4486. } htt_pdev_twt_sessions_stats_t;
  4487. typedef enum {
  4488. /* Global link descriptor queued in REO */
  4489. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  4490. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  4491. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  4492. /*Number of queue descriptors of this aging group */
  4493. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  4494. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  4495. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  4496. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  4497. /* Total number of MSDUs buffered in AC */
  4498. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  4499. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  4500. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  4501. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  4502. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  4503. } htt_rx_reo_resource_sample_id_enum;
  4504. typedef struct {
  4505. htt_tlv_hdr_t tlv_hdr;
  4506. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  4507. /* htt_rx_reo_debug_sample_id_enum */
  4508. A_UINT32 sample_id;
  4509. /* Max value of all samples */
  4510. A_UINT32 total_max;
  4511. /* Average value of total samples */
  4512. A_UINT32 total_avg;
  4513. /* Num of samples including both zeros and non zeros ones*/
  4514. A_UINT32 total_sample;
  4515. /* Average value of all non zeros samples */
  4516. A_UINT32 non_zeros_avg;
  4517. /* Num of non zeros samples */
  4518. A_UINT32 non_zeros_sample;
  4519. /* Max value of last N non zero samples (N = last_non_zeros_sample) */
  4520. A_UINT32 last_non_zeros_max;
  4521. /* Min value of last N non zero samples (N = last_non_zeros_sample) */
  4522. A_UINT32 last_non_zeros_min;
  4523. /* Average value of last N non zero samples (N = last_non_zeros_sample) */
  4524. A_UINT32 last_non_zeros_avg;
  4525. /* Num of last non zero samples */
  4526. A_UINT32 last_non_zeros_sample;
  4527. } htt_rx_reo_resource_stats_tlv_v;
  4528. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  4529. * TLV_TAGS:
  4530. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  4531. */
  4532. /* NOTE:
  4533. * This structure is for documentation, and cannot be safely used directly.
  4534. * Instead, use the constituent TLV structures to fill/parse.
  4535. */
  4536. typedef struct {
  4537. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  4538. } htt_soc_reo_resource_stats_t;
  4539. /* == TX SOUNDING STATS == */
  4540. /* config_param0 */
  4541. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  4542. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  4543. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  4544. typedef enum {
  4545. /* Implicit beamforming stats */
  4546. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  4547. /* Single user short inter frame sequence steer stats */
  4548. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  4549. /* Single user random back off steer stats */
  4550. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  4551. /* Multi user short inter frame sequence steer stats */
  4552. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  4553. /* Multi user random back off steer stats */
  4554. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  4555. /* For backward compatability new modes cannot be added */
  4556. HTT_TXBF_MAX_NUM_OF_MODES = 5
  4557. } htt_txbf_sound_steer_modes;
  4558. typedef enum {
  4559. HTT_TX_AC_SOUNDING_MODE = 0,
  4560. HTT_TX_AX_SOUNDING_MODE = 1,
  4561. HTT_TX_BE_SOUNDING_MODE = 2,
  4562. } htt_stats_sounding_tx_mode;
  4563. typedef struct {
  4564. htt_tlv_hdr_t tlv_hdr;
  4565. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  4566. /* Counts number of soundings for all steering modes in each bw */
  4567. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  4568. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  4569. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  4570. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  4571. /*
  4572. * The sounding array is a 2-D array stored as an 1-D array of
  4573. * A_UINT32. The stats for a particular user/bw combination is
  4574. * referenced with the following:
  4575. *
  4576. * sounding[(user* max_bw) + bw]
  4577. *
  4578. * ... where max_bw == 4 for 160mhz
  4579. */
  4580. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  4581. /* cv upload handler stats */
  4582. A_UINT32 cv_nc_mismatch_err;
  4583. A_UINT32 cv_fcs_err;
  4584. A_UINT32 cv_frag_idx_mismatch;
  4585. A_UINT32 cv_invalid_peer_id;
  4586. A_UINT32 cv_no_txbf_setup;
  4587. A_UINT32 cv_expiry_in_update;
  4588. A_UINT32 cv_pkt_bw_exceed;
  4589. A_UINT32 cv_dma_not_done_err;
  4590. A_UINT32 cv_update_failed;
  4591. /* cv query stats */
  4592. A_UINT32 cv_total_query;
  4593. A_UINT32 cv_total_pattern_query;
  4594. A_UINT32 cv_total_bw_query;
  4595. A_UINT32 cv_invalid_bw_coding;
  4596. A_UINT32 cv_forced_sounding;
  4597. A_UINT32 cv_standalone_sounding;
  4598. A_UINT32 cv_nc_mismatch;
  4599. A_UINT32 cv_fb_type_mismatch;
  4600. A_UINT32 cv_ofdma_bw_mismatch;
  4601. A_UINT32 cv_bw_mismatch;
  4602. A_UINT32 cv_pattern_mismatch;
  4603. A_UINT32 cv_preamble_mismatch;
  4604. A_UINT32 cv_nr_mismatch;
  4605. A_UINT32 cv_in_use_cnt_exceeded;
  4606. A_UINT32 cv_found;
  4607. A_UINT32 cv_not_found;
  4608. /* Sounding per user in 320MHz bandwidth */
  4609. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  4610. /* Counts number of soundings for all steering modes in 320MHz bandwidth */
  4611. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  4612. } htt_tx_sounding_stats_tlv;
  4613. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  4614. * TLV_TAGS:
  4615. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  4616. */
  4617. /* NOTE:
  4618. * This structure is for documentation, and cannot be safely used directly.
  4619. * Instead, use the constituent TLV structures to fill/parse.
  4620. */
  4621. typedef struct {
  4622. htt_tx_sounding_stats_tlv sounding_tlv;
  4623. } htt_tx_sounding_stats_t;
  4624. typedef struct {
  4625. htt_tlv_hdr_t tlv_hdr;
  4626. A_UINT32 num_obss_tx_ppdu_success;
  4627. A_UINT32 num_obss_tx_ppdu_failure;
  4628. /* num_sr_tx_transmissions:
  4629. * Counter of TX done by aborting other BSS RX with spatial reuse
  4630. * (for cases where rx RSSI from other BSS is below the packet-detection
  4631. * threshold for doing spatial reuse)
  4632. */
  4633. union {
  4634. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  4635. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  4636. };
  4637. union {
  4638. /*
  4639. * Count the number of times the RSSI from an other-BSS signal
  4640. * is below the spatial reuse power threshold, thus providing an
  4641. * opportunity for spatial reuse since OBSS interference will be
  4642. * inconsequential.
  4643. */
  4644. A_UINT32 num_spatial_reuse_opportunities;
  4645. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  4646. * This old name has been deprecated because it does not
  4647. * clearly and accurately reflect the information stored within
  4648. * this field.
  4649. * Use the new name (num_spatial_reuse_opportunities) instead of
  4650. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  4651. */
  4652. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  4653. };
  4654. /*
  4655. * Count of number of times OBSS frames were aborted and non-SRG
  4656. * opportunities were created. Non-SRG opportunities are created when
  4657. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  4658. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  4659. * allow non-SRG TX.
  4660. */
  4661. A_UINT32 num_non_srg_opportunities;
  4662. /*
  4663. * Count of number of times TX PPDU were transmitted using non-SRG
  4664. * opportunities created. Incoming OBSS frame RSSI is compared with per
  4665. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  4666. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  4667. * tranmission happens.
  4668. */
  4669. A_UINT32 num_non_srg_ppdu_tried;
  4670. /*
  4671. * Count of number of times non-SRG based TX transmissions were successful
  4672. */
  4673. A_UINT32 num_non_srg_ppdu_success;
  4674. /*
  4675. * Count of number of times OBSS frames were aborted and SRG opportunities
  4676. * were created. Srg opportunities are created when incoming OBSS RSSI
  4677. * is less than the global configured SRG RSSI threshold and SRC OBSS
  4678. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  4679. * registers allow SRG TX.
  4680. */
  4681. A_UINT32 num_srg_opportunities;
  4682. /*
  4683. * Count of number of times TX PPDU were transmitted using SRG
  4684. * opportunities created.
  4685. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  4686. * threshold configured in each PPDU.
  4687. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  4688. * then SRG tranmission happens.
  4689. */
  4690. A_UINT32 num_srg_ppdu_tried;
  4691. /*
  4692. * Count of number of times SRG based TX transmissions were successful
  4693. */
  4694. A_UINT32 num_srg_ppdu_success;
  4695. /*
  4696. * Count of number of times PSR opportunities were created by aborting
  4697. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  4698. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  4699. * based spatial reuse.
  4700. */
  4701. A_UINT32 num_psr_opportunities;
  4702. /*
  4703. * Count of number of times TX PPDU were transmitted using PSR
  4704. * opportunities created.
  4705. */
  4706. A_UINT32 num_psr_ppdu_tried;
  4707. /*
  4708. * Count of number of times PSR based TX transmissions were successful.
  4709. */
  4710. A_UINT32 num_psr_ppdu_success;
  4711. } htt_pdev_obss_pd_stats_tlv;
  4712. /* NOTE:
  4713. * This structure is for documentation, and cannot be safely used directly.
  4714. * Instead, use the constituent TLV structures to fill/parse.
  4715. */
  4716. typedef struct {
  4717. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  4718. } htt_pdev_obss_pd_stats_t;
  4719. typedef struct {
  4720. htt_tlv_hdr_t tlv_hdr;
  4721. A_UINT32 pdev_id;
  4722. A_UINT32 current_head_idx;
  4723. A_UINT32 current_tail_idx;
  4724. A_UINT32 num_htt_msgs_sent;
  4725. /*
  4726. * Time in milliseconds for which the ring has been in
  4727. * its current backpressure condition
  4728. */
  4729. A_UINT32 backpressure_time_ms;
  4730. /* backpressure_hist - histogram showing how many times different degrees
  4731. * of backpressure duration occurred:
  4732. * Index 0 indicates the number of times ring was
  4733. * continously in backpressure state for 100 - 200ms.
  4734. * Index 1 indicates the number of times ring was
  4735. * continously in backpressure state for 200 - 300ms.
  4736. * Index 2 indicates the number of times ring was
  4737. * continously in backpressure state for 300 - 400ms.
  4738. * Index 3 indicates the number of times ring was
  4739. * continously in backpressure state for 400 - 500ms.
  4740. * Index 4 indicates the number of times ring was
  4741. * continously in backpressure state beyond 500ms.
  4742. */
  4743. A_UINT32 backpressure_hist[5];
  4744. } htt_ring_backpressure_stats_tlv;
  4745. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  4746. * TLV_TAGS:
  4747. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  4748. */
  4749. /* NOTE:
  4750. * This structure is for documentation, and cannot be safely used directly.
  4751. * Instead, use the constituent TLV structures to fill/parse.
  4752. */
  4753. typedef struct {
  4754. htt_sring_cmn_tlv cmn_tlv;
  4755. struct {
  4756. htt_stats_string_tlv sring_str_tlv;
  4757. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  4758. } r[1]; /* variable-length array */
  4759. } htt_ring_backpressure_stats_t;
  4760. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  4761. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  4762. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  4763. typedef struct {
  4764. htt_tlv_hdr_t tlv_hdr;
  4765. /* print_header:
  4766. * This field suggests whether the host should print a header when
  4767. * displaying the TLV (because this is the first latency_prof_stats
  4768. * TLV within a series), or if only the TLV contents should be displayed
  4769. * without a header (because this is not the first TLV within the series).
  4770. */
  4771. A_UINT32 print_header;
  4772. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  4773. A_UINT32 cnt; /* number of data values included in the tot sum */
  4774. A_UINT32 min; /* time in us */
  4775. A_UINT32 max; /* time in us */
  4776. A_UINT32 last;
  4777. A_UINT32 tot; /* time in us */
  4778. A_UINT32 avg; /* time in us */
  4779. /* hist_intvl:
  4780. * Histogram interval, i.e. the latency range covered by each
  4781. * bin of the histogram, in microsecond units.
  4782. * hist[0] counts how many latencies were between 0 to hist_intvl
  4783. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  4784. * hist[2] counts how many latencies were more than 2*hist_intvl
  4785. */
  4786. A_UINT32 hist_intvl;
  4787. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  4788. A_UINT32 page_fault_max; /* max page faults in any 1 sampling window */
  4789. A_UINT32 page_fault_total; /* summed over all sampling windows */
  4790. /* ignored_latency_count:
  4791. * ignore some of profile latency to avoid avg skewing
  4792. */
  4793. A_UINT32 ignored_latency_count;
  4794. /* interrupts_max: max interrupts within any single sampling window */
  4795. A_UINT32 interrupts_max;
  4796. /* interrupts_hist: histogram of interrupt rate
  4797. * bin0 contains the number of sampling windows that had 0 interrupts,
  4798. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  4799. * bin2 contains the number of sampling windows that had > 4 interrupts
  4800. */
  4801. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  4802. } htt_latency_prof_stats_tlv;
  4803. typedef struct {
  4804. htt_tlv_hdr_t tlv_hdr;
  4805. /* duration:
  4806. * Time period over which counts were gathered, units = microseconds.
  4807. */
  4808. A_UINT32 duration;
  4809. A_UINT32 tx_msdu_cnt;
  4810. A_UINT32 tx_mpdu_cnt;
  4811. A_UINT32 tx_ppdu_cnt;
  4812. A_UINT32 rx_msdu_cnt;
  4813. A_UINT32 rx_mpdu_cnt;
  4814. } htt_latency_prof_ctx_tlv;
  4815. typedef struct {
  4816. htt_tlv_hdr_t tlv_hdr;
  4817. A_UINT32 prof_enable_cnt; /* count of enabled profiles */
  4818. } htt_latency_prof_cnt_tlv;
  4819. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  4820. * TLV_TAGS:
  4821. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  4822. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  4823. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  4824. */
  4825. /* NOTE:
  4826. * This structure is for documentation, and cannot be safely used directly.
  4827. * Instead, use the constituent TLV structures to fill/parse.
  4828. */
  4829. typedef struct {
  4830. htt_latency_prof_stats_tlv latency_prof_stat;
  4831. htt_latency_prof_ctx_tlv latency_ctx_stat;
  4832. htt_latency_prof_cnt_tlv latency_cnt_stat;
  4833. } htt_soc_latency_stats_t;
  4834. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  4835. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  4836. #define HTT_RX_SQUARE_INDEX 6
  4837. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  4838. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  4839. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  4840. * TLV_TAGS:
  4841. * - HTT_STATS_RX_FSE_STATS_TAG
  4842. */
  4843. typedef struct {
  4844. htt_tlv_hdr_t tlv_hdr;
  4845. /*
  4846. * Number of times host requested for fse enable/disable
  4847. */
  4848. A_UINT32 fse_enable_cnt;
  4849. A_UINT32 fse_disable_cnt;
  4850. /*
  4851. * Number of times host requested for fse cache invalidation
  4852. * individual entries or full cache
  4853. */
  4854. A_UINT32 fse_cache_invalidate_entry_cnt;
  4855. A_UINT32 fse_full_cache_invalidate_cnt;
  4856. /*
  4857. * Cache hits count will increase if there is a matching flow in the cache
  4858. * There is no register for cache miss but the number of cache misses can
  4859. * be calculated as
  4860. * cache miss = (num_searches - cache_hits)
  4861. * Thus, there is no need to have a separate variable for cache misses.
  4862. * Num searches is flow search times done in the cache.
  4863. */
  4864. A_UINT32 fse_num_cache_hits_cnt;
  4865. A_UINT32 fse_num_searches_cnt;
  4866. /**
  4867. * Cache Occupancy holds 2 types of values: Peak and Current.
  4868. * 10 bins are used to keep track of peak occupancy.
  4869. * 8 of these bins represent ranges of values, while the first and last
  4870. * bins represent the extreme cases of the cache being completely empty
  4871. * or completely full.
  4872. * For the non-extreme bins, the number of cache occupancy values per
  4873. * bin is the maximum cache occupancy (128), divided by the number of
  4874. * non-extreme bins (8), so 128/8 = 16 values per bin.
  4875. * The range of values for each histogram bins is specified below:
  4876. * Bin0 = Counter increments when cache occupancy is empty
  4877. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  4878. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  4879. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  4880. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  4881. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  4882. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  4883. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  4884. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  4885. * Bin9 = Counter increments when cache occupancy is equal to 128
  4886. * The above histogram bin definitions apply to both the peak-occupancy
  4887. * histogram and the current-occupancy histogram.
  4888. *
  4889. * @fse_cache_occupancy_peak_cnt:
  4890. * Array records periodically PEAK cache occupancy values.
  4891. * Peak Occupancy will increment only if it is greater than current
  4892. * occupancy value.
  4893. *
  4894. * @fse_cache_occupancy_curr_cnt:
  4895. * Array records periodically current cache occupancy value.
  4896. * Current Cache occupancy always holds instant snapshot of
  4897. * current number of cache entries.
  4898. **/
  4899. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  4900. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  4901. /*
  4902. * Square stat is sum of squares of cache occupancy to better understand
  4903. * any variation/deviation within each cache set, over a given time-window.
  4904. *
  4905. * Square stat is calculated this way:
  4906. * Square = SUM(Squares of all Occupancy in a Set) / 8
  4907. * The cache has 16-way set associativity, so the occupancy of a
  4908. * set can vary from 0 to 16. There are 8 sets within the cache.
  4909. * Therefore, the minimum possible square value is 0, and the maximum
  4910. * possible square value is (8*16^2) / 8 = 256.
  4911. *
  4912. * 6 bins are used to keep track of square stats:
  4913. * Bin0 = increments when square of current cache occupancy is zero
  4914. * Bin1 = increments when square of current cache occupancy is within
  4915. * [1 to 50]
  4916. * Bin2 = increments when square of current cache occupancy is within
  4917. * [51 to 100]
  4918. * Bin3 = increments when square of current cache occupancy is within
  4919. * [101 to 200]
  4920. * Bin4 = increments when square of current cache occupancy is within
  4921. * [201 to 255]
  4922. * Bin5 = increments when square of current cache occupancy is 256
  4923. */
  4924. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  4925. /**
  4926. * Search stats has 2 types of values: Peak Pending and Number of
  4927. * Search Pending.
  4928. * GSE command ring for FSE can hold maximum of 5 Pending searches
  4929. * at any given time.
  4930. *
  4931. * 4 bins are used to keep track of search stats:
  4932. * Bin0 = Counter increments when there are NO pending searches
  4933. * (For peak, it will be number of pending searches greater
  4934. * than GSE command ring FIFO outstanding requests.
  4935. * For Search Pending, it will be number of pending search
  4936. * inside GSE command ring FIFO.)
  4937. * Bin1 = Counter increments when number of pending searches are within
  4938. * [1 to 2]
  4939. * Bin2 = Counter increments when number of pending searches are within
  4940. * [3 to 4]
  4941. * Bin3 = Counter increments when number of pending searches are
  4942. * greater/equal to [ >= 5]
  4943. */
  4944. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  4945. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  4946. } htt_rx_fse_stats_tlv;
  4947. /* NOTE:
  4948. * This structure is for documentation, and cannot be safely used directly.
  4949. * Instead, use the constituent TLV structures to fill/parse.
  4950. */
  4951. typedef struct {
  4952. htt_rx_fse_stats_tlv rx_fse_stats;
  4953. } htt_rx_fse_stats_t;
  4954. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  4955. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  4956. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  4957. typedef struct {
  4958. htt_tlv_hdr_t tlv_hdr;
  4959. /* SU TxBF TX MCS stats */
  4960. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4961. /* Implicit BF TX MCS stats */
  4962. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4963. /* Open loop TX MCS stats */
  4964. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4965. /* SU TxBF TX NSS stats */
  4966. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4967. /* Implicit BF TX NSS stats */
  4968. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4969. /* Open loop TX NSS stats */
  4970. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4971. /* SU TxBF TX BW stats */
  4972. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4973. /* Implicit BF TX BW stats */
  4974. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4975. /* Open loop TX BW stats */
  4976. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4977. /* Legacy and OFDM TX rate stats */
  4978. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4979. /* SU TxBF TX BW stats */
  4980. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4981. /* Implicit BF TX BW stats */
  4982. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4983. /* Open loop TX BW stats */
  4984. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4985. } htt_tx_pdev_txbf_rate_stats_tlv;
  4986. typedef enum {
  4987. HTT_STATS_RC_MODE_DLSU = 0,
  4988. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  4989. } htt_stats_rc_mode;
  4990. typedef struct {
  4991. A_UINT32 ppdus_tried;
  4992. A_UINT32 ppdus_ack_failed;
  4993. A_UINT32 mpdus_tried;
  4994. A_UINT32 mpdus_failed;
  4995. } htt_tx_rate_stats_t;
  4996. typedef struct {
  4997. htt_tlv_hdr_t tlv_hdr;
  4998. A_UINT32 rc_mode; /* HTT_STATS_RC_MODE_XX */
  4999. A_UINT32 last_probed_mcs;
  5000. A_UINT32 last_probed_nss;
  5001. A_UINT32 last_probed_bw;
  5002. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5003. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5004. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5005. } htt_tx_rate_stats_per_tlv;
  5006. /* NOTE:
  5007. * This structure is for documentation, and cannot be safely used directly.
  5008. * Instead, use the constituent TLV structures to fill/parse.
  5009. */
  5010. typedef struct {
  5011. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5012. } htt_pdev_txbf_rate_stats_t;
  5013. typedef struct {
  5014. htt_tx_rate_stats_per_tlv per_stats;
  5015. } htt_tx_pdev_per_stats_t;
  5016. typedef enum {
  5017. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5018. HTT_ULTRIG_PSPOLL_TRIGGER,
  5019. HTT_ULTRIG_UAPSD_TRIGGER,
  5020. HTT_ULTRIG_11AX_TRIGGER,
  5021. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5022. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5023. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5024. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5025. typedef enum {
  5026. HTT_11AX_TRIGGER_BASIC_E = 0,
  5027. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  5028. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  5029. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  5030. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  5031. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  5032. HTT_11AX_TRIGGER_BQRP_E = 6,
  5033. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  5034. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  5035. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  5036. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  5037. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  5038. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  5039. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  5040. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  5041. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  5042. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  5043. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  5044. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  5045. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  5046. /* Actual resp type sent by STA for trigger
  5047. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  5048. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  5049. /* Counter for MCS 0-13 */
  5050. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  5051. /* Counters BW 20,40,80,160,320 */
  5052. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  5053. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  5054. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  5055. * TLV_TAGS:
  5056. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  5057. */
  5058. typedef struct {
  5059. htt_tlv_hdr_t tlv_hdr;
  5060. A_UINT32 pdev_id;
  5061. /* Trigger Type reported by HWSCH on RX reception
  5062. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE */
  5063. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  5064. /* 11AX Trigger Type on RX reception
  5065. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE */
  5066. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  5067. /* Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  5068. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5069. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5070. /* Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  5071. * Super set of num_data_ppdu_responded_per_hwq, num_null_delimiters_responded_per_hwq */
  5072. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  5073. /* Time interval between current time ms and last successful trigger RX
  5074. * 0xFFFFFFFF denotes no trig received / timestamp roll back */
  5075. A_UINT32 last_trig_rx_time_delta_ms;
  5076. /* Rate Statistics for UL OFDMA
  5077. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ */
  5078. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5079. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5080. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5081. A_UINT32 ul_ofdma_tx_ldpc;
  5082. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5083. /* Trig based PPDU TX/ RBO based PPDU TX Count */
  5084. A_UINT32 trig_based_ppdu_tx;
  5085. A_UINT32 rbo_based_ppdu_tx;
  5086. /* Switch MU EDCA to SU EDCA Count */
  5087. A_UINT32 mu_edca_to_su_edca_switch_count;
  5088. /* Num MU EDCA applied Count */
  5089. A_UINT32 num_mu_edca_param_apply_count;
  5090. /* Current MU EDCA Parameters for WMM ACs
  5091. * Mode - 0 - SU EDCA, 1- MU EDCA */
  5092. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  5093. /* Contention Window minimum. Range: 1 - 10 */
  5094. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  5095. /* Contention Window maximum. Range: 1 - 10 */
  5096. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  5097. /* AIFS value - 0 -255 */
  5098. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  5099. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5100. } htt_sta_ul_ofdma_stats_tlv;
  5101. /* NOTE:
  5102. * This structure is for documentation, and cannot be safely used directly.
  5103. * Instead, use the constituent TLV structures to fill/parse.
  5104. */
  5105. typedef struct {
  5106. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  5107. } htt_sta_11ax_ul_stats_t;
  5108. typedef struct {
  5109. htt_tlv_hdr_t tlv_hdr;
  5110. /* No of Fine Timing Measurement frames transmitted successfully */
  5111. A_UINT32 tx_ftm_suc;
  5112. /* No of Fine Timing Measurement frames transmitted successfully after retry */
  5113. A_UINT32 tx_ftm_suc_retry;
  5114. /* No of Fine Timing Measurement frames not transmitted successfully */
  5115. A_UINT32 tx_ftm_fail;
  5116. /* No of Fine Timing Measurement Request frames received, including initial, non-initial, and duplicates */
  5117. A_UINT32 rx_ftmr_cnt;
  5118. /* No of duplicate Fine Timing Measurement Request frames received, including both initial and non-initial */
  5119. A_UINT32 rx_ftmr_dup_cnt;
  5120. /* No of initial Fine Timing Measurement Request frames received */
  5121. A_UINT32 rx_iftmr_cnt;
  5122. /* No of duplicate initial Fine Timing Measurement Request frames received */
  5123. A_UINT32 rx_iftmr_dup_cnt;
  5124. /* No of responder sessions rejected when initiator was active */
  5125. A_UINT32 initiator_active_responder_rejected_cnt;
  5126. /* Responder terminate count */
  5127. A_UINT32 responder_terminate_cnt;
  5128. A_UINT32 vdev_id;
  5129. } htt_vdev_rtt_resp_stats_tlv;
  5130. typedef struct {
  5131. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  5132. } htt_vdev_rtt_resp_stats_t;
  5133. typedef struct {
  5134. htt_tlv_hdr_t tlv_hdr;
  5135. A_UINT32 vdev_id;
  5136. /* No of Fine Timing Measurement request frames transmitted successfully */
  5137. A_UINT32 tx_ftmr_cnt;
  5138. /* No of Fine Timing Measurement request frames not transmitted successfully */
  5139. A_UINT32 tx_ftmr_fail;
  5140. /* No of Fine Timing Measurement request frames transmitted successfully after retry */
  5141. A_UINT32 tx_ftmr_suc_retry;
  5142. /* No of Fine Timing Measurement frames received, including initial, non-initial, and duplicates */
  5143. A_UINT32 rx_ftm_cnt;
  5144. /* Initiator Terminate count */
  5145. A_UINT32 initiator_terminate_cnt;
  5146. } htt_vdev_rtt_init_stats_tlv;
  5147. typedef struct {
  5148. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  5149. } htt_vdev_rtt_init_stats_t;
  5150. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  5151. * TLV_TAGS:
  5152. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  5153. */
  5154. /* NOTE:
  5155. * This structure is for documentation, and cannot be safely used directly.
  5156. * Instead, use the constituent TLV structures to fill/parse.
  5157. */
  5158. typedef struct {
  5159. htt_tlv_hdr_t tlv_hdr;
  5160. /* No of pktlog payloads that were dropped in htt_ppdu_stats path */
  5161. A_UINT32 pktlog_lite_drop_cnt;
  5162. /* No of pktlog payloads that were dropped in TQM path */
  5163. A_UINT32 pktlog_tqm_drop_cnt;
  5164. /* No of pktlog ppdu stats payloads that were dropped */
  5165. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  5166. /* No of pktlog ppdu ctrl payloads that were dropped */
  5167. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  5168. /* No of pktlog sw events payloads that were dropped */
  5169. A_UINT32 pktlog_sw_events_drop_cnt;
  5170. } htt_pktlog_and_htt_ring_stats_tlv;
  5171. #define HTT_DLPAGER_STATS_MAX_HIST 10
  5172. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  5173. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  5174. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  5175. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  5176. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  5177. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  5178. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  5179. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  5180. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  5181. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  5182. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  5183. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  5184. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  5185. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  5186. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  5187. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5188. do { \
  5189. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  5190. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  5191. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  5192. } while (0)
  5193. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  5194. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  5195. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  5196. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5197. do { \
  5198. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  5199. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  5200. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  5201. } while (0)
  5202. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  5203. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  5204. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  5205. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  5206. do { \
  5207. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  5208. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  5209. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  5210. } while (0)
  5211. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  5212. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  5213. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  5214. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  5215. do { \
  5216. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  5217. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  5218. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  5219. } while (0)
  5220. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  5221. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  5222. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  5223. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  5224. do { \
  5225. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  5226. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  5227. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  5228. } while (0)
  5229. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  5230. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  5231. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  5232. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  5233. do { \
  5234. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  5235. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  5236. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  5237. } while (0)
  5238. enum {
  5239. HTT_STATS_PAGE_LOCKED = 0,
  5240. HTT_STATS_PAGE_UNLOCKED = 1,
  5241. HTT_STATS_NUM_PAGE_LOCK_STATES
  5242. };
  5243. /* dlPagerStats structure
  5244. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  5245. typedef struct{
  5246. /* msg_dword_1 bitfields:
  5247. * async_lock : 8,
  5248. * sync_lock : 8,
  5249. * reserved : 16;
  5250. */
  5251. A_UINT32 msg_dword_1;
  5252. /* mst_dword_2 bitfields:
  5253. * total_locked_pages : 16,
  5254. * total_free_pages : 16;
  5255. */
  5256. A_UINT32 msg_dword_2;
  5257. /* msg_dword_3 bitfields:
  5258. * last_locked_page_idx : 16,
  5259. * last_unlocked_page_idx : 16;
  5260. */
  5261. A_UINT32 msg_dword_3;
  5262. struct {
  5263. A_UINT32 page_num;
  5264. A_UINT32 num_of_pages;
  5265. /* timestamp is in microsecond units, from SoC timer clock */
  5266. A_UINT32 timestamp_lsbs;
  5267. A_UINT32 timestamp_msbs;
  5268. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  5269. } htt_dl_pager_stats_tlv;
  5270. /* NOTE:
  5271. * This structure is for documentation, and cannot be safely used directly.
  5272. * Instead, use the constituent TLV structures to fill/parse.
  5273. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  5274. * TLV_TAGS:
  5275. * - HTT_STATS_DLPAGER_STATS_TAG
  5276. */
  5277. typedef struct {
  5278. htt_tlv_hdr_t tlv_hdr;
  5279. htt_dl_pager_stats_tlv dl_pager_stats;
  5280. } htt_dlpager_stats_t;
  5281. /*======= PHY STATS ====================*/
  5282. /*
  5283. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  5284. * TLV_TAGS:
  5285. * - HTT_STATS_PHY_COUNTERS_TAG
  5286. * - HTT_STATS_PHY_STATS_TAG
  5287. */
  5288. #define HTT_MAX_RX_PKT_CNT 8
  5289. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  5290. #define HTT_MAX_PER_BLK_ERR_CNT 20
  5291. #define HTT_MAX_RX_OTA_ERR_CNT 14
  5292. typedef enum {
  5293. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  5294. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  5295. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  5296. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  5297. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  5298. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  5299. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  5300. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  5301. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  5302. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  5303. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  5304. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  5305. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  5306. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  5307. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  5308. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  5309. } HTT_STATS_CHANNEL_FLAGS;
  5310. typedef enum {
  5311. HTT_STATS_RF_MODE_MIN = 0,
  5312. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  5313. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  5314. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  5315. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  5316. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  5317. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  5318. HTT_STATS_RF_MODE_INVALID = 0xff,
  5319. } HTT_STATS_RF_MODE;
  5320. typedef enum {
  5321. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  5322. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  5323. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  5324. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  5325. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  5326. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  5327. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  5328. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  5329. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  5330. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  5331. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  5332. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  5333. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  5334. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  5335. /* 0x00004000, 0x00008000 reserved */
  5336. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  5337. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  5338. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  5339. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  5340. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  5341. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  5342. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  5343. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  5344. } HTT_STATS_RESET_CAUSE;
  5345. typedef struct {
  5346. htt_tlv_hdr_t tlv_hdr;
  5347. /* number of RXTD OFDMA OTA error counts except power surge and drop */
  5348. A_UINT32 rx_ofdma_timing_err_cnt;
  5349. /* rx_cck_fail_cnt:
  5350. * number of cck error counts due to rx reception failure because of
  5351. * timing error in cck
  5352. */
  5353. A_UINT32 rx_cck_fail_cnt;
  5354. /* number of times tx abort initiated by mac */
  5355. A_UINT32 mactx_abort_cnt;
  5356. /* number of times rx abort initiated by mac */
  5357. A_UINT32 macrx_abort_cnt;
  5358. /* number of times tx abort initiated by phy */
  5359. A_UINT32 phytx_abort_cnt;
  5360. /* number of times rx abort initiated by phy */
  5361. A_UINT32 phyrx_abort_cnt;
  5362. /* number of rx defered count initiated by phy */
  5363. A_UINT32 phyrx_defer_abort_cnt;
  5364. /* number of sizing events generated at LSTF */
  5365. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  5366. /* number of sizing events generated at non-legacy LTF */
  5367. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  5368. /* rx_pkt_cnt -
  5369. * Received EOP (end-of-packet) count per packet type;
  5370. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5371. * [6-7]=RSVD
  5372. */
  5373. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  5374. /* rx_pkt_crc_pass_cnt -
  5375. * Received EOP (end-of-packet) count per packet type;
  5376. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5377. * [6-7]=RSVD
  5378. */
  5379. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  5380. /* per_blk_err_cnt -
  5381. * Error count per error source;
  5382. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  5383. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  5384. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  5385. * [13-19]=RSVD
  5386. */
  5387. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  5388. /* rx_ota_err_cnt -
  5389. * RXTD OTA (over-the-air) error count per error reason;
  5390. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  5391. * [3] = cck fail; [4] = power surge; [5] = power drop;
  5392. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  5393. * [8] = coarse timing timeout error
  5394. * [9-13]=RSVD
  5395. */
  5396. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  5397. } htt_phy_counters_tlv;
  5398. typedef struct {
  5399. htt_tlv_hdr_t tlv_hdr;
  5400. /* per chain hw noise floor values in dBm */
  5401. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  5402. /* number of false radars detected */
  5403. A_UINT32 false_radar_cnt;
  5404. /* number of channel switches happened due to radar detection */
  5405. A_UINT32 radar_cs_cnt;
  5406. /* ani_level -
  5407. * ANI level (noise interference) corresponds to the channel
  5408. * the desense levels range from -5 to 15 in dB units,
  5409. * higher values indicating more noise interference.
  5410. */
  5411. A_INT32 ani_level;
  5412. /* running time in minutes since FW boot */
  5413. A_UINT32 fw_run_time;
  5414. /* per chain runtime noise floor values in dBm */
  5415. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  5416. } htt_phy_stats_tlv;
  5417. typedef struct {
  5418. htt_tlv_hdr_t tlv_hdr;
  5419. /* current pdev_id */
  5420. A_UINT32 pdev_id;
  5421. /* current channel information */
  5422. A_UINT32 chan_mhz;
  5423. /* center_freq1, center_freq2 in mhz */
  5424. A_UINT32 chan_band_center_freq1;
  5425. A_UINT32 chan_band_center_freq2;
  5426. /* chan_phy_mode - WLAN_PHY_MODE enum type */
  5427. A_UINT32 chan_phy_mode;
  5428. /* chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  5429. A_UINT32 chan_flags;
  5430. /* channel Num updated to virtual phybase */
  5431. A_UINT32 chan_num;
  5432. /* Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  5433. A_UINT32 reset_cause;
  5434. /* Cause for the previous phy reset */
  5435. A_UINT32 prev_reset_cause;
  5436. /* source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  5437. A_UINT32 phy_warm_reset_src;
  5438. /* rxGain Table selection mode - register settings
  5439. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  5440. */
  5441. A_UINT32 rx_gain_tbl_mode;
  5442. /* current xbar value - perchain analog to digital idx mapping */
  5443. A_UINT32 xbar_val;
  5444. /* Flag to indicate forced calibration */
  5445. A_UINT32 force_calibration;
  5446. /* current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  5447. A_UINT32 phyrf_mode;
  5448. /* PDL phyInput stats */
  5449. /* homechannel flag
  5450. * 1- Homechan, 0 - scan channel
  5451. */
  5452. A_UINT32 phy_homechan;
  5453. /* Tx and Rx chainmask */
  5454. A_UINT32 phy_tx_ch_mask;
  5455. A_UINT32 phy_rx_ch_mask;
  5456. /* INI masks - to decide the INI registers to be loaded on a reset */
  5457. A_UINT32 phybb_ini_mask;
  5458. A_UINT32 phyrf_ini_mask;
  5459. /* DFS,ADFS/Spectral scan enable masks */
  5460. A_UINT32 phy_dfs_en_mask;
  5461. A_UINT32 phy_sscan_en_mask;
  5462. A_UINT32 phy_synth_sel_mask;
  5463. A_UINT32 phy_adfs_freq;
  5464. /* CCK FIR settings
  5465. * register settings - filter coefficients for Iqs conversion
  5466. * [31:24] = FIR_COEFF_3_0
  5467. * [23:16] = FIR_COEFF_2_0
  5468. * [15:8] = FIR_COEFF_1_0
  5469. * [7:0] = FIR_COEFF_0_0
  5470. */
  5471. A_UINT32 cck_fir_settings;
  5472. /* dynamic primary channel index
  5473. * primary 20MHz channel index on the current channel BW
  5474. */
  5475. A_UINT32 phy_dyn_pri_chan;
  5476. /* Current CCA detection threshold
  5477. * dB above noisefloor req for CCA
  5478. * Register settings for all subbands
  5479. */
  5480. A_UINT32 cca_thresh;
  5481. /* status for dynamic CCA adjustment
  5482. * 0-disabled, 1-enabled
  5483. */
  5484. A_UINT32 dyn_cca_status;
  5485. /* RXDEAF Register value
  5486. * rxdesense_thresh_sw - VREG Register
  5487. * rxdesense_thresh_hw - PHY Register
  5488. */
  5489. A_UINT32 rxdesense_thresh_sw;
  5490. A_UINT32 rxdesense_thresh_hw;
  5491. } htt_phy_reset_stats_tlv;
  5492. typedef struct {
  5493. htt_tlv_hdr_t tlv_hdr;
  5494. /* current pdev_id */
  5495. A_UINT32 pdev_id;
  5496. /* ucode PHYOFF pass/failure count */
  5497. A_UINT32 cf_active_low_fail_cnt;
  5498. A_UINT32 cf_active_low_pass_cnt;
  5499. /* PHYOFF count attempted through ucode VREG */
  5500. A_UINT32 phy_off_through_vreg_cnt;
  5501. /* Force calibration count */
  5502. A_UINT32 force_calibration_cnt;
  5503. /* phyoff count during rfmode switch */
  5504. A_UINT32 rf_mode_switch_phy_off_cnt;
  5505. } htt_phy_reset_counters_tlv;
  5506. /* NOTE:
  5507. * This structure is for documentation, and cannot be safely used directly.
  5508. * Instead, use the constituent TLV structures to fill/parse.
  5509. */
  5510. typedef struct {
  5511. htt_phy_counters_tlv phy_counters;
  5512. htt_phy_stats_tlv phy_stats;
  5513. htt_phy_reset_counters_tlv phy_reset_counters;
  5514. htt_phy_reset_stats_tlv phy_reset_stats;
  5515. } htt_phy_counters_and_phy_stats_t;
  5516. /* NOTE:
  5517. * This structure is for documentation, and cannot be safely used directly.
  5518. * Instead, use the constituent TLV structures to fill/parse.
  5519. */
  5520. typedef struct {
  5521. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  5522. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  5523. } htt_vdevs_txrx_stats_t;
  5524. #endif /* __HTT_STATS_H__ */