hal_rx.h 104 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  23. *
  24. * @reo_psh_rsn: REO push reason
  25. * @reo_err_code: REO Error code
  26. * @rxdma_psh_rsn: RXDMA push reason
  27. * @rxdma_err_code: RXDMA Error code
  28. * @reserved_1: Reserved bits
  29. * @wbm_err_src: WBM error source
  30. * @pool_id: pool ID, indicates which rxdma pool
  31. * @reserved_2: Reserved bits
  32. */
  33. struct hal_wbm_err_desc_info {
  34. uint16_t reo_psh_rsn:2,
  35. reo_err_code:5,
  36. rxdma_psh_rsn:2,
  37. rxdma_err_code:5,
  38. reserved_1:2;
  39. uint8_t wbm_err_src:3,
  40. pool_id:2,
  41. reserved_2:3;
  42. };
  43. /**
  44. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  45. *
  46. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  47. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  48. */
  49. enum hal_reo_error_status {
  50. HAL_REO_ERROR_DETECTED = 0,
  51. HAL_REO_ROUTING_INSTRUCTION = 1,
  52. };
  53. /**
  54. * @msdu_flags: [0] first_msdu_in_mpdu
  55. * [1] last_msdu_in_mpdu
  56. * [2] msdu_continuation - MSDU spread across buffers
  57. * [23] sa_is_valid - SA match in peer table
  58. * [24] sa_idx_timeout - Timeout while searching for SA match
  59. * [25] da_is_valid - Used to identtify intra-bss forwarding
  60. * [26] da_is_MCBC
  61. * [27] da_idx_timeout - Timeout while searching for DA match
  62. *
  63. */
  64. struct hal_rx_msdu_desc_info {
  65. uint32_t msdu_flags;
  66. uint16_t msdu_len; /* 14 bits for length */
  67. };
  68. /**
  69. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  70. *
  71. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  72. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  73. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  74. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  75. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  76. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  77. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  78. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  79. */
  80. enum hal_rx_msdu_desc_flags {
  81. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  82. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  83. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  84. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  85. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  86. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  87. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  88. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  89. };
  90. /*
  91. * @msdu_count: no. of msdus in the MPDU
  92. * @mpdu_seq: MPDU sequence number
  93. * @mpdu_flags [0] Fragment flag
  94. * [1] MPDU_retry_bit
  95. * [2] AMPDU flag
  96. * [3] raw_ampdu
  97. * @peer_meta_data: Upper bits containing peer id, vdev id
  98. */
  99. struct hal_rx_mpdu_desc_info {
  100. uint16_t msdu_count;
  101. uint16_t mpdu_seq; /* 12 bits for length */
  102. uint32_t mpdu_flags;
  103. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  104. };
  105. /**
  106. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  107. *
  108. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  109. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  110. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  111. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  112. */
  113. enum hal_rx_mpdu_desc_flags {
  114. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  115. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  116. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  117. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  118. };
  119. /**
  120. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  121. * BUFFER_ADDR_INFO structure
  122. *
  123. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  124. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  125. * descriptor list
  126. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  127. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  128. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  129. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  130. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  131. */
  132. enum hal_rx_ret_buf_manager {
  133. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  134. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  135. HAL_RX_BUF_RBM_FW_BM = 2,
  136. HAL_RX_BUF_RBM_SW0_BM = 3,
  137. HAL_RX_BUF_RBM_SW1_BM = 4,
  138. HAL_RX_BUF_RBM_SW2_BM = 5,
  139. HAL_RX_BUF_RBM_SW3_BM = 6,
  140. };
  141. /*
  142. * Given the offset of a field in bytes, returns uint8_t *
  143. */
  144. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  145. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  146. /*
  147. * Given the offset of a field in bytes, returns uint32_t *
  148. */
  149. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  150. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  151. #define _HAL_MS(_word, _mask, _shift) \
  152. (((_word) & (_mask)) >> (_shift))
  153. /*
  154. * macro to set the LSW of the nbuf data physical address
  155. * to the rxdma ring entry
  156. */
  157. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  158. ((*(((unsigned int *) buff_addr_info) + \
  159. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  160. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  161. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  162. /*
  163. * macro to set the LSB of MSW of the nbuf data physical address
  164. * to the rxdma ring entry
  165. */
  166. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  167. ((*(((unsigned int *) buff_addr_info) + \
  168. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  169. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  170. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  171. /*
  172. * macro to set the cookie into the rxdma ring entry
  173. */
  174. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  175. ((*(((unsigned int *) buff_addr_info) + \
  176. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  177. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  178. ((*(((unsigned int *) buff_addr_info) + \
  179. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  180. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  181. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  182. /*
  183. * macro to set the LSW of the nbuf data physical address
  184. * to the WBM ring entry
  185. */
  186. #define HAL_WBM_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  187. ((*(((unsigned int *) buff_addr_info) + \
  188. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  189. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  191. /*
  192. * macro to set the LSB of MSW of the nbuf data physical address
  193. * to the WBM ring entry
  194. */
  195. #define HAL_WBM_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  196. ((*(((unsigned int *) buff_addr_info) + \
  197. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  198. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  199. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  200. /*
  201. * macro to set the manager into the rxdma ring entry
  202. */
  203. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  204. ((*(((unsigned int *) buff_addr_info) + \
  205. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  206. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  207. ((*(((unsigned int *) buff_addr_info) + \
  208. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  209. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  210. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  211. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  212. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  213. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  214. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  215. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  216. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  217. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  218. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  219. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  220. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  221. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  223. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  224. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  225. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  226. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  227. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  228. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  229. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  230. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  231. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  232. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  233. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  234. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  235. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  236. /* TODO: Convert the following structure fields accesseses to offsets */
  237. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  238. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  239. (((struct reo_destination_ring *) \
  240. reo_desc)->buf_or_link_desc_addr_info)))
  241. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  246. (HAL_RX_BUF_COOKIE_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  250. ((mpdu_info_ptr \
  251. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  252. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  253. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  254. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  255. ((mpdu_info_ptr \
  256. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  257. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  258. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  259. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  260. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  262. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  263. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  264. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  266. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  267. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  268. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  269. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  270. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  271. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  272. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  273. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  274. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  275. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  276. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  277. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  278. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  279. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  280. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  281. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  282. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  283. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  284. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  285. /*
  286. * NOTE: None of the following _GET macros need a right
  287. * shift by the corresponding _LSB. This is because, they are
  288. * finally taken and "OR'ed" into a single word again.
  289. */
  290. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  291. ((*(((uint32_t *)msdu_info_ptr) + \
  292. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  293. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  294. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  295. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  296. ((*(((uint32_t *)msdu_info_ptr) + \
  297. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  298. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  299. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  300. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  301. ((*(((uint32_t *)msdu_info_ptr) + \
  302. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  303. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  304. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  305. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  306. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  307. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  308. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  309. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  317. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  318. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  320. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  321. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  322. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  323. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  324. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  325. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  326. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  327. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  328. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  329. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  330. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  331. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  332. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  333. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  334. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  335. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  336. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  337. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  338. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  339. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  340. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  341. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  342. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  343. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  344. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  345. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  346. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  347. ((struct rx_msdu_desc_info *) \
  348. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  349. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  350. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  351. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  352. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  353. RX_MPDU_INFO_4_PN_31_0_MASK, \
  354. RX_MPDU_INFO_4_PN_31_0_LSB))
  355. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  356. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  357. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  358. RX_MPDU_INFO_5_PN_63_32_MASK, \
  359. RX_MPDU_INFO_5_PN_63_32_LSB))
  360. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  361. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  362. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  363. RX_MPDU_INFO_6_PN_95_64_MASK, \
  364. RX_MPDU_INFO_6_PN_95_64_LSB))
  365. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  366. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  367. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  368. RX_MPDU_INFO_7_PN_127_96_MASK, \
  369. RX_MPDU_INFO_7_PN_127_96_LSB))
  370. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  372. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  373. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  374. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  375. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  376. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  377. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  378. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  379. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  380. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  381. (*(uint32_t *)(((uint8_t *)_ptr) + \
  382. _wrd ## _ ## _field ## _OFFSET) |= \
  383. ((_val << _wrd ## _ ## _field ## _LSB) & \
  384. _wrd ## _ ## _field ## _MASK))
  385. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  386. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  387. _field, _val)
  388. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  389. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  390. _field, _val)
  391. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  392. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  393. _field, _val)
  394. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  395. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  396. {
  397. struct reo_destination_ring *reo_dst_ring;
  398. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  399. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  400. qdf_mem_copy(&mpdu_info,
  401. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  402. sizeof(struct rx_mpdu_desc_info));
  403. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  404. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  405. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  406. mpdu_desc_info->peer_meta_data =
  407. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  408. }
  409. /*
  410. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  411. * @ Specifically flags needed are:
  412. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  413. * @ msdu_continuation, sa_is_valid,
  414. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  415. * @ da_is_MCBC
  416. *
  417. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  418. * @ descriptor
  419. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  420. * @ Return: void
  421. */
  422. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  423. struct hal_rx_msdu_desc_info *msdu_desc_info)
  424. {
  425. struct reo_destination_ring *reo_dst_ring;
  426. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  427. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  428. qdf_mem_copy(&msdu_info,
  429. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  430. sizeof(struct rx_msdu_desc_info));
  431. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  432. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  433. }
  434. /*
  435. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  436. * rxdma ring entry.
  437. * @rxdma_entry: descriptor entry
  438. * @paddr: physical address of nbuf data pointer.
  439. * @cookie: SW cookie used as a index to SW rx desc.
  440. * @manager: who owns the nbuf (host, NSS, etc...).
  441. *
  442. */
  443. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  444. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  445. {
  446. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  447. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  448. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  449. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  450. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  451. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  452. }
  453. /*
  454. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  455. * pre-header.
  456. */
  457. /*
  458. * Every Rx packet starts at an offset from the top of the buffer.
  459. * If the host hasn't subscribed to any specific TLV, there is
  460. * still space reserved for the following TLV's from the start of
  461. * the buffer:
  462. * -- RX ATTENTION
  463. * -- RX MPDU START
  464. * -- RX MSDU START
  465. * -- RX MSDU END
  466. * -- RX MPDU END
  467. * -- RX PACKET HEADER (802.11)
  468. * If the host subscribes to any of the TLV's above, that TLV
  469. * if populated by the HW
  470. */
  471. #define NUM_DWORDS_TAG 1
  472. /* By default the packet header TLV is 128 bytes */
  473. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  474. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  475. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  476. #define RX_PKT_OFFSET_WORDS \
  477. ( \
  478. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  479. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  480. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  481. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  482. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  483. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  484. )
  485. #define RX_PKT_OFFSET_BYTES \
  486. (RX_PKT_OFFSET_WORDS << 2)
  487. #define RX_PKT_HDR_TLV_LEN 120
  488. /*
  489. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  490. */
  491. struct rx_attention_tlv {
  492. uint32_t tag;
  493. struct rx_attention rx_attn;
  494. };
  495. struct rx_mpdu_start_tlv {
  496. uint32_t tag;
  497. struct rx_mpdu_start rx_mpdu_start;
  498. };
  499. struct rx_msdu_start_tlv {
  500. uint32_t tag;
  501. struct rx_msdu_start rx_msdu_start;
  502. };
  503. struct rx_msdu_end_tlv {
  504. uint32_t tag;
  505. struct rx_msdu_end rx_msdu_end;
  506. };
  507. struct rx_mpdu_end_tlv {
  508. uint32_t tag;
  509. struct rx_mpdu_end rx_mpdu_end;
  510. };
  511. struct rx_pkt_hdr_tlv {
  512. uint32_t tag; /* 4 B */
  513. uint32_t phy_ppdu_id; /* 4 B */
  514. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  515. };
  516. #define RXDMA_OPTIMIZATION
  517. #ifdef RXDMA_OPTIMIZATION
  518. /*
  519. * The RX_PADDING_BYTES is required so that the TLV's don't
  520. * spread across the 128 byte boundary
  521. * RXDMA optimization requires:
  522. * 1) MSDU_END & ATTENTION TLV's follow in that order
  523. * 2) TLV's don't span across 128 byte lines
  524. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  525. */
  526. #if defined(WCSS_VERSION) && \
  527. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  528. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  529. #define RX_PADDING0_BYTES 4
  530. #endif
  531. #define RX_PADDING1_BYTES 16
  532. struct rx_pkt_tlvs {
  533. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  534. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  535. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  536. #if defined(WCSS_VERSION) && \
  537. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  538. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  539. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  540. #endif
  541. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  542. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  543. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  544. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  545. };
  546. #else /* RXDMA_OPTIMIZATION */
  547. struct rx_pkt_tlvs {
  548. struct rx_attention_tlv attn_tlv;
  549. struct rx_mpdu_start_tlv mpdu_start_tlv;
  550. struct rx_msdu_start_tlv msdu_start_tlv;
  551. struct rx_msdu_end_tlv msdu_end_tlv;
  552. struct rx_mpdu_end_tlv mpdu_end_tlv;
  553. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  554. };
  555. #endif /* RXDMA_OPTIMIZATION */
  556. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  557. static inline uint8_t
  558. *hal_rx_pkt_hdr_get(uint8_t *buf)
  559. {
  560. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  561. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  562. }
  563. static inline uint8_t
  564. *hal_rx_padding0_get(uint8_t *buf)
  565. {
  566. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  567. return pkt_tlvs->rx_padding0;
  568. }
  569. /*
  570. * @ hal_rx_encryption_info_valid: Returns encryption type.
  571. *
  572. * @ buf: rx_tlv_hdr of the received packet
  573. * @ Return: encryption type
  574. */
  575. static inline uint32_t
  576. hal_rx_encryption_info_valid(uint8_t *buf)
  577. {
  578. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  579. struct rx_mpdu_start *mpdu_start =
  580. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  581. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  582. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  583. return encryption_info;
  584. }
  585. /*
  586. * @ hal_rx_print_pn: Prints the PN of rx packet.
  587. *
  588. * @ buf: rx_tlv_hdr of the received packet
  589. * @ Return: void
  590. */
  591. static inline void
  592. hal_rx_print_pn(uint8_t *buf)
  593. {
  594. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  595. struct rx_mpdu_start *mpdu_start =
  596. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  597. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  598. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  599. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  600. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  601. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  602. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  603. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x \n",
  604. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  605. }
  606. /*
  607. * Get msdu_done bit from the RX_ATTENTION TLV
  608. */
  609. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  610. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  611. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  612. RX_ATTENTION_2_MSDU_DONE_MASK, \
  613. RX_ATTENTION_2_MSDU_DONE_LSB))
  614. static inline uint32_t
  615. hal_rx_attn_msdu_done_get(uint8_t *buf)
  616. {
  617. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  618. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  619. uint32_t msdu_done;
  620. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  621. return msdu_done;
  622. }
  623. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  624. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  625. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  626. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  627. RX_ATTENTION_1_FIRST_MPDU_LSB))
  628. /*
  629. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  630. * @buf: pointer to rx_pkt_tlvs
  631. *
  632. * reutm: uint32_t(first_msdu)
  633. */
  634. static inline uint32_t
  635. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  636. {
  637. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  638. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  639. uint32_t first_mpdu;
  640. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  641. return first_mpdu;
  642. }
  643. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  644. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  645. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  646. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  647. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  648. /*
  649. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  650. * from rx attention
  651. * @buf: pointer to rx_pkt_tlvs
  652. *
  653. * Return: tcp_udp_cksum_fail
  654. */
  655. static inline bool
  656. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  660. bool tcp_udp_cksum_fail;
  661. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  662. return tcp_udp_cksum_fail;
  663. }
  664. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  665. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  666. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  667. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  668. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  669. /*
  670. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  671. * from rx attention
  672. * @buf: pointer to rx_pkt_tlvs
  673. *
  674. * Return: ip_cksum_fail
  675. */
  676. static inline bool
  677. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  678. {
  679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  680. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  681. bool ip_cksum_fail;
  682. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  683. return ip_cksum_fail;
  684. }
  685. /*
  686. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  687. */
  688. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  689. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  690. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  691. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  692. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  693. static inline uint32_t
  694. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  695. {
  696. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  697. struct rx_mpdu_start *mpdu_start =
  698. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  699. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  700. uint32_t peer_meta_data;
  701. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  702. return peer_meta_data;
  703. }
  704. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  705. ((*(((uint32_t *)_rx_mpdu_info) + \
  706. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  707. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  708. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  709. /*
  710. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  711. *
  712. * @ buf: rx_tlv_hdr of the received packet
  713. * @ peer_mdata: peer meta data to be set.
  714. * @ Return: void
  715. */
  716. static inline void
  717. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  718. {
  719. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  720. struct rx_mpdu_start *mpdu_start =
  721. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  722. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  723. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  724. }
  725. #if defined(WCSS_VERSION) && \
  726. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  727. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  728. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  729. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  730. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  731. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  732. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  733. #else
  734. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  735. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  736. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  737. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  738. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  739. #endif
  740. /**
  741. * LRO information needed from the TLVs
  742. */
  743. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  744. (_HAL_MS( \
  745. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  746. msdu_end_tlv.rx_msdu_end), \
  747. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  748. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  749. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  750. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  751. (_HAL_MS( \
  752. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  753. msdu_end_tlv.rx_msdu_end), \
  754. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  755. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  756. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  757. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  758. (_HAL_MS( \
  759. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  760. msdu_end_tlv.rx_msdu_end), \
  761. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  762. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  763. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  764. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  765. (_HAL_MS( \
  766. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  767. msdu_end_tlv.rx_msdu_end), \
  768. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  769. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  770. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  771. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  772. (_HAL_MS( \
  773. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  774. msdu_end_tlv.rx_msdu_end), \
  775. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  776. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  777. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  778. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  779. (_HAL_MS( \
  780. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  781. msdu_start_tlv.rx_msdu_start), \
  782. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  783. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  784. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  785. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  786. (_HAL_MS( \
  787. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  788. msdu_start_tlv.rx_msdu_start), \
  789. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  790. RX_MSDU_START_2_TCP_PROTO_MASK, \
  791. RX_MSDU_START_2_TCP_PROTO_LSB))
  792. #define HAL_RX_TLV_GET_IPV6(buf) \
  793. (_HAL_MS( \
  794. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  795. msdu_start_tlv.rx_msdu_start), \
  796. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  797. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  798. RX_MSDU_START_2_IPV6_PROTO_LSB))
  799. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  800. (_HAL_MS( \
  801. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  802. msdu_start_tlv.rx_msdu_start), \
  803. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  804. RX_MSDU_START_1_L3_OFFSET_MASK, \
  805. RX_MSDU_START_1_L3_OFFSET_LSB))
  806. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  807. (_HAL_MS( \
  808. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  809. msdu_start_tlv.rx_msdu_start), \
  810. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  811. RX_MSDU_START_1_L4_OFFSET_MASK, \
  812. RX_MSDU_START_1_L4_OFFSET_LSB))
  813. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  814. (_HAL_MS( \
  815. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  816. msdu_start_tlv.rx_msdu_start), \
  817. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  818. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  819. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  820. /**
  821. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  822. * l3_header padding from rx_msdu_end TLV
  823. *
  824. * @ buf: pointer to the start of RX PKT TLV headers
  825. * Return: number of l3 header padding bytes
  826. */
  827. static inline uint32_t
  828. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  829. {
  830. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  831. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  832. uint32_t l3_header_padding;
  833. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  834. return l3_header_padding;
  835. }
  836. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  837. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  838. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  839. RX_MSDU_END_13_SA_IDX_MASK, \
  840. RX_MSDU_END_13_SA_IDX_LSB))
  841. /**
  842. * hal_rx_msdu_end_sa_idx_get(): API to get the
  843. * sa_idx from rx_msdu_end TLV
  844. *
  845. * @ buf: pointer to the start of RX PKT TLV headers
  846. * Return: sa_idx (SA AST index)
  847. */
  848. static inline uint16_t
  849. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  850. {
  851. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  852. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  853. uint16_t sa_idx;
  854. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  855. return sa_idx;
  856. }
  857. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  858. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  859. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  860. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  861. RX_MSDU_END_5_SA_IS_VALID_LSB))
  862. /**
  863. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  864. * sa_is_valid bit from rx_msdu_end TLV
  865. *
  866. * @ buf: pointer to the start of RX PKT TLV headers
  867. * Return: sa_is_valid bit
  868. */
  869. static inline uint8_t
  870. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  871. {
  872. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  873. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  874. uint8_t sa_is_valid;
  875. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  876. return sa_is_valid;
  877. }
  878. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  879. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  880. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  881. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  882. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  883. /**
  884. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  885. * sa_sw_peer_id from rx_msdu_end TLV
  886. *
  887. * @ buf: pointer to the start of RX PKT TLV headers
  888. * Return: sa_sw_peer_id index
  889. */
  890. static inline uint32_t
  891. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  892. {
  893. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  894. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  895. uint32_t sa_sw_peer_id;
  896. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  897. return sa_sw_peer_id;
  898. }
  899. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  900. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  901. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  902. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  903. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  904. /**
  905. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  906. * from rx_msdu_start TLV
  907. *
  908. * @ buf: pointer to the start of RX PKT TLV headers
  909. * Return: msdu length
  910. */
  911. static inline uint32_t
  912. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  913. {
  914. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  915. struct rx_msdu_start *msdu_start =
  916. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  917. uint32_t msdu_len;
  918. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  919. return msdu_len;
  920. }
  921. /**
  922. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  923. * from rx_msdu_start TLV
  924. *
  925. * @buf: pointer to the start of RX PKT TLV headers
  926. * @len: msdu length
  927. *
  928. * Return: none
  929. */
  930. static inline void
  931. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  932. {
  933. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  934. struct rx_msdu_start *msdu_start =
  935. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  936. void *wrd1;
  937. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  938. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  939. *(uint32_t *)wrd1 |= len;
  940. }
  941. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  942. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  943. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  944. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  945. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  946. /*
  947. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  948. * Interval from rx_msdu_start
  949. *
  950. * @buf: pointer to the start of RX PKT TLV header
  951. * Return: uint32_t(bw)
  952. */
  953. static inline uint32_t
  954. hal_rx_msdu_start_bw_get(uint8_t *buf)
  955. {
  956. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  957. struct rx_msdu_start *msdu_start =
  958. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  959. uint32_t bw;
  960. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  961. return bw;
  962. }
  963. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  964. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  965. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  966. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  967. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  968. /*
  969. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  970. * Interval from rx_msdu_start
  971. *
  972. * @buf: pointer to the start of RX PKT TLV header
  973. * Return: uint32_t(reception_type)
  974. */
  975. static inline uint32_t
  976. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  977. {
  978. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  979. struct rx_msdu_start *msdu_start =
  980. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  981. uint32_t reception_type;
  982. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  983. return reception_type;
  984. }
  985. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  986. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  987. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  988. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  989. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  990. /**
  991. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  992. * from rx_msdu_start TLV
  993. *
  994. * @ buf: pointer to the start of RX PKT TLV headers
  995. * Return: toeplitz hash
  996. */
  997. static inline uint32_t
  998. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  999. {
  1000. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1001. struct rx_msdu_start *msdu_start =
  1002. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1003. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1004. }
  1005. /*
  1006. * Get qos_control_valid from RX_MPDU_START
  1007. */
  1008. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1009. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1010. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1011. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1012. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1013. static inline uint32_t
  1014. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1015. {
  1016. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1017. struct rx_mpdu_start *mpdu_start =
  1018. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1019. uint32_t qos_control_valid;
  1020. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1021. &(mpdu_start->rx_mpdu_info_details));
  1022. return qos_control_valid;
  1023. }
  1024. /*
  1025. * Get tid from RX_MPDU_START
  1026. */
  1027. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  1028. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1029. RX_MPDU_INFO_3_TID_OFFSET)), \
  1030. RX_MPDU_INFO_3_TID_MASK, \
  1031. RX_MPDU_INFO_3_TID_LSB))
  1032. static inline uint32_t
  1033. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  1034. {
  1035. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1036. struct rx_mpdu_start *mpdu_start =
  1037. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1038. uint32_t tid;
  1039. tid = HAL_RX_MPDU_INFO_TID_GET(
  1040. &(mpdu_start->rx_mpdu_info_details));
  1041. return tid;
  1042. }
  1043. /*
  1044. * Get SW peer id from RX_MPDU_START
  1045. */
  1046. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1047. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1048. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1049. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1050. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1051. static inline uint32_t
  1052. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1053. {
  1054. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1055. struct rx_mpdu_start *mpdu_start =
  1056. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1057. uint32_t sw_peer_id;
  1058. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1059. &(mpdu_start->rx_mpdu_info_details));
  1060. return sw_peer_id;
  1061. }
  1062. #if defined(WCSS_VERSION) && \
  1063. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1064. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1065. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1066. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1067. RX_MSDU_START_5_SGI_OFFSET)), \
  1068. RX_MSDU_START_5_SGI_MASK, \
  1069. RX_MSDU_START_5_SGI_LSB))
  1070. #else
  1071. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1072. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1073. RX_MSDU_START_6_SGI_OFFSET)), \
  1074. RX_MSDU_START_6_SGI_MASK, \
  1075. RX_MSDU_START_6_SGI_LSB))
  1076. #endif
  1077. /**
  1078. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1079. * Interval from rx_msdu_start TLV
  1080. *
  1081. * @buf: pointer to the start of RX PKT TLV headers
  1082. * Return: uint32_t(sgi)
  1083. */
  1084. static inline uint32_t
  1085. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1086. {
  1087. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1088. struct rx_msdu_start *msdu_start =
  1089. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1090. uint32_t sgi;
  1091. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1092. return sgi;
  1093. }
  1094. #if defined(WCSS_VERSION) && \
  1095. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1096. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1097. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1098. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1099. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1100. RX_MSDU_START_5_RATE_MCS_MASK, \
  1101. RX_MSDU_START_5_RATE_MCS_LSB))
  1102. #else
  1103. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1104. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1105. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  1106. RX_MSDU_START_6_RATE_MCS_MASK, \
  1107. RX_MSDU_START_6_RATE_MCS_LSB))
  1108. #endif
  1109. /**
  1110. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1111. * from rx_msdu_start TLV
  1112. *
  1113. * @buf: pointer to the start of RX PKT TLV headers
  1114. * Return: uint32_t(rate_mcs)
  1115. */
  1116. static inline uint32_t
  1117. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1118. {
  1119. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1120. struct rx_msdu_start *msdu_start =
  1121. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1122. uint32_t rate_mcs;
  1123. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1124. return rate_mcs;
  1125. }
  1126. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1127. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1128. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1129. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1130. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1131. /*
  1132. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1133. * packet from rx_attention
  1134. *
  1135. * @buf: pointer to the start of RX PKT TLV header
  1136. * Return: uint32_t(decryt status)
  1137. */
  1138. static inline uint32_t
  1139. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1140. {
  1141. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1142. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1143. uint32_t is_decrypt = 0;
  1144. uint32_t decrypt_status;
  1145. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1146. if (!decrypt_status)
  1147. is_decrypt = 1;
  1148. return is_decrypt;
  1149. }
  1150. /*
  1151. * Get key index from RX_MSDU_END
  1152. */
  1153. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1154. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1155. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1156. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1157. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1158. /*
  1159. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1160. * from rx_msdu_end
  1161. *
  1162. * @buf: pointer to the start of RX PKT TLV header
  1163. * Return: uint32_t(key id)
  1164. */
  1165. static inline uint32_t
  1166. hal_rx_msdu_get_keyid(uint8_t *buf)
  1167. {
  1168. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1169. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1170. uint32_t keyid_octet;
  1171. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1172. return keyid_octet & 0x3;
  1173. }
  1174. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1175. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1176. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1177. RX_MSDU_START_5_USER_RSSI_MASK, \
  1178. RX_MSDU_START_5_USER_RSSI_LSB))
  1179. /*
  1180. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1181. * from rx_msdu_start
  1182. *
  1183. * @buf: pointer to the start of RX PKT TLV header
  1184. * Return: uint32_t(rssi)
  1185. */
  1186. static inline uint32_t
  1187. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1188. {
  1189. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1190. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1191. uint32_t rssi;
  1192. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1193. return rssi;
  1194. }
  1195. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1196. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1197. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1198. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1199. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1200. /*
  1201. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1202. * from rx_msdu_start
  1203. *
  1204. * @buf: pointer to the start of RX PKT TLV header
  1205. * Return: uint32_t(frequency)
  1206. */
  1207. static inline uint32_t
  1208. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1209. {
  1210. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1211. struct rx_msdu_start *msdu_start =
  1212. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1213. uint32_t freq;
  1214. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1215. return freq;
  1216. }
  1217. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1218. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1219. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1220. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1221. RX_MSDU_START_5_PKT_TYPE_LSB))
  1222. /*
  1223. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1224. * from rx_msdu_start
  1225. *
  1226. * @buf: pointer to the start of RX PKT TLV header
  1227. * Return: uint32_t(pkt type)
  1228. */
  1229. static inline uint32_t
  1230. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1231. {
  1232. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1233. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1234. uint32_t pkt_type;
  1235. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1236. return pkt_type;
  1237. }
  1238. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  1239. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1240. RX_MSDU_START_5_NSS_OFFSET)), \
  1241. RX_MSDU_START_5_NSS_MASK, \
  1242. RX_MSDU_START_5_NSS_LSB))
  1243. /*
  1244. * hal_rx_msdu_start_nss_get(): API to get the NSS
  1245. * Interval from rx_msdu_start
  1246. *
  1247. * @buf: pointer to the start of RX PKT TLV header
  1248. * Return: uint32_t(nss)
  1249. */
  1250. #if !defined(QCA_WIFI_QCA6290_11AX)
  1251. static inline uint32_t
  1252. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1253. {
  1254. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1255. struct rx_msdu_start *msdu_start =
  1256. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1257. uint32_t nss;
  1258. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  1259. return nss;
  1260. }
  1261. #else
  1262. static inline uint32_t
  1263. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1264. {
  1265. return 0;
  1266. }
  1267. #endif
  1268. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1269. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1270. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1271. RX_MPDU_INFO_2_TO_DS_MASK, \
  1272. RX_MPDU_INFO_2_TO_DS_LSB))
  1273. /*
  1274. * hal_rx_mpdu_get_tods(): API to get the tods info
  1275. * from rx_mpdu_start
  1276. *
  1277. * @buf: pointer to the start of RX PKT TLV header
  1278. * Return: uint32_t(to_ds)
  1279. */
  1280. static inline uint32_t
  1281. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1282. {
  1283. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1284. struct rx_mpdu_start *mpdu_start =
  1285. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1286. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1287. uint32_t to_ds;
  1288. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1289. return to_ds;
  1290. }
  1291. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1292. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1293. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1294. RX_MPDU_INFO_2_FR_DS_MASK, \
  1295. RX_MPDU_INFO_2_FR_DS_LSB))
  1296. /*
  1297. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1298. * from rx_mpdu_start
  1299. *
  1300. * @buf: pointer to the start of RX PKT TLV header
  1301. * Return: uint32_t(fr_ds)
  1302. */
  1303. static inline uint32_t
  1304. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1305. {
  1306. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1307. struct rx_mpdu_start *mpdu_start =
  1308. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1309. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1310. uint32_t fr_ds;
  1311. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1312. return fr_ds;
  1313. }
  1314. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1315. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1316. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1317. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1318. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1319. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1320. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1321. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1322. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1323. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1324. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1325. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1326. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1327. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1328. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1329. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1330. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1331. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1332. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1333. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1334. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1335. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1336. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1337. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1338. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1339. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1340. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1341. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1342. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1343. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1344. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1345. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1346. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1347. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1348. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1349. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1350. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1351. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1352. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1353. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1354. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1355. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1356. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1357. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1358. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1359. /*
  1360. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1361. *
  1362. * @buf: pointer to the start of RX PKT TLV headera
  1363. * @mac_addr: pointer to mac address
  1364. * Return: sucess/failure
  1365. */
  1366. static inline
  1367. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1368. {
  1369. struct __attribute__((__packed__)) hal_addr1 {
  1370. uint32_t ad1_31_0;
  1371. uint16_t ad1_47_32;
  1372. };
  1373. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1374. struct rx_mpdu_start *mpdu_start =
  1375. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1376. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1377. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1378. uint32_t mac_addr_ad1_valid;
  1379. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1380. if (mac_addr_ad1_valid) {
  1381. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1382. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1383. return QDF_STATUS_SUCCESS;
  1384. }
  1385. return QDF_STATUS_E_FAILURE;
  1386. }
  1387. /*
  1388. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1389. * in the packet
  1390. *
  1391. * @buf: pointer to the start of RX PKT TLV header
  1392. * @mac_addr: pointer to mac address
  1393. * Return: sucess/failure
  1394. */
  1395. static inline
  1396. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1397. {
  1398. struct __attribute__((__packed__)) hal_addr2 {
  1399. uint16_t ad2_15_0;
  1400. uint32_t ad2_47_16;
  1401. };
  1402. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1403. struct rx_mpdu_start *mpdu_start =
  1404. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1405. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1406. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1407. uint32_t mac_addr_ad2_valid;
  1408. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1409. if (mac_addr_ad2_valid) {
  1410. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1411. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1412. return QDF_STATUS_SUCCESS;
  1413. }
  1414. return QDF_STATUS_E_FAILURE;
  1415. }
  1416. /*
  1417. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1418. * in the packet
  1419. *
  1420. * @buf: pointer to the start of RX PKT TLV header
  1421. * @mac_addr: pointer to mac address
  1422. * Return: sucess/failure
  1423. */
  1424. static inline
  1425. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1426. {
  1427. struct __attribute__((__packed__)) hal_addr3 {
  1428. uint16_t ad3_15_0;
  1429. uint32_t ad3_47_16;
  1430. };
  1431. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1432. struct rx_mpdu_start *mpdu_start =
  1433. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1434. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1435. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1436. uint32_t mac_addr_ad3_valid;
  1437. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1438. if (mac_addr_ad3_valid) {
  1439. addr->ad3_15_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1440. addr->ad3_47_16 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1441. return QDF_STATUS_SUCCESS;
  1442. }
  1443. return QDF_STATUS_E_FAILURE;
  1444. }
  1445. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1446. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1447. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1448. RX_MSDU_END_13_DA_IDX_MASK, \
  1449. RX_MSDU_END_13_DA_IDX_LSB))
  1450. /**
  1451. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1452. * from rx_msdu_end TLV
  1453. *
  1454. * @ buf: pointer to the start of RX PKT TLV headers
  1455. * Return: da index
  1456. */
  1457. static inline uint16_t
  1458. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1459. {
  1460. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1461. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1462. uint16_t da_idx;
  1463. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1464. return da_idx;
  1465. }
  1466. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1467. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1468. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1469. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1470. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1471. /**
  1472. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1473. * from rx_msdu_end TLV
  1474. *
  1475. * @ buf: pointer to the start of RX PKT TLV headers
  1476. * Return: da_is_valid
  1477. */
  1478. static inline uint8_t
  1479. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1480. {
  1481. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1482. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1483. uint8_t da_is_valid;
  1484. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1485. return da_is_valid;
  1486. }
  1487. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1488. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1489. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1490. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1491. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1492. /**
  1493. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1494. * from rx_msdu_end TLV
  1495. *
  1496. * @ buf: pointer to the start of RX PKT TLV headers
  1497. * Return: da_is_mcbc
  1498. */
  1499. static inline uint8_t
  1500. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1501. {
  1502. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1503. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1504. uint8_t da_is_mcbc;
  1505. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1506. return da_is_mcbc;
  1507. }
  1508. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1509. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1510. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1511. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1512. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1513. /**
  1514. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1515. * from rx_msdu_end TLV
  1516. *
  1517. * @ buf: pointer to the start of RX PKT TLV headers
  1518. * Return: first_msdu
  1519. */
  1520. static inline uint8_t
  1521. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1522. {
  1523. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1524. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1525. uint8_t first_msdu;
  1526. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1527. return first_msdu;
  1528. }
  1529. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1530. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1531. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1532. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1533. RX_MSDU_END_5_LAST_MSDU_LSB))
  1534. /**
  1535. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1536. * from rx_msdu_end TLV
  1537. *
  1538. * @ buf: pointer to the start of RX PKT TLV headers
  1539. * Return: last_msdu
  1540. */
  1541. static inline uint8_t
  1542. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1543. {
  1544. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1545. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1546. uint8_t last_msdu;
  1547. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1548. return last_msdu;
  1549. }
  1550. /*******************************************************************************
  1551. * RX ERROR APIS
  1552. ******************************************************************************/
  1553. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1554. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1555. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1556. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1557. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1558. /**
  1559. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1560. * from rx_mpdu_end TLV
  1561. *
  1562. * @buf: pointer to the start of RX PKT TLV headers
  1563. * Return: uint32_t(decrypt_err)
  1564. */
  1565. static inline uint32_t
  1566. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1567. {
  1568. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1569. struct rx_mpdu_end *mpdu_end =
  1570. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1571. uint32_t decrypt_err;
  1572. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1573. return decrypt_err;
  1574. }
  1575. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1576. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1577. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1578. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1579. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1580. /**
  1581. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1582. * from rx_mpdu_end TLV
  1583. *
  1584. * @buf: pointer to the start of RX PKT TLV headers
  1585. * Return: uint32_t(mic_err)
  1586. */
  1587. static inline uint32_t
  1588. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1589. {
  1590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1591. struct rx_mpdu_end *mpdu_end =
  1592. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1593. uint32_t mic_err;
  1594. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1595. return mic_err;
  1596. }
  1597. /*******************************************************************************
  1598. * RX REO ERROR APIS
  1599. ******************************************************************************/
  1600. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1601. ((struct rx_msdu_details *) \
  1602. _OFFSET_TO_BYTE_PTR((link_desc),\
  1603. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1604. #define HAL_RX_NUM_MSDU_DESC 6
  1605. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1606. /* TODO: rework the structure */
  1607. struct hal_rx_msdu_list {
  1608. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1609. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1610. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1611. };
  1612. struct hal_buf_info {
  1613. uint64_t paddr;
  1614. uint32_t sw_cookie;
  1615. };
  1616. /* This special cookie value will be used to indicate FW allocated buffers
  1617. * received through RXDMA2SW ring for RXDMA WARs */
  1618. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1619. /**
  1620. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1621. * from the MSDU link descriptor
  1622. *
  1623. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1624. * MSDU link descriptor (struct rx_msdu_link)
  1625. *
  1626. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1627. *
  1628. * @num_msdus: Number of MSDUs in the MPDU
  1629. *
  1630. * Return: void
  1631. */
  1632. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1633. struct hal_rx_msdu_list *msdu_list, uint16_t *num_msdus)
  1634. {
  1635. struct rx_msdu_details *msdu_details;
  1636. struct rx_msdu_desc_info *msdu_desc_info;
  1637. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1638. int i;
  1639. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1640. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1641. "[%s][%d] msdu_link=%pK msdu_details=%pK\n",
  1642. __func__, __LINE__, msdu_link, msdu_details);
  1643. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1644. /* num_msdus received in mpdu descriptor may be incorrect
  1645. * sometimes due to HW issue. Check msdu buffer address also */
  1646. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1647. &msdu_details[i].buffer_addr_info_details) == 0) {
  1648. /* set the last msdu bit in the prev msdu_desc_info */
  1649. msdu_desc_info =
  1650. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i - 1]);
  1651. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1652. break;
  1653. }
  1654. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1655. /* set first MSDU bit or the last MSDU bit */
  1656. if (!i)
  1657. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1658. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1659. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1660. msdu_list->msdu_info[i].msdu_flags =
  1661. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1662. msdu_list->msdu_info[i].msdu_len =
  1663. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1664. msdu_list->sw_cookie[i] =
  1665. HAL_RX_BUF_COOKIE_GET(
  1666. &msdu_details[i].buffer_addr_info_details);
  1667. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1668. &msdu_details[i].buffer_addr_info_details);
  1669. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1670. "[%s][%d] i=%d sw_cookie=%d\n",
  1671. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1672. }
  1673. *num_msdus = i;
  1674. }
  1675. /**
  1676. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1677. * cookie from the REO destination ring element
  1678. *
  1679. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1680. * the current descriptor
  1681. * @ buf_info: structure to return the buffer information
  1682. * Return: void
  1683. */
  1684. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1685. struct hal_buf_info *buf_info)
  1686. {
  1687. struct reo_destination_ring *reo_ring =
  1688. (struct reo_destination_ring *)rx_desc;
  1689. buf_info->paddr =
  1690. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1691. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1692. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1693. }
  1694. /**
  1695. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1696. *
  1697. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1698. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1699. * descriptor
  1700. */
  1701. enum hal_rx_reo_buf_type {
  1702. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1703. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1704. };
  1705. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1706. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1707. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1708. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1709. /**
  1710. * enum hal_reo_error_code: Error code describing the type of error detected
  1711. *
  1712. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1713. * REO_ENTRANCE ring is set to 0
  1714. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1715. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1716. * having been setup
  1717. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1718. * Retry bit set: duplicate frame
  1719. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1720. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1721. * received with 2K jump in SN
  1722. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1723. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1724. * with SN falling within the OOR window
  1725. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1726. * OOR window
  1727. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1728. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1729. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1730. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1731. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1732. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1733. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1734. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1735. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1736. * in the process of making updates to this descriptor
  1737. */
  1738. enum hal_reo_error_code {
  1739. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1740. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1741. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1742. HAL_REO_ERR_NON_BA_DUPLICATE,
  1743. HAL_REO_ERR_BA_DUPLICATE,
  1744. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1745. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1746. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1747. HAL_REO_ERR_BAR_FRAME_OOR,
  1748. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1749. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1750. HAL_REO_ERR_PN_CHECK_FAILED,
  1751. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1752. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1753. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1754. HAL_REO_ERR_MAX
  1755. };
  1756. /**
  1757. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1758. *
  1759. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1760. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1761. * overflow
  1762. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1763. * incomplete
  1764. * MPDU from the PHY
  1765. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1766. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1767. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1768. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1769. * encrypted but wasn’t
  1770. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1771. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1772. * the max allowed
  1773. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1774. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1775. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1776. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1777. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1778. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1779. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1780. */
  1781. enum hal_rxdma_error_code {
  1782. HAL_RXDMA_ERR_OVERFLOW = 0,
  1783. HAL_RXDMA_ERR_MPDU_LENGTH,
  1784. HAL_RXDMA_ERR_FCS,
  1785. HAL_RXDMA_ERR_DECRYPT,
  1786. HAL_RXDMA_ERR_TKIP_MIC,
  1787. HAL_RXDMA_ERR_UNENCRYPTED,
  1788. HAL_RXDMA_ERR_MSDU_LEN,
  1789. HAL_RXDMA_ERR_MSDU_LIMIT,
  1790. HAL_RXDMA_ERR_WIFI_PARSE,
  1791. HAL_RXDMA_ERR_AMSDU_PARSE,
  1792. HAL_RXDMA_ERR_SA_TIMEOUT,
  1793. HAL_RXDMA_ERR_DA_TIMEOUT,
  1794. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1795. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1796. HAL_RXDMA_ERR_WAR = 31,
  1797. HAL_RXDMA_ERR_MAX
  1798. };
  1799. /**
  1800. * HW BM action settings in WBM release ring
  1801. */
  1802. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1803. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1804. /**
  1805. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1806. * release of this buffer or descriptor
  1807. *
  1808. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1809. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1810. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1811. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1812. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1813. */
  1814. enum hal_rx_wbm_error_source {
  1815. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1816. HAL_RX_WBM_ERR_SRC_RXDMA,
  1817. HAL_RX_WBM_ERR_SRC_REO,
  1818. HAL_RX_WBM_ERR_SRC_FW,
  1819. HAL_RX_WBM_ERR_SRC_SW,
  1820. };
  1821. /**
  1822. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1823. * released
  1824. *
  1825. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1826. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1827. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1828. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1829. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1830. */
  1831. enum hal_rx_wbm_buf_type {
  1832. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1833. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1834. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1835. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1836. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1837. };
  1838. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1839. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1840. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1841. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1842. /**
  1843. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1844. * PN check failure
  1845. *
  1846. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1847. *
  1848. * Return: true: error caused by PN check, false: other error
  1849. */
  1850. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1851. {
  1852. struct reo_destination_ring *reo_desc =
  1853. (struct reo_destination_ring *)rx_desc;
  1854. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1855. HAL_REO_ERR_PN_CHECK_FAILED) |
  1856. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1857. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1858. true : false;
  1859. }
  1860. /**
  1861. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1862. * the sequence number
  1863. *
  1864. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1865. *
  1866. * Return: true: error caused by 2K jump, false: other error
  1867. */
  1868. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1869. {
  1870. struct reo_destination_ring *reo_desc =
  1871. (struct reo_destination_ring *)rx_desc;
  1872. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1873. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1874. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1875. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1876. true : false;
  1877. }
  1878. /**
  1879. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1880. *
  1881. * @ soc : HAL version of the SOC pointer
  1882. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1883. * @ buf_addr_info : void pointer to the buffer_addr_info
  1884. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1885. *
  1886. * Return: void
  1887. */
  1888. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1889. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1890. void *src_srng_desc, void *buf_addr_info,
  1891. uint8_t bm_action)
  1892. {
  1893. struct wbm_release_ring *wbm_rel_srng =
  1894. (struct wbm_release_ring *)src_srng_desc;
  1895. /* Structure copy !!! */
  1896. wbm_rel_srng->released_buff_or_desc_addr_info =
  1897. *((struct buffer_addr_info *)buf_addr_info);
  1898. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1899. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1900. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1901. bm_action);
  1902. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1903. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1904. }
  1905. /*
  1906. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1907. * REO entrance ring
  1908. *
  1909. * @ soc: HAL version of the SOC pointer
  1910. * @ pa: Physical address of the MSDU Link Descriptor
  1911. * @ cookie: SW cookie to get to the virtual address
  1912. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1913. * to the error enabled REO queue
  1914. *
  1915. * Return: void
  1916. */
  1917. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1918. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1919. {
  1920. /* TODO */
  1921. }
  1922. /**
  1923. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1924. * BUFFER_ADDR_INFO, give the RX descriptor
  1925. * (Assumption -- BUFFER_ADDR_INFO is the
  1926. * first field in the descriptor structure)
  1927. */
  1928. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1929. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1930. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1931. /**
  1932. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1933. * from the BUFFER_ADDR_INFO structure
  1934. * given a REO destination ring descriptor.
  1935. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1936. *
  1937. * Return: uint8_t (value of the return_buffer_manager)
  1938. */
  1939. static inline
  1940. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1941. {
  1942. /*
  1943. * The following macro takes buf_addr_info as argument,
  1944. * but since buf_addr_info is the first field in ring_desc
  1945. * Hence the following call is OK
  1946. */
  1947. return HAL_RX_BUF_RBM_GET(ring_desc);
  1948. }
  1949. /*******************************************************************************
  1950. * RX WBM ERROR APIS
  1951. ******************************************************************************/
  1952. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1953. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1954. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1955. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1956. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1957. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1958. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1959. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1960. /**
  1961. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1962. * the frame to this release ring
  1963. *
  1964. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1965. * frame to this queue
  1966. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1967. * received routing instructions. No error within REO was detected
  1968. */
  1969. enum hal_rx_wbm_reo_push_reason {
  1970. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1971. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1972. };
  1973. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1974. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1975. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1976. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1977. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1978. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1979. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1980. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1981. /**
  1982. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1983. * this release ring
  1984. *
  1985. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1986. * this frame to this queue
  1987. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1988. * per received routing instructions. No error within RXDMA was detected
  1989. */
  1990. enum hal_rx_wbm_rxdma_push_reason {
  1991. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1992. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1993. };
  1994. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1995. (((*(((uint32_t *) wbm_desc) + \
  1996. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1997. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1998. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1999. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  2000. (((*(((uint32_t *) wbm_desc) + \
  2001. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  2002. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  2003. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  2004. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2005. (((*(((uint32_t *) wbm_desc) + \
  2006. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2007. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2008. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2009. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2010. (((*(((uint32_t *) wbm_desc) + \
  2011. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2012. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2013. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2014. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2015. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2016. wbm_desc)->released_buff_or_desc_addr_info)
  2017. /**
  2018. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2019. * humman readable format.
  2020. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2021. * @ dbg_level: log level.
  2022. *
  2023. * Return: void
  2024. */
  2025. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2026. uint8_t dbg_level)
  2027. {
  2028. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2029. "\n--------------------\n"
  2030. "rx_attention tlv \n"
  2031. "\n--------------------\n"
  2032. "rxpcu_mpdu_filter_in_category : %d\n"
  2033. "sw_frame_group_id : %d\n"
  2034. "reserved_0 : %d\n"
  2035. "phy_ppdu_id : %d\n"
  2036. "first_mpdu : %d\n"
  2037. "reserved_1a : %d\n"
  2038. "mcast_bcast : %d\n"
  2039. "ast_index_not_found : %d\n"
  2040. "ast_index_timeout : %d\n"
  2041. "power_mgmt : %d\n"
  2042. "non_qos : %d\n"
  2043. "null_data : %d\n"
  2044. "mgmt_type : %d\n"
  2045. "ctrl_type : %d\n"
  2046. "more_data : %d\n"
  2047. "eosp : %d\n"
  2048. "a_msdu_error : %d\n"
  2049. "fragment_flag : %d\n"
  2050. "order : %d\n"
  2051. "cce_match : %d\n"
  2052. "overflow_err : %d\n"
  2053. "msdu_length_err : %d\n"
  2054. "tcp_udp_chksum_fail : %d\n"
  2055. "ip_chksum_fail : %d\n"
  2056. "sa_idx_invalid : %d\n"
  2057. "da_idx_invalid : %d\n"
  2058. "reserved_1b : %d\n"
  2059. "rx_in_tx_decrypt_byp : %d\n"
  2060. "encrypt_required : %d\n"
  2061. "directed : %d\n"
  2062. "buffer_fragment : %d\n"
  2063. "mpdu_length_err : %d\n"
  2064. "tkip_mic_err : %d\n"
  2065. "decrypt_err : %d\n"
  2066. "unencrypted_frame_err : %d\n"
  2067. "fcs_err : %d\n"
  2068. "flow_idx_timeout : %d\n"
  2069. "flow_idx_invalid : %d\n"
  2070. "wifi_parser_error : %d\n"
  2071. "amsdu_parser_error : %d\n"
  2072. "sa_idx_timeout : %d\n"
  2073. "da_idx_timeout : %d\n"
  2074. "msdu_limit_error : %d\n"
  2075. "da_is_valid : %d\n"
  2076. "da_is_mcbc : %d\n"
  2077. "sa_is_valid : %d\n"
  2078. "decrypt_status_code : %d\n"
  2079. "rx_bitmap_not_updated : %d\n"
  2080. "reserved_2 : %d\n"
  2081. "msdu_done : %d\n",
  2082. rx_attn->rxpcu_mpdu_filter_in_category,
  2083. rx_attn->sw_frame_group_id,
  2084. rx_attn->reserved_0,
  2085. rx_attn->phy_ppdu_id,
  2086. rx_attn->first_mpdu,
  2087. rx_attn->reserved_1a,
  2088. rx_attn->mcast_bcast,
  2089. rx_attn->ast_index_not_found,
  2090. rx_attn->ast_index_timeout,
  2091. rx_attn->power_mgmt,
  2092. rx_attn->non_qos,
  2093. rx_attn->null_data,
  2094. rx_attn->mgmt_type,
  2095. rx_attn->ctrl_type,
  2096. rx_attn->more_data,
  2097. rx_attn->eosp,
  2098. rx_attn->a_msdu_error,
  2099. rx_attn->fragment_flag,
  2100. rx_attn->order,
  2101. rx_attn->cce_match,
  2102. rx_attn->overflow_err,
  2103. rx_attn->msdu_length_err,
  2104. rx_attn->tcp_udp_chksum_fail,
  2105. rx_attn->ip_chksum_fail,
  2106. rx_attn->sa_idx_invalid,
  2107. rx_attn->da_idx_invalid,
  2108. rx_attn->reserved_1b,
  2109. rx_attn->rx_in_tx_decrypt_byp,
  2110. rx_attn->encrypt_required,
  2111. rx_attn->directed,
  2112. rx_attn->buffer_fragment,
  2113. rx_attn->mpdu_length_err,
  2114. rx_attn->tkip_mic_err,
  2115. rx_attn->decrypt_err,
  2116. rx_attn->unencrypted_frame_err,
  2117. rx_attn->fcs_err,
  2118. rx_attn->flow_idx_timeout,
  2119. rx_attn->flow_idx_invalid,
  2120. rx_attn->wifi_parser_error,
  2121. rx_attn->amsdu_parser_error,
  2122. rx_attn->sa_idx_timeout,
  2123. rx_attn->da_idx_timeout,
  2124. rx_attn->msdu_limit_error,
  2125. rx_attn->da_is_valid,
  2126. rx_attn->da_is_mcbc,
  2127. rx_attn->sa_is_valid,
  2128. rx_attn->decrypt_status_code,
  2129. rx_attn->rx_bitmap_not_updated,
  2130. rx_attn->reserved_2,
  2131. rx_attn->msdu_done);
  2132. }
  2133. /**
  2134. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  2135. * human readable format.
  2136. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  2137. * @ dbg_level: log level.
  2138. *
  2139. * Return: void
  2140. */
  2141. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2142. uint8_t dbg_level)
  2143. {
  2144. struct rx_mpdu_info *mpdu_info =
  2145. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  2146. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2147. "\n--------------------\n"
  2148. "rx_mpdu_start tlv \n"
  2149. "--------------------\n"
  2150. "rxpcu_mpdu_filter_in_category: %d\n"
  2151. "sw_frame_group_id: %d\n"
  2152. "ndp_frame: %d\n"
  2153. "phy_err: %d\n"
  2154. "phy_err_during_mpdu_header: %d\n"
  2155. "protocol_version_err: %d\n"
  2156. "ast_based_lookup_valid: %d\n"
  2157. "phy_ppdu_id: %d\n"
  2158. "ast_index: %d\n"
  2159. "sw_peer_id: %d\n"
  2160. "mpdu_frame_control_valid: %d\n"
  2161. "mpdu_duration_valid: %d\n"
  2162. "mac_addr_ad1_valid: %d\n"
  2163. "mac_addr_ad2_valid: %d\n"
  2164. "mac_addr_ad3_valid: %d\n"
  2165. "mac_addr_ad4_valid: %d\n"
  2166. "mpdu_sequence_control_valid: %d\n"
  2167. "mpdu_qos_control_valid: %d\n"
  2168. "mpdu_ht_control_valid: %d\n"
  2169. "frame_encryption_info_valid: %d\n"
  2170. "fr_ds: %d\n"
  2171. "to_ds: %d\n"
  2172. "encrypted: %d\n"
  2173. "mpdu_retry: %d\n"
  2174. "mpdu_sequence_number: %d\n"
  2175. "epd_en: %d\n"
  2176. "all_frames_shall_be_encrypted: %d\n"
  2177. "encrypt_type: %d\n"
  2178. "mesh_sta: %d\n"
  2179. "bssid_hit: %d\n"
  2180. "bssid_number: %d\n"
  2181. "tid: %d\n"
  2182. "pn_31_0: %d\n"
  2183. "pn_63_32: %d\n"
  2184. "pn_95_64: %d\n"
  2185. "pn_127_96: %d\n"
  2186. "peer_meta_data: %d\n"
  2187. "rxpt_classify_info.reo_destination_indication: %d\n"
  2188. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  2189. "rx_reo_queue_desc_addr_31_0: %d\n"
  2190. "rx_reo_queue_desc_addr_39_32: %d\n"
  2191. "receive_queue_number: %d\n"
  2192. "pre_delim_err_warning: %d\n"
  2193. "first_delim_err: %d\n"
  2194. "key_id_octet: %d\n"
  2195. "new_peer_entry: %d\n"
  2196. "decrypt_needed: %d\n"
  2197. "decap_type: %d\n"
  2198. "rx_insert_vlan_c_tag_padding: %d\n"
  2199. "rx_insert_vlan_s_tag_padding: %d\n"
  2200. "strip_vlan_c_tag_decap: %d\n"
  2201. "strip_vlan_s_tag_decap: %d\n"
  2202. "pre_delim_count: %d\n"
  2203. "ampdu_flag: %d\n"
  2204. "bar_frame: %d\n"
  2205. "mpdu_length: %d\n"
  2206. "first_mpdu: %d\n"
  2207. "mcast_bcast: %d\n"
  2208. "ast_index_not_found: %d\n"
  2209. "ast_index_timeout: %d\n"
  2210. "power_mgmt: %d\n"
  2211. "non_qos: %d\n"
  2212. "null_data: %d\n"
  2213. "mgmt_type: %d\n"
  2214. "ctrl_type: %d\n"
  2215. "more_data: %d\n"
  2216. "eosp: %d\n"
  2217. "fragment_flag: %d\n"
  2218. "order: %d\n"
  2219. "u_apsd_trigger: %d\n"
  2220. "encrypt_required: %d\n"
  2221. "directed: %d\n"
  2222. "mpdu_frame_control_field: %d\n"
  2223. "mpdu_duration_field: %d\n"
  2224. "mac_addr_ad1_31_0: %d\n"
  2225. "mac_addr_ad1_47_32: %d\n"
  2226. "mac_addr_ad2_15_0: %d\n"
  2227. "mac_addr_ad2_47_16: %d\n"
  2228. "mac_addr_ad3_31_0: %d\n"
  2229. "mac_addr_ad3_47_32: %d\n"
  2230. "mpdu_sequence_control_field: %d\n"
  2231. "mac_addr_ad4_31_0: %d\n"
  2232. "mac_addr_ad4_47_32: %d\n"
  2233. "mpdu_qos_control_field: %d\n"
  2234. "mpdu_ht_control_field: %d\n",
  2235. mpdu_info->rxpcu_mpdu_filter_in_category,
  2236. mpdu_info->sw_frame_group_id,
  2237. mpdu_info->ndp_frame,
  2238. mpdu_info->phy_err,
  2239. mpdu_info->phy_err_during_mpdu_header,
  2240. mpdu_info->protocol_version_err,
  2241. mpdu_info->ast_based_lookup_valid,
  2242. mpdu_info->phy_ppdu_id,
  2243. mpdu_info->ast_index,
  2244. mpdu_info->sw_peer_id,
  2245. mpdu_info->mpdu_frame_control_valid,
  2246. mpdu_info->mpdu_duration_valid,
  2247. mpdu_info->mac_addr_ad1_valid,
  2248. mpdu_info->mac_addr_ad2_valid,
  2249. mpdu_info->mac_addr_ad3_valid,
  2250. mpdu_info->mac_addr_ad4_valid,
  2251. mpdu_info->mpdu_sequence_control_valid,
  2252. mpdu_info->mpdu_qos_control_valid,
  2253. mpdu_info->mpdu_ht_control_valid,
  2254. mpdu_info->frame_encryption_info_valid,
  2255. mpdu_info->fr_ds,
  2256. mpdu_info->to_ds,
  2257. mpdu_info->encrypted,
  2258. mpdu_info->mpdu_retry,
  2259. mpdu_info->mpdu_sequence_number,
  2260. mpdu_info->epd_en,
  2261. mpdu_info->all_frames_shall_be_encrypted,
  2262. mpdu_info->encrypt_type,
  2263. mpdu_info->mesh_sta,
  2264. mpdu_info->bssid_hit,
  2265. mpdu_info->bssid_number,
  2266. mpdu_info->tid,
  2267. mpdu_info->pn_31_0,
  2268. mpdu_info->pn_63_32,
  2269. mpdu_info->pn_95_64,
  2270. mpdu_info->pn_127_96,
  2271. mpdu_info->peer_meta_data,
  2272. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2273. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2274. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2275. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2276. mpdu_info->receive_queue_number,
  2277. mpdu_info->pre_delim_err_warning,
  2278. mpdu_info->first_delim_err,
  2279. mpdu_info->key_id_octet,
  2280. mpdu_info->new_peer_entry,
  2281. mpdu_info->decrypt_needed,
  2282. mpdu_info->decap_type,
  2283. mpdu_info->rx_insert_vlan_c_tag_padding,
  2284. mpdu_info->rx_insert_vlan_s_tag_padding,
  2285. mpdu_info->strip_vlan_c_tag_decap,
  2286. mpdu_info->strip_vlan_s_tag_decap,
  2287. mpdu_info->pre_delim_count,
  2288. mpdu_info->ampdu_flag,
  2289. mpdu_info->bar_frame,
  2290. mpdu_info->mpdu_length,
  2291. mpdu_info->first_mpdu,
  2292. mpdu_info->mcast_bcast,
  2293. mpdu_info->ast_index_not_found,
  2294. mpdu_info->ast_index_timeout,
  2295. mpdu_info->power_mgmt,
  2296. mpdu_info->non_qos,
  2297. mpdu_info->null_data,
  2298. mpdu_info->mgmt_type,
  2299. mpdu_info->ctrl_type,
  2300. mpdu_info->more_data,
  2301. mpdu_info->eosp,
  2302. mpdu_info->fragment_flag,
  2303. mpdu_info->order,
  2304. mpdu_info->u_apsd_trigger,
  2305. mpdu_info->encrypt_required,
  2306. mpdu_info->directed,
  2307. mpdu_info->mpdu_frame_control_field,
  2308. mpdu_info->mpdu_duration_field,
  2309. mpdu_info->mac_addr_ad1_31_0,
  2310. mpdu_info->mac_addr_ad1_47_32,
  2311. mpdu_info->mac_addr_ad2_15_0,
  2312. mpdu_info->mac_addr_ad2_47_16,
  2313. mpdu_info->mac_addr_ad3_31_0,
  2314. mpdu_info->mac_addr_ad3_47_32,
  2315. mpdu_info->mpdu_sequence_control_field,
  2316. mpdu_info->mac_addr_ad4_31_0,
  2317. mpdu_info->mac_addr_ad4_47_32,
  2318. mpdu_info->mpdu_qos_control_field,
  2319. mpdu_info->mpdu_ht_control_field);
  2320. }
  2321. /**
  2322. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2323. * human readable format.
  2324. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2325. * @ dbg_level: log level.
  2326. *
  2327. * Return: void
  2328. */
  2329. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  2330. uint8_t dbg_level)
  2331. {
  2332. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2333. "\n--------------------\n"
  2334. "rx_msdu_start tlv \n"
  2335. "--------------------\n"
  2336. "rxpcu_mpdu_filter_in_category: %d\n"
  2337. "sw_frame_group_id: %d\n"
  2338. "phy_ppdu_id: %d\n"
  2339. "msdu_length: %d\n"
  2340. "ipsec_esp: %d\n"
  2341. "l3_offset: %d\n"
  2342. "ipsec_ah: %d\n"
  2343. "l4_offset: %d\n"
  2344. "msdu_number: %d\n"
  2345. "decap_format: %d\n"
  2346. "ipv4_proto: %d\n"
  2347. "ipv6_proto: %d\n"
  2348. "tcp_proto: %d\n"
  2349. "udp_proto: %d\n"
  2350. "ip_frag: %d\n"
  2351. "tcp_only_ack: %d\n"
  2352. "da_is_bcast_mcast: %d\n"
  2353. "ip4_protocol_ip6_next_header: %d\n"
  2354. "toeplitz_hash_2_or_4: %d\n"
  2355. "flow_id_toeplitz: %d\n"
  2356. "user_rssi: %d\n"
  2357. "pkt_type: %d\n"
  2358. "stbc: %d\n"
  2359. "sgi: %d\n"
  2360. "rate_mcs: %d\n"
  2361. "receive_bandwidth: %d\n"
  2362. "reception_type: %d\n"
  2363. #if !defined(QCA_WIFI_QCA6290_11AX)
  2364. "toeplitz_hash: %d\n"
  2365. "nss: %d\n"
  2366. #endif
  2367. "ppdu_start_timestamp: %d\n"
  2368. "sw_phy_meta_data: %d\n",
  2369. msdu_start->rxpcu_mpdu_filter_in_category,
  2370. msdu_start->sw_frame_group_id,
  2371. msdu_start->phy_ppdu_id,
  2372. msdu_start->msdu_length,
  2373. msdu_start->ipsec_esp,
  2374. msdu_start->l3_offset,
  2375. msdu_start->ipsec_ah,
  2376. msdu_start->l4_offset,
  2377. msdu_start->msdu_number,
  2378. msdu_start->decap_format,
  2379. msdu_start->ipv4_proto,
  2380. msdu_start->ipv6_proto,
  2381. msdu_start->tcp_proto,
  2382. msdu_start->udp_proto,
  2383. msdu_start->ip_frag,
  2384. msdu_start->tcp_only_ack,
  2385. msdu_start->da_is_bcast_mcast,
  2386. msdu_start->ip4_protocol_ip6_next_header,
  2387. msdu_start->toeplitz_hash_2_or_4,
  2388. msdu_start->flow_id_toeplitz,
  2389. msdu_start->user_rssi,
  2390. msdu_start->pkt_type,
  2391. msdu_start->stbc,
  2392. msdu_start->sgi,
  2393. msdu_start->rate_mcs,
  2394. msdu_start->receive_bandwidth,
  2395. msdu_start->reception_type,
  2396. #if !defined(QCA_WIFI_QCA6290_11AX)
  2397. msdu_start->toeplitz_hash,
  2398. msdu_start->nss,
  2399. #endif
  2400. msdu_start->ppdu_start_timestamp,
  2401. msdu_start->sw_phy_meta_data);
  2402. }
  2403. /**
  2404. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2405. * human readable format.
  2406. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2407. * @ dbg_level: log level.
  2408. *
  2409. * Return: void
  2410. */
  2411. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  2412. uint8_t dbg_level)
  2413. {
  2414. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2415. "\n--------------------\n"
  2416. "rx_msdu_end tlv \n"
  2417. "--------------------\n"
  2418. "rxpcu_mpdu_filter_in_category: %d\n"
  2419. "sw_frame_group_id: %d\n"
  2420. "phy_ppdu_id: %d\n"
  2421. "ip_hdr_chksum: %d\n"
  2422. "tcp_udp_chksum: %d\n"
  2423. "key_id_octet: %d\n"
  2424. "cce_super_rule: %d\n"
  2425. "cce_classify_not_done_truncat: %d\n"
  2426. "cce_classify_not_done_cce_dis: %d\n"
  2427. "ext_wapi_pn_63_48: %d\n"
  2428. "ext_wapi_pn_95_64: %d\n"
  2429. "ext_wapi_pn_127_96: %d\n"
  2430. "reported_mpdu_length: %d\n"
  2431. "first_msdu: %d\n"
  2432. "last_msdu: %d\n"
  2433. "sa_idx_timeout: %d\n"
  2434. "da_idx_timeout: %d\n"
  2435. "msdu_limit_error: %d\n"
  2436. "flow_idx_timeout: %d\n"
  2437. "flow_idx_invalid: %d\n"
  2438. "wifi_parser_error: %d\n"
  2439. "amsdu_parser_error: %d\n"
  2440. "sa_is_valid: %d\n"
  2441. "da_is_valid: %d\n"
  2442. "da_is_mcbc: %d\n"
  2443. "l3_header_padding: %d\n"
  2444. "ipv6_options_crc: %d\n"
  2445. "tcp_seq_number: %d\n"
  2446. "tcp_ack_number: %d\n"
  2447. "tcp_flag: %d\n"
  2448. "lro_eligible: %d\n"
  2449. "window_size: %d\n"
  2450. "da_offset: %d\n"
  2451. "sa_offset: %d\n"
  2452. "da_offset_valid: %d\n"
  2453. "sa_offset_valid: %d\n"
  2454. "rule_indication_31_0: %d\n"
  2455. "rule_indication_63_32: %d\n"
  2456. "sa_idx: %d\n"
  2457. "da_idx: %d\n"
  2458. "msdu_drop: %d\n"
  2459. "reo_destination_indication: %d\n"
  2460. "flow_idx: %d\n"
  2461. "fse_metadata: %d\n"
  2462. "cce_metadata: %d\n"
  2463. "sa_sw_peer_id: %d\n",
  2464. msdu_end->rxpcu_mpdu_filter_in_category,
  2465. msdu_end->sw_frame_group_id,
  2466. msdu_end->phy_ppdu_id,
  2467. msdu_end->ip_hdr_chksum,
  2468. msdu_end->tcp_udp_chksum,
  2469. msdu_end->key_id_octet,
  2470. msdu_end->cce_super_rule,
  2471. msdu_end->cce_classify_not_done_truncate,
  2472. msdu_end->cce_classify_not_done_cce_dis,
  2473. msdu_end->ext_wapi_pn_63_48,
  2474. msdu_end->ext_wapi_pn_95_64,
  2475. msdu_end->ext_wapi_pn_127_96,
  2476. msdu_end->reported_mpdu_length,
  2477. msdu_end->first_msdu,
  2478. msdu_end->last_msdu,
  2479. msdu_end->sa_idx_timeout,
  2480. msdu_end->da_idx_timeout,
  2481. msdu_end->msdu_limit_error,
  2482. msdu_end->flow_idx_timeout,
  2483. msdu_end->flow_idx_invalid,
  2484. msdu_end->wifi_parser_error,
  2485. msdu_end->amsdu_parser_error,
  2486. msdu_end->sa_is_valid,
  2487. msdu_end->da_is_valid,
  2488. msdu_end->da_is_mcbc,
  2489. msdu_end->l3_header_padding,
  2490. msdu_end->ipv6_options_crc,
  2491. msdu_end->tcp_seq_number,
  2492. msdu_end->tcp_ack_number,
  2493. msdu_end->tcp_flag,
  2494. msdu_end->lro_eligible,
  2495. msdu_end->window_size,
  2496. msdu_end->da_offset,
  2497. msdu_end->sa_offset,
  2498. msdu_end->da_offset_valid,
  2499. msdu_end->sa_offset_valid,
  2500. msdu_end->rule_indication_31_0,
  2501. msdu_end->rule_indication_63_32,
  2502. msdu_end->sa_idx,
  2503. msdu_end->da_idx,
  2504. msdu_end->msdu_drop,
  2505. msdu_end->reo_destination_indication,
  2506. msdu_end->flow_idx,
  2507. msdu_end->fse_metadata,
  2508. msdu_end->cce_metadata,
  2509. msdu_end->sa_sw_peer_id);
  2510. }
  2511. /**
  2512. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2513. * human readable format.
  2514. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2515. * @ dbg_level: log level.
  2516. *
  2517. * Return: void
  2518. */
  2519. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2520. uint8_t dbg_level)
  2521. {
  2522. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2523. "\n--------------------\n"
  2524. "rx_mpdu_end tlv \n"
  2525. "--------------------\n"
  2526. "rxpcu_mpdu_filter_in_category: %d\n"
  2527. "sw_frame_group_id: %d\n"
  2528. "phy_ppdu_id: %d\n"
  2529. "unsup_ktype_short_frame: %d\n"
  2530. "rx_in_tx_decrypt_byp: %d\n"
  2531. "overflow_err: %d\n"
  2532. "mpdu_length_err: %d\n"
  2533. "tkip_mic_err: %d\n"
  2534. "decrypt_err: %d\n"
  2535. "unencrypted_frame_err: %d\n"
  2536. "pn_fields_contain_valid_info: %d\n"
  2537. "fcs_err: %d\n"
  2538. "msdu_length_err: %d\n"
  2539. "rxdma0_destination_ring: %d\n"
  2540. "rxdma1_destination_ring: %d\n"
  2541. "decrypt_status_code: %d\n"
  2542. "rx_bitmap_not_updated: %d\n",
  2543. mpdu_end->rxpcu_mpdu_filter_in_category,
  2544. mpdu_end->sw_frame_group_id,
  2545. mpdu_end->phy_ppdu_id,
  2546. mpdu_end->unsup_ktype_short_frame,
  2547. mpdu_end->rx_in_tx_decrypt_byp,
  2548. mpdu_end->overflow_err,
  2549. mpdu_end->mpdu_length_err,
  2550. mpdu_end->tkip_mic_err,
  2551. mpdu_end->decrypt_err,
  2552. mpdu_end->unencrypted_frame_err,
  2553. mpdu_end->pn_fields_contain_valid_info,
  2554. mpdu_end->fcs_err,
  2555. mpdu_end->msdu_length_err,
  2556. mpdu_end->rxdma0_destination_ring,
  2557. mpdu_end->rxdma1_destination_ring,
  2558. mpdu_end->decrypt_status_code,
  2559. mpdu_end->rx_bitmap_not_updated);
  2560. }
  2561. /**
  2562. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2563. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2564. * @ dbg_level: log level.
  2565. *
  2566. * Return: void
  2567. */
  2568. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2569. uint8_t dbg_level)
  2570. {
  2571. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2572. "\n---------------\n"
  2573. "rx_pkt_hdr_tlv \n"
  2574. "---------------\n"
  2575. "phy_ppdu_id %d \n",
  2576. pkt_hdr_tlv->phy_ppdu_id);
  2577. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2578. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2579. }
  2580. /**
  2581. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2582. * RX TLVs
  2583. * @ buf: pointer the pkt buffer.
  2584. * @ dbg_level: log level.
  2585. *
  2586. * Return: void
  2587. */
  2588. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2589. {
  2590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2591. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2592. struct rx_mpdu_start *mpdu_start =
  2593. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2594. struct rx_msdu_start *msdu_start =
  2595. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2596. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2597. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2598. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2599. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2600. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2601. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2602. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2603. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2604. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2605. }
  2606. /**
  2607. * hal_srng_ring_id_get: API to retreive ring id from hal ring
  2608. * structure
  2609. * @hal_ring: pointer to hal_srng structure
  2610. *
  2611. * Return: ring_id
  2612. */
  2613. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2614. {
  2615. return ((struct hal_srng *)hal_ring)->ring_id;
  2616. }
  2617. /* Rx MSDU link pointer info */
  2618. struct hal_rx_msdu_link_ptr_info {
  2619. struct rx_msdu_link msdu_link;
  2620. struct hal_buf_info msdu_link_buf_info;
  2621. };
  2622. /**
  2623. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2624. *
  2625. * @nbuf: Pointer to data buffer field
  2626. * Returns: pointer to rx_pkt_tlvs
  2627. */
  2628. static inline
  2629. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2630. {
  2631. return (struct rx_pkt_tlvs *)rx_buf_start;
  2632. }
  2633. /**
  2634. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2635. *
  2636. * @pkt_tlvs: Pointer to pkt_tlvs
  2637. * Returns: pointer to rx_mpdu_info structure
  2638. */
  2639. static inline
  2640. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2641. {
  2642. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2643. }
  2644. /**
  2645. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2646. *
  2647. * @nbuf: Network buffer
  2648. * Returns: rx sequence number
  2649. */
  2650. #define DOT11_SEQ_FRAG_MASK 0x000f
  2651. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2652. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2653. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2654. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2655. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2656. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2657. static inline
  2658. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2659. {
  2660. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2661. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2662. uint16_t seq_number = 0;
  2663. seq_number =
  2664. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2665. /* Skip first 4-bits for fragment number */
  2666. return seq_number;
  2667. }
  2668. /**
  2669. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2670. *
  2671. * @nbuf: Network buffer
  2672. * Returns: rx fragment number
  2673. */
  2674. static inline
  2675. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2676. {
  2677. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2678. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2679. uint8_t frag_number = 0;
  2680. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2681. DOT11_SEQ_FRAG_MASK;
  2682. /* Return first 4 bits as fragment number */
  2683. return frag_number;
  2684. }
  2685. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2686. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2687. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2688. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2689. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2690. /**
  2691. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2692. *
  2693. * @nbuf: Network buffer
  2694. * Returns: rx more fragment bit
  2695. */
  2696. static inline
  2697. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2698. {
  2699. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2700. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2701. uint16_t frame_ctrl = 0;
  2702. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2703. DOT11_FC1_MORE_FRAG_OFFSET;
  2704. /* more fragment bit if at offset bit 4 */
  2705. return frame_ctrl;
  2706. }
  2707. /**
  2708. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2709. *
  2710. * @nbuf: Network buffer
  2711. * Returns: rx more fragment bit
  2712. *
  2713. */
  2714. static inline
  2715. uint8_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2716. {
  2717. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2718. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2719. uint16_t frame_ctrl = 0;
  2720. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2721. return frame_ctrl;
  2722. }
  2723. /*
  2724. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2725. *
  2726. * @nbuf: Network buffer
  2727. * Returns: flag to indicate whether the nbuf has MC/BC address
  2728. */
  2729. static inline
  2730. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2731. {
  2732. uint8 *buf = qdf_nbuf_data(nbuf);
  2733. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2734. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2735. return rx_attn->mcast_bcast;
  2736. }
  2737. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2738. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2739. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2740. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2741. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2742. /*
  2743. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2744. *
  2745. * @nbuf: Network buffer
  2746. * Returns: value of sequence control valid field
  2747. */
  2748. static inline
  2749. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2750. {
  2751. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2752. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2753. uint8_t seq_ctrl_valid = 0;
  2754. seq_ctrl_valid =
  2755. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2756. return seq_ctrl_valid;
  2757. }
  2758. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2759. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2760. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2761. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2762. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2763. /*
  2764. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2765. *
  2766. * @nbuf: Network buffer
  2767. * Returns: value of frame control valid field
  2768. */
  2769. static inline
  2770. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2771. {
  2772. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2773. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2774. uint8_t frm_ctrl_valid = 0;
  2775. frm_ctrl_valid =
  2776. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2777. return frm_ctrl_valid;
  2778. }
  2779. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2780. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2781. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2782. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2783. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2784. /*
  2785. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2786. *
  2787. * @nbuf: Network buffer
  2788. * Returns: value of mpdu 4th address vaild field
  2789. */
  2790. static inline
  2791. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2792. {
  2793. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2794. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2795. bool ad4_valid = 0;
  2796. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2797. return ad4_valid;
  2798. }
  2799. /*
  2800. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2801. *
  2802. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2803. * Returns: None
  2804. */
  2805. static inline
  2806. void hal_rx_clear_mpdu_desc_info(
  2807. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2808. {
  2809. qdf_mem_zero(rx_mpdu_desc_info,
  2810. sizeof(*rx_mpdu_desc_info));
  2811. }
  2812. /*
  2813. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2814. *
  2815. * @msdu_link_ptr: HAL view of msdu link ptr
  2816. * @size: number of msdu link pointers
  2817. * Returns: None
  2818. */
  2819. static inline
  2820. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2821. int size)
  2822. {
  2823. qdf_mem_zero(msdu_link_ptr,
  2824. (sizeof(*msdu_link_ptr) * size));
  2825. }
  2826. /*
  2827. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2828. * @msdu_link_ptr: msdu link pointer
  2829. * @mpdu_desc_info: mpdu descriptor info
  2830. *
  2831. * Build a list of msdus using msdu link pointer. If the
  2832. * number of msdus are more, chain them together
  2833. *
  2834. * Returns: Number of processed msdus
  2835. */
  2836. static inline
  2837. int hal_rx_chain_msdu_links(qdf_nbuf_t msdu,
  2838. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2839. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2840. {
  2841. int j;
  2842. struct rx_msdu_link *msdu_link_ptr =
  2843. &msdu_link_ptr_info->msdu_link;
  2844. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2845. struct rx_msdu_details *msdu_details =
  2846. HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link_ptr);
  2847. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2848. struct rx_msdu_desc_info *msdu_desc_info;
  2849. uint8_t fragno, more_frag;
  2850. uint8_t *rx_desc_info;
  2851. struct hal_rx_msdu_list msdu_list;
  2852. for (j = 0; j < num_msdus; j++) {
  2853. msdu_desc_info =
  2854. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[j]);
  2855. msdu_list.msdu_info[j].msdu_flags =
  2856. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2857. msdu_list.msdu_info[j].msdu_len =
  2858. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2859. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2860. &msdu_details[j].buffer_addr_info_details);
  2861. }
  2862. /* Chain msdu links together */
  2863. if (prev_msdu_link_ptr) {
  2864. /* 31-0 bits of the physical address */
  2865. prev_msdu_link_ptr->
  2866. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2867. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2868. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2869. /* 39-32 bits of the physical address */
  2870. prev_msdu_link_ptr->
  2871. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2872. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2873. >> 32) &&
  2874. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2875. prev_msdu_link_ptr->
  2876. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2877. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2878. }
  2879. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2880. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2881. /* mark first and last MSDUs */
  2882. rx_desc_info = qdf_nbuf_data(msdu);
  2883. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2884. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2885. /* TODO: create skb->fragslist[] */
  2886. if (more_frag == 0) {
  2887. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2888. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2889. } else if (fragno == 1) {
  2890. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2891. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2892. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2893. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2894. }
  2895. num_msdus++;
  2896. /* Number of MSDUs per mpdu descriptor is updated */
  2897. mpdu_desc_info->msdu_count += num_msdus;
  2898. } else {
  2899. num_msdus = 0;
  2900. prev_msdu_link_ptr = msdu_link_ptr;
  2901. }
  2902. return num_msdus;
  2903. }
  2904. /*
  2905. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2906. *
  2907. * @ring_desc: HAL view of ring descriptor
  2908. * @mpdu_des_info: saved mpdu desc info
  2909. * @msdu_link_ptr: saved msdu link ptr
  2910. *
  2911. * API used explicitely for rx defrag to update ring desc with
  2912. * mpdu desc info and msdu link ptr before reinjecting the
  2913. * packet back to REO
  2914. *
  2915. * Returns: None
  2916. */
  2917. static inline
  2918. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2919. void *saved_mpdu_desc_info,
  2920. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2921. {
  2922. struct reo_entrance_ring *reo_ent_ring;
  2923. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2924. struct hal_buf_info buf_info;
  2925. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2926. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2927. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2928. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2929. sizeof(*reo_ring_mpdu_desc_info));
  2930. /*
  2931. * TODO: Check for additional fields that need configuration in
  2932. * reo_ring_mpdu_desc_info
  2933. */
  2934. /* Update msdu_link_ptr in the reo entrance ring */
  2935. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2936. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2937. buf_info.sw_cookie =
  2938. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2939. }
  2940. /*
  2941. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2942. *
  2943. * @msdu_link_desc_va: msdu link descriptor handle
  2944. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2945. *
  2946. * API used to save msdu link information along with physical
  2947. * address. The API also copues the sw cookie.
  2948. *
  2949. * Returns: None
  2950. */
  2951. static inline
  2952. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2953. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2954. struct hal_buf_info *hbi)
  2955. {
  2956. struct rx_msdu_link *msdu_link_ptr =
  2957. (struct rx_msdu_link *)msdu_link_desc_va;
  2958. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2959. sizeof(struct rx_msdu_link));
  2960. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2961. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2962. }
  2963. /*
  2964. * hal_rx_get_desc_len(): Returns rx descriptor length
  2965. *
  2966. * Returns the size of rx_pkt_tlvs which follows the
  2967. * data in the nbuf
  2968. *
  2969. * Returns: Length of rx descriptor
  2970. */
  2971. static inline
  2972. uint16_t hal_rx_get_desc_len(void)
  2973. {
  2974. return sizeof(struct rx_pkt_tlvs);
  2975. }
  2976. /*
  2977. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2978. * reo_entrance_ring descriptor
  2979. *
  2980. * @reo_ent_desc: reo_entrance_ring descriptor
  2981. * Returns: value of rxdma_push_reason
  2982. */
  2983. static inline
  2984. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2985. {
  2986. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2987. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2988. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2989. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2990. }
  2991. /**
  2992. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2993. * reo_entrance_ring descriptor
  2994. * @reo_ent_desc: reo_entrance_ring descriptor
  2995. * Return: value of rxdma_error_code
  2996. */
  2997. static inline
  2998. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2999. {
  3000. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  3001. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  3002. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  3003. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  3004. }
  3005. /**
  3006. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  3007. * save it to hal_wbm_err_desc_info structure passed by caller
  3008. * @wbm_desc: wbm ring descriptor
  3009. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  3010. * Return: void
  3011. */
  3012. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  3013. struct hal_wbm_err_desc_info *wbm_er_info)
  3014. {
  3015. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  3016. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  3017. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  3018. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  3019. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  3020. }
  3021. /**
  3022. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  3023. * the reserved bytes of rx_tlv_hdr
  3024. * @buf: start of rx_tlv_hdr
  3025. * @wbm_er_info: hal_wbm_err_desc_info structure
  3026. * Return: void
  3027. */
  3028. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  3029. struct hal_wbm_err_desc_info *wbm_er_info)
  3030. {
  3031. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3032. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  3033. sizeof(struct hal_wbm_err_desc_info));
  3034. }
  3035. /**
  3036. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  3037. * the reserved bytes of rx_tlv_hdr.
  3038. * @buf: start of rx_tlv_hdr
  3039. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  3040. * Return: void
  3041. */
  3042. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  3043. struct hal_wbm_err_desc_info *wbm_er_info)
  3044. {
  3045. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3046. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  3047. sizeof(struct hal_wbm_err_desc_info));
  3048. }
  3049. #endif /* _HAL_RX_H */