va-macro.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. /* pm runtime auto suspend timer in msecs */
  22. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  23. #define VA_MACRO_MAX_OFFSET 0x1000
  24. #define VA_MACRO_NUM_DECIMATORS 8
  25. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  26. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  32. #define CF_MIN_3DB_4HZ 0x0
  33. #define CF_MIN_3DB_75HZ 0x1
  34. #define CF_MIN_3DB_150HZ 0x2
  35. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  36. #define VA_MACRO_MCLK_FREQ 9600000
  37. #define VA_MACRO_TX_PATH_OFFSET 0x80
  38. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  40. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  41. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  42. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  43. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  44. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  45. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  46. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  47. #define MAX_RETRY_ATTEMPTS 500
  48. #define VA_MACRO_SWR_STRING_LEN 80
  49. #define VA_MACRO_CHILD_DEVICES_MAX 3
  50. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  51. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  52. module_param(va_tx_unmute_delay, int, 0664);
  53. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  54. enum {
  55. VA_MACRO_AIF_INVALID = 0,
  56. VA_MACRO_AIF1_CAP,
  57. VA_MACRO_AIF2_CAP,
  58. VA_MACRO_AIF3_CAP,
  59. VA_MACRO_MAX_DAIS,
  60. };
  61. enum {
  62. VA_MACRO_DEC0,
  63. VA_MACRO_DEC1,
  64. VA_MACRO_DEC2,
  65. VA_MACRO_DEC3,
  66. VA_MACRO_DEC4,
  67. VA_MACRO_DEC5,
  68. VA_MACRO_DEC6,
  69. VA_MACRO_DEC7,
  70. VA_MACRO_DEC_MAX,
  71. };
  72. enum {
  73. VA_MACRO_CLK_DIV_2,
  74. VA_MACRO_CLK_DIV_3,
  75. VA_MACRO_CLK_DIV_4,
  76. VA_MACRO_CLK_DIV_6,
  77. VA_MACRO_CLK_DIV_8,
  78. VA_MACRO_CLK_DIV_16,
  79. };
  80. enum {
  81. MSM_DMIC,
  82. SWR_MIC,
  83. };
  84. enum {
  85. TX_MCLK,
  86. VA_MCLK,
  87. };
  88. struct va_mute_work {
  89. struct va_macro_priv *va_priv;
  90. u32 decimator;
  91. struct delayed_work dwork;
  92. };
  93. struct hpf_work {
  94. struct va_macro_priv *va_priv;
  95. u8 decimator;
  96. u8 hpf_cut_off_freq;
  97. struct delayed_work dwork;
  98. };
  99. /* Hold instance to soundwire platform device */
  100. struct va_macro_swr_ctrl_data {
  101. struct platform_device *va_swr_pdev;
  102. };
  103. struct va_macro_swr_ctrl_platform_data {
  104. void *handle; /* holds codec private data */
  105. int (*read)(void *handle, int reg);
  106. int (*write)(void *handle, int reg, int val);
  107. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  108. int (*clk)(void *handle, bool enable);
  109. int (*core_vote)(void *handle, bool enable);
  110. int (*handle_irq)(void *handle,
  111. irqreturn_t (*swrm_irq_handler)(int irq,
  112. void *data),
  113. void *swrm_handle,
  114. int action);
  115. };
  116. struct va_macro_priv {
  117. struct device *dev;
  118. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  119. bool va_without_decimation;
  120. struct clk *lpass_audio_hw_vote;
  121. struct mutex mclk_lock;
  122. struct mutex swr_clk_lock;
  123. struct snd_soc_component *component;
  124. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  125. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  126. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  127. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  128. u16 dmic_clk_div;
  129. u16 va_mclk_users;
  130. int swr_clk_users;
  131. bool reset_swr;
  132. struct device_node *va_swr_gpio_p;
  133. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  134. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  135. struct work_struct va_macro_add_child_devices_work;
  136. int child_count;
  137. u16 mclk_mux_sel;
  138. char __iomem *va_io_base;
  139. char __iomem *va_island_mode_muxsel;
  140. struct platform_device *pdev_child_devices
  141. [VA_MACRO_CHILD_DEVICES_MAX];
  142. struct regulator *micb_supply;
  143. u32 micb_voltage;
  144. u32 micb_current;
  145. u32 version;
  146. u32 is_used_va_swr_gpio;
  147. int micb_users;
  148. u16 default_clk_id;
  149. u16 clk_id;
  150. int tx_swr_clk_cnt;
  151. int va_swr_clk_cnt;
  152. int va_clk_status;
  153. int tx_clk_status;
  154. bool lpi_enable;
  155. bool register_event_listener;
  156. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  157. };
  158. static bool va_macro_get_data(struct snd_soc_component *component,
  159. struct device **va_dev,
  160. struct va_macro_priv **va_priv,
  161. const char *func_name)
  162. {
  163. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  164. if (!(*va_dev)) {
  165. dev_err(component->dev,
  166. "%s: null device for macro!\n", func_name);
  167. return false;
  168. }
  169. *va_priv = dev_get_drvdata((*va_dev));
  170. if (!(*va_priv) || !(*va_priv)->component) {
  171. dev_err(component->dev,
  172. "%s: priv is null for macro!\n", func_name);
  173. return false;
  174. }
  175. return true;
  176. }
  177. static int va_macro_clk_div_get(struct snd_soc_component *component)
  178. {
  179. struct device *va_dev = NULL;
  180. struct va_macro_priv *va_priv = NULL;
  181. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  182. return -EINVAL;
  183. if ((va_priv->version == BOLERO_VERSION_2_1)
  184. && !va_priv->lpi_enable
  185. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  186. return VA_MACRO_CLK_DIV_8;
  187. return va_priv->dmic_clk_div;
  188. }
  189. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  190. bool mclk_enable, bool dapm)
  191. {
  192. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  193. int ret = 0;
  194. if (regmap == NULL) {
  195. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  196. return -EINVAL;
  197. }
  198. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  199. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  200. mutex_lock(&va_priv->mclk_lock);
  201. if (mclk_enable) {
  202. if (va_priv->va_mclk_users == 0) {
  203. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  204. va_priv->default_clk_id,
  205. va_priv->clk_id,
  206. true);
  207. if (ret < 0) {
  208. dev_err(va_priv->dev,
  209. "%s: va request clock en failed\n",
  210. __func__);
  211. goto exit;
  212. }
  213. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  214. true);
  215. regcache_mark_dirty(regmap);
  216. regcache_sync_region(regmap,
  217. VA_START_OFFSET,
  218. VA_MAX_OFFSET);
  219. }
  220. va_priv->va_mclk_users++;
  221. } else {
  222. if (va_priv->va_mclk_users <= 0) {
  223. dev_err(va_priv->dev, "%s: clock already disabled\n",
  224. __func__);
  225. va_priv->va_mclk_users = 0;
  226. goto exit;
  227. }
  228. va_priv->va_mclk_users--;
  229. if (va_priv->va_mclk_users == 0) {
  230. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  231. false);
  232. bolero_clk_rsc_request_clock(va_priv->dev,
  233. va_priv->default_clk_id,
  234. va_priv->clk_id,
  235. false);
  236. }
  237. }
  238. exit:
  239. mutex_unlock(&va_priv->mclk_lock);
  240. return ret;
  241. }
  242. static int va_macro_event_handler(struct snd_soc_component *component,
  243. u16 event, u32 data)
  244. {
  245. struct device *va_dev = NULL;
  246. struct va_macro_priv *va_priv = NULL;
  247. int retry_cnt = MAX_RETRY_ATTEMPTS;
  248. int ret = 0;
  249. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  250. return -EINVAL;
  251. switch (event) {
  252. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  253. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  254. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  255. __func__, retry_cnt);
  256. /*
  257. * Userspace takes 10 seconds to close
  258. * the session when pcm_start fails due to concurrency
  259. * with PDR/SSR. Loop and check every 20ms till 10
  260. * seconds for va_mclk user count to get reset to 0
  261. * which ensures userspace teardown is done and SSR
  262. * powerup seq can proceed.
  263. */
  264. msleep(20);
  265. retry_cnt--;
  266. }
  267. if (retry_cnt == 0)
  268. dev_err(va_dev,
  269. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  270. __func__);
  271. break;
  272. case BOLERO_MACRO_EVT_SSR_UP:
  273. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  274. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  275. va_priv->default_clk_id,
  276. VA_CORE_CLK, true);
  277. if (ret < 0)
  278. dev_err_ratelimited(va_priv->dev,
  279. "%s, failed to enable clk, ret:%d\n",
  280. __func__, ret);
  281. else
  282. bolero_clk_rsc_request_clock(va_priv->dev,
  283. va_priv->default_clk_id,
  284. VA_CORE_CLK, false);
  285. /* reset swr after ssr/pdr */
  286. va_priv->reset_swr = true;
  287. if (va_priv->swr_ctrl_data)
  288. swrm_wcd_notify(
  289. va_priv->swr_ctrl_data[0].va_swr_pdev,
  290. SWR_DEVICE_SSR_UP, NULL);
  291. break;
  292. case BOLERO_MACRO_EVT_CLK_RESET:
  293. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  294. break;
  295. case BOLERO_MACRO_EVT_SSR_DOWN:
  296. if (va_priv->swr_ctrl_data) {
  297. swrm_wcd_notify(
  298. va_priv->swr_ctrl_data[0].va_swr_pdev,
  299. SWR_DEVICE_DOWN, NULL);
  300. swrm_wcd_notify(
  301. va_priv->swr_ctrl_data[0].va_swr_pdev,
  302. SWR_DEVICE_SSR_DOWN, NULL);
  303. }
  304. if ((!pm_runtime_enabled(va_dev) ||
  305. !pm_runtime_suspended(va_dev))) {
  306. ret = bolero_runtime_suspend(va_dev);
  307. if (!ret) {
  308. pm_runtime_disable(va_dev);
  309. pm_runtime_set_suspended(va_dev);
  310. pm_runtime_enable(va_dev);
  311. }
  312. }
  313. break;
  314. default:
  315. break;
  316. }
  317. return 0;
  318. }
  319. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  320. struct snd_kcontrol *kcontrol, int event)
  321. {
  322. struct snd_soc_component *component =
  323. snd_soc_dapm_to_component(w->dapm);
  324. int ret = 0;
  325. struct device *va_dev = NULL;
  326. struct va_macro_priv *va_priv = NULL;
  327. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  328. return -EINVAL;
  329. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  330. switch (event) {
  331. case SND_SOC_DAPM_PRE_PMU:
  332. va_priv->va_swr_clk_cnt++;
  333. if (va_priv->swr_ctrl_data) {
  334. ret = swrm_wcd_notify(
  335. va_priv->swr_ctrl_data[0].va_swr_pdev,
  336. SWR_REQ_CLK_SWITCH, NULL);
  337. if (ret)
  338. dev_dbg(va_dev, "%s: clock switch failed\n",
  339. __func__);
  340. }
  341. msm_cdc_pinctrl_set_wakeup_capable(
  342. va_priv->va_swr_gpio_p, false);
  343. break;
  344. case SND_SOC_DAPM_POST_PMD:
  345. msm_cdc_pinctrl_set_wakeup_capable(
  346. va_priv->va_swr_gpio_p, true);
  347. if (va_priv->swr_ctrl_data) {
  348. ret = swrm_wcd_notify(
  349. va_priv->swr_ctrl_data[0].va_swr_pdev,
  350. SWR_REQ_CLK_SWITCH, NULL);
  351. if (ret)
  352. dev_dbg(va_dev, "%s: clock switch failed\n",
  353. __func__);
  354. }
  355. va_priv->va_swr_clk_cnt--;
  356. break;
  357. default:
  358. dev_err(va_priv->dev,
  359. "%s: invalid DAPM event %d\n", __func__, event);
  360. ret = -EINVAL;
  361. }
  362. return ret;
  363. }
  364. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  365. struct snd_kcontrol *kcontrol, int event)
  366. {
  367. struct snd_soc_component *component =
  368. snd_soc_dapm_to_component(w->dapm);
  369. int ret = 0;
  370. struct device *va_dev = NULL;
  371. struct va_macro_priv *va_priv = NULL;
  372. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  373. return -EINVAL;
  374. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  375. __func__, event, va_priv->lpi_enable);
  376. if (!va_priv->lpi_enable)
  377. return ret;
  378. switch (event) {
  379. case SND_SOC_DAPM_PRE_PMU:
  380. if (va_priv->lpass_audio_hw_vote) {
  381. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  382. if (ret)
  383. dev_err(va_dev,
  384. "%s: lpass audio hw enable failed\n",
  385. __func__);
  386. }
  387. if (!ret)
  388. if (bolero_tx_clk_switch(component, CLK_SRC_VA_RCG))
  389. dev_dbg(va_dev, "%s: clock switch failed\n",
  390. __func__);
  391. if (va_priv->lpi_enable) {
  392. bolero_register_event_listener(component, true);
  393. va_priv->register_event_listener = true;
  394. }
  395. break;
  396. case SND_SOC_DAPM_POST_PMD:
  397. if (va_priv->register_event_listener) {
  398. va_priv->register_event_listener = false;
  399. bolero_register_event_listener(component, false);
  400. }
  401. if (bolero_tx_clk_switch(component, CLK_SRC_TX_RCG))
  402. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  403. if (va_priv->lpass_audio_hw_vote)
  404. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  405. break;
  406. default:
  407. dev_err(va_priv->dev,
  408. "%s: invalid DAPM event %d\n", __func__, event);
  409. ret = -EINVAL;
  410. }
  411. return ret;
  412. }
  413. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  414. struct snd_kcontrol *kcontrol, int event)
  415. {
  416. struct device *va_dev = NULL;
  417. struct va_macro_priv *va_priv = NULL;
  418. struct snd_soc_component *component =
  419. snd_soc_dapm_to_component(w->dapm);
  420. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  421. return -EINVAL;
  422. if (SND_SOC_DAPM_EVENT_ON(event))
  423. ++va_priv->tx_swr_clk_cnt;
  424. if (SND_SOC_DAPM_EVENT_OFF(event))
  425. --va_priv->tx_swr_clk_cnt;
  426. return 0;
  427. }
  428. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  429. struct snd_kcontrol *kcontrol, int event)
  430. {
  431. struct snd_soc_component *component =
  432. snd_soc_dapm_to_component(w->dapm);
  433. int ret = 0;
  434. struct device *va_dev = NULL;
  435. struct va_macro_priv *va_priv = NULL;
  436. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  437. return -EINVAL;
  438. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  439. switch (event) {
  440. case SND_SOC_DAPM_PRE_PMU:
  441. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  442. va_priv->default_clk_id,
  443. TX_CORE_CLK,
  444. true);
  445. if (!ret)
  446. va_priv->tx_clk_status++;
  447. if (va_priv->lpi_enable)
  448. ret = va_macro_mclk_enable(va_priv, 1, true);
  449. else
  450. ret = bolero_tx_mclk_enable(component, 1);
  451. break;
  452. case SND_SOC_DAPM_POST_PMD:
  453. if (va_priv->lpi_enable) {
  454. if (bolero_tx_clk_switch(component, CLK_SRC_TX_RCG))
  455. dev_dbg(va_dev, "%s: clock switch failed\n",
  456. __func__);
  457. va_macro_mclk_enable(va_priv, 0, true);
  458. } else {
  459. bolero_tx_mclk_enable(component, 0);
  460. }
  461. if (va_priv->tx_clk_status > 0) {
  462. bolero_clk_rsc_request_clock(va_priv->dev,
  463. va_priv->default_clk_id,
  464. TX_CORE_CLK,
  465. false);
  466. va_priv->tx_clk_status--;
  467. }
  468. break;
  469. default:
  470. dev_err(va_priv->dev,
  471. "%s: invalid DAPM event %d\n", __func__, event);
  472. ret = -EINVAL;
  473. }
  474. return ret;
  475. }
  476. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  477. struct regmap *regmap, int clk_type,
  478. bool enable)
  479. {
  480. int ret = 0, clk_tx_ret = 0;
  481. dev_dbg(va_priv->dev,
  482. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  483. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  484. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  485. if (enable) {
  486. if (va_priv->swr_clk_users == 0)
  487. msm_cdc_pinctrl_select_active_state(
  488. va_priv->va_swr_gpio_p);
  489. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  490. TX_CORE_CLK,
  491. TX_CORE_CLK,
  492. true);
  493. if (clk_type == TX_MCLK) {
  494. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  495. TX_CORE_CLK,
  496. TX_CORE_CLK,
  497. true);
  498. if (ret < 0) {
  499. if (va_priv->swr_clk_users == 0)
  500. msm_cdc_pinctrl_select_sleep_state(
  501. va_priv->va_swr_gpio_p);
  502. dev_err_ratelimited(va_priv->dev,
  503. "%s: swr request clk failed\n",
  504. __func__);
  505. goto done;
  506. }
  507. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  508. true);
  509. }
  510. if (clk_type == VA_MCLK) {
  511. ret = va_macro_mclk_enable(va_priv, 1, true);
  512. if (ret < 0) {
  513. if (va_priv->swr_clk_users == 0)
  514. msm_cdc_pinctrl_select_sleep_state(
  515. va_priv->va_swr_gpio_p);
  516. dev_err_ratelimited(va_priv->dev,
  517. "%s: request clock enable failed\n",
  518. __func__);
  519. goto done;
  520. }
  521. }
  522. if (va_priv->swr_clk_users == 0) {
  523. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  524. __func__, va_priv->reset_swr);
  525. if (va_priv->reset_swr)
  526. regmap_update_bits(regmap,
  527. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  528. 0x02, 0x02);
  529. regmap_update_bits(regmap,
  530. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  531. 0x01, 0x01);
  532. if (va_priv->reset_swr)
  533. regmap_update_bits(regmap,
  534. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  535. 0x02, 0x00);
  536. va_priv->reset_swr = false;
  537. }
  538. if (!clk_tx_ret)
  539. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  540. TX_CORE_CLK,
  541. TX_CORE_CLK,
  542. false);
  543. va_priv->swr_clk_users++;
  544. } else {
  545. if (va_priv->swr_clk_users <= 0) {
  546. dev_err_ratelimited(va_priv->dev,
  547. "va swrm clock users already 0\n");
  548. va_priv->swr_clk_users = 0;
  549. return 0;
  550. }
  551. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  552. TX_CORE_CLK,
  553. TX_CORE_CLK,
  554. true);
  555. va_priv->swr_clk_users--;
  556. if (va_priv->swr_clk_users == 0)
  557. regmap_update_bits(regmap,
  558. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  559. 0x01, 0x00);
  560. if (clk_type == VA_MCLK)
  561. va_macro_mclk_enable(va_priv, 0, true);
  562. if (clk_type == TX_MCLK) {
  563. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  564. false);
  565. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  566. TX_CORE_CLK,
  567. TX_CORE_CLK,
  568. false);
  569. if (ret < 0) {
  570. dev_err_ratelimited(va_priv->dev,
  571. "%s: swr request clk failed\n",
  572. __func__);
  573. goto done;
  574. }
  575. }
  576. if (!clk_tx_ret)
  577. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  578. TX_CORE_CLK,
  579. TX_CORE_CLK,
  580. false);
  581. if (va_priv->swr_clk_users == 0)
  582. msm_cdc_pinctrl_select_sleep_state(
  583. va_priv->va_swr_gpio_p);
  584. }
  585. return 0;
  586. done:
  587. if (!clk_tx_ret)
  588. bolero_clk_rsc_request_clock(va_priv->dev,
  589. TX_CORE_CLK,
  590. TX_CORE_CLK,
  591. false);
  592. return ret;
  593. }
  594. static int va_macro_core_vote(void *handle, bool enable)
  595. {
  596. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  597. if (va_priv == NULL) {
  598. pr_err("%s: va priv data is NULL\n", __func__);
  599. return -EINVAL;
  600. }
  601. if (enable) {
  602. pm_runtime_get_sync(va_priv->dev);
  603. pm_runtime_put_autosuspend(va_priv->dev);
  604. pm_runtime_mark_last_busy(va_priv->dev);
  605. }
  606. if (bolero_check_core_votes(va_priv->dev))
  607. return 0;
  608. else
  609. return -EINVAL;
  610. }
  611. static int va_macro_swrm_clock(void *handle, bool enable)
  612. {
  613. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  614. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  615. int ret = 0;
  616. if (regmap == NULL) {
  617. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  618. return -EINVAL;
  619. }
  620. mutex_lock(&va_priv->swr_clk_lock);
  621. dev_dbg(va_priv->dev,
  622. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  623. __func__, (enable ? "enable" : "disable"),
  624. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  625. if (enable) {
  626. pm_runtime_get_sync(va_priv->dev);
  627. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  628. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  629. VA_MCLK, enable);
  630. if (ret)
  631. goto done;
  632. va_priv->va_clk_status++;
  633. } else {
  634. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  635. TX_MCLK, enable);
  636. if (ret)
  637. goto done;
  638. va_priv->tx_clk_status++;
  639. }
  640. pm_runtime_mark_last_busy(va_priv->dev);
  641. pm_runtime_put_autosuspend(va_priv->dev);
  642. } else {
  643. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  644. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  645. VA_MCLK, enable);
  646. if (ret)
  647. goto done;
  648. --va_priv->va_clk_status;
  649. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  650. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  651. TX_MCLK, enable);
  652. if (ret)
  653. goto done;
  654. --va_priv->tx_clk_status;
  655. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  656. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  657. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  658. VA_MCLK, enable);
  659. if (ret)
  660. goto done;
  661. --va_priv->va_clk_status;
  662. } else {
  663. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  664. TX_MCLK, enable);
  665. if (ret)
  666. goto done;
  667. --va_priv->tx_clk_status;
  668. }
  669. } else {
  670. dev_dbg(va_priv->dev,
  671. "%s: Both clocks are disabled\n", __func__);
  672. }
  673. }
  674. dev_dbg(va_priv->dev,
  675. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  676. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  677. va_priv->va_clk_status);
  678. done:
  679. mutex_unlock(&va_priv->swr_clk_lock);
  680. return ret;
  681. }
  682. static int is_amic_enabled(struct snd_soc_component *component, int decimator)
  683. {
  684. u16 adc_mux_reg = 0, adc_reg = 0;
  685. u16 adc_n = BOLERO_ADC_MAX;
  686. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  687. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  688. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  689. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  690. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  691. adc_n = snd_soc_component_read32(component, adc_reg) &
  692. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  693. if (adc_n >= BOLERO_ADC_MAX)
  694. adc_n = BOLERO_ADC_MAX;
  695. }
  696. return adc_n;
  697. }
  698. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  699. {
  700. struct delayed_work *hpf_delayed_work;
  701. struct hpf_work *hpf_work;
  702. struct va_macro_priv *va_priv;
  703. struct snd_soc_component *component;
  704. u16 dec_cfg_reg, hpf_gate_reg;
  705. u8 hpf_cut_off_freq;
  706. u16 adc_n = 0;
  707. hpf_delayed_work = to_delayed_work(work);
  708. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  709. va_priv = hpf_work->va_priv;
  710. component = va_priv->component;
  711. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  712. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  713. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  714. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  715. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  716. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  717. __func__, hpf_work->decimator, hpf_cut_off_freq);
  718. adc_n = is_amic_enabled(component, hpf_work->decimator);
  719. if (adc_n < BOLERO_ADC_MAX) {
  720. /* analog mic clear TX hold */
  721. bolero_clear_amic_tx_hold(component->dev, adc_n);
  722. snd_soc_component_update_bits(component,
  723. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  724. hpf_cut_off_freq << 5);
  725. snd_soc_component_update_bits(component, hpf_gate_reg,
  726. 0x03, 0x02);
  727. /* Minimum 1 clk cycle delay is required as per HW spec */
  728. usleep_range(1000, 1010);
  729. snd_soc_component_update_bits(component, hpf_gate_reg,
  730. 0x03, 0x01);
  731. } else {
  732. snd_soc_component_update_bits(component,
  733. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  734. hpf_cut_off_freq << 5);
  735. snd_soc_component_update_bits(component, hpf_gate_reg,
  736. 0x02, 0x02);
  737. /* Minimum 1 clk cycle delay is required as per HW spec */
  738. usleep_range(1000, 1010);
  739. snd_soc_component_update_bits(component, hpf_gate_reg,
  740. 0x02, 0x00);
  741. }
  742. }
  743. static void va_macro_mute_update_callback(struct work_struct *work)
  744. {
  745. struct va_mute_work *va_mute_dwork;
  746. struct snd_soc_component *component = NULL;
  747. struct va_macro_priv *va_priv;
  748. struct delayed_work *delayed_work;
  749. u16 tx_vol_ctl_reg, decimator;
  750. delayed_work = to_delayed_work(work);
  751. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  752. va_priv = va_mute_dwork->va_priv;
  753. component = va_priv->component;
  754. decimator = va_mute_dwork->decimator;
  755. tx_vol_ctl_reg =
  756. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  757. VA_MACRO_TX_PATH_OFFSET * decimator;
  758. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  759. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  760. __func__, decimator);
  761. }
  762. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  763. struct snd_ctl_elem_value *ucontrol)
  764. {
  765. struct snd_soc_dapm_widget *widget =
  766. snd_soc_dapm_kcontrol_widget(kcontrol);
  767. struct snd_soc_component *component =
  768. snd_soc_dapm_to_component(widget->dapm);
  769. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  770. unsigned int val;
  771. u16 mic_sel_reg, dmic_clk_reg;
  772. struct device *va_dev = NULL;
  773. struct va_macro_priv *va_priv = NULL;
  774. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  775. return -EINVAL;
  776. val = ucontrol->value.enumerated.item[0];
  777. if (val > e->items - 1)
  778. return -EINVAL;
  779. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  780. widget->name, val);
  781. switch (e->reg) {
  782. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  783. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  784. break;
  785. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  786. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  787. break;
  788. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  789. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  790. break;
  791. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  792. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  793. break;
  794. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  795. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  796. break;
  797. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  798. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  799. break;
  800. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  801. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  802. break;
  803. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  804. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  805. break;
  806. default:
  807. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  808. __func__, e->reg);
  809. return -EINVAL;
  810. }
  811. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  812. if (val != 0) {
  813. if (val < 5) {
  814. snd_soc_component_update_bits(component,
  815. mic_sel_reg,
  816. 1 << 7, 0x0 << 7);
  817. } else {
  818. snd_soc_component_update_bits(component,
  819. mic_sel_reg,
  820. 1 << 7, 0x1 << 7);
  821. snd_soc_component_update_bits(component,
  822. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  823. 0x80, 0x00);
  824. dmic_clk_reg =
  825. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  826. ((val - 5)/2) * 4;
  827. snd_soc_component_update_bits(component,
  828. dmic_clk_reg,
  829. 0x0E, va_priv->dmic_clk_div << 0x1);
  830. }
  831. }
  832. } else {
  833. /* DMIC selected */
  834. if (val != 0)
  835. snd_soc_component_update_bits(component, mic_sel_reg,
  836. 1 << 7, 1 << 7);
  837. }
  838. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  839. }
  840. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  841. struct snd_ctl_elem_value *ucontrol)
  842. {
  843. struct snd_soc_component *component =
  844. snd_soc_kcontrol_component(kcontrol);
  845. struct device *va_dev = NULL;
  846. struct va_macro_priv *va_priv = NULL;
  847. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  848. return -EINVAL;
  849. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  850. return 0;
  851. }
  852. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  853. struct snd_ctl_elem_value *ucontrol)
  854. {
  855. struct snd_soc_component *component =
  856. snd_soc_kcontrol_component(kcontrol);
  857. struct device *va_dev = NULL;
  858. struct va_macro_priv *va_priv = NULL;
  859. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  860. return -EINVAL;
  861. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  862. return 0;
  863. }
  864. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  865. struct snd_ctl_elem_value *ucontrol)
  866. {
  867. struct snd_soc_dapm_widget *widget =
  868. snd_soc_dapm_kcontrol_widget(kcontrol);
  869. struct snd_soc_component *component =
  870. snd_soc_dapm_to_component(widget->dapm);
  871. struct soc_multi_mixer_control *mixer =
  872. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  873. u32 dai_id = widget->shift;
  874. u32 dec_id = mixer->shift;
  875. struct device *va_dev = NULL;
  876. struct va_macro_priv *va_priv = NULL;
  877. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  878. return -EINVAL;
  879. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  880. ucontrol->value.integer.value[0] = 1;
  881. else
  882. ucontrol->value.integer.value[0] = 0;
  883. return 0;
  884. }
  885. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  886. struct snd_ctl_elem_value *ucontrol)
  887. {
  888. struct snd_soc_dapm_widget *widget =
  889. snd_soc_dapm_kcontrol_widget(kcontrol);
  890. struct snd_soc_component *component =
  891. snd_soc_dapm_to_component(widget->dapm);
  892. struct snd_soc_dapm_update *update = NULL;
  893. struct soc_multi_mixer_control *mixer =
  894. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  895. u32 dai_id = widget->shift;
  896. u32 dec_id = mixer->shift;
  897. u32 enable = ucontrol->value.integer.value[0];
  898. struct device *va_dev = NULL;
  899. struct va_macro_priv *va_priv = NULL;
  900. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  901. return -EINVAL;
  902. if (enable) {
  903. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  904. va_priv->active_ch_cnt[dai_id]++;
  905. } else {
  906. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  907. va_priv->active_ch_cnt[dai_id]--;
  908. }
  909. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  910. return 0;
  911. }
  912. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  913. struct snd_kcontrol *kcontrol, int event)
  914. {
  915. struct snd_soc_component *component =
  916. snd_soc_dapm_to_component(w->dapm);
  917. unsigned int dmic = 0;
  918. int ret = 0;
  919. char *wname;
  920. wname = strpbrk(w->name, "01234567");
  921. if (!wname) {
  922. dev_err(component->dev, "%s: widget not found\n", __func__);
  923. return -EINVAL;
  924. }
  925. ret = kstrtouint(wname, 10, &dmic);
  926. if (ret < 0) {
  927. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  928. __func__);
  929. return -EINVAL;
  930. }
  931. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  932. __func__, event, dmic);
  933. switch (event) {
  934. case SND_SOC_DAPM_PRE_PMU:
  935. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  936. break;
  937. case SND_SOC_DAPM_POST_PMD:
  938. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  939. break;
  940. }
  941. return 0;
  942. }
  943. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  944. struct snd_kcontrol *kcontrol, int event)
  945. {
  946. struct snd_soc_component *component =
  947. snd_soc_dapm_to_component(w->dapm);
  948. unsigned int decimator;
  949. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  950. u16 tx_gain_ctl_reg;
  951. u8 hpf_cut_off_freq;
  952. u16 adc_mux_reg = 0;
  953. struct device *va_dev = NULL;
  954. struct va_macro_priv *va_priv = NULL;
  955. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  956. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  957. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  958. return -EINVAL;
  959. decimator = w->shift;
  960. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  961. w->name, decimator);
  962. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  963. VA_MACRO_TX_PATH_OFFSET * decimator;
  964. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  965. VA_MACRO_TX_PATH_OFFSET * decimator;
  966. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  967. VA_MACRO_TX_PATH_OFFSET * decimator;
  968. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  969. VA_MACRO_TX_PATH_OFFSET * decimator;
  970. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  971. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  972. switch (event) {
  973. case SND_SOC_DAPM_PRE_PMU:
  974. snd_soc_component_update_bits(component,
  975. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  976. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  977. /* Enable TX PGA Mute */
  978. snd_soc_component_update_bits(component,
  979. tx_vol_ctl_reg, 0x10, 0x10);
  980. break;
  981. case SND_SOC_DAPM_POST_PMU:
  982. /* Enable TX CLK */
  983. snd_soc_component_update_bits(component,
  984. tx_vol_ctl_reg, 0x20, 0x20);
  985. snd_soc_component_update_bits(component,
  986. hpf_gate_reg, 0x01, 0x00);
  987. /*
  988. * Minimum 1 clk cycle delay is required as per HW spec
  989. */
  990. usleep_range(1000, 1010);
  991. hpf_cut_off_freq = (snd_soc_component_read32(
  992. component, dec_cfg_reg) &
  993. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  994. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  995. hpf_cut_off_freq;
  996. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  997. snd_soc_component_update_bits(component, dec_cfg_reg,
  998. TX_HPF_CUT_OFF_FREQ_MASK,
  999. CF_MIN_3DB_150HZ << 5);
  1000. }
  1001. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1002. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1003. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1004. if (va_tx_unmute_delay < unmute_delay)
  1005. va_tx_unmute_delay = unmute_delay;
  1006. }
  1007. snd_soc_component_update_bits(component,
  1008. hpf_gate_reg, 0x03, 0x03);
  1009. /*
  1010. * Minimum 1 clk cycle delay is required as per HW spec
  1011. */
  1012. usleep_range(1000, 1010);
  1013. snd_soc_component_update_bits(component,
  1014. hpf_gate_reg, 0x02, 0x00);
  1015. snd_soc_component_update_bits(component,
  1016. hpf_gate_reg, 0x01, 0x01);
  1017. /*
  1018. * 6ms delay is required as per HW spec
  1019. */
  1020. usleep_range(6000, 6010);
  1021. /* schedule work queue to Remove Mute */
  1022. queue_delayed_work(system_freezable_wq,
  1023. &va_priv->va_mute_dwork[decimator].dwork,
  1024. msecs_to_jiffies(va_tx_unmute_delay));
  1025. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1026. CF_MIN_3DB_150HZ)
  1027. queue_delayed_work(system_freezable_wq,
  1028. &va_priv->va_hpf_work[decimator].dwork,
  1029. msecs_to_jiffies(hpf_delay));
  1030. /* apply gain after decimator is enabled */
  1031. snd_soc_component_write(component, tx_gain_ctl_reg,
  1032. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1033. if (va_priv->version == BOLERO_VERSION_2_0) {
  1034. if (snd_soc_component_read32(component, adc_mux_reg)
  1035. & SWR_MIC) {
  1036. snd_soc_component_update_bits(component,
  1037. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1038. 0x01, 0x01);
  1039. snd_soc_component_update_bits(component,
  1040. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1041. 0x0E, 0x0C);
  1042. snd_soc_component_update_bits(component,
  1043. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1044. 0x0E, 0x0C);
  1045. snd_soc_component_update_bits(component,
  1046. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1047. 0x0E, 0x00);
  1048. snd_soc_component_update_bits(component,
  1049. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1050. 0x0E, 0x00);
  1051. snd_soc_component_update_bits(component,
  1052. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1053. 0x0E, 0x00);
  1054. snd_soc_component_update_bits(component,
  1055. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1056. 0x0E, 0x00);
  1057. }
  1058. }
  1059. break;
  1060. case SND_SOC_DAPM_PRE_PMD:
  1061. hpf_cut_off_freq =
  1062. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1063. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1064. 0x10, 0x10);
  1065. if (cancel_delayed_work_sync(
  1066. &va_priv->va_hpf_work[decimator].dwork)) {
  1067. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1068. snd_soc_component_update_bits(component,
  1069. dec_cfg_reg,
  1070. TX_HPF_CUT_OFF_FREQ_MASK,
  1071. hpf_cut_off_freq << 5);
  1072. snd_soc_component_update_bits(component,
  1073. hpf_gate_reg,
  1074. 0x02, 0x02);
  1075. /*
  1076. * Minimum 1 clk cycle delay is required
  1077. * as per HW spec
  1078. */
  1079. usleep_range(1000, 1010);
  1080. snd_soc_component_update_bits(component,
  1081. hpf_gate_reg,
  1082. 0x02, 0x00);
  1083. }
  1084. }
  1085. cancel_delayed_work_sync(
  1086. &va_priv->va_mute_dwork[decimator].dwork);
  1087. if (va_priv->version == BOLERO_VERSION_2_0) {
  1088. if (snd_soc_component_read32(component, adc_mux_reg)
  1089. & SWR_MIC)
  1090. snd_soc_component_update_bits(component,
  1091. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1092. 0x01, 0x00);
  1093. }
  1094. break;
  1095. case SND_SOC_DAPM_POST_PMD:
  1096. /* Disable TX CLK */
  1097. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1098. 0x20, 0x00);
  1099. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1100. 0x10, 0x00);
  1101. break;
  1102. }
  1103. return 0;
  1104. }
  1105. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1106. struct snd_kcontrol *kcontrol, int event)
  1107. {
  1108. struct snd_soc_component *component =
  1109. snd_soc_dapm_to_component(w->dapm);
  1110. struct device *va_dev = NULL;
  1111. struct va_macro_priv *va_priv = NULL;
  1112. int ret = 0;
  1113. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1114. return -EINVAL;
  1115. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1116. switch (event) {
  1117. case SND_SOC_DAPM_POST_PMU:
  1118. if (va_priv->tx_clk_status > 0) {
  1119. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1120. va_priv->default_clk_id,
  1121. TX_CORE_CLK,
  1122. false);
  1123. va_priv->tx_clk_status--;
  1124. }
  1125. break;
  1126. case SND_SOC_DAPM_PRE_PMD:
  1127. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1128. va_priv->default_clk_id,
  1129. TX_CORE_CLK,
  1130. true);
  1131. if (!ret)
  1132. va_priv->tx_clk_status++;
  1133. break;
  1134. default:
  1135. dev_err(va_priv->dev,
  1136. "%s: invalid DAPM event %d\n", __func__, event);
  1137. ret = -EINVAL;
  1138. break;
  1139. }
  1140. return ret;
  1141. }
  1142. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1143. struct snd_kcontrol *kcontrol, int event)
  1144. {
  1145. struct snd_soc_component *component =
  1146. snd_soc_dapm_to_component(w->dapm);
  1147. struct device *va_dev = NULL;
  1148. struct va_macro_priv *va_priv = NULL;
  1149. int ret = 0;
  1150. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1151. return -EINVAL;
  1152. if (!va_priv->micb_supply) {
  1153. dev_err(va_dev,
  1154. "%s:regulator not provided in dtsi\n", __func__);
  1155. return -EINVAL;
  1156. }
  1157. switch (event) {
  1158. case SND_SOC_DAPM_PRE_PMU:
  1159. if (va_priv->micb_users++ > 0)
  1160. return 0;
  1161. ret = regulator_set_voltage(va_priv->micb_supply,
  1162. va_priv->micb_voltage,
  1163. va_priv->micb_voltage);
  1164. if (ret) {
  1165. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1166. __func__, ret);
  1167. return ret;
  1168. }
  1169. ret = regulator_set_load(va_priv->micb_supply,
  1170. va_priv->micb_current);
  1171. if (ret) {
  1172. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1173. __func__, ret);
  1174. return ret;
  1175. }
  1176. ret = regulator_enable(va_priv->micb_supply);
  1177. if (ret) {
  1178. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1179. __func__, ret);
  1180. return ret;
  1181. }
  1182. break;
  1183. case SND_SOC_DAPM_POST_PMD:
  1184. if (--va_priv->micb_users > 0)
  1185. return 0;
  1186. if (va_priv->micb_users < 0) {
  1187. va_priv->micb_users = 0;
  1188. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1189. __func__);
  1190. return 0;
  1191. }
  1192. ret = regulator_disable(va_priv->micb_supply);
  1193. if (ret) {
  1194. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1195. __func__, ret);
  1196. return ret;
  1197. }
  1198. regulator_set_voltage(va_priv->micb_supply, 0,
  1199. va_priv->micb_voltage);
  1200. regulator_set_load(va_priv->micb_supply, 0);
  1201. break;
  1202. }
  1203. return 0;
  1204. }
  1205. static inline int va_macro_path_get(const char *wname,
  1206. unsigned int *path_num)
  1207. {
  1208. int ret = 0;
  1209. char *widget_name = NULL;
  1210. char *w_name = NULL;
  1211. char *path_num_char = NULL;
  1212. char *path_name = NULL;
  1213. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1214. if (!widget_name)
  1215. return -EINVAL;
  1216. w_name = widget_name;
  1217. path_name = strsep(&widget_name, " ");
  1218. if (!path_name) {
  1219. pr_err("%s: Invalid widget name = %s\n",
  1220. __func__, widget_name);
  1221. ret = -EINVAL;
  1222. goto err;
  1223. }
  1224. path_num_char = strpbrk(path_name, "01234567");
  1225. if (!path_num_char) {
  1226. pr_err("%s: va path index not found\n",
  1227. __func__);
  1228. ret = -EINVAL;
  1229. goto err;
  1230. }
  1231. ret = kstrtouint(path_num_char, 10, path_num);
  1232. if (ret < 0)
  1233. pr_err("%s: Invalid tx path = %s\n",
  1234. __func__, w_name);
  1235. err:
  1236. kfree(w_name);
  1237. return ret;
  1238. }
  1239. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1240. struct snd_ctl_elem_value *ucontrol)
  1241. {
  1242. struct snd_soc_component *component =
  1243. snd_soc_kcontrol_component(kcontrol);
  1244. struct va_macro_priv *priv = NULL;
  1245. struct device *va_dev = NULL;
  1246. int ret = 0;
  1247. int path = 0;
  1248. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1249. return -EINVAL;
  1250. ret = va_macro_path_get(kcontrol->id.name, &path);
  1251. if (ret)
  1252. return ret;
  1253. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1254. return 0;
  1255. }
  1256. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1257. struct snd_ctl_elem_value *ucontrol)
  1258. {
  1259. struct snd_soc_component *component =
  1260. snd_soc_kcontrol_component(kcontrol);
  1261. struct va_macro_priv *priv = NULL;
  1262. struct device *va_dev = NULL;
  1263. int value = ucontrol->value.integer.value[0];
  1264. int ret = 0;
  1265. int path = 0;
  1266. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1267. return -EINVAL;
  1268. ret = va_macro_path_get(kcontrol->id.name, &path);
  1269. if (ret)
  1270. return ret;
  1271. priv->dec_mode[path] = value;
  1272. return 0;
  1273. }
  1274. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1275. struct snd_pcm_hw_params *params,
  1276. struct snd_soc_dai *dai)
  1277. {
  1278. int tx_fs_rate = -EINVAL;
  1279. struct snd_soc_component *component = dai->component;
  1280. u32 decimator, sample_rate;
  1281. u16 tx_fs_reg = 0;
  1282. struct device *va_dev = NULL;
  1283. struct va_macro_priv *va_priv = NULL;
  1284. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1285. return -EINVAL;
  1286. dev_dbg(va_dev,
  1287. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1288. dai->name, dai->id, params_rate(params),
  1289. params_channels(params));
  1290. sample_rate = params_rate(params);
  1291. switch (sample_rate) {
  1292. case 8000:
  1293. tx_fs_rate = 0;
  1294. break;
  1295. case 16000:
  1296. tx_fs_rate = 1;
  1297. break;
  1298. case 32000:
  1299. tx_fs_rate = 3;
  1300. break;
  1301. case 48000:
  1302. tx_fs_rate = 4;
  1303. break;
  1304. case 96000:
  1305. tx_fs_rate = 5;
  1306. break;
  1307. case 192000:
  1308. tx_fs_rate = 6;
  1309. break;
  1310. case 384000:
  1311. tx_fs_rate = 7;
  1312. break;
  1313. default:
  1314. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1315. __func__, params_rate(params));
  1316. return -EINVAL;
  1317. }
  1318. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1319. VA_MACRO_DEC_MAX) {
  1320. if (decimator >= 0) {
  1321. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1322. VA_MACRO_TX_PATH_OFFSET * decimator;
  1323. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1324. __func__, decimator, sample_rate);
  1325. snd_soc_component_update_bits(component, tx_fs_reg,
  1326. 0x0F, tx_fs_rate);
  1327. } else {
  1328. dev_err(va_dev,
  1329. "%s: ERROR: Invalid decimator: %d\n",
  1330. __func__, decimator);
  1331. return -EINVAL;
  1332. }
  1333. }
  1334. return 0;
  1335. }
  1336. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1337. unsigned int *tx_num, unsigned int *tx_slot,
  1338. unsigned int *rx_num, unsigned int *rx_slot)
  1339. {
  1340. struct snd_soc_component *component = dai->component;
  1341. struct device *va_dev = NULL;
  1342. struct va_macro_priv *va_priv = NULL;
  1343. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1344. return -EINVAL;
  1345. switch (dai->id) {
  1346. case VA_MACRO_AIF1_CAP:
  1347. case VA_MACRO_AIF2_CAP:
  1348. case VA_MACRO_AIF3_CAP:
  1349. *tx_slot = va_priv->active_ch_mask[dai->id];
  1350. *tx_num = va_priv->active_ch_cnt[dai->id];
  1351. break;
  1352. default:
  1353. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1354. break;
  1355. }
  1356. return 0;
  1357. }
  1358. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1359. .hw_params = va_macro_hw_params,
  1360. .get_channel_map = va_macro_get_channel_map,
  1361. };
  1362. static struct snd_soc_dai_driver va_macro_dai[] = {
  1363. {
  1364. .name = "va_macro_tx1",
  1365. .id = VA_MACRO_AIF1_CAP,
  1366. .capture = {
  1367. .stream_name = "VA_AIF1 Capture",
  1368. .rates = VA_MACRO_RATES,
  1369. .formats = VA_MACRO_FORMATS,
  1370. .rate_max = 192000,
  1371. .rate_min = 8000,
  1372. .channels_min = 1,
  1373. .channels_max = 8,
  1374. },
  1375. .ops = &va_macro_dai_ops,
  1376. },
  1377. {
  1378. .name = "va_macro_tx2",
  1379. .id = VA_MACRO_AIF2_CAP,
  1380. .capture = {
  1381. .stream_name = "VA_AIF2 Capture",
  1382. .rates = VA_MACRO_RATES,
  1383. .formats = VA_MACRO_FORMATS,
  1384. .rate_max = 192000,
  1385. .rate_min = 8000,
  1386. .channels_min = 1,
  1387. .channels_max = 8,
  1388. },
  1389. .ops = &va_macro_dai_ops,
  1390. },
  1391. {
  1392. .name = "va_macro_tx3",
  1393. .id = VA_MACRO_AIF3_CAP,
  1394. .capture = {
  1395. .stream_name = "VA_AIF3 Capture",
  1396. .rates = VA_MACRO_RATES,
  1397. .formats = VA_MACRO_FORMATS,
  1398. .rate_max = 192000,
  1399. .rate_min = 8000,
  1400. .channels_min = 1,
  1401. .channels_max = 8,
  1402. },
  1403. .ops = &va_macro_dai_ops,
  1404. },
  1405. };
  1406. #define STRING(name) #name
  1407. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1408. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1409. static const struct snd_kcontrol_new name##_mux = \
  1410. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1411. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1412. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1413. static const struct snd_kcontrol_new name##_mux = \
  1414. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1415. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1416. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1417. static const char * const adc_mux_text[] = {
  1418. "MSM_DMIC", "SWR_MIC"
  1419. };
  1420. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1421. 0, adc_mux_text);
  1422. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1423. 0, adc_mux_text);
  1424. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1425. 0, adc_mux_text);
  1426. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1427. 0, adc_mux_text);
  1428. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1429. 0, adc_mux_text);
  1430. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1431. 0, adc_mux_text);
  1432. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1433. 0, adc_mux_text);
  1434. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1435. 0, adc_mux_text);
  1436. static const char * const dmic_mux_text[] = {
  1437. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1438. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1439. };
  1440. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1441. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1442. va_macro_put_dec_enum);
  1443. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1444. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1445. va_macro_put_dec_enum);
  1446. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1447. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1448. va_macro_put_dec_enum);
  1449. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1450. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1451. va_macro_put_dec_enum);
  1452. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1453. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1454. va_macro_put_dec_enum);
  1455. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1456. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1457. va_macro_put_dec_enum);
  1458. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1459. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1460. va_macro_put_dec_enum);
  1461. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1462. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1463. va_macro_put_dec_enum);
  1464. static const char * const smic_mux_text[] = {
  1465. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1466. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1467. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1468. };
  1469. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1470. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1471. va_macro_put_dec_enum);
  1472. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1473. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1474. va_macro_put_dec_enum);
  1475. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1476. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1477. va_macro_put_dec_enum);
  1478. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1479. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1480. va_macro_put_dec_enum);
  1481. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1482. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1483. va_macro_put_dec_enum);
  1484. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1485. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1486. va_macro_put_dec_enum);
  1487. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1488. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1489. va_macro_put_dec_enum);
  1490. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1491. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1492. va_macro_put_dec_enum);
  1493. static const char * const smic_mux_text_v2[] = {
  1494. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1495. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1496. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1497. };
  1498. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1499. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1500. va_macro_put_dec_enum);
  1501. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1502. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1503. va_macro_put_dec_enum);
  1504. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1505. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1506. va_macro_put_dec_enum);
  1507. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1508. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1509. va_macro_put_dec_enum);
  1510. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1511. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1512. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1513. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1514. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1515. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1516. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1517. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1518. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1519. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1520. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1521. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1522. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1523. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1524. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1525. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1526. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1527. };
  1528. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1529. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1530. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1531. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1532. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1533. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1534. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1535. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1536. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1537. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1538. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1539. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1540. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1541. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1542. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1543. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1544. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1545. };
  1546. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1547. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1548. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1549. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1550. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1551. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1552. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1553. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1554. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1555. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1556. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1557. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1558. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1559. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1560. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1561. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1562. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1563. };
  1564. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1565. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1566. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1567. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1568. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1569. };
  1570. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1571. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1572. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1573. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1574. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1575. };
  1576. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1577. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1578. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1579. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1580. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1581. };
  1582. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1583. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1584. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1585. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1586. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1587. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1588. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1589. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1590. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1591. };
  1592. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1593. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1594. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1595. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1596. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1597. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1598. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1599. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1600. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1601. };
  1602. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1603. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1604. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1605. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1606. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1607. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1608. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1609. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1610. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1611. };
  1612. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1613. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1614. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1615. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1616. SND_SOC_DAPM_PRE_PMD),
  1617. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1618. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1619. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1620. SND_SOC_DAPM_PRE_PMD),
  1621. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1622. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1623. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1624. SND_SOC_DAPM_PRE_PMD),
  1625. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1626. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1627. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1628. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1629. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1630. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1631. va_macro_enable_micbias,
  1632. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1633. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1634. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1635. SND_SOC_DAPM_POST_PMD),
  1636. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1637. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1638. SND_SOC_DAPM_POST_PMD),
  1639. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1640. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1641. SND_SOC_DAPM_POST_PMD),
  1642. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1643. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1644. SND_SOC_DAPM_POST_PMD),
  1645. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1646. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1647. SND_SOC_DAPM_POST_PMD),
  1648. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1649. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1650. SND_SOC_DAPM_POST_PMD),
  1651. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1652. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1653. SND_SOC_DAPM_POST_PMD),
  1654. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1655. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1656. SND_SOC_DAPM_POST_PMD),
  1657. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1658. &va_dec0_mux, va_macro_enable_dec,
  1659. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1660. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1661. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1662. &va_dec1_mux, va_macro_enable_dec,
  1663. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1664. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1665. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1666. va_macro_mclk_event,
  1667. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1668. };
  1669. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1670. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1671. VA_MACRO_AIF1_CAP, 0,
  1672. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1673. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1674. VA_MACRO_AIF2_CAP, 0,
  1675. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1676. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1677. VA_MACRO_AIF3_CAP, 0,
  1678. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1679. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1680. va_macro_swr_pwr_event_v2,
  1681. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1682. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1683. va_macro_tx_swr_clk_event_v2,
  1684. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1685. };
  1686. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1687. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1688. VA_MACRO_AIF1_CAP, 0,
  1689. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1690. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1691. VA_MACRO_AIF2_CAP, 0,
  1692. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1693. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1694. VA_MACRO_AIF3_CAP, 0,
  1695. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1696. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1697. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1698. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1699. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1700. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1701. &va_dec2_mux, va_macro_enable_dec,
  1702. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1703. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1704. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1705. &va_dec3_mux, va_macro_enable_dec,
  1706. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1707. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1708. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1709. va_macro_swr_pwr_event,
  1710. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1711. };
  1712. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1713. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1714. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1715. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1716. SND_SOC_DAPM_PRE_PMD),
  1717. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1718. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1719. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1720. SND_SOC_DAPM_PRE_PMD),
  1721. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1722. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1723. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1724. SND_SOC_DAPM_PRE_PMD),
  1725. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1726. VA_MACRO_AIF1_CAP, 0,
  1727. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1728. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1729. VA_MACRO_AIF2_CAP, 0,
  1730. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1731. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1732. VA_MACRO_AIF3_CAP, 0,
  1733. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1734. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1735. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1736. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1737. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1738. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1739. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1740. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1741. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1742. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1743. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1744. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1745. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1746. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1747. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1748. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1749. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1750. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1751. va_macro_enable_micbias,
  1752. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1753. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1754. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1755. SND_SOC_DAPM_POST_PMD),
  1756. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1757. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1758. SND_SOC_DAPM_POST_PMD),
  1759. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1760. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1761. SND_SOC_DAPM_POST_PMD),
  1762. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1763. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1764. SND_SOC_DAPM_POST_PMD),
  1765. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1766. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1767. SND_SOC_DAPM_POST_PMD),
  1768. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1769. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1770. SND_SOC_DAPM_POST_PMD),
  1771. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1772. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1773. SND_SOC_DAPM_POST_PMD),
  1774. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1775. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1776. SND_SOC_DAPM_POST_PMD),
  1777. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1778. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1779. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1780. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1781. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1782. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1783. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1784. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1785. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1786. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1787. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1788. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1789. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1790. &va_dec0_mux, va_macro_enable_dec,
  1791. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1792. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1793. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1794. &va_dec1_mux, va_macro_enable_dec,
  1795. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1796. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1797. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1798. &va_dec2_mux, va_macro_enable_dec,
  1799. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1800. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1801. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1802. &va_dec3_mux, va_macro_enable_dec,
  1803. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1804. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1805. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1806. &va_dec4_mux, va_macro_enable_dec,
  1807. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1808. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1809. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1810. &va_dec5_mux, va_macro_enable_dec,
  1811. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1812. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1813. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1814. &va_dec6_mux, va_macro_enable_dec,
  1815. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1816. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1817. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1818. &va_dec7_mux, va_macro_enable_dec,
  1819. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1820. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1821. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1822. va_macro_swr_pwr_event,
  1823. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1824. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1825. va_macro_mclk_event,
  1826. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1827. };
  1828. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1829. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1830. va_macro_mclk_event,
  1831. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1832. };
  1833. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1834. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1835. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1836. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1837. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1838. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1839. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1840. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1841. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1842. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1843. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1844. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1845. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1846. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1847. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1848. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1849. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1850. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1851. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1852. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1853. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1854. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1855. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1856. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1857. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1858. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1859. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1860. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1861. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1862. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1863. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1864. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1865. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1866. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1867. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1868. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1869. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1870. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1871. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1872. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1873. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1874. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1875. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1876. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1877. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1878. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1879. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1880. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1881. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1882. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1883. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1884. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1885. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1886. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1887. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1888. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1889. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1890. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1891. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1892. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1893. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1894. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1895. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1896. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1897. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1898. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1899. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1900. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1901. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1902. };
  1903. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1904. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1905. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1906. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1907. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1908. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1909. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1910. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1911. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1912. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1913. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1914. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1915. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1916. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1917. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1918. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1919. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1920. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1921. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1922. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1923. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1924. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1925. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1926. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1927. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1928. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1929. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1930. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1931. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1932. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1933. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1934. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1935. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1936. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1937. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1938. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1939. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1940. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1941. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1942. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1943. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1944. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1945. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1946. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1947. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1948. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1949. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1950. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1951. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1952. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1953. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1954. };
  1955. static const struct snd_soc_dapm_route va_audio_map[] = {
  1956. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1957. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1958. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1959. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1960. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1961. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1962. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1963. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1964. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1965. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1966. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1967. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1968. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1969. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1970. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1971. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1972. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1973. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1974. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1975. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1976. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1977. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1978. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1979. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1980. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1981. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1982. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1983. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1984. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1985. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1986. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1987. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1988. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1989. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1990. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1991. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1992. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1993. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1994. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1995. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1996. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1997. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1998. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1999. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2000. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2001. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2002. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2003. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2004. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2005. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2006. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2007. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2008. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2009. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2010. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2011. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2012. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2013. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2014. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2015. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2016. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2017. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2018. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2019. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2020. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2021. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2022. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2023. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2024. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2025. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2026. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2027. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2028. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2029. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2030. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2031. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2032. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2033. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2034. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2035. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2036. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2037. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2038. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2039. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2040. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2041. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2042. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2043. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2044. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2045. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2046. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2047. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2048. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2049. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2050. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2051. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2052. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2053. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2054. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2055. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2056. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2057. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2058. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2059. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2060. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2061. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2062. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2063. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2064. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2065. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2066. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2067. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2068. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2069. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2070. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2071. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2072. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2073. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2074. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2075. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2076. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2077. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2078. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2079. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2080. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2081. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2082. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2083. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2084. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2085. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2086. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2087. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2088. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2089. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2090. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2091. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2092. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2093. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2094. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2095. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2096. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2097. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2098. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2099. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2100. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2101. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2102. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2103. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2104. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2105. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2106. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2107. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2108. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2109. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2110. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2111. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2112. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2113. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2114. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2115. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2116. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2117. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2118. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2119. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2120. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2121. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2122. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2123. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2124. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2125. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2126. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2127. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2128. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2129. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2130. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2131. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2132. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2133. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2134. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2135. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2136. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2137. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2138. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2139. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2140. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2141. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2142. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2143. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2144. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2145. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2146. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2147. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2148. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2149. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2150. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2151. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2152. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2153. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2154. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2155. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2156. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2157. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2158. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2159. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2160. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2161. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2162. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2163. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2164. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2165. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2166. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2167. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2168. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2169. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2170. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2171. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2172. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2173. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2174. };
  2175. static const char * const dec_mode_mux_text[] = {
  2176. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2177. };
  2178. static const struct soc_enum dec_mode_mux_enum =
  2179. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2180. dec_mode_mux_text);
  2181. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2182. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2183. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2184. 0, -84, 40, digital_gain),
  2185. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2186. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2187. 0, -84, 40, digital_gain),
  2188. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2189. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2190. 0, -84, 40, digital_gain),
  2191. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2192. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2193. 0, -84, 40, digital_gain),
  2194. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  2195. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2196. 0, -84, 40, digital_gain),
  2197. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  2198. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2199. 0, -84, 40, digital_gain),
  2200. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  2201. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2202. 0, -84, 40, digital_gain),
  2203. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  2204. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2205. 0, -84, 40, digital_gain),
  2206. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2207. va_macro_lpi_get, va_macro_lpi_put),
  2208. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2209. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2210. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2211. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2212. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2213. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2214. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2215. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2216. };
  2217. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2218. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2219. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2220. 0, -84, 40, digital_gain),
  2221. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2222. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2223. 0, -84, 40, digital_gain),
  2224. };
  2225. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2226. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2227. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2228. 0, -84, 40, digital_gain),
  2229. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2230. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2231. 0, -84, 40, digital_gain),
  2232. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2233. va_macro_lpi_get, va_macro_lpi_put),
  2234. };
  2235. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2236. struct va_macro_priv *va_priv)
  2237. {
  2238. u32 div_factor;
  2239. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2240. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2241. mclk_rate % dmic_sample_rate != 0)
  2242. goto undefined_rate;
  2243. div_factor = mclk_rate / dmic_sample_rate;
  2244. switch (div_factor) {
  2245. case 2:
  2246. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2247. break;
  2248. case 3:
  2249. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2250. break;
  2251. case 4:
  2252. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2253. break;
  2254. case 6:
  2255. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2256. break;
  2257. case 8:
  2258. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2259. break;
  2260. case 16:
  2261. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2262. break;
  2263. default:
  2264. /* Any other DIV factor is invalid */
  2265. goto undefined_rate;
  2266. }
  2267. /* Valid dmic DIV factors */
  2268. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2269. __func__, div_factor, mclk_rate);
  2270. return dmic_sample_rate;
  2271. undefined_rate:
  2272. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2273. __func__, dmic_sample_rate, mclk_rate);
  2274. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2275. return dmic_sample_rate;
  2276. }
  2277. static int va_macro_init(struct snd_soc_component *component)
  2278. {
  2279. struct snd_soc_dapm_context *dapm =
  2280. snd_soc_component_get_dapm(component);
  2281. int ret, i;
  2282. struct device *va_dev = NULL;
  2283. struct va_macro_priv *va_priv = NULL;
  2284. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2285. if (!va_dev) {
  2286. dev_err(component->dev,
  2287. "%s: null device for macro!\n", __func__);
  2288. return -EINVAL;
  2289. }
  2290. va_priv = dev_get_drvdata(va_dev);
  2291. if (!va_priv) {
  2292. dev_err(component->dev,
  2293. "%s: priv is null for macro!\n", __func__);
  2294. return -EINVAL;
  2295. }
  2296. va_priv->lpi_enable = false;
  2297. va_priv->register_event_listener = false;
  2298. if (va_priv->va_without_decimation) {
  2299. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2300. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2301. if (ret < 0) {
  2302. dev_err(va_dev,
  2303. "%s: Failed to add without dec controls\n",
  2304. __func__);
  2305. return ret;
  2306. }
  2307. va_priv->component = component;
  2308. return 0;
  2309. }
  2310. va_priv->version = bolero_get_version(va_dev);
  2311. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2312. ret = snd_soc_dapm_new_controls(dapm,
  2313. va_macro_dapm_widgets_common,
  2314. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2315. if (ret < 0) {
  2316. dev_err(va_dev, "%s: Failed to add controls\n",
  2317. __func__);
  2318. return ret;
  2319. }
  2320. if (va_priv->version == BOLERO_VERSION_2_1)
  2321. ret = snd_soc_dapm_new_controls(dapm,
  2322. va_macro_dapm_widgets_v2,
  2323. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2324. else if (va_priv->version == BOLERO_VERSION_2_0)
  2325. ret = snd_soc_dapm_new_controls(dapm,
  2326. va_macro_dapm_widgets_v3,
  2327. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2328. if (ret < 0) {
  2329. dev_err(va_dev, "%s: Failed to add controls\n",
  2330. __func__);
  2331. return ret;
  2332. }
  2333. } else {
  2334. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2335. ARRAY_SIZE(va_macro_dapm_widgets));
  2336. if (ret < 0) {
  2337. dev_err(va_dev, "%s: Failed to add controls\n",
  2338. __func__);
  2339. return ret;
  2340. }
  2341. }
  2342. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2343. ret = snd_soc_dapm_add_routes(dapm,
  2344. va_audio_map_common,
  2345. ARRAY_SIZE(va_audio_map_common));
  2346. if (ret < 0) {
  2347. dev_err(va_dev, "%s: Failed to add routes\n",
  2348. __func__);
  2349. return ret;
  2350. }
  2351. if (va_priv->version == BOLERO_VERSION_2_0)
  2352. ret = snd_soc_dapm_add_routes(dapm,
  2353. va_audio_map_v3,
  2354. ARRAY_SIZE(va_audio_map_v3));
  2355. if (ret < 0) {
  2356. dev_err(va_dev, "%s: Failed to add routes\n",
  2357. __func__);
  2358. return ret;
  2359. }
  2360. } else {
  2361. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2362. ARRAY_SIZE(va_audio_map));
  2363. if (ret < 0) {
  2364. dev_err(va_dev, "%s: Failed to add routes\n",
  2365. __func__);
  2366. return ret;
  2367. }
  2368. }
  2369. ret = snd_soc_dapm_new_widgets(dapm->card);
  2370. if (ret < 0) {
  2371. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2372. return ret;
  2373. }
  2374. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2375. ret = snd_soc_add_component_controls(component,
  2376. va_macro_snd_controls_common,
  2377. ARRAY_SIZE(va_macro_snd_controls_common));
  2378. if (ret < 0) {
  2379. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2380. __func__);
  2381. return ret;
  2382. }
  2383. if (va_priv->version == BOLERO_VERSION_2_0)
  2384. ret = snd_soc_add_component_controls(component,
  2385. va_macro_snd_controls_v3,
  2386. ARRAY_SIZE(va_macro_snd_controls_v3));
  2387. if (ret < 0) {
  2388. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2389. __func__);
  2390. return ret;
  2391. }
  2392. } else {
  2393. ret = snd_soc_add_component_controls(component,
  2394. va_macro_snd_controls,
  2395. ARRAY_SIZE(va_macro_snd_controls));
  2396. if (ret < 0) {
  2397. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2398. __func__);
  2399. return ret;
  2400. }
  2401. }
  2402. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2403. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2404. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2405. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2406. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2407. } else {
  2408. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2409. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2410. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2411. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2412. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2413. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2414. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2415. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2416. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2417. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2418. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2419. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2420. }
  2421. snd_soc_dapm_sync(dapm);
  2422. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2423. va_priv->va_hpf_work[i].va_priv = va_priv;
  2424. va_priv->va_hpf_work[i].decimator = i;
  2425. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2426. va_macro_tx_hpf_corner_freq_callback);
  2427. }
  2428. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2429. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2430. va_priv->va_mute_dwork[i].decimator = i;
  2431. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2432. va_macro_mute_update_callback);
  2433. }
  2434. va_priv->component = component;
  2435. if (va_priv->version == BOLERO_VERSION_2_1) {
  2436. snd_soc_component_update_bits(component,
  2437. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2438. snd_soc_component_update_bits(component,
  2439. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2440. snd_soc_component_update_bits(component,
  2441. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2442. }
  2443. return 0;
  2444. }
  2445. static int va_macro_deinit(struct snd_soc_component *component)
  2446. {
  2447. struct device *va_dev = NULL;
  2448. struct va_macro_priv *va_priv = NULL;
  2449. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2450. return -EINVAL;
  2451. va_priv->component = NULL;
  2452. return 0;
  2453. }
  2454. static void va_macro_add_child_devices(struct work_struct *work)
  2455. {
  2456. struct va_macro_priv *va_priv = NULL;
  2457. struct platform_device *pdev = NULL;
  2458. struct device_node *node = NULL;
  2459. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2460. int ret = 0;
  2461. u16 count = 0, ctrl_num = 0;
  2462. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2463. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2464. bool va_swr_master_node = false;
  2465. va_priv = container_of(work, struct va_macro_priv,
  2466. va_macro_add_child_devices_work);
  2467. if (!va_priv) {
  2468. pr_err("%s: Memory for va_priv does not exist\n",
  2469. __func__);
  2470. return;
  2471. }
  2472. if (!va_priv->dev) {
  2473. pr_err("%s: VA dev does not exist\n", __func__);
  2474. return;
  2475. }
  2476. if (!va_priv->dev->of_node) {
  2477. dev_err(va_priv->dev,
  2478. "%s: DT node for va_priv does not exist\n", __func__);
  2479. return;
  2480. }
  2481. platdata = &va_priv->swr_plat_data;
  2482. va_priv->child_count = 0;
  2483. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2484. va_swr_master_node = false;
  2485. if (strnstr(node->name, "va_swr_master",
  2486. strlen("va_swr_master")) != NULL)
  2487. va_swr_master_node = true;
  2488. if (va_swr_master_node)
  2489. strlcpy(plat_dev_name, "va_swr_ctrl",
  2490. (VA_MACRO_SWR_STRING_LEN - 1));
  2491. else
  2492. strlcpy(plat_dev_name, node->name,
  2493. (VA_MACRO_SWR_STRING_LEN - 1));
  2494. pdev = platform_device_alloc(plat_dev_name, -1);
  2495. if (!pdev) {
  2496. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2497. __func__);
  2498. ret = -ENOMEM;
  2499. goto err;
  2500. }
  2501. pdev->dev.parent = va_priv->dev;
  2502. pdev->dev.of_node = node;
  2503. if (va_swr_master_node) {
  2504. ret = platform_device_add_data(pdev, platdata,
  2505. sizeof(*platdata));
  2506. if (ret) {
  2507. dev_err(&pdev->dev,
  2508. "%s: cannot add plat data ctrl:%d\n",
  2509. __func__, ctrl_num);
  2510. goto fail_pdev_add;
  2511. }
  2512. }
  2513. ret = platform_device_add(pdev);
  2514. if (ret) {
  2515. dev_err(&pdev->dev,
  2516. "%s: Cannot add platform device\n",
  2517. __func__);
  2518. goto fail_pdev_add;
  2519. }
  2520. if (va_swr_master_node) {
  2521. temp = krealloc(swr_ctrl_data,
  2522. (ctrl_num + 1) * sizeof(
  2523. struct va_macro_swr_ctrl_data),
  2524. GFP_KERNEL);
  2525. if (!temp) {
  2526. ret = -ENOMEM;
  2527. goto fail_pdev_add;
  2528. }
  2529. swr_ctrl_data = temp;
  2530. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2531. ctrl_num++;
  2532. dev_dbg(&pdev->dev,
  2533. "%s: Added soundwire ctrl device(s)\n",
  2534. __func__);
  2535. va_priv->swr_ctrl_data = swr_ctrl_data;
  2536. }
  2537. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2538. va_priv->pdev_child_devices[
  2539. va_priv->child_count++] = pdev;
  2540. else
  2541. goto err;
  2542. }
  2543. return;
  2544. fail_pdev_add:
  2545. for (count = 0; count < va_priv->child_count; count++)
  2546. platform_device_put(va_priv->pdev_child_devices[count]);
  2547. err:
  2548. return;
  2549. }
  2550. static int va_macro_set_port_map(struct snd_soc_component *component,
  2551. u32 usecase, u32 size, void *data)
  2552. {
  2553. struct device *va_dev = NULL;
  2554. struct va_macro_priv *va_priv = NULL;
  2555. struct swrm_port_config port_cfg;
  2556. int ret = 0;
  2557. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2558. return -EINVAL;
  2559. memset(&port_cfg, 0, sizeof(port_cfg));
  2560. port_cfg.uc = usecase;
  2561. port_cfg.size = size;
  2562. port_cfg.params = data;
  2563. if (va_priv->swr_ctrl_data)
  2564. ret = swrm_wcd_notify(
  2565. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2566. SWR_SET_PORT_MAP, &port_cfg);
  2567. return ret;
  2568. }
  2569. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2570. u32 data)
  2571. {
  2572. struct device *va_dev = NULL;
  2573. struct va_macro_priv *va_priv = NULL;
  2574. u32 ipc_wakeup = data;
  2575. int ret = 0;
  2576. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2577. return -EINVAL;
  2578. if (va_priv->swr_ctrl_data)
  2579. ret = swrm_wcd_notify(
  2580. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2581. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2582. return ret;
  2583. }
  2584. static void va_macro_init_ops(struct macro_ops *ops,
  2585. char __iomem *va_io_base,
  2586. bool va_without_decimation)
  2587. {
  2588. memset(ops, 0, sizeof(struct macro_ops));
  2589. if (!va_without_decimation) {
  2590. ops->dai_ptr = va_macro_dai;
  2591. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2592. } else {
  2593. ops->dai_ptr = NULL;
  2594. ops->num_dais = 0;
  2595. }
  2596. ops->init = va_macro_init;
  2597. ops->exit = va_macro_deinit;
  2598. ops->io_base = va_io_base;
  2599. ops->event_handler = va_macro_event_handler;
  2600. ops->set_port_map = va_macro_set_port_map;
  2601. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2602. ops->clk_div_get = va_macro_clk_div_get;
  2603. }
  2604. static int va_macro_probe(struct platform_device *pdev)
  2605. {
  2606. struct macro_ops ops;
  2607. struct va_macro_priv *va_priv;
  2608. u32 va_base_addr, sample_rate = 0;
  2609. char __iomem *va_io_base;
  2610. bool va_without_decimation = false;
  2611. const char *micb_supply_str = "va-vdd-micb-supply";
  2612. const char *micb_supply_str1 = "va-vdd-micb";
  2613. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2614. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2615. int ret = 0;
  2616. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2617. u32 default_clk_id = 0;
  2618. struct clk *lpass_audio_hw_vote = NULL;
  2619. u32 is_used_va_swr_gpio = 0;
  2620. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2621. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2622. GFP_KERNEL);
  2623. if (!va_priv)
  2624. return -ENOMEM;
  2625. va_priv->dev = &pdev->dev;
  2626. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2627. &va_base_addr);
  2628. if (ret) {
  2629. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2630. __func__, "reg");
  2631. return ret;
  2632. }
  2633. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2634. "qcom,va-without-decimation");
  2635. va_priv->va_without_decimation = va_without_decimation;
  2636. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2637. &sample_rate);
  2638. if (ret) {
  2639. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2640. __func__, sample_rate);
  2641. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2642. } else {
  2643. if (va_macro_validate_dmic_sample_rate(
  2644. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2645. return -EINVAL;
  2646. }
  2647. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2648. NULL)) {
  2649. ret = of_property_read_u32(pdev->dev.of_node,
  2650. is_used_va_swr_gpio_dt,
  2651. &is_used_va_swr_gpio);
  2652. if (ret) {
  2653. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2654. __func__, is_used_va_swr_gpio_dt);
  2655. is_used_va_swr_gpio = 0;
  2656. }
  2657. }
  2658. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2659. "qcom,va-swr-gpios", 0);
  2660. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2661. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2662. __func__);
  2663. return -EINVAL;
  2664. }
  2665. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2666. is_used_va_swr_gpio) {
  2667. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2668. __func__);
  2669. return -EPROBE_DEFER;
  2670. }
  2671. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2672. VA_MACRO_MAX_OFFSET);
  2673. if (!va_io_base) {
  2674. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2675. return -EINVAL;
  2676. }
  2677. va_priv->va_io_base = va_io_base;
  2678. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2679. if (IS_ERR(lpass_audio_hw_vote)) {
  2680. ret = PTR_ERR(lpass_audio_hw_vote);
  2681. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2682. __func__, "lpass_audio_hw_vote", ret);
  2683. lpass_audio_hw_vote = NULL;
  2684. ret = 0;
  2685. }
  2686. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2687. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2688. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2689. micb_supply_str1);
  2690. if (IS_ERR(va_priv->micb_supply)) {
  2691. ret = PTR_ERR(va_priv->micb_supply);
  2692. dev_err(&pdev->dev,
  2693. "%s:Failed to get micbias supply for VA Mic %d\n",
  2694. __func__, ret);
  2695. return ret;
  2696. }
  2697. ret = of_property_read_u32(pdev->dev.of_node,
  2698. micb_voltage_str,
  2699. &va_priv->micb_voltage);
  2700. if (ret) {
  2701. dev_err(&pdev->dev,
  2702. "%s:Looking up %s property in node %s failed\n",
  2703. __func__, micb_voltage_str,
  2704. pdev->dev.of_node->full_name);
  2705. return ret;
  2706. }
  2707. ret = of_property_read_u32(pdev->dev.of_node,
  2708. micb_current_str,
  2709. &va_priv->micb_current);
  2710. if (ret) {
  2711. dev_err(&pdev->dev,
  2712. "%s:Looking up %s property in node %s failed\n",
  2713. __func__, micb_current_str,
  2714. pdev->dev.of_node->full_name);
  2715. return ret;
  2716. }
  2717. }
  2718. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2719. &default_clk_id);
  2720. if (ret) {
  2721. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2722. __func__, "qcom,default-clk-id");
  2723. default_clk_id = VA_CORE_CLK;
  2724. }
  2725. va_priv->clk_id = VA_CORE_CLK;
  2726. va_priv->default_clk_id = default_clk_id;
  2727. if (is_used_va_swr_gpio) {
  2728. va_priv->reset_swr = true;
  2729. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2730. va_macro_add_child_devices);
  2731. va_priv->swr_plat_data.handle = (void *) va_priv;
  2732. va_priv->swr_plat_data.read = NULL;
  2733. va_priv->swr_plat_data.write = NULL;
  2734. va_priv->swr_plat_data.bulk_write = NULL;
  2735. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2736. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2737. va_priv->swr_plat_data.handle_irq = NULL;
  2738. mutex_init(&va_priv->swr_clk_lock);
  2739. }
  2740. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2741. mutex_init(&va_priv->mclk_lock);
  2742. dev_set_drvdata(&pdev->dev, va_priv);
  2743. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2744. ops.clk_id_req = va_priv->default_clk_id;
  2745. ops.default_clk_id = va_priv->default_clk_id;
  2746. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2747. if (ret < 0) {
  2748. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2749. goto reg_macro_fail;
  2750. }
  2751. if (is_used_va_swr_gpio)
  2752. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2753. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2754. pm_runtime_use_autosuspend(&pdev->dev);
  2755. pm_runtime_set_suspended(&pdev->dev);
  2756. pm_suspend_ignore_children(&pdev->dev, true);
  2757. pm_runtime_enable(&pdev->dev);
  2758. return ret;
  2759. reg_macro_fail:
  2760. mutex_destroy(&va_priv->mclk_lock);
  2761. if (is_used_va_swr_gpio)
  2762. mutex_destroy(&va_priv->swr_clk_lock);
  2763. return ret;
  2764. }
  2765. static int va_macro_remove(struct platform_device *pdev)
  2766. {
  2767. struct va_macro_priv *va_priv;
  2768. int count = 0;
  2769. va_priv = dev_get_drvdata(&pdev->dev);
  2770. if (!va_priv)
  2771. return -EINVAL;
  2772. if (va_priv->is_used_va_swr_gpio) {
  2773. if (va_priv->swr_ctrl_data)
  2774. kfree(va_priv->swr_ctrl_data);
  2775. for (count = 0; count < va_priv->child_count &&
  2776. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2777. platform_device_unregister(
  2778. va_priv->pdev_child_devices[count]);
  2779. }
  2780. pm_runtime_disable(&pdev->dev);
  2781. pm_runtime_set_suspended(&pdev->dev);
  2782. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2783. mutex_destroy(&va_priv->mclk_lock);
  2784. if (va_priv->is_used_va_swr_gpio)
  2785. mutex_destroy(&va_priv->swr_clk_lock);
  2786. return 0;
  2787. }
  2788. static const struct of_device_id va_macro_dt_match[] = {
  2789. {.compatible = "qcom,va-macro"},
  2790. {}
  2791. };
  2792. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2793. SET_SYSTEM_SLEEP_PM_OPS(
  2794. pm_runtime_force_suspend,
  2795. pm_runtime_force_resume
  2796. )
  2797. SET_RUNTIME_PM_OPS(
  2798. bolero_runtime_suspend,
  2799. bolero_runtime_resume,
  2800. NULL
  2801. )
  2802. };
  2803. static struct platform_driver va_macro_driver = {
  2804. .driver = {
  2805. .name = "va_macro",
  2806. .owner = THIS_MODULE,
  2807. .pm = &bolero_dev_pm_ops,
  2808. .of_match_table = va_macro_dt_match,
  2809. .suppress_bind_attrs = true,
  2810. },
  2811. .probe = va_macro_probe,
  2812. .remove = va_macro_remove,
  2813. };
  2814. module_platform_driver(va_macro_driver);
  2815. MODULE_DESCRIPTION("VA macro driver");
  2816. MODULE_LICENSE("GPL v2");