cfg_dp.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140
  1. /*
  2. * Copyright (c) 2018-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * DOC: This file contains definitions of Data Path configuration.
  20. */
  21. #ifndef _CFG_DP_H_
  22. #define _CFG_DP_H_
  23. #include "cfg_define.h"
  24. #define WLAN_CFG_MAX_CLIENTS 64
  25. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  26. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  27. /* Change this to a lower value to enforce scattered idle list mode */
  28. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  29. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  30. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  31. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  32. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  33. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  34. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  35. #else
  36. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  37. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  38. #endif
  39. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  40. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  41. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  42. #define WLAN_CFG_PER_PDEV_RX_RING 0
  43. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  44. #define WLAN_LRO_ENABLE 0
  45. #ifdef QCA_WIFI_QCA6750
  46. #define WLAN_CFG_MAC_PER_TARGET 1
  47. #else
  48. #define WLAN_CFG_MAC_PER_TARGET 2
  49. #endif
  50. #ifdef IPA_OFFLOAD
  51. /* Size of TCL TX Ring */
  52. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  53. #define WLAN_CFG_TX_RING_SIZE 2048
  54. #else
  55. #define WLAN_CFG_TX_RING_SIZE 1024
  56. #endif
  57. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  58. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  59. #define WLAN_CFG_PER_PDEV_TX_RING 0
  60. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  61. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  62. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  63. #else
  64. #define WLAN_CFG_TX_RING_SIZE 512
  65. #define WLAN_CFG_PER_PDEV_TX_RING 1
  66. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  67. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  68. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  69. #endif
  70. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  71. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  72. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  73. #define WLAN_CFG_NUM_TX_DESC 4096
  74. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  75. #else
  76. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  77. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  78. #define WLAN_CFG_NUM_TX_DESC 1024
  79. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  80. #endif
  81. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  82. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  83. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  84. /* Interrupt Mitigation - Timer threshold in us */
  85. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  86. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  87. #ifdef WLAN_DP_PER_RING_TYPE_CONFIG
  88. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX \
  89. WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING
  90. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX \
  91. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING
  92. #else
  93. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  94. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  95. #endif
  96. #endif
  97. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD 0x60000
  98. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN 0
  99. #define WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX 0x80000
  100. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD 0x60000
  101. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN 100
  102. #define WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX 0x80000
  103. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  104. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  105. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING 0
  106. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  107. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  108. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  109. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  110. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  111. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  112. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  113. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  114. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  115. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  116. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  117. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  118. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  119. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  120. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 0
  121. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  122. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  123. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  124. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  125. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  126. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  127. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  128. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  129. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  130. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  131. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  132. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  133. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  134. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  135. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  136. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  137. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  138. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  139. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  140. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  141. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  142. /* Per vdev pools */
  143. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  144. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  145. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  146. #ifdef TX_PER_PDEV_DESC_POOL
  147. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  148. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  149. #else /* TX_PER_PDEV_DESC_POOL */
  150. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  151. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  152. #endif /* TX_PER_PDEV_DESC_POOL */
  153. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  154. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  155. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  156. #define WLAN_CFG_HTT_PKT_TYPE 2
  157. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  158. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  159. #define WLAN_CFG_MAX_PEER_ID 64
  160. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  161. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  162. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  163. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  164. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  165. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  166. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  167. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  168. #define WLAN_CFG_NUM_REO_DEST_RING 4
  169. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  170. #define WLAN_CFG_NUM_REO_DEST_RING_MAX 4
  171. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  172. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  173. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  174. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 32
  175. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  176. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 32
  177. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  178. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  179. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  180. #if defined(QCA_WIFI_QCA6290)
  181. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  182. #else
  183. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  184. #endif
  185. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 1024
  186. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 2048
  187. #define WLAN_CFG_REO_REINJECT_RING_SIZE 128
  188. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  189. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 128
  190. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  191. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  192. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  193. defined(QCA_WIFI_QCA6750)
  194. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  195. #else
  196. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  197. #endif
  198. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 256
  199. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  200. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 512
  201. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  202. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  203. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  204. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  205. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  206. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  207. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  208. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  209. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  210. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  211. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  212. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  213. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  214. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  215. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  216. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  217. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  218. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  219. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  220. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  221. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  222. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  223. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  224. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  225. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  226. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  227. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  228. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  229. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  230. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  231. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  232. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  233. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  234. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  235. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  236. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  237. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  238. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  239. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  240. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  241. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  242. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  243. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  244. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  245. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  246. /**
  247. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  248. * ring. This value may need to be tuned later.
  249. */
  250. #if defined(QCA_HOST2FW_RXBUF_RING)
  251. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  252. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  253. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  254. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  255. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  256. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 4096
  257. /**
  258. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  259. */
  260. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  261. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  262. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  263. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  264. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 4096
  265. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 1024
  266. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  267. /**
  268. * AP use cases need to allocate more RX Descriptors than the number of
  269. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  270. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  271. * multiplication factor of 3, to allocate three times as many RX descriptors
  272. * as RX buffers.
  273. */
  274. #else
  275. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  276. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  277. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  278. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE 12288
  279. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN 4096
  280. #define WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX 12288
  281. #endif //QCA_HOST2FW_RXBUF_RING
  282. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  283. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  284. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  285. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  286. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  287. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  288. #define WLAN_CFG_NUM_REO_RINGS_MAP 0xF
  289. #define WLAN_CFG_NUM_REO_RINGS_MAP_MIN 0x1
  290. #define WLAN_CFG_NUM_REO_RINGS_MAP_MAX 0xF
  291. #define WLAN_CFG_RADIO_0_DEFAULT_REO 0x1
  292. #define WLAN_CFG_RADIO_1_DEFAULT_REO 0x2
  293. #define WLAN_CFG_RADIO_2_DEFAULT_REO 0x3
  294. #define WLAN_CFG_RADIO_DEFAULT_REO_MIN 0x1
  295. #define WLAN_CFG_RADIO_DEFAULT_REO_MAX 0x4
  296. /* DP INI Declerations */
  297. #define CFG_DP_HTT_PACKET_TYPE \
  298. CFG_INI_UINT("dp_htt_packet_type", \
  299. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  300. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  301. WLAN_CFG_HTT_PKT_TYPE, \
  302. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  303. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  304. CFG_INI_UINT("dp_int_batch_threshold_other", \
  305. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  306. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  307. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  308. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  309. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  310. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  311. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  312. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  313. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  314. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  315. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  316. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  317. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  318. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  319. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  320. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  321. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  322. CFG_INI_UINT("dp_int_timer_threshold_other", \
  323. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  324. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  325. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  326. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  327. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  328. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  329. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  330. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  331. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  332. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  333. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  334. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  335. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  336. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  337. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  338. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  339. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  340. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  341. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  342. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  343. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  344. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  345. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  346. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  347. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  348. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  349. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  350. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  351. #define CFG_DP_MAX_ALLOC_SIZE \
  352. CFG_INI_UINT("dp_max_alloc_size", \
  353. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  354. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  355. WLAN_CFG_MAX_ALLOC_SIZE, \
  356. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  357. #define CFG_DP_MAX_CLIENTS \
  358. CFG_INI_UINT("dp_max_clients", \
  359. WLAN_CFG_MAX_CLIENTS_MIN, \
  360. WLAN_CFG_MAX_CLIENTS_MAX, \
  361. WLAN_CFG_MAX_CLIENTS, \
  362. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  363. #define CFG_DP_MAX_PEER_ID \
  364. CFG_INI_UINT("dp_max_peer_id", \
  365. WLAN_CFG_MAX_PEER_ID_MIN, \
  366. WLAN_CFG_MAX_PEER_ID_MAX, \
  367. WLAN_CFG_MAX_PEER_ID, \
  368. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  369. #define CFG_DP_REO_DEST_RINGS \
  370. CFG_INI_UINT("dp_reo_dest_rings", \
  371. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  372. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  373. WLAN_CFG_NUM_REO_DEST_RING, \
  374. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  375. #define CFG_DP_TCL_DATA_RINGS \
  376. CFG_INI_UINT("dp_tcl_data_rings", \
  377. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  378. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  379. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  380. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  381. #define CFG_DP_TX_DESC \
  382. CFG_INI_UINT("dp_tx_desc", \
  383. WLAN_CFG_NUM_TX_DESC_MIN, \
  384. WLAN_CFG_NUM_TX_DESC_MAX, \
  385. WLAN_CFG_NUM_TX_DESC, \
  386. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  387. #define CFG_DP_TX_EXT_DESC \
  388. CFG_INI_UINT("dp_tx_ext_desc", \
  389. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  390. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  391. WLAN_CFG_NUM_TX_EXT_DESC, \
  392. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  393. #define CFG_DP_TX_EXT_DESC_POOLS \
  394. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  395. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  396. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  397. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  398. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  399. #define CFG_DP_PDEV_RX_RING \
  400. CFG_INI_UINT("dp_pdev_rx_ring", \
  401. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  402. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  403. WLAN_CFG_PER_PDEV_RX_RING, \
  404. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  405. #define CFG_DP_PDEV_TX_RING \
  406. CFG_INI_UINT("dp_pdev_tx_ring", \
  407. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  408. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  409. WLAN_CFG_PER_PDEV_TX_RING, \
  410. CFG_VALUE_OR_DEFAULT, \
  411. "DP PDEV Tx Ring")
  412. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  413. CFG_INI_UINT("dp_rx_defrag_timeout", \
  414. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  415. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  416. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  417. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  418. #define CFG_DP_TX_COMPL_RING_SIZE \
  419. CFG_INI_UINT("dp_tx_compl_ring_size", \
  420. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  421. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  422. WLAN_CFG_TX_COMP_RING_SIZE, \
  423. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  424. #define CFG_DP_TX_RING_SIZE \
  425. CFG_INI_UINT("dp_tx_ring_size", \
  426. WLAN_CFG_TX_RING_SIZE_MIN,\
  427. WLAN_CFG_TX_RING_SIZE_MAX,\
  428. WLAN_CFG_TX_RING_SIZE,\
  429. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  430. #define CFG_DP_NSS_COMP_RING_SIZE \
  431. CFG_INI_UINT("dp_nss_comp_ring_size", \
  432. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  433. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  434. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  435. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  436. #define CFG_DP_PDEV_LMAC_RING \
  437. CFG_INI_UINT("dp_pdev_lmac_ring", \
  438. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  439. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  440. WLAN_CFG_PER_PDEV_LMAC_RING, \
  441. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  442. /*
  443. * <ini>
  444. * dp_rx_pending_hl_threshold - High threshold of frame number to start
  445. * frame dropping scheme
  446. * @Min: 0
  447. * @Max: 524288
  448. * @Default: 393216
  449. *
  450. * This ini entry is used to set a high limit threshold to start frame
  451. * dropping scheme
  452. *
  453. * Usage: External
  454. *
  455. * </ini>
  456. */
  457. #define CFG_DP_RX_PENDING_HL_THRESHOLD \
  458. CFG_INI_UINT("dp_rx_pending_hl_threshold", \
  459. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MIN, \
  460. WLAN_CFG_RX_PENDING_HL_THRESHOLD_MAX, \
  461. WLAN_CFG_RX_PENDING_HL_THRESHOLD, \
  462. CFG_VALUE_OR_DEFAULT, "DP rx pending hl threshold")
  463. /*
  464. * <ini>
  465. * dp_rx_pending_lo_threshold - Low threshold of frame number to stop
  466. * frame dropping scheme
  467. * @Min: 100
  468. * @Max: 524288
  469. * @Default: 393216
  470. *
  471. * This ini entry is used to set a low limit threshold to stop frame
  472. * dropping scheme
  473. *
  474. * Usage: External
  475. *
  476. * </ini>
  477. */
  478. #define CFG_DP_RX_PENDING_LO_THRESHOLD \
  479. CFG_INI_UINT("dp_rx_pending_lo_threshold", \
  480. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MIN, \
  481. WLAN_CFG_RX_PENDING_LO_THRESHOLD_MAX, \
  482. WLAN_CFG_RX_PENDING_LO_THRESHOLD, \
  483. CFG_VALUE_OR_DEFAULT, "DP rx pending lo threshold")
  484. #define CFG_DP_BASE_HW_MAC_ID \
  485. CFG_INI_UINT("dp_base_hw_macid", \
  486. 0, 1, 1, \
  487. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  488. #define CFG_DP_RX_HASH \
  489. CFG_INI_BOOL("dp_rx_hash", true, \
  490. "DP Rx Hash")
  491. #define CFG_DP_TSO \
  492. CFG_INI_BOOL("TSOEnable", false, \
  493. "DP TSO Enabled")
  494. #define CFG_DP_LRO \
  495. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  496. "DP LRO Enable")
  497. #define CFG_DP_SG \
  498. CFG_INI_BOOL("dp_sg_support", false, \
  499. "DP SG Enable")
  500. #define CFG_DP_GRO \
  501. CFG_INI_BOOL("GROEnable", false, \
  502. "DP GRO Enable")
  503. #define CFG_DP_OL_TX_CSUM \
  504. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  505. "DP tx csum Enable")
  506. #define CFG_DP_OL_RX_CSUM \
  507. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  508. "DP rx csum Enable")
  509. #define CFG_DP_RAWMODE \
  510. CFG_INI_BOOL("dp_rawmode_support", false, \
  511. "DP rawmode Enable")
  512. #define CFG_DP_PEER_FLOW_CTRL \
  513. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  514. "DP peer flow ctrl Enable")
  515. #define CFG_DP_NAPI \
  516. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  517. "DP Napi Enabled")
  518. /*
  519. * <ini>
  520. * gEnableP2pIpTcpUdpChecksumOffload - Enable checksum offload for P2P mode
  521. * @Min: 0
  522. * @Max: 1
  523. * @Default: 1
  524. *
  525. * This ini entry is used to enable/disable TX checksum(UDP/TCP) for P2P modes.
  526. * This includes P2P device mode, P2P client mode and P2P GO mode.
  527. * The feature is enabled by default. To disable TX checksum for P2P, add the
  528. * following entry in ini file:
  529. * gEnableP2pIpTcpUdpChecksumOffload=0
  530. *
  531. * Usage: External
  532. *
  533. * </ini>
  534. */
  535. #define CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD \
  536. CFG_INI_BOOL("gEnableP2pIpTcpUdpChecksumOffload", true, \
  537. "DP TCP UDP Checksum Offload for P2P mode (device/cli/go)")
  538. /*
  539. * <ini>
  540. * gEnableNanIpTcpUdpChecksumOffload - Enable checksum offload for NAN mode
  541. * @Min: 0
  542. * @Max: 1
  543. * @Default: 1
  544. *
  545. * Usage: External
  546. *
  547. * </ini>
  548. */
  549. #define CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD \
  550. CFG_INI_BOOL("gEnableNanIpTcpUdpChecksumOffload", true, \
  551. "DP TCP UDP Checksum Offload for NAN mode")
  552. /*
  553. * <ini>
  554. * gEnableIpTcpUdpChecksumOffload - Enable checksum offload
  555. * @Min: 0
  556. * @Max: 1
  557. * @Default: 1
  558. *
  559. * Usage: External
  560. *
  561. * </ini>
  562. */
  563. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  564. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  565. "DP TCP UDP Checksum Offload")
  566. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  567. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  568. "DP Defrag Timeout Check")
  569. #define CFG_DP_WBM_RELEASE_RING \
  570. CFG_INI_UINT("dp_wbm_release_ring", \
  571. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  572. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  573. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  574. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  575. #define CFG_DP_TCL_CMD_CREDIT_RING \
  576. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  577. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  578. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  579. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  580. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  581. #define CFG_DP_TCL_STATUS_RING \
  582. CFG_INI_UINT("dp_tcl_status_ring",\
  583. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  584. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  585. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  586. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  587. #define CFG_DP_REO_REINJECT_RING \
  588. CFG_INI_UINT("dp_reo_reinject_ring", \
  589. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  590. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  591. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  592. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  593. #define CFG_DP_RX_RELEASE_RING \
  594. CFG_INI_UINT("dp_rx_release_ring", \
  595. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  596. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  597. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  598. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  599. #define CFG_DP_REO_EXCEPTION_RING \
  600. CFG_INI_UINT("dp_reo_exception_ring", \
  601. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  602. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  603. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  604. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  605. #define CFG_DP_REO_CMD_RING \
  606. CFG_INI_UINT("dp_reo_cmd_ring", \
  607. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  608. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  609. WLAN_CFG_REO_CMD_RING_SIZE, \
  610. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  611. #define CFG_DP_REO_STATUS_RING \
  612. CFG_INI_UINT("dp_reo_status_ring", \
  613. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  614. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  615. WLAN_CFG_REO_STATUS_RING_SIZE, \
  616. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  617. #define CFG_DP_RXDMA_BUF_RING \
  618. CFG_INI_UINT("dp_rxdma_buf_ring", \
  619. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  620. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  621. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  622. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  623. #define CFG_DP_RXDMA_REFILL_RING \
  624. CFG_INI_UINT("dp_rxdma_refill_ring", \
  625. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  626. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  627. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  628. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  629. #define CFG_DP_TX_DESC_LIMIT_0 \
  630. CFG_INI_UINT("dp_tx_desc_limit_0", \
  631. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  632. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  633. WLAN_CFG_TX_DESC_LIMIT_0, \
  634. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  635. #define CFG_DP_TX_DESC_LIMIT_1 \
  636. CFG_INI_UINT("dp_tx_desc_limit_1", \
  637. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  638. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  639. WLAN_CFG_TX_DESC_LIMIT_1, \
  640. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  641. #define CFG_DP_TX_DESC_LIMIT_2 \
  642. CFG_INI_UINT("dp_tx_desc_limit_2", \
  643. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  644. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  645. WLAN_CFG_TX_DESC_LIMIT_2, \
  646. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  647. #define CFG_DP_TX_DEVICE_LIMIT \
  648. CFG_INI_UINT("dp_tx_device_limit", \
  649. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  650. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  651. WLAN_CFG_TX_DEVICE_LIMIT, \
  652. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  653. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  654. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  655. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  656. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  657. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  658. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  659. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  660. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  661. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  662. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  663. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  664. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  665. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  666. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  667. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  668. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  669. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  670. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  671. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  672. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  673. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  674. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  675. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  676. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  677. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  678. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  679. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  680. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  681. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  682. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  683. #define CFG_DP_RXDMA_ERR_DST_RING \
  684. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  685. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  686. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  687. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  688. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  689. #define CFG_DP_PER_PKT_LOGGING \
  690. CFG_INI_UINT("enable_verbose_debug", \
  691. 0, 0xffff, 0, \
  692. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  693. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  694. CFG_INI_UINT("TxFlowStartQueueOffset", \
  695. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  696. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  697. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  698. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  699. 0, 50, 15, \
  700. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  701. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  702. CFG_INI_UINT("IpaUcTxBufSize", \
  703. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  704. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  705. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  706. CFG_INI_UINT("IpaUcTxPartitionBase", \
  707. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  708. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  709. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  710. CFG_INI_UINT("IpaUcRxIndRingCount", \
  711. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  712. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  713. #define CFG_DP_REORDER_OFFLOAD_SUPPORT \
  714. CFG_INI_UINT("gReorderOffloadSupported", \
  715. 0, 1, 1, \
  716. CFG_VALUE_OR_DEFAULT, "Packet reordering offload to firmware")
  717. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  718. CFG_INI_BOOL("gDisableIntraBssFwd", \
  719. false, "Disable intrs BSS Rx packets")
  720. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  721. CFG_INI_BOOL("gEnableDataStallDetection", \
  722. true, "Enable/Disable Data stall detection")
  723. #define CFG_DP_RX_SW_DESC_WEIGHT \
  724. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  725. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  726. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  727. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  728. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  729. #define CFG_DP_RX_SW_DESC_NUM \
  730. CFG_INI_UINT("dp_rx_sw_desc_num", \
  731. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MIN, \
  732. WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX, \
  733. WLAN_CFG_RX_SW_DESC_NUM_SIZE, \
  734. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC num")
  735. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  736. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  737. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  738. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  739. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE, \
  740. CFG_VALUE_OR_DEFAULT, \
  741. "DP Rx Flow Search Table Size in number of entries")
  742. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  743. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  744. "Enable/Disable DP Rx Flow Tag")
  745. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  746. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  747. "DP Rx Flow Search Table Is Per PDev")
  748. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  749. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  750. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  751. #define CFG_DP_TX_PER_PKT_VDEV_ID_CHECK \
  752. CFG_INI_BOOL("dp_tx_allow_per_pkt_vdev_id_check", false, \
  753. "Enable/Disable tx Per Pkt vdev id check")
  754. /*
  755. * <ini>
  756. * dp_rx_fisa_enable - Control Rx datapath FISA
  757. * @Min: 0
  758. * @Max: 1
  759. * @Default: 0
  760. *
  761. * This ini is used to enable DP Rx FISA feature
  762. *
  763. * Related: dp_rx_flow_search_table_size
  764. *
  765. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  766. *
  767. * Usage: Internal/External
  768. *
  769. * </ini>
  770. */
  771. #define CFG_DP_RX_FISA_ENABLE \
  772. CFG_INI_BOOL("dp_rx_fisa_enable", false, \
  773. "Enable/Disable DP Rx FISA")
  774. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  775. CFG_INI_UINT("mon_drop_thresh", \
  776. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  777. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  778. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  779. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  780. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  781. CFG_INI_UINT("PktlogBufSize", \
  782. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  783. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  784. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  785. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  786. #define CFG_DP_FULL_MON_MODE \
  787. CFG_INI_BOOL("full_mon_mode", \
  788. false, "Full Monitor mode support")
  789. #define CFG_DP_REO_RINGS_MAP \
  790. CFG_INI_UINT("dp_reo_rings_map", \
  791. WLAN_CFG_NUM_REO_RINGS_MAP_MIN, \
  792. WLAN_CFG_NUM_REO_RINGS_MAP_MAX, \
  793. WLAN_CFG_NUM_REO_RINGS_MAP, \
  794. CFG_VALUE_OR_DEFAULT, "REO Destination Rings Mapping")
  795. #define CFG_DP_RX_RADIO_0_DEFAULT_REO \
  796. CFG_INI_UINT("dp_rx_radio0_default_reo", \
  797. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  798. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  799. WLAN_CFG_RADIO_0_DEFAULT_REO, \
  800. CFG_VALUE_OR_DEFAULT, "Radio0 to REO destination default mapping")
  801. #define CFG_DP_RX_RADIO_1_DEFAULT_REO \
  802. CFG_INI_UINT("dp_rx_radio1_default_reo", \
  803. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  804. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  805. WLAN_CFG_RADIO_1_DEFAULT_REO, \
  806. CFG_VALUE_OR_DEFAULT, "Radio1 to REO destination default mapping")
  807. #define CFG_DP_RX_RADIO_2_DEFAULT_REO \
  808. CFG_INI_UINT("dp_rx_radio2_default_reo", \
  809. WLAN_CFG_RADIO_DEFAULT_REO_MIN, \
  810. WLAN_CFG_RADIO_DEFAULT_REO_MAX, \
  811. WLAN_CFG_RADIO_2_DEFAULT_REO, \
  812. CFG_VALUE_OR_DEFAULT, "Radio2 to REO destination default mapping")
  813. #define CFG_DP_PEER_EXT_STATS \
  814. CFG_INI_BOOL("peer_ext_stats", \
  815. false, "Peer extended stats")
  816. /*
  817. * <ini>
  818. * legacy_mode_csum_disable - Disable csum offload for legacy 802.11abg modes
  819. * @Min: 0
  820. * @Max: 1
  821. * @Default: 0
  822. *
  823. * This ini is used to disable HW checksum offload capability for legacy
  824. * connections
  825. *
  826. * Related: gEnableIpTcpUdpChecksumOffload should be enabled
  827. *
  828. * Usage: Internal
  829. *
  830. * </ini>
  831. */
  832. #define CFG_DP_LEGACY_MODE_CSUM_DISABLE \
  833. CFG_INI_BOOL("legacy_mode_csum_disable", false, \
  834. "Enable/Disable legacy mode checksum")
  835. #define CFG_DP_RX_BUFF_POOL_ENABLE \
  836. CFG_INI_BOOL("dp_rx_buff_prealloc_pool", false, \
  837. "Enable/Disable DP RX emergency buffer pool support")
  838. #define CFG_DP_POLL_MODE_ENABLE \
  839. CFG_INI_BOOL("dp_poll_mode_enable", false, \
  840. "Enable/Disable Polling mode for data path")
  841. #define CFG_DP_RX_FST_IN_CMEM \
  842. CFG_INI_BOOL("dp_rx_fst_in_cmem", false, \
  843. "Enable/Disable flow search table in CMEM")
  844. /*
  845. * <ini>
  846. * gEnableSWLM - Control DP Software latency manager
  847. * @Min: 0
  848. * @Max: 1
  849. * @Default: 0
  850. *
  851. * This ini is used to enable DP Software latency Manager
  852. *
  853. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  854. *
  855. * Usage: Internal
  856. *
  857. * </ini>
  858. */
  859. #define CFG_DP_SWLM_ENABLE \
  860. CFG_INI_BOOL("gEnableSWLM", false, \
  861. "Enable/Disable DP SWLM")
  862. /*
  863. * <ini>
  864. * wow_check_rx_pending_enable - control to check RX frames pending in Wow
  865. * @Min: 0
  866. * @Max: 1
  867. * @Default: 0
  868. *
  869. * This ini is used to control DP Software to perform RX pending check
  870. * before entering WoW mode
  871. *
  872. * Usage: Internal
  873. *
  874. * </ini>
  875. */
  876. #define CFG_DP_WOW_CHECK_RX_PENDING \
  877. CFG_INI_BOOL("wow_check_rx_pending_enable", \
  878. false, \
  879. "enable rx frame pending check in WoW mode")
  880. #define CFG_DP \
  881. CFG(CFG_DP_HTT_PACKET_TYPE) \
  882. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  883. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  884. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  885. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  886. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  887. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  888. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  889. CFG(CFG_DP_MAX_CLIENTS) \
  890. CFG(CFG_DP_MAX_PEER_ID) \
  891. CFG(CFG_DP_REO_DEST_RINGS) \
  892. CFG(CFG_DP_TCL_DATA_RINGS) \
  893. CFG(CFG_DP_TX_DESC) \
  894. CFG(CFG_DP_TX_EXT_DESC) \
  895. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  896. CFG(CFG_DP_PDEV_RX_RING) \
  897. CFG(CFG_DP_PDEV_TX_RING) \
  898. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  899. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  900. CFG(CFG_DP_TX_RING_SIZE) \
  901. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  902. CFG(CFG_DP_PDEV_LMAC_RING) \
  903. CFG(CFG_DP_BASE_HW_MAC_ID) \
  904. CFG(CFG_DP_RX_HASH) \
  905. CFG(CFG_DP_TSO) \
  906. CFG(CFG_DP_LRO) \
  907. CFG(CFG_DP_SG) \
  908. CFG(CFG_DP_GRO) \
  909. CFG(CFG_DP_OL_TX_CSUM) \
  910. CFG(CFG_DP_OL_RX_CSUM) \
  911. CFG(CFG_DP_RAWMODE) \
  912. CFG(CFG_DP_PEER_FLOW_CTRL) \
  913. CFG(CFG_DP_NAPI) \
  914. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  915. CFG(CFG_DP_NAN_TCP_UDP_CKSUM_OFFLOAD) \
  916. CFG(CFG_DP_P2P_TCP_UDP_CKSUM_OFFLOAD) \
  917. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  918. CFG(CFG_DP_WBM_RELEASE_RING) \
  919. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  920. CFG(CFG_DP_TCL_STATUS_RING) \
  921. CFG(CFG_DP_REO_REINJECT_RING) \
  922. CFG(CFG_DP_RX_RELEASE_RING) \
  923. CFG(CFG_DP_REO_EXCEPTION_RING) \
  924. CFG(CFG_DP_REO_CMD_RING) \
  925. CFG(CFG_DP_REO_STATUS_RING) \
  926. CFG(CFG_DP_RXDMA_BUF_RING) \
  927. CFG(CFG_DP_RXDMA_REFILL_RING) \
  928. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  929. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  930. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  931. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  932. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  933. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  934. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  935. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  936. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  937. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  938. CFG(CFG_DP_PER_PKT_LOGGING) \
  939. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  940. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  941. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  942. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  943. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  944. CFG(CFG_DP_REORDER_OFFLOAD_SUPPORT) \
  945. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  946. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  947. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  948. CFG(CFG_DP_RX_SW_DESC_NUM) \
  949. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  950. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  951. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  952. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  953. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  954. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  955. CFG(CFG_DP_RX_FISA_ENABLE) \
  956. CFG(CFG_DP_FULL_MON_MODE) \
  957. CFG(CFG_DP_REO_RINGS_MAP) \
  958. CFG(CFG_DP_PEER_EXT_STATS) \
  959. CFG(CFG_DP_RX_BUFF_POOL_ENABLE) \
  960. CFG(CFG_DP_RX_PENDING_HL_THRESHOLD) \
  961. CFG(CFG_DP_RX_PENDING_LO_THRESHOLD) \
  962. CFG(CFG_DP_LEGACY_MODE_CSUM_DISABLE) \
  963. CFG(CFG_DP_POLL_MODE_ENABLE) \
  964. CFG(CFG_DP_SWLM_ENABLE) \
  965. CFG(CFG_DP_TX_PER_PKT_VDEV_ID_CHECK) \
  966. CFG(CFG_DP_RX_FST_IN_CMEM) \
  967. CFG(CFG_DP_RX_RADIO_0_DEFAULT_REO) \
  968. CFG(CFG_DP_RX_RADIO_1_DEFAULT_REO) \
  969. CFG(CFG_DP_RX_RADIO_2_DEFAULT_REO) \
  970. CFG(CFG_DP_WOW_CHECK_RX_PENDING)
  971. #endif /* _CFG_DP_H_ */