msm_vidc_internal.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define MAX_MATRIX_COEFFS 9
  18. #define MAX_BIAS_COEFFS 3
  19. #define MAX_LIMIT_COEFFS 6
  20. #define MAX_DEBUGFS_NAME 50
  21. #define DEFAULT_TIMEOUT 3
  22. #define DEFAULT_HEIGHT 240
  23. #define DEFAULT_WIDTH 320
  24. #define MAX_HEIGHT 4320
  25. #define MAX_WIDTH 8192
  26. #define MIN_SUPPORTED_WIDTH 32
  27. #define MIN_SUPPORTED_HEIGHT 32
  28. #define DEFAULT_FPS 30
  29. #define MINIMUM_FPS 1
  30. #define MAXIMUM_FPS 960
  31. #define SINGLE_INPUT_BUFFER 1
  32. #define SINGLE_OUTPUT_BUFFER 1
  33. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  34. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  35. #define MAX_SUPPORTED_INSTANCES 16
  36. #define MAX_BSE_VPP_DELAY 6
  37. #define DEFAULT_BSE_VPP_DELAY 2
  38. #define MAX_CAP_PARENTS 16
  39. #define MAX_CAP_CHILDREN 16
  40. #define DEFAULT_BITSTREM_ALIGNMENT 16
  41. #define H265_BITSTREM_ALIGNMENT 32
  42. #define DEFAULT_MAX_HOST_BUF_COUNT 32
  43. /* TODO
  44. * #define MAX_SUPERFRAME_COUNT 32
  45. */
  46. /* Maintains the number of FTB's between each FBD over a window */
  47. #define DCVS_FTB_WINDOW 16
  48. /* Superframe can have maximum of 32 frames */
  49. #define VIDC_SUPERFRAME_MAX 32
  50. #define COLOR_RANGE_UNSPECIFIED (-1)
  51. #define V4L2_EVENT_VIDC_BASE 10
  52. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  53. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  54. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  55. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  56. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  57. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  58. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  59. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  60. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  61. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  62. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  63. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  64. #define NUM_MBS_PER_FRAME(__height, __width) \
  65. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  66. #define IS_PRIV_CTRL(idx) ( \
  67. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  68. V4L2_CTRL_DRIVER_PRIV(idx))
  69. #define BUFFER_ALIGNMENT_SIZE(x) x
  70. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  71. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  72. #define MB_SIZE_IN_PIXEL (16 * 16)
  73. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  74. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  75. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  76. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  77. /*
  78. * Convert Q16 number into Integer and Fractional part upto 2 places.
  79. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  80. * Integer part = 105752 / 65536 = 1;
  81. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  82. * Fractional part = 40216 * 100 / 65536 = 61;
  83. * Now convert to FP(1, 61, 100).
  84. */
  85. #define Q16_INT(q) ((q) >> 16)
  86. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  87. enum msm_vidc_domain_type {
  88. MSM_VIDC_ENCODER = BIT(0),
  89. MSM_VIDC_DECODER = BIT(1),
  90. };
  91. enum msm_vidc_codec_type {
  92. MSM_VIDC_H264 = BIT(0),
  93. MSM_VIDC_HEVC = BIT(1),
  94. MSM_VIDC_VP9 = BIT(2),
  95. };
  96. enum msm_vidc_colorformat_type {
  97. MSM_VIDC_FMT_NONE = 0,
  98. MSM_VIDC_FMT_NV12 = 1,
  99. MSM_VIDC_FMT_NV12C = 2,
  100. MSM_VIDC_FMT_P010 = 3,
  101. MSM_VIDC_FMT_TP10C = 4,
  102. MSM_VIDC_FMT_RGBA8888 = 5,
  103. MSM_VIDC_FMT_RGBA8888C = 6,
  104. MSM_VIDC_FMT_NV21 = 7,
  105. };
  106. enum msm_vidc_buffer_type {
  107. MSM_VIDC_BUF_NONE = 0,
  108. MSM_VIDC_BUF_INPUT = 1,
  109. MSM_VIDC_BUF_OUTPUT = 2,
  110. MSM_VIDC_BUF_INPUT_META = 3,
  111. MSM_VIDC_BUF_OUTPUT_META = 4,
  112. MSM_VIDC_BUF_QUEUE = 10,
  113. MSM_VIDC_BUF_BIN = 20,
  114. MSM_VIDC_BUF_ARP = 21,
  115. MSM_VIDC_BUF_COMV = 22,
  116. MSM_VIDC_BUF_NON_COMV = 23,
  117. MSM_VIDC_BUF_LINE = 24,
  118. MSM_VIDC_BUF_DPB = 25,
  119. MSM_VIDC_BUF_PERSIST = 26,
  120. MSM_VIDC_BUF_VPSS = 27,
  121. };
  122. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  123. enum msm_vidc_buffer_flags {
  124. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  125. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  126. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  127. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  128. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  129. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  130. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  131. };
  132. enum msm_vidc_buffer_attributes {
  133. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  134. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  135. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  136. MSM_VIDC_ATTR_QUEUED = BIT(3),
  137. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  138. };
  139. enum msm_vidc_buffer_region {
  140. MSM_VIDC_REGION_NONE = 0,
  141. MSM_VIDC_NON_SECURE,
  142. MSM_VIDC_SECURE_PIXEL,
  143. MSM_VIDC_SECURE_NONPIXEL,
  144. MSM_VIDC_SECURE_BITSTREAM,
  145. };
  146. enum msm_vidc_port_type {
  147. INPUT_PORT = 0,
  148. OUTPUT_PORT,
  149. INPUT_META_PORT,
  150. OUTPUT_META_PORT,
  151. MAX_PORT,
  152. };
  153. enum msm_vidc_stage_type {
  154. MSM_VIDC_STAGE_NONE = 0,
  155. MSM_VIDC_STAGE_1 = 1,
  156. MSM_VIDC_STAGE_2 = 2,
  157. };
  158. enum msm_vidc_pipe_type {
  159. MSM_VIDC_PIPE_NONE = 0,
  160. MSM_VIDC_PIPE_1 = 1,
  161. MSM_VIDC_PIPE_2 = 2,
  162. MSM_VIDC_PIPE_4 = 4,
  163. };
  164. enum msm_vidc_quality_mode {
  165. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  166. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  167. };
  168. enum msm_vidc_core_capability_type {
  169. CORE_CAP_NONE = 0,
  170. ENC_CODECS,
  171. DEC_CODECS,
  172. MAX_SESSION_COUNT,
  173. MAX_SECURE_SESSION_COUNT,
  174. MAX_LOAD,
  175. MAX_MBPF,
  176. MAX_MBPS,
  177. MAX_MBPF_HQ,
  178. MAX_MBPS_HQ,
  179. MAX_MBPF_B_FRAME,
  180. MAX_MBPS_B_FRAME,
  181. NUM_VPP_PIPE,
  182. SW_PC,
  183. SW_PC_DELAY,
  184. FW_UNLOAD,
  185. FW_UNLOAD_DELAY,
  186. HW_RESPONSE_TIMEOUT,
  187. DEBUG_TIMEOUT,
  188. PREFIX_BUF_COUNT_PIX,
  189. PREFIX_BUF_SIZE_PIX,
  190. PREFIX_BUF_COUNT_NON_PIX,
  191. PREFIX_BUF_SIZE_NON_PIX,
  192. PAGEFAULT_NON_FATAL,
  193. PAGETABLE_CACHING,
  194. DCVS,
  195. DECODE_BATCH,
  196. DECODE_BATCH_TIMEOUT,
  197. AV_SYNC_WINDOW_SIZE,
  198. CLK_FREQ_THRESHOLD,
  199. CORE_CAP_MAX,
  200. };
  201. enum msm_vidc_inst_capability_type {
  202. INST_CAP_NONE = 0,
  203. FRAME_WIDTH,
  204. LOSSLESS_FRAME_WIDTH,
  205. SECURE_FRAME_WIDTH,
  206. HEVC_IMAGE_FRAME_WIDTH,
  207. HEIC_IMAGE_FRAME_WIDTH,
  208. FRAME_HEIGHT,
  209. LOSSLESS_FRAME_HEIGHT,
  210. SECURE_FRAME_HEIGHT,
  211. HEVC_IMAGE_FRAME_HEIGHT,
  212. HEIC_IMAGE_FRAME_HEIGHT,
  213. PIX_FMTS,
  214. MIN_BUFFERS_INPUT,
  215. MIN_BUFFERS_OUTPUT,
  216. MBPF,
  217. LOSSLESS_MBPF,
  218. BATCH_MBPF,
  219. SECURE_MBPF,
  220. MBPS,
  221. POWER_SAVE_MBPS,
  222. FRAME_RATE,
  223. OPERATING_RATE,
  224. SCALE_X,
  225. SCALE_Y,
  226. B_FRAME,
  227. MB_CYCLES_VSP,
  228. MB_CYCLES_VPP,
  229. MB_CYCLES_LP,
  230. MB_CYCLES_FW,
  231. MB_CYCLES_FW_VPP,
  232. SECURE_MODE,
  233. HFLIP,
  234. VFLIP,
  235. ROTATION,
  236. SLICE_INTERFACE,
  237. HEADER_MODE,
  238. PREPEND_SPSPPS_TO_IDR,
  239. META_SEQ_HDR_NAL,
  240. REQUEST_I_FRAME,
  241. BIT_RATE,
  242. BITRATE_MODE,
  243. LOSSLESS,
  244. FRAME_SKIP_MODE,
  245. FRAME_RC_ENABLE,
  246. GOP_SIZE,
  247. GOP_CLOSURE,
  248. BLUR_TYPES,
  249. BLUR_RESOLUTION,
  250. CSC_CUSTOM_MATRIX,
  251. HEIC,
  252. LOWLATENCY_MODE,
  253. LTR_COUNT,
  254. USE_LTR,
  255. MARK_LTR,
  256. BASELAYER_PRIORITY,
  257. IR_RANDOM,
  258. AU_DELIMITER,
  259. TIME_DELTA_BASED_RC,
  260. CONTENT_ADAPTIVE_CODING,
  261. BITRATE_BOOST,
  262. VBV_DELAY,
  263. MIN_FRAME_QP,
  264. I_FRAME_MIN_QP,
  265. P_FRAME_MIN_QP,
  266. B_FRAME_MIN_QP,
  267. MAX_FRAME_QP,
  268. I_FRAME_MAX_QP,
  269. P_FRAME_MAX_QP,
  270. B_FRAME_MAX_QP,
  271. HEVC_HIER_QP,
  272. I_FRAME_QP,
  273. P_FRAME_QP,
  274. B_FRAME_QP,
  275. L0_QP,
  276. L1_QP,
  277. L2_QP,
  278. L3_QP,
  279. L4_QP,
  280. L5_QP,
  281. HIER_LAYER_QP,
  282. HIER_CODING_TYPE,
  283. HIER_CODING,
  284. HIER_CODING_LAYER,
  285. L0_BR,
  286. L1_BR,
  287. L2_BR,
  288. L3_BR,
  289. L4_BR,
  290. L5_BR,
  291. ENTROPY_MODE,
  292. PROFILE,
  293. LEVEL,
  294. HEVC_TIER,
  295. LF_MODE,
  296. LF_ALPHA,
  297. LF_BETA,
  298. SLICE_MAX_BYTES,
  299. SLICE_MAX_MB,
  300. SLICE_MODE,
  301. MB_RC,
  302. TRANSFORM_8X8,
  303. CHROMA_QP_INDEX_OFFSET,
  304. DISPLAY_DELAY_ENABLE,
  305. DISPLAY_DELAY,
  306. CONCEAL_COLOR_8BIT,
  307. CONCEAL_COLOR_10BIT,
  308. STAGE,
  309. PIPE,
  310. POC,
  311. QUALITY_MODE,
  312. CODED_FRAMES,
  313. BIT_DEPTH,
  314. CODEC_CONFIG,
  315. BITSTREAM_SIZE_OVERWRITE,
  316. META_LTR_MARK_USE,
  317. META_DPB_MISR,
  318. META_OPB_MISR,
  319. META_INTERLACE,
  320. META_TIMESTAMP,
  321. META_CONCEALED_MB_CNT,
  322. META_HIST_INFO,
  323. META_SEI_MASTERING_DISP,
  324. META_SEI_CLL,
  325. META_HDR10PLUS,
  326. META_EVA_STATS,
  327. META_BUF_TAG,
  328. META_SUBFRAME_OUTPUT,
  329. META_ENC_QP_METADATA,
  330. META_ROI_INFO,
  331. INST_CAP_MAX,
  332. };
  333. enum msm_vidc_inst_capability_flags {
  334. CAP_FLAG_NONE = 0,
  335. CAP_FLAG_ROOT = BIT(0),
  336. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  337. CAP_FLAG_MENU = BIT(2),
  338. CAP_FLAG_INPUT_PORT = BIT(3),
  339. CAP_FLAG_OUTPUT_PORT = BIT(4),
  340. CAP_FLAG_CLIENT_SET = BIT(5),
  341. };
  342. struct msm_vidc_inst_cap {
  343. enum msm_vidc_inst_capability_type cap;
  344. s32 min;
  345. s32 max;
  346. u32 step_or_mask;
  347. s32 value;
  348. u32 v4l2_id;
  349. u32 hfi_id;
  350. enum msm_vidc_inst_capability_flags flags;
  351. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  352. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  353. int (*adjust)(void *inst,
  354. struct v4l2_ctrl *ctrl);
  355. int (*set)(void *inst,
  356. enum msm_vidc_inst_capability_type cap_id);
  357. };
  358. struct msm_vidc_inst_capability {
  359. enum msm_vidc_domain_type domain;
  360. enum msm_vidc_codec_type codec;
  361. struct msm_vidc_inst_cap cap[INST_CAP_MAX];
  362. };
  363. struct msm_vidc_core_capability {
  364. enum msm_vidc_core_capability_type type;
  365. u32 value;
  366. };
  367. struct msm_vidc_inst_cap_entry {
  368. /* list of struct msm_vidc_inst_cap_entry */
  369. struct list_head list;
  370. enum msm_vidc_inst_capability_type cap_id;
  371. };
  372. enum efuse_purpose {
  373. SKU_VERSION = 0,
  374. };
  375. enum sku_version {
  376. SKU_VERSION_0 = 0,
  377. SKU_VERSION_1,
  378. SKU_VERSION_2,
  379. };
  380. enum msm_vidc_ssr_trigger_type {
  381. SSR_ERR_FATAL = 1,
  382. SSR_SW_DIV_BY_ZERO,
  383. SSR_HW_WDOG_IRQ,
  384. };
  385. enum msm_vidc_cache_op {
  386. MSM_VIDC_CACHE_CLEAN,
  387. MSM_VIDC_CACHE_INVALIDATE,
  388. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  389. };
  390. enum msm_vidc_dcvs_flags {
  391. MSM_VIDC_DCVS_INCR = BIT(0),
  392. MSM_VIDC_DCVS_DECR = BIT(1),
  393. };
  394. enum msm_vidc_clock_properties {
  395. CLOCK_PROP_HAS_SCALING = BIT(0),
  396. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  397. };
  398. enum profiling_points {
  399. FRAME_PROCESSING = 0,
  400. MAX_PROFILING_POINTS,
  401. };
  402. enum signal_session_response {
  403. SIGNAL_CMD_STOP_INPUT = 0,
  404. SIGNAL_CMD_STOP_OUTPUT,
  405. SIGNAL_CMD_CLOSE,
  406. MAX_SIGNAL,
  407. };
  408. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  409. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  410. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  411. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  412. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  413. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  414. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  415. #define HFI_MASK_QHDR_STATUS 0x000000FF
  416. #define VIDC_IFACEQ_NUMQ 3
  417. #define VIDC_IFACEQ_CMDQ_IDX 0
  418. #define VIDC_IFACEQ_MSGQ_IDX 1
  419. #define VIDC_IFACEQ_DBGQ_IDX 2
  420. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  421. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  422. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  423. struct hfi_queue_table_header {
  424. u32 qtbl_version;
  425. u32 qtbl_size;
  426. u32 qtbl_qhdr0_offset;
  427. u32 qtbl_qhdr_size;
  428. u32 qtbl_num_q;
  429. u32 qtbl_num_active_q;
  430. void *device_addr;
  431. char name[256];
  432. };
  433. struct hfi_queue_header {
  434. u32 qhdr_status;
  435. u32 qhdr_start_addr;
  436. u32 qhdr_type;
  437. u32 qhdr_q_size;
  438. u32 qhdr_pkt_size;
  439. u32 qhdr_pkt_drop_cnt;
  440. u32 qhdr_rx_wm;
  441. u32 qhdr_tx_wm;
  442. u32 qhdr_rx_req;
  443. u32 qhdr_tx_req;
  444. u32 qhdr_rx_irq_status;
  445. u32 qhdr_tx_irq_status;
  446. u32 qhdr_read_idx;
  447. u32 qhdr_write_idx;
  448. };
  449. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  450. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  451. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  452. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  453. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  454. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  455. (i * sizeof(struct hfi_queue_header)))
  456. #define QDSS_SIZE 4096
  457. #define SFR_SIZE 4096
  458. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  459. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  460. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  461. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  462. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  463. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  464. ALIGNED_QDSS_SIZE, SZ_1M)
  465. struct buf_count {
  466. u32 etb;
  467. u32 ftb;
  468. u32 fbd;
  469. u32 ebd;
  470. };
  471. struct profile_data {
  472. u32 start;
  473. u32 stop;
  474. u32 cumulative;
  475. char name[64];
  476. u32 sampling;
  477. u32 average;
  478. };
  479. struct msm_vidc_debug {
  480. struct profile_data pdata[MAX_PROFILING_POINTS];
  481. u32 profile;
  482. u32 samples;
  483. struct buf_count count;
  484. };
  485. struct msm_vidc_input_cr_data {
  486. struct list_head list;
  487. u32 index;
  488. u32 input_cr;
  489. };
  490. struct msm_vidc_timestamps {
  491. struct list_head list;
  492. u64 timestamp_us;
  493. u32 framerate;
  494. bool is_valid;
  495. };
  496. struct msm_vidc_session_idle {
  497. bool idle;
  498. u64 last_activity_time_ns;
  499. };
  500. struct msm_vidc_color_info {
  501. u32 colorspace;
  502. u32 ycbcr_enc;
  503. u32 xfer_func;
  504. u32 quantization;
  505. };
  506. struct msm_vidc_rectangle {
  507. u32 left;
  508. u32 top;
  509. u32 width;
  510. u32 height;
  511. };
  512. struct msm_vidc_properties {
  513. u32 frame_rate;
  514. u32 operating_rate;
  515. u32 bitrate;
  516. };
  517. struct msm_vidc_subscription_params {
  518. u32 bitstream_resolution;
  519. u64 crop_offsets;
  520. u32 bit_depth;
  521. u32 cabac;
  522. u32 coded_frames;
  523. u32 fw_min_count;
  524. u32 pic_order_cnt;
  525. u32 color_info;
  526. u32 profile;
  527. u32 level;
  528. u32 tier;
  529. };
  530. struct msm_vidc_decode_vpp_delay {
  531. bool enable;
  532. u32 size;
  533. };
  534. struct msm_vidc_decode_batch {
  535. bool enable;
  536. u32 size;
  537. struct delayed_work work;
  538. };
  539. enum msm_vidc_modes {
  540. VIDC_SECURE = BIT(0),
  541. VIDC_TURBO = BIT(1),
  542. VIDC_THUMBNAIL = BIT(2),
  543. VIDC_LOW_POWER = BIT(3),
  544. };
  545. enum load_calc_quirks {
  546. LOAD_POWER = 0,
  547. LOAD_ADMISSION_CONTROL = 1,
  548. };
  549. enum msm_vidc_power_mode {
  550. VIDC_POWER_NORMAL = 0,
  551. VIDC_POWER_LOW,
  552. VIDC_POWER_TURBO,
  553. };
  554. struct vidc_bus_vote_data {
  555. enum msm_vidc_domain_type domain;
  556. enum msm_vidc_codec_type codec;
  557. enum msm_vidc_power_mode power_mode;
  558. u32 color_formats[2];
  559. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  560. int input_height, input_width, bitrate;
  561. int output_height, output_width;
  562. int rotation;
  563. int compression_ratio;
  564. int complexity_factor;
  565. int input_cr;
  566. u32 lcu_size;
  567. u32 fps;
  568. u32 work_mode;
  569. bool use_sys_cache;
  570. bool b_frames_enabled;
  571. u64 calc_bw_ddr;
  572. u64 calc_bw_llcc;
  573. u32 num_vpp_pipes;
  574. };
  575. struct msm_vidc_power {
  576. enum msm_vidc_power_mode power_mode;
  577. u32 buffer_counter;
  578. u32 min_threshold;
  579. u32 nom_threshold;
  580. u32 max_threshold;
  581. bool dcvs_mode;
  582. u32 dcvs_window;
  583. u64 min_freq;
  584. u64 curr_freq;
  585. u32 ddr_bw;
  586. u32 sys_cache_bw;
  587. u32 dcvs_flags;
  588. };
  589. struct msm_vidc_alloc {
  590. struct list_head list;
  591. enum msm_vidc_buffer_type type;
  592. enum msm_vidc_buffer_region region;
  593. u32 size;
  594. u8 secure:1;
  595. u8 map_kernel:1;
  596. struct dma_buf *dmabuf;
  597. void *kvaddr;
  598. };
  599. struct msm_vidc_allocations {
  600. struct list_head list; // list of "struct msm_vidc_alloc"
  601. };
  602. struct msm_vidc_map {
  603. struct list_head list;
  604. bool valid;
  605. enum msm_vidc_buffer_type type;
  606. enum msm_vidc_buffer_region region;
  607. struct dma_buf *dmabuf;
  608. u32 refcount;
  609. u64 device_addr;
  610. struct sg_table *table;
  611. struct dma_buf_attachment *attach;
  612. };
  613. struct msm_vidc_mappings {
  614. struct list_head list; // list of "struct msm_vidc_map"
  615. };
  616. struct msm_vidc_buffer {
  617. struct list_head list;
  618. bool valid;
  619. enum msm_vidc_buffer_type type;
  620. u32 index;
  621. int fd;
  622. u32 buffer_size;
  623. u32 data_offset;
  624. u32 data_size;
  625. u64 device_addr;
  626. void *dmabuf;
  627. u32 flags;
  628. u64 timestamp;
  629. enum msm_vidc_buffer_attributes attr;
  630. };
  631. struct msm_vidc_buffers {
  632. struct list_head list; // list of "struct msm_vidc_buffer"
  633. u32 min_count;
  634. u32 extra_count;
  635. u32 actual_count;
  636. u32 size;
  637. bool reuse;
  638. };
  639. enum response_work_type {
  640. RESP_WORK_INPUT_PSC = 1,
  641. RESP_WORK_OUTPUT_PSC,
  642. RESP_WORK_LAST_FLAG,
  643. };
  644. struct response_work {
  645. struct list_head list;
  646. enum response_work_type type;
  647. void *data;
  648. u32 data_size;
  649. };
  650. struct msm_vidc_ssr {
  651. bool trigger;
  652. enum msm_vidc_ssr_trigger_type ssr_type;
  653. };
  654. #define call_mem_op(c, op, ...) \
  655. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  656. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  657. struct msm_vidc_memory_ops {
  658. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  659. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  660. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  661. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  662. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  663. enum msm_vidc_cache_op cache_op);
  664. };
  665. #endif // _MSM_VIDC_INTERNAL_H_