sde_kms.c 132 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include <linux/qcom_scm.h>
  53. #include <linux/qcom-iommu-util.h>
  54. #include "soc/qcom/secure_buffer.h"
  55. #include <linux/qtee_shmbridge.h>
  56. #ifdef CONFIG_DRM_SDE_VM
  57. #include <linux/gunyah/gh_irq_lend.h>
  58. #endif
  59. #define CREATE_TRACE_POINTS
  60. #include "sde_trace.h"
  61. /* defines for secure channel call */
  62. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  63. #define MDP_DEVICE_ID 0x1A
  64. #define DEMURA_REGION_NAME_MAX 32
  65. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  66. static const char * const iommu_ports[] = {
  67. "mdp_0",
  68. };
  69. /**
  70. * Controls size of event log buffer. Specified as a power of 2.
  71. */
  72. #define SDE_EVTLOG_SIZE 1024
  73. /*
  74. * To enable overall DRM driver logging
  75. * # echo 0x2 > /sys/module/drm/parameters/debug
  76. *
  77. * To enable DRM driver h/w logging
  78. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  79. *
  80. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  81. */
  82. #define SDE_DEBUGFS_DIR "msm_sde"
  83. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  84. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  85. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  86. /**
  87. * sdecustom - enable certain driver customizations for sde clients
  88. * Enabling this modifies the standard DRM behavior slightly and assumes
  89. * that the clients have specific knowledge about the modifications that
  90. * are involved, so don't enable this unless you know what you're doing.
  91. *
  92. * Parts of the driver that are affected by this setting may be located by
  93. * searching for invocations of the 'sde_is_custom_client()' function.
  94. *
  95. * This is disabled by default.
  96. */
  97. static bool sdecustom = true;
  98. module_param(sdecustom, bool, 0400);
  99. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  100. static int sde_kms_hw_init(struct msm_kms *kms);
  101. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  102. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  103. static int _sde_kms_register_events(struct msm_kms *kms,
  104. struct drm_mode_object *obj, u32 event, bool en);
  105. static void sde_kms_handle_power_event(u32 event_type, void *usr);
  106. bool sde_is_custom_client(void)
  107. {
  108. return sdecustom;
  109. }
  110. #if IS_ENABLED(CONFIG_DEBUG_FS)
  111. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  112. {
  113. struct msm_drm_private *priv;
  114. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  115. return NULL;
  116. priv = sde_kms->dev->dev_private;
  117. return priv->debug_root;
  118. }
  119. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  120. {
  121. void *p;
  122. int rc;
  123. void *debugfs_root;
  124. p = sde_hw_util_get_log_mask_ptr();
  125. if (!sde_kms || !p)
  126. return -EINVAL;
  127. debugfs_root = sde_debugfs_get_root(sde_kms);
  128. if (!debugfs_root)
  129. return -EINVAL;
  130. /* allow debugfs_root to be NULL */
  131. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  132. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  133. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  134. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  135. if (rc) {
  136. SDE_ERROR("failed to init perf %d\n", rc);
  137. return rc;
  138. }
  139. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  140. if (sde_kms->catalog->qdss_count)
  141. debugfs_create_u32("qdss", 0600, debugfs_root,
  142. (u32 *)&sde_kms->qdss_enabled);
  143. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  144. (u32 *)&sde_kms->pm_suspend_clk_dump);
  145. return 0;
  146. }
  147. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  148. {
  149. struct sde_kms *sde_kms = to_sde_kms(kms);
  150. /* don't need to NULL check debugfs_root */
  151. if (sde_kms) {
  152. sde_debugfs_vbif_destroy(sde_kms);
  153. sde_debugfs_core_irq_destroy(sde_kms);
  154. }
  155. }
  156. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  157. {
  158. int i;
  159. struct device *dev = sde_kms->dev->dev;
  160. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  161. for (i = 0; i < sde_kms->dsi_display_count; i++)
  162. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  163. return 0;
  164. }
  165. #else
  166. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  167. {
  168. return 0;
  169. }
  170. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  171. {
  172. }
  173. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  174. {
  175. return 0;
  176. }
  177. #endif /* CONFIG_DEBUG_FS */
  178. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  179. struct drm_crtc *crtc)
  180. {
  181. struct drm_encoder *encoder;
  182. struct drm_device *dev;
  183. int ret;
  184. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  185. SDE_ERROR("invalid params\n");
  186. return;
  187. }
  188. if (!crtc->state->enable) {
  189. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  190. return;
  191. }
  192. if (!crtc->state->active) {
  193. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  194. return;
  195. }
  196. dev = crtc->dev;
  197. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  198. if (encoder->crtc != crtc)
  199. continue;
  200. /*
  201. * Video Mode - Wait for VSYNC
  202. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  203. * complete
  204. */
  205. SDE_EVT32_VERBOSE(DRMID(crtc));
  206. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  207. if (ret && ret != -EWOULDBLOCK) {
  208. SDE_ERROR(
  209. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  210. crtc->base.id, encoder->base.id, ret);
  211. break;
  212. }
  213. }
  214. }
  215. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  216. struct drm_crtc *crtc, bool enable)
  217. {
  218. struct drm_device *dev;
  219. struct msm_drm_private *priv;
  220. struct sde_mdss_cfg *sde_cfg;
  221. struct drm_plane *plane;
  222. int i, ret;
  223. dev = sde_kms->dev;
  224. priv = dev->dev_private;
  225. sde_cfg = sde_kms->catalog;
  226. ret = sde_vbif_halt_xin_mask(sde_kms,
  227. sde_cfg->sui_block_xin_mask, enable);
  228. if (ret) {
  229. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  230. return ret;
  231. }
  232. if (enable) {
  233. for (i = 0; i < priv->num_planes; i++) {
  234. plane = priv->planes[i];
  235. sde_plane_secure_ctrl_xin_client(plane, crtc);
  236. }
  237. }
  238. return 0;
  239. }
  240. /**
  241. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  242. * @sde_kms: Pointer to sde_kms struct
  243. * @vimd: switch the stage 2 translation to this VMID
  244. */
  245. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  246. {
  247. struct device dummy = {};
  248. dma_addr_t dma_handle;
  249. uint32_t num_sids;
  250. uint32_t *sec_sid;
  251. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  252. int ret = 0, i;
  253. struct qtee_shm shm;
  254. bool qtee_en = qtee_shmbridge_is_enabled();
  255. phys_addr_t mem_addr;
  256. u64 mem_size;
  257. num_sids = sde_cfg->sec_sid_mask_count;
  258. if (!num_sids) {
  259. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  260. return -EINVAL;
  261. }
  262. if (qtee_en) {
  263. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  264. &shm);
  265. if (ret)
  266. return -ENOMEM;
  267. sec_sid = (uint32_t *) shm.vaddr;
  268. mem_addr = shm.paddr;
  269. /**
  270. * SMMUSecureModeSwitch requires the size to be number of SID's
  271. * but shm allocates size in pages. Modify the args as per
  272. * client requirement.
  273. */
  274. mem_size = sizeof(uint32_t) * num_sids;
  275. } else {
  276. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  277. if (!sec_sid)
  278. return -ENOMEM;
  279. mem_addr = virt_to_phys(sec_sid);
  280. mem_size = sizeof(uint32_t) * num_sids;
  281. }
  282. for (i = 0; i < num_sids; i++) {
  283. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  284. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  285. }
  286. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  287. if (ret) {
  288. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  289. goto map_error;
  290. }
  291. set_dma_ops(&dummy, NULL);
  292. dma_handle = dma_map_single(&dummy, sec_sid,
  293. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  294. if (dma_mapping_error(&dummy, dma_handle)) {
  295. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  296. vmid);
  297. goto map_error;
  298. }
  299. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  300. vmid, num_sids, qtee_en);
  301. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  302. mem_size, vmid);
  303. if (ret)
  304. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  305. vmid, ret);
  306. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  307. vmid, qtee_en, num_sids, ret);
  308. dma_unmap_single(&dummy, dma_handle,
  309. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  310. map_error:
  311. if (qtee_en)
  312. qtee_shmbridge_free_shm(&shm);
  313. else
  314. kfree(sec_sid);
  315. return ret;
  316. }
  317. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  318. {
  319. u32 ret;
  320. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  321. return 0;
  322. /* detach_all_contexts */
  323. ret = sde_kms_mmu_detach(sde_kms, false);
  324. if (ret) {
  325. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  326. goto mmu_error;
  327. }
  328. ret = _sde_kms_scm_call(sde_kms, vmid);
  329. if (ret) {
  330. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  331. goto scm_error;
  332. }
  333. return 0;
  334. scm_error:
  335. sde_kms_mmu_attach(sde_kms, false);
  336. mmu_error:
  337. atomic_dec(&sde_kms->detach_all_cb);
  338. return ret;
  339. }
  340. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  341. u32 old_vmid)
  342. {
  343. u32 ret;
  344. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  345. return 0;
  346. ret = _sde_kms_scm_call(sde_kms, vmid);
  347. if (ret) {
  348. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  349. goto scm_error;
  350. }
  351. /* attach_all_contexts */
  352. ret = sde_kms_mmu_attach(sde_kms, false);
  353. if (ret) {
  354. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  355. goto mmu_error;
  356. }
  357. return 0;
  358. mmu_error:
  359. _sde_kms_scm_call(sde_kms, old_vmid);
  360. scm_error:
  361. atomic_inc(&sde_kms->detach_all_cb);
  362. return ret;
  363. }
  364. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  365. {
  366. u32 ret;
  367. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  368. return 0;
  369. /* detach secure_context */
  370. ret = sde_kms_mmu_detach(sde_kms, true);
  371. if (ret) {
  372. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  373. goto mmu_error;
  374. }
  375. ret = _sde_kms_scm_call(sde_kms, vmid);
  376. if (ret) {
  377. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  378. goto scm_error;
  379. }
  380. return 0;
  381. scm_error:
  382. sde_kms_mmu_attach(sde_kms, true);
  383. mmu_error:
  384. atomic_dec(&sde_kms->detach_sec_cb);
  385. return ret;
  386. }
  387. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  388. u32 old_vmid)
  389. {
  390. u32 ret;
  391. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  392. return 0;
  393. ret = _sde_kms_scm_call(sde_kms, vmid);
  394. if (ret) {
  395. goto scm_error;
  396. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  397. }
  398. ret = sde_kms_mmu_attach(sde_kms, true);
  399. if (ret) {
  400. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  401. goto mmu_error;
  402. }
  403. return 0;
  404. mmu_error:
  405. _sde_kms_scm_call(sde_kms, old_vmid);
  406. scm_error:
  407. atomic_inc(&sde_kms->detach_sec_cb);
  408. return ret;
  409. }
  410. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  411. struct drm_crtc *crtc, bool enable)
  412. {
  413. int ret;
  414. if (enable) {
  415. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  416. if (ret < 0) {
  417. SDE_ERROR("failed to enable power resource %d\n", ret);
  418. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  419. return ret;
  420. }
  421. sde_crtc_misr_setup(crtc, true, 1);
  422. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  423. if (ret) {
  424. sde_crtc_misr_setup(crtc, false, 0);
  425. pm_runtime_put_sync(sde_kms->dev->dev);
  426. return ret;
  427. }
  428. } else {
  429. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  430. sde_crtc_misr_setup(crtc, false, 0);
  431. pm_runtime_put_sync(sde_kms->dev->dev);
  432. }
  433. return 0;
  434. }
  435. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  436. bool post_commit)
  437. {
  438. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  439. int old_smmu_state = smmu_state->state;
  440. int ret = 0;
  441. u32 vmid;
  442. if (!sde_kms || !crtc) {
  443. SDE_ERROR("invalid argument(s)\n");
  444. return -EINVAL;
  445. }
  446. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  447. post_commit, smmu_state->sui_misr_state,
  448. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  449. if ((!smmu_state->transition_type) ||
  450. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  451. /* Bail out */
  452. return 0;
  453. /* enable sui misr if requested, before the transition */
  454. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  455. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  456. if (ret) {
  457. smmu_state->sui_misr_state = NONE;
  458. goto end;
  459. }
  460. }
  461. mutex_lock(&sde_kms->secure_transition_lock);
  462. switch (smmu_state->state) {
  463. case DETACH_ALL_REQ:
  464. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  465. if (!ret)
  466. smmu_state->state = DETACHED;
  467. break;
  468. case ATTACH_ALL_REQ:
  469. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  470. VMID_CP_SEC_DISPLAY);
  471. if (!ret) {
  472. smmu_state->state = ATTACHED;
  473. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  474. }
  475. break;
  476. case DETACH_SEC_REQ:
  477. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  478. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  479. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  480. if (!ret)
  481. smmu_state->state = DETACHED_SEC;
  482. break;
  483. case ATTACH_SEC_REQ:
  484. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  485. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  486. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  487. if (!ret) {
  488. smmu_state->state = ATTACHED;
  489. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  490. }
  491. break;
  492. default:
  493. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  494. DRMID(crtc), smmu_state->state,
  495. smmu_state->transition_type);
  496. ret = -EINVAL;
  497. break;
  498. }
  499. mutex_unlock(&sde_kms->secure_transition_lock);
  500. /* disable sui misr if requested, after the transition */
  501. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  502. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  503. if (ret)
  504. goto end;
  505. }
  506. end:
  507. smmu_state->transition_error = false;
  508. if (ret) {
  509. smmu_state->transition_error = true;
  510. SDE_ERROR(
  511. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  512. DRMID(crtc), old_smmu_state, smmu_state->state,
  513. smmu_state->secure_level, ret);
  514. smmu_state->state = smmu_state->prev_state;
  515. smmu_state->secure_level = smmu_state->prev_secure_level;
  516. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  517. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  518. }
  519. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  520. DRMID(crtc), old_smmu_state, smmu_state->state,
  521. smmu_state->secure_level, ret);
  522. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  523. smmu_state->transition_type,
  524. smmu_state->transition_error,
  525. smmu_state->secure_level, smmu_state->prev_secure_level,
  526. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  527. smmu_state->sui_misr_state = NONE;
  528. smmu_state->transition_type = NONE;
  529. return ret;
  530. }
  531. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  532. struct drm_atomic_state *state)
  533. {
  534. struct drm_crtc *crtc;
  535. struct drm_crtc_state *old_crtc_state;
  536. struct drm_plane_state *old_plane_state, *new_plane_state;
  537. struct drm_plane *plane;
  538. struct drm_plane_state *plane_state;
  539. struct sde_kms *sde_kms = to_sde_kms(kms);
  540. struct drm_device *dev = sde_kms->dev;
  541. int i, ops = 0, ret = 0;
  542. bool old_valid_fb = false;
  543. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  544. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  545. if (!crtc->state || !crtc->state->active)
  546. continue;
  547. /*
  548. * It is safe to assume only one active crtc,
  549. * and compatible translation modes on the
  550. * planes staged on this crtc.
  551. * otherwise validation would have failed.
  552. * For this CRTC,
  553. */
  554. /*
  555. * 1. Check if old state on the CRTC has planes
  556. * staged with valid fbs
  557. */
  558. for_each_old_plane_in_state(state, plane, plane_state, i) {
  559. if (!plane_state->crtc)
  560. continue;
  561. if (plane_state->fb) {
  562. old_valid_fb = true;
  563. break;
  564. }
  565. }
  566. /*
  567. * 2.Get the operations needed to be performed before
  568. * secure transition can be initiated.
  569. */
  570. ops = sde_crtc_get_secure_transition_ops(crtc,
  571. old_crtc_state, old_valid_fb);
  572. if (ops < 0) {
  573. SDE_ERROR("invalid secure operations %x\n", ops);
  574. return ops;
  575. }
  576. if (!ops) {
  577. smmu_state->transition_error = false;
  578. goto no_ops;
  579. }
  580. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  581. crtc->base.id, ops, crtc->state);
  582. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  583. /* 3. Perform operations needed for secure transition */
  584. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  585. SDE_DEBUG("wait_for_transfer_done\n");
  586. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  587. }
  588. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  589. SDE_DEBUG("cleanup planes\n");
  590. drm_atomic_helper_cleanup_planes(dev, state);
  591. for_each_oldnew_plane_in_state(state, plane,
  592. old_plane_state, new_plane_state, i)
  593. sde_plane_destroy_fb(old_plane_state);
  594. }
  595. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  596. SDE_DEBUG("secure ctrl\n");
  597. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  598. }
  599. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  600. SDE_DEBUG("prepare planes %d",
  601. crtc->state->plane_mask);
  602. drm_atomic_crtc_for_each_plane(plane,
  603. crtc) {
  604. const struct drm_plane_helper_funcs *funcs;
  605. plane_state = plane->state;
  606. funcs = plane->helper_private;
  607. SDE_DEBUG("psde:%d FB[%u]\n",
  608. plane->base.id,
  609. plane->fb->base.id);
  610. if (!funcs)
  611. continue;
  612. if (funcs->prepare_fb(plane, plane_state)) {
  613. ret = funcs->prepare_fb(plane,
  614. plane_state);
  615. if (ret)
  616. return ret;
  617. }
  618. }
  619. }
  620. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  621. SDE_DEBUG("secure operations completed\n");
  622. }
  623. no_ops:
  624. return 0;
  625. }
  626. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  627. unsigned int splash_buffer_size,
  628. unsigned int ramdump_base,
  629. unsigned int ramdump_buffer_size)
  630. {
  631. unsigned long pfn_start, pfn_end, pfn_idx;
  632. int ret = 0;
  633. if (!mem_addr || !splash_buffer_size) {
  634. SDE_ERROR("invalid params\n");
  635. return -EINVAL;
  636. }
  637. /* leave ramdump memory only if base address matches */
  638. if (ramdump_base == mem_addr &&
  639. ramdump_buffer_size <= splash_buffer_size) {
  640. mem_addr += ramdump_buffer_size;
  641. splash_buffer_size -= ramdump_buffer_size;
  642. }
  643. pfn_start = mem_addr >> PAGE_SHIFT;
  644. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  645. ret = memblock_free(mem_addr, splash_buffer_size);
  646. if (ret) {
  647. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  648. return ret;
  649. }
  650. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  651. free_reserved_page(pfn_to_page(pfn_idx));
  652. return ret;
  653. }
  654. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  655. struct sde_splash_mem *splash)
  656. {
  657. struct msm_mmu *mmu = NULL;
  658. int ret = 0;
  659. if (!sde_kms->aspace[0]) {
  660. SDE_ERROR("aspace not found for sde kms node\n");
  661. return -EINVAL;
  662. }
  663. mmu = sde_kms->aspace[0]->mmu;
  664. if (!mmu) {
  665. SDE_ERROR("mmu not found for aspace\n");
  666. return -EINVAL;
  667. }
  668. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  669. SDE_ERROR("invalid input params for map\n");
  670. return -EINVAL;
  671. }
  672. if (!splash->ref_cnt) {
  673. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  674. splash->splash_buf_base,
  675. splash->splash_buf_size,
  676. IOMMU_READ | IOMMU_NOEXEC);
  677. if (ret)
  678. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  679. }
  680. splash->ref_cnt++;
  681. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  682. splash->splash_buf_base,
  683. splash->splash_buf_size,
  684. splash->ref_cnt);
  685. return ret;
  686. }
  687. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  688. {
  689. int i = 0;
  690. int ret = 0;
  691. struct sde_splash_mem *region;
  692. if (!sde_kms)
  693. return -EINVAL;
  694. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  695. region = sde_kms->splash_data.splash_display[i].splash;
  696. ret = _sde_kms_splash_mem_get(sde_kms, region);
  697. if (ret)
  698. return ret;
  699. /* Demura is optional and need not exist */
  700. region = sde_kms->splash_data.splash_display[i].demura;
  701. if (region) {
  702. ret = _sde_kms_splash_mem_get(sde_kms, region);
  703. if (ret)
  704. return ret;
  705. }
  706. }
  707. return ret;
  708. }
  709. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  710. struct sde_splash_mem *splash)
  711. {
  712. struct msm_mmu *mmu = NULL;
  713. int rc = 0;
  714. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  715. SDE_ERROR("invalid params\n");
  716. return -EINVAL;
  717. }
  718. mmu = sde_kms->aspace[0]->mmu;
  719. if (!splash || !splash->ref_cnt ||
  720. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  721. return -EINVAL;
  722. splash->ref_cnt--;
  723. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  724. splash->splash_buf_base, splash->ref_cnt);
  725. if (!splash->ref_cnt) {
  726. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  727. splash->splash_buf_size);
  728. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  729. splash->splash_buf_size, splash->ramdump_base,
  730. splash->ramdump_size);
  731. splash->splash_buf_base = 0;
  732. splash->splash_buf_size = 0;
  733. }
  734. return rc;
  735. }
  736. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  737. {
  738. int i = 0;
  739. int ret = 0, failure = 0;
  740. struct sde_splash_mem *region;
  741. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  742. return -EINVAL;
  743. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  744. region = sde_kms->splash_data.splash_display[i].splash;
  745. ret = _sde_kms_splash_mem_put(sde_kms, region);
  746. if (ret) {
  747. failure = 1;
  748. pr_err("Error unmapping splash mem for display %d\n",
  749. i);
  750. }
  751. /* Demura is optional and need not exist */
  752. region = sde_kms->splash_data.splash_display[i].demura;
  753. if (region) {
  754. ret = _sde_kms_splash_mem_put(sde_kms, region);
  755. if (ret) {
  756. failure = 1;
  757. pr_err("Error unmapping demura mem for display %d\n",
  758. i);
  759. }
  760. }
  761. }
  762. if (failure)
  763. ret = -EINVAL;
  764. return ret;
  765. }
  766. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  767. struct drm_connector_state *conn_state)
  768. {
  769. int lp_mode, blank;
  770. if (crtc_state->active)
  771. lp_mode = sde_connector_get_property(conn_state,
  772. CONNECTOR_PROP_LP);
  773. else
  774. lp_mode = SDE_MODE_DPMS_OFF;
  775. switch (lp_mode) {
  776. case SDE_MODE_DPMS_ON:
  777. blank = DRM_PANEL_EVENT_UNBLANK;
  778. break;
  779. case SDE_MODE_DPMS_LP1:
  780. case SDE_MODE_DPMS_LP2:
  781. blank = DRM_PANEL_EVENT_BLANK_LP;
  782. break;
  783. case SDE_MODE_DPMS_OFF:
  784. default:
  785. blank = DRM_PANEL_EVENT_BLANK;
  786. break;
  787. }
  788. return blank;
  789. }
  790. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  791. bool is_pre_commit)
  792. {
  793. struct panel_event_notification notification;
  794. struct drm_connector *connector;
  795. struct drm_connector_state *old_conn_state;
  796. struct drm_crtc_state *old_crtc_state;
  797. struct drm_crtc *crtc;
  798. struct sde_connector *c_conn;
  799. int i, old_mode, new_mode, old_fps, new_fps;
  800. enum panel_event_notifier_tag panel_type;
  801. for_each_old_connector_in_state(old_state, connector,
  802. old_conn_state, i) {
  803. crtc = connector->state->crtc ? connector->state->crtc :
  804. old_conn_state->crtc;
  805. if (!crtc)
  806. continue;
  807. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  808. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  809. if (old_conn_state->crtc) {
  810. old_crtc_state = drm_atomic_get_existing_crtc_state(
  811. old_state, old_conn_state->crtc);
  812. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  813. old_mode = _sde_kms_get_blank(old_crtc_state,
  814. old_conn_state);
  815. } else {
  816. old_fps = 0;
  817. old_mode = DRM_PANEL_EVENT_BLANK;
  818. }
  819. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  820. c_conn = to_sde_connector(connector);
  821. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  822. c_conn->panel, crtc->state->active,
  823. old_conn_state->crtc);
  824. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  825. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  826. /* If suspend resume and fps change are happening
  827. * at the same time, give preference to power mode
  828. * changes rather than fps change.
  829. */
  830. if ((old_mode == new_mode) && (old_fps != new_fps))
  831. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  832. if (!c_conn->panel)
  833. continue;
  834. panel_type = sde_encoder_is_primary_display(
  835. connector->encoder) ?
  836. PANEL_EVENT_NOTIFICATION_PRIMARY :
  837. PANEL_EVENT_NOTIFICATION_SECONDARY;
  838. notification.notif_type = new_mode;
  839. notification.panel = c_conn->panel;
  840. notification.notif_data.old_fps = old_fps;
  841. notification.notif_data.new_fps = new_fps;
  842. notification.notif_data.early_trigger = is_pre_commit;
  843. panel_event_notification_trigger(panel_type,
  844. &notification);
  845. }
  846. }
  847. }
  848. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  849. struct drm_atomic_state *state)
  850. {
  851. int i;
  852. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  853. struct drm_crtc *crtc, *vm_crtc = NULL;
  854. struct drm_crtc_state *new_cstate, *old_cstate;
  855. struct sde_crtc_state *vm_cstate;
  856. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  857. if (!new_cstate->active && !old_cstate->active)
  858. continue;
  859. vm_cstate = to_sde_crtc_state(new_cstate);
  860. vm_req = sde_crtc_get_property(vm_cstate,
  861. CRTC_PROP_VM_REQ_STATE);
  862. if (vm_req != VM_REQ_NONE) {
  863. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  864. vm_req, crtc->base.id);
  865. vm_crtc = crtc;
  866. break;
  867. }
  868. }
  869. return vm_crtc;
  870. }
  871. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  872. struct drm_atomic_state *state)
  873. {
  874. struct drm_device *ddev;
  875. struct drm_crtc *crtc;
  876. struct drm_crtc_state *new_cstate;
  877. struct drm_encoder *encoder;
  878. struct drm_connector *connector;
  879. struct sde_vm_ops *vm_ops;
  880. struct sde_crtc_state *cstate;
  881. struct drm_connector_list_iter iter;
  882. enum sde_crtc_vm_req vm_req;
  883. int rc = 0;
  884. ddev = sde_kms->dev;
  885. vm_ops = sde_vm_get_ops(sde_kms);
  886. if (!vm_ops)
  887. return -EINVAL;
  888. crtc = sde_kms_vm_get_vm_crtc(state);
  889. if (!crtc)
  890. return 0;
  891. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  892. cstate = to_sde_crtc_state(new_cstate);
  893. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  894. if (vm_req != VM_REQ_ACQUIRE)
  895. return 0;
  896. /* enable MDSS irq line */
  897. sde_irq_update(&sde_kms->base, true);
  898. /* clear the stale IRQ status bits */
  899. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  900. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  901. /* enable the display path IRQ's */
  902. drm_for_each_encoder_mask(encoder, crtc->dev,
  903. crtc->state->encoder_mask) {
  904. if (sde_encoder_in_clone_mode(encoder))
  905. continue;
  906. sde_encoder_irq_control(encoder, true);
  907. }
  908. /* Schedule ESD work */
  909. drm_connector_list_iter_begin(ddev, &iter);
  910. drm_for_each_connector_iter(connector, &iter)
  911. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  912. sde_connector_schedule_status_work(connector, true);
  913. drm_connector_list_iter_end(&iter);
  914. /* enable vblank events */
  915. drm_crtc_vblank_on(crtc);
  916. sde_dbg_set_hw_ownership_status(true);
  917. /* handle non-SDE pre_acquire */
  918. if (vm_ops->vm_client_post_acquire)
  919. rc = vm_ops->vm_client_post_acquire(sde_kms);
  920. return rc;
  921. }
  922. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  923. struct drm_atomic_state *state)
  924. {
  925. struct drm_device *ddev;
  926. struct drm_plane *plane;
  927. struct drm_crtc *crtc;
  928. struct drm_crtc_state *new_cstate;
  929. struct sde_crtc_state *cstate;
  930. enum sde_crtc_vm_req vm_req;
  931. ddev = sde_kms->dev;
  932. crtc = sde_kms_vm_get_vm_crtc(state);
  933. if (!crtc)
  934. return 0;
  935. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  936. cstate = to_sde_crtc_state(new_cstate);
  937. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  938. if (vm_req != VM_REQ_ACQUIRE)
  939. return 0;
  940. /* Clear the stale IRQ status bits */
  941. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  942. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  943. /* Program the SID's for the trusted VM */
  944. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  945. sde_plane_set_sid(plane, 1);
  946. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  947. sde_dbg_set_hw_ownership_status(true);
  948. return 0;
  949. }
  950. static void sde_kms_prepare_commit(struct msm_kms *kms,
  951. struct drm_atomic_state *state)
  952. {
  953. struct sde_kms *sde_kms;
  954. struct msm_drm_private *priv;
  955. struct drm_device *dev;
  956. struct drm_encoder *encoder;
  957. struct drm_crtc *crtc;
  958. struct drm_crtc_state *cstate;
  959. struct sde_vm_ops *vm_ops;
  960. int i, rc;
  961. if (!kms)
  962. return;
  963. sde_kms = to_sde_kms(kms);
  964. dev = sde_kms->dev;
  965. if (!dev || !dev->dev_private)
  966. return;
  967. priv = dev->dev_private;
  968. SDE_ATRACE_BEGIN("prepare_commit");
  969. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  970. if (rc < 0) {
  971. SDE_ERROR("failed to enable power resources %d\n", rc);
  972. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  973. goto end;
  974. }
  975. if (sde_kms->first_kickoff) {
  976. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  977. sde_kms->first_kickoff = false;
  978. }
  979. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  980. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  981. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  982. SDE_ERROR("crtc:%d, initiating hw reset\n",
  983. DRMID(crtc));
  984. sde_encoder_needs_hw_reset(encoder);
  985. sde_crtc_set_needs_hw_reset(crtc);
  986. }
  987. }
  988. }
  989. /*
  990. * NOTE: for secure use cases we want to apply the new HW
  991. * configuration only after completing preparation for secure
  992. * transitions prepare below if any transtions is required.
  993. */
  994. sde_kms_prepare_secure_transition(kms, state);
  995. vm_ops = sde_vm_get_ops(sde_kms);
  996. if (!vm_ops)
  997. goto end_vm;
  998. if (vm_ops->vm_prepare_commit)
  999. vm_ops->vm_prepare_commit(sde_kms, state);
  1000. end_vm:
  1001. _sde_kms_drm_check_dpms(state, true);
  1002. end:
  1003. SDE_ATRACE_END("prepare_commit");
  1004. }
  1005. static void sde_kms_commit(struct msm_kms *kms,
  1006. struct drm_atomic_state *old_state)
  1007. {
  1008. struct sde_kms *sde_kms;
  1009. struct drm_crtc *crtc;
  1010. struct drm_crtc_state *old_crtc_state;
  1011. int i;
  1012. if (!kms || !old_state)
  1013. return;
  1014. sde_kms = to_sde_kms(kms);
  1015. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1016. SDE_ERROR("power resource is not enabled\n");
  1017. return;
  1018. }
  1019. SDE_ATRACE_BEGIN("sde_kms_commit");
  1020. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1021. if (crtc->state->active) {
  1022. SDE_EVT32(DRMID(crtc), old_state);
  1023. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1024. }
  1025. }
  1026. SDE_ATRACE_END("sde_kms_commit");
  1027. }
  1028. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1029. struct sde_splash_display *splash_display)
  1030. {
  1031. if (!sde_kms || !splash_display ||
  1032. !sde_kms->splash_data.num_splash_displays)
  1033. return;
  1034. if (sde_kms->splash_data.num_splash_regions) {
  1035. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1036. if (splash_display->demura)
  1037. _sde_kms_splash_mem_put(sde_kms,
  1038. splash_display->demura);
  1039. }
  1040. sde_kms->splash_data.num_splash_displays--;
  1041. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1042. sde_kms->splash_data.num_splash_displays);
  1043. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1044. }
  1045. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1046. struct drm_crtc *crtc)
  1047. {
  1048. struct msm_drm_private *priv;
  1049. struct sde_splash_display *splash_display;
  1050. int i;
  1051. if (!sde_kms || !crtc)
  1052. return;
  1053. priv = sde_kms->dev->dev_private;
  1054. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1055. return;
  1056. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1057. sde_kms->splash_data.num_splash_displays);
  1058. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1059. splash_display = &sde_kms->splash_data.splash_display[i];
  1060. if (splash_display->encoder &&
  1061. crtc == splash_display->encoder->crtc)
  1062. break;
  1063. }
  1064. if (i >= MAX_DSI_DISPLAYS)
  1065. return;
  1066. if (splash_display->cont_splash_enabled) {
  1067. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1068. splash_display, false);
  1069. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1070. }
  1071. /* remove the votes if all displays are done with splash */
  1072. if (!sde_kms->splash_data.num_splash_displays) {
  1073. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1074. sde_power_data_bus_set_quota(&priv->phandle, i,
  1075. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1076. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1077. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1078. pm_runtime_put_sync(sde_kms->dev->dev);
  1079. }
  1080. }
  1081. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1082. {
  1083. struct drm_connector *connector;
  1084. struct drm_connector_list_iter iter;
  1085. struct drm_encoder *encoder;
  1086. /* Cancel CRTC work */
  1087. sde_crtc_cancel_delayed_work(crtc);
  1088. /* Cancel ESD work */
  1089. drm_connector_list_iter_begin(crtc->dev, &iter);
  1090. drm_for_each_connector_iter(connector, &iter)
  1091. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1092. sde_connector_schedule_status_work(connector, false);
  1093. drm_connector_list_iter_end(&iter);
  1094. /* Cancel Idle-PC work */
  1095. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1096. if (sde_encoder_in_clone_mode(encoder))
  1097. continue;
  1098. sde_encoder_cancel_delayed_work(encoder);
  1099. }
  1100. }
  1101. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1102. struct drm_atomic_state *state, bool is_primary)
  1103. {
  1104. struct drm_crtc *crtc;
  1105. struct drm_encoder *encoder;
  1106. int rc = 0;
  1107. crtc = sde_kms_vm_get_vm_crtc(state);
  1108. if (!crtc)
  1109. return 0;
  1110. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1111. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1112. sde_dbg_set_hw_ownership_status(false);
  1113. sde_kms_cancel_delayed_work(crtc);
  1114. /* disable SDE encoder irq's */
  1115. drm_for_each_encoder_mask(encoder, crtc->dev,
  1116. crtc->state->encoder_mask) {
  1117. if (sde_encoder_in_clone_mode(encoder))
  1118. continue;
  1119. sde_encoder_irq_control(encoder, false);
  1120. }
  1121. if (is_primary) {
  1122. /* disable vblank events */
  1123. drm_crtc_vblank_off(crtc);
  1124. /* reset sw state */
  1125. sde_crtc_reset_sw_state(crtc);
  1126. }
  1127. return rc;
  1128. }
  1129. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1130. struct drm_atomic_state *state)
  1131. {
  1132. struct sde_vm_ops *vm_ops;
  1133. struct drm_device *ddev;
  1134. struct drm_crtc *crtc;
  1135. struct drm_plane *plane;
  1136. struct sde_crtc_state *cstate;
  1137. struct drm_crtc_state *new_cstate;
  1138. enum sde_crtc_vm_req vm_req;
  1139. int rc = 0;
  1140. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1141. return -EINVAL;
  1142. vm_ops = sde_vm_get_ops(sde_kms);
  1143. ddev = sde_kms->dev;
  1144. crtc = sde_kms_vm_get_vm_crtc(state);
  1145. if (!crtc)
  1146. return 0;
  1147. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1148. cstate = to_sde_crtc_state(new_cstate);
  1149. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1150. if (vm_req != VM_REQ_RELEASE)
  1151. return 0;
  1152. sde_kms_vm_pre_release(sde_kms, state, false);
  1153. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1154. sde_plane_set_sid(plane, 0);
  1155. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1156. sde_vm_lock(sde_kms);
  1157. if (vm_ops->vm_release)
  1158. rc = vm_ops->vm_release(sde_kms);
  1159. sde_vm_unlock(sde_kms);
  1160. return rc;
  1161. }
  1162. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1163. struct drm_atomic_state *state)
  1164. {
  1165. struct sde_vm_ops *vm_ops;
  1166. struct sde_crtc_state *cstate;
  1167. struct drm_crtc *crtc;
  1168. struct drm_crtc_state *new_cstate;
  1169. enum sde_crtc_vm_req vm_req;
  1170. int rc = 0;
  1171. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1172. return -EINVAL;
  1173. vm_ops = sde_vm_get_ops(sde_kms);
  1174. crtc = sde_kms_vm_get_vm_crtc(state);
  1175. if (!crtc)
  1176. return 0;
  1177. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1178. cstate = to_sde_crtc_state(new_cstate);
  1179. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1180. if (vm_req != VM_REQ_RELEASE)
  1181. return 0;
  1182. /* handle SDE pre-release */
  1183. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1184. if (rc) {
  1185. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1186. goto exit;
  1187. }
  1188. /* properly handoff color processing features */
  1189. sde_cp_crtc_vm_primary_handoff(crtc);
  1190. sde_vm_lock(sde_kms);
  1191. /* handle non-SDE clients pre-release */
  1192. if (vm_ops->vm_client_pre_release) {
  1193. rc = vm_ops->vm_client_pre_release(sde_kms);
  1194. if (rc) {
  1195. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1196. rc);
  1197. sde_vm_unlock(sde_kms);
  1198. goto exit;
  1199. }
  1200. }
  1201. /* disable IRQ line */
  1202. sde_irq_update(&sde_kms->base, false);
  1203. /* release HW */
  1204. if (vm_ops->vm_release) {
  1205. rc = vm_ops->vm_release(sde_kms);
  1206. if (rc)
  1207. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1208. }
  1209. sde_vm_unlock(sde_kms);
  1210. _sde_crtc_vm_release_notify(crtc);
  1211. exit:
  1212. return rc;
  1213. }
  1214. static void sde_kms_complete_commit(struct msm_kms *kms,
  1215. struct drm_atomic_state *old_state)
  1216. {
  1217. struct sde_kms *sde_kms;
  1218. struct msm_drm_private *priv;
  1219. struct drm_crtc *crtc;
  1220. struct drm_crtc_state *old_crtc_state;
  1221. struct drm_connector *connector;
  1222. struct drm_connector_state *old_conn_state;
  1223. struct msm_display_conn_params params;
  1224. struct sde_vm_ops *vm_ops;
  1225. int i, rc = 0;
  1226. if (!kms || !old_state)
  1227. return;
  1228. sde_kms = to_sde_kms(kms);
  1229. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1230. return;
  1231. priv = sde_kms->dev->dev_private;
  1232. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1233. SDE_ERROR("power resource is not enabled\n");
  1234. return;
  1235. }
  1236. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1237. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1238. sde_crtc_complete_commit(crtc, old_crtc_state);
  1239. /* complete secure transitions if any */
  1240. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1241. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1242. }
  1243. for_each_old_connector_in_state(old_state, connector,
  1244. old_conn_state, i) {
  1245. struct sde_connector *c_conn;
  1246. c_conn = to_sde_connector(connector);
  1247. if (!c_conn->ops.post_kickoff)
  1248. continue;
  1249. memset(&params, 0, sizeof(params));
  1250. sde_connector_complete_qsync_commit(connector, &params);
  1251. rc = c_conn->ops.post_kickoff(connector, &params);
  1252. if (rc) {
  1253. pr_err("Connector Post kickoff failed rc=%d\n",
  1254. rc);
  1255. }
  1256. }
  1257. vm_ops = sde_vm_get_ops(sde_kms);
  1258. if (vm_ops && vm_ops->vm_post_commit) {
  1259. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1260. if (rc)
  1261. SDE_ERROR("vm post commit failed, rc = %d\n",
  1262. rc);
  1263. }
  1264. _sde_kms_drm_check_dpms(old_state, false);
  1265. pm_runtime_put_sync(sde_kms->dev->dev);
  1266. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1267. _sde_kms_release_splash_resource(sde_kms, crtc);
  1268. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1269. SDE_ATRACE_END("sde_kms_complete_commit");
  1270. }
  1271. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1272. struct drm_crtc *crtc)
  1273. {
  1274. struct drm_encoder *encoder;
  1275. struct drm_device *dev;
  1276. int ret;
  1277. bool cwb_disabling;
  1278. if (!kms || !crtc || !crtc->state) {
  1279. SDE_ERROR("invalid params\n");
  1280. return;
  1281. }
  1282. dev = crtc->dev;
  1283. if (!crtc->state->enable) {
  1284. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1285. return;
  1286. }
  1287. if (!crtc->state->active) {
  1288. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1289. return;
  1290. }
  1291. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1292. SDE_ERROR("power resource is not enabled\n");
  1293. return;
  1294. }
  1295. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1296. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1297. cwb_disabling = false;
  1298. if (encoder->crtc != crtc) {
  1299. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1300. crtc);
  1301. if (!cwb_disabling)
  1302. continue;
  1303. }
  1304. /*
  1305. * Wait for post-flush if necessary to delay before
  1306. * plane_cleanup. For example, wait for vsync in case of video
  1307. * mode panels. This may be a no-op for command mode panels.
  1308. */
  1309. SDE_EVT32_VERBOSE(DRMID(crtc));
  1310. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1311. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1312. if (ret && ret != -EWOULDBLOCK) {
  1313. SDE_ERROR("wait for commit done returned %d\n", ret);
  1314. sde_crtc_request_frame_reset(crtc, encoder);
  1315. break;
  1316. }
  1317. sde_crtc_complete_flip(crtc, NULL);
  1318. if (cwb_disabling)
  1319. sde_encoder_virt_reset(encoder);
  1320. }
  1321. sde_crtc_static_cache_read_kickoff(crtc);
  1322. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1323. }
  1324. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1325. struct drm_atomic_state *old_state)
  1326. {
  1327. struct drm_crtc *crtc;
  1328. struct drm_crtc_state *old_crtc_state;
  1329. int i;
  1330. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1331. SDE_ERROR("invalid argument(s)\n");
  1332. return;
  1333. }
  1334. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1335. /* old_state actually contains updated crtc pointers */
  1336. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1337. if (crtc->state->active || crtc->state->active_changed)
  1338. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1339. }
  1340. SDE_ATRACE_END("sde_kms_prepare_fence");
  1341. }
  1342. /**
  1343. * _sde_kms_get_displays - query for underlying display handles and cache them
  1344. * @sde_kms: Pointer to sde kms structure
  1345. * Returns: Zero on success
  1346. */
  1347. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1348. {
  1349. int rc = -ENOMEM;
  1350. if (!sde_kms) {
  1351. SDE_ERROR("invalid sde kms\n");
  1352. return -EINVAL;
  1353. }
  1354. /* dsi */
  1355. sde_kms->dsi_displays = NULL;
  1356. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1357. if (sde_kms->dsi_display_count) {
  1358. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1359. sizeof(void *),
  1360. GFP_KERNEL);
  1361. if (!sde_kms->dsi_displays) {
  1362. SDE_ERROR("failed to allocate dsi displays\n");
  1363. goto exit_deinit_dsi;
  1364. }
  1365. sde_kms->dsi_display_count =
  1366. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1367. sde_kms->dsi_display_count);
  1368. }
  1369. /* wb */
  1370. sde_kms->wb_displays = NULL;
  1371. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1372. if (sde_kms->wb_display_count) {
  1373. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1374. sizeof(void *),
  1375. GFP_KERNEL);
  1376. if (!sde_kms->wb_displays) {
  1377. SDE_ERROR("failed to allocate wb displays\n");
  1378. goto exit_deinit_wb;
  1379. }
  1380. sde_kms->wb_display_count =
  1381. wb_display_get_displays(sde_kms->wb_displays,
  1382. sde_kms->wb_display_count);
  1383. }
  1384. /* dp */
  1385. sde_kms->dp_displays = NULL;
  1386. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1387. if (sde_kms->dp_display_count) {
  1388. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1389. sizeof(void *), GFP_KERNEL);
  1390. if (!sde_kms->dp_displays) {
  1391. SDE_ERROR("failed to allocate dp displays\n");
  1392. goto exit_deinit_dp;
  1393. }
  1394. sde_kms->dp_display_count =
  1395. dp_display_get_displays(sde_kms->dp_displays,
  1396. sde_kms->dp_display_count);
  1397. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1398. }
  1399. return 0;
  1400. exit_deinit_dp:
  1401. kfree(sde_kms->dp_displays);
  1402. sde_kms->dp_stream_count = 0;
  1403. sde_kms->dp_display_count = 0;
  1404. sde_kms->dp_displays = NULL;
  1405. exit_deinit_wb:
  1406. kfree(sde_kms->wb_displays);
  1407. sde_kms->wb_display_count = 0;
  1408. sde_kms->wb_displays = NULL;
  1409. exit_deinit_dsi:
  1410. kfree(sde_kms->dsi_displays);
  1411. sde_kms->dsi_display_count = 0;
  1412. sde_kms->dsi_displays = NULL;
  1413. return rc;
  1414. }
  1415. /**
  1416. * _sde_kms_release_displays - release cache of underlying display handles
  1417. * @sde_kms: Pointer to sde kms structure
  1418. */
  1419. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1420. {
  1421. if (!sde_kms) {
  1422. SDE_ERROR("invalid sde kms\n");
  1423. return;
  1424. }
  1425. kfree(sde_kms->wb_displays);
  1426. sde_kms->wb_displays = NULL;
  1427. sde_kms->wb_display_count = 0;
  1428. kfree(sde_kms->dsi_displays);
  1429. sde_kms->dsi_displays = NULL;
  1430. sde_kms->dsi_display_count = 0;
  1431. }
  1432. /**
  1433. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1434. * for underlying displays
  1435. * @dev: Pointer to drm device structure
  1436. * @priv: Pointer to private drm device data
  1437. * @sde_kms: Pointer to sde kms structure
  1438. * Returns: Zero on success
  1439. */
  1440. static int _sde_kms_setup_displays(struct drm_device *dev,
  1441. struct msm_drm_private *priv,
  1442. struct sde_kms *sde_kms)
  1443. {
  1444. static const struct sde_connector_ops dsi_ops = {
  1445. .set_info_blob = dsi_conn_set_info_blob,
  1446. .detect = dsi_conn_detect,
  1447. .get_modes = dsi_connector_get_modes,
  1448. .pre_destroy = dsi_connector_put_modes,
  1449. .mode_valid = dsi_conn_mode_valid,
  1450. .get_info = dsi_display_get_info,
  1451. .set_backlight = dsi_display_set_backlight,
  1452. .soft_reset = dsi_display_soft_reset,
  1453. .pre_kickoff = dsi_conn_pre_kickoff,
  1454. .clk_ctrl = dsi_display_clk_ctrl,
  1455. .set_power = dsi_display_set_power,
  1456. .get_mode_info = dsi_conn_get_mode_info,
  1457. .get_dst_format = dsi_display_get_dst_format,
  1458. .post_kickoff = dsi_conn_post_kickoff,
  1459. .check_status = dsi_display_check_status,
  1460. .enable_event = dsi_conn_enable_event,
  1461. .cmd_transfer = dsi_display_cmd_transfer,
  1462. .cont_splash_config = dsi_display_cont_splash_config,
  1463. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1464. .get_panel_vfp = dsi_display_get_panel_vfp,
  1465. .get_default_lms = dsi_display_get_default_lms,
  1466. .cmd_receive = dsi_display_cmd_receive,
  1467. .install_properties = NULL,
  1468. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1469. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1470. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1471. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1472. .prepare_commit = dsi_conn_prepare_commit,
  1473. .set_submode_info = dsi_conn_set_submode_blob_info,
  1474. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1475. };
  1476. static const struct sde_connector_ops wb_ops = {
  1477. .post_init = sde_wb_connector_post_init,
  1478. .set_info_blob = sde_wb_connector_set_info_blob,
  1479. .detect = sde_wb_connector_detect,
  1480. .get_modes = sde_wb_connector_get_modes,
  1481. .set_property = sde_wb_connector_set_property,
  1482. .get_info = sde_wb_get_info,
  1483. .soft_reset = NULL,
  1484. .get_mode_info = sde_wb_get_mode_info,
  1485. .get_dst_format = NULL,
  1486. .check_status = NULL,
  1487. .cmd_transfer = NULL,
  1488. .cont_splash_config = NULL,
  1489. .cont_splash_res_disable = NULL,
  1490. .get_panel_vfp = NULL,
  1491. .cmd_receive = NULL,
  1492. .install_properties = NULL,
  1493. .set_dyn_bit_clk = NULL,
  1494. .set_allowed_mode_switch = NULL,
  1495. };
  1496. static const struct sde_connector_ops dp_ops = {
  1497. .post_init = dp_connector_post_init,
  1498. .detect = dp_connector_detect,
  1499. .get_modes = dp_connector_get_modes,
  1500. .atomic_check = dp_connector_atomic_check,
  1501. .mode_valid = dp_connector_mode_valid,
  1502. .get_info = dp_connector_get_info,
  1503. .get_mode_info = dp_connector_get_mode_info,
  1504. .post_open = dp_connector_post_open,
  1505. .check_status = NULL,
  1506. .set_colorspace = dp_connector_set_colorspace,
  1507. .config_hdr = dp_connector_config_hdr,
  1508. .cmd_transfer = NULL,
  1509. .cont_splash_config = NULL,
  1510. .cont_splash_res_disable = NULL,
  1511. .get_panel_vfp = NULL,
  1512. .update_pps = dp_connector_update_pps,
  1513. .cmd_receive = NULL,
  1514. .install_properties = dp_connector_install_properties,
  1515. .set_allowed_mode_switch = NULL,
  1516. .set_dyn_bit_clk = NULL,
  1517. };
  1518. struct msm_display_info info;
  1519. struct drm_encoder *encoder;
  1520. void *display, *connector;
  1521. int i, max_encoders;
  1522. int rc = 0;
  1523. u32 dsc_count = 0, mixer_count = 0;
  1524. u32 max_dp_dsc_count, max_dp_mixer_count;
  1525. if (!dev || !priv || !sde_kms) {
  1526. SDE_ERROR("invalid argument(s)\n");
  1527. return -EINVAL;
  1528. }
  1529. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1530. sde_kms->dp_display_count +
  1531. sde_kms->dp_stream_count;
  1532. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1533. max_encoders = ARRAY_SIZE(priv->encoders);
  1534. SDE_ERROR("capping number of displays to %d", max_encoders);
  1535. }
  1536. /* wb */
  1537. for (i = 0; i < sde_kms->wb_display_count &&
  1538. priv->num_encoders < max_encoders; ++i) {
  1539. display = sde_kms->wb_displays[i];
  1540. encoder = NULL;
  1541. memset(&info, 0x0, sizeof(info));
  1542. rc = sde_wb_get_info(NULL, &info, display);
  1543. if (rc) {
  1544. SDE_ERROR("wb get_info %d failed\n", i);
  1545. continue;
  1546. }
  1547. encoder = sde_encoder_init(dev, &info);
  1548. if (IS_ERR_OR_NULL(encoder)) {
  1549. SDE_ERROR("encoder init failed for wb %d\n", i);
  1550. continue;
  1551. }
  1552. rc = sde_wb_drm_init(display, encoder);
  1553. if (rc) {
  1554. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1555. sde_encoder_destroy(encoder);
  1556. continue;
  1557. }
  1558. connector = sde_connector_init(dev,
  1559. encoder,
  1560. 0,
  1561. display,
  1562. &wb_ops,
  1563. DRM_CONNECTOR_POLL_HPD,
  1564. DRM_MODE_CONNECTOR_VIRTUAL);
  1565. if (connector) {
  1566. priv->encoders[priv->num_encoders++] = encoder;
  1567. priv->connectors[priv->num_connectors++] = connector;
  1568. } else {
  1569. SDE_ERROR("wb %d connector init failed\n", i);
  1570. sde_wb_drm_deinit(display);
  1571. sde_encoder_destroy(encoder);
  1572. }
  1573. }
  1574. /* dsi */
  1575. for (i = 0; i < sde_kms->dsi_display_count &&
  1576. priv->num_encoders < max_encoders; ++i) {
  1577. display = sde_kms->dsi_displays[i];
  1578. encoder = NULL;
  1579. memset(&info, 0x0, sizeof(info));
  1580. rc = dsi_display_get_info(NULL, &info, display);
  1581. if (rc) {
  1582. SDE_ERROR("dsi get_info %d failed\n", i);
  1583. continue;
  1584. }
  1585. encoder = sde_encoder_init(dev, &info);
  1586. if (IS_ERR_OR_NULL(encoder)) {
  1587. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1588. continue;
  1589. }
  1590. rc = dsi_display_drm_bridge_init(display, encoder);
  1591. if (rc) {
  1592. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1593. sde_encoder_destroy(encoder);
  1594. continue;
  1595. }
  1596. connector = sde_connector_init(dev,
  1597. encoder,
  1598. dsi_display_get_drm_panel(display),
  1599. display,
  1600. &dsi_ops,
  1601. DRM_CONNECTOR_POLL_HPD,
  1602. DRM_MODE_CONNECTOR_DSI);
  1603. if (connector) {
  1604. priv->encoders[priv->num_encoders++] = encoder;
  1605. priv->connectors[priv->num_connectors++] = connector;
  1606. } else {
  1607. SDE_ERROR("dsi %d connector init failed\n", i);
  1608. dsi_display_drm_bridge_deinit(display);
  1609. sde_encoder_destroy(encoder);
  1610. continue;
  1611. }
  1612. rc = dsi_display_drm_ext_bridge_init(display,
  1613. encoder, connector);
  1614. if (rc) {
  1615. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1616. dsi_display_drm_bridge_deinit(display);
  1617. sde_connector_destroy(connector);
  1618. sde_encoder_destroy(encoder);
  1619. }
  1620. dsc_count += info.dsc_count;
  1621. mixer_count += info.lm_count;
  1622. if (dsi_display_has_dsc_switch_support(display))
  1623. sde_kms->dsc_switch_support = true;
  1624. }
  1625. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1626. !sde_kms->dsc_switch_support) {
  1627. SDE_DEBUG("dsc switch not supported\n");
  1628. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1629. }
  1630. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1631. sde_kms->catalog->mixer_count - mixer_count : 0;
  1632. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1633. sde_kms->catalog->dsc_count - dsc_count : 0;
  1634. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1635. SDE_DP_DSC_RESERVATION_SWITCH)
  1636. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1637. /* dp */
  1638. for (i = 0; i < sde_kms->dp_display_count &&
  1639. priv->num_encoders < max_encoders; ++i) {
  1640. int idx;
  1641. display = sde_kms->dp_displays[i];
  1642. encoder = NULL;
  1643. memset(&info, 0x0, sizeof(info));
  1644. rc = dp_connector_get_info(NULL, &info, display);
  1645. if (rc) {
  1646. SDE_ERROR("dp get_info %d failed\n", i);
  1647. continue;
  1648. }
  1649. encoder = sde_encoder_init(dev, &info);
  1650. if (IS_ERR_OR_NULL(encoder)) {
  1651. SDE_ERROR("dp encoder init failed %d\n", i);
  1652. continue;
  1653. }
  1654. rc = dp_drm_bridge_init(display, encoder,
  1655. max_dp_mixer_count, max_dp_dsc_count);
  1656. if (rc) {
  1657. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1658. sde_encoder_destroy(encoder);
  1659. continue;
  1660. }
  1661. connector = sde_connector_init(dev,
  1662. encoder,
  1663. NULL,
  1664. display,
  1665. &dp_ops,
  1666. DRM_CONNECTOR_POLL_HPD,
  1667. DRM_MODE_CONNECTOR_DisplayPort);
  1668. if (connector) {
  1669. priv->encoders[priv->num_encoders++] = encoder;
  1670. priv->connectors[priv->num_connectors++] = connector;
  1671. } else {
  1672. SDE_ERROR("dp %d connector init failed\n", i);
  1673. dp_drm_bridge_deinit(display);
  1674. sde_encoder_destroy(encoder);
  1675. }
  1676. /* update display cap to MST_MODE for DP MST encoders */
  1677. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1678. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1679. priv->num_encoders < max_encoders; idx++) {
  1680. info.h_tile_instance[0] = idx;
  1681. encoder = sde_encoder_init(dev, &info);
  1682. if (IS_ERR_OR_NULL(encoder)) {
  1683. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1684. continue;
  1685. }
  1686. rc = dp_mst_drm_bridge_init(display, encoder);
  1687. if (rc) {
  1688. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1689. i, rc);
  1690. sde_encoder_destroy(encoder);
  1691. continue;
  1692. }
  1693. priv->encoders[priv->num_encoders++] = encoder;
  1694. }
  1695. }
  1696. return 0;
  1697. }
  1698. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1699. {
  1700. struct msm_drm_private *priv;
  1701. int i;
  1702. if (!sde_kms) {
  1703. SDE_ERROR("invalid sde_kms\n");
  1704. return;
  1705. } else if (!sde_kms->dev) {
  1706. SDE_ERROR("invalid dev\n");
  1707. return;
  1708. } else if (!sde_kms->dev->dev_private) {
  1709. SDE_ERROR("invalid dev_private\n");
  1710. return;
  1711. }
  1712. priv = sde_kms->dev->dev_private;
  1713. for (i = 0; i < priv->num_crtcs; i++)
  1714. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1715. priv->num_crtcs = 0;
  1716. for (i = 0; i < priv->num_planes; i++)
  1717. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1718. priv->num_planes = 0;
  1719. for (i = 0; i < priv->num_connectors; i++)
  1720. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1721. priv->num_connectors = 0;
  1722. for (i = 0; i < priv->num_encoders; i++)
  1723. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1724. priv->num_encoders = 0;
  1725. _sde_kms_release_displays(sde_kms);
  1726. }
  1727. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1728. {
  1729. struct drm_device *dev;
  1730. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1731. struct drm_crtc *crtc;
  1732. struct msm_drm_private *priv;
  1733. struct sde_mdss_cfg *catalog;
  1734. int primary_planes_idx = 0, i, ret;
  1735. int max_crtc_count;
  1736. u32 sspp_id[MAX_PLANES];
  1737. u32 master_plane_id[MAX_PLANES];
  1738. u32 num_virt_planes = 0;
  1739. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1740. SDE_ERROR("invalid sde_kms\n");
  1741. return -EINVAL;
  1742. }
  1743. dev = sde_kms->dev;
  1744. priv = dev->dev_private;
  1745. catalog = sde_kms->catalog;
  1746. ret = sde_core_irq_domain_add(sde_kms);
  1747. if (ret)
  1748. goto fail_irq;
  1749. /*
  1750. * Query for underlying display drivers, and create connectors,
  1751. * bridges and encoders for them.
  1752. */
  1753. if (!_sde_kms_get_displays(sde_kms))
  1754. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1755. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1756. /* Create the planes */
  1757. for (i = 0; i < catalog->sspp_count; i++) {
  1758. bool primary = true;
  1759. if (primary_planes_idx >= max_crtc_count)
  1760. primary = false;
  1761. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1762. (1UL << max_crtc_count) - 1, 0);
  1763. if (IS_ERR(plane)) {
  1764. SDE_ERROR("sde_plane_init failed\n");
  1765. ret = PTR_ERR(plane);
  1766. goto fail;
  1767. }
  1768. priv->planes[priv->num_planes++] = plane;
  1769. if (primary)
  1770. primary_planes[primary_planes_idx++] = plane;
  1771. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1772. sde_is_custom_client()) {
  1773. int priority =
  1774. catalog->sspp[i].sblk->smart_dma_priority;
  1775. sspp_id[priority - 1] = catalog->sspp[i].id;
  1776. master_plane_id[priority - 1] = plane->base.id;
  1777. num_virt_planes++;
  1778. }
  1779. }
  1780. /* Initialize smart DMA virtual planes */
  1781. for (i = 0; i < num_virt_planes; i++) {
  1782. plane = sde_plane_init(dev, sspp_id[i], false,
  1783. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1784. if (IS_ERR(plane)) {
  1785. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1786. ret = PTR_ERR(plane);
  1787. goto fail;
  1788. }
  1789. priv->planes[priv->num_planes++] = plane;
  1790. }
  1791. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1792. /* Create one CRTC per encoder */
  1793. for (i = 0; i < max_crtc_count; i++) {
  1794. crtc = sde_crtc_init(dev, primary_planes[i]);
  1795. if (IS_ERR(crtc)) {
  1796. ret = PTR_ERR(crtc);
  1797. goto fail;
  1798. }
  1799. priv->crtcs[priv->num_crtcs++] = crtc;
  1800. }
  1801. if (sde_is_custom_client()) {
  1802. /* All CRTCs are compatible with all planes */
  1803. for (i = 0; i < priv->num_planes; i++)
  1804. priv->planes[i]->possible_crtcs =
  1805. (1 << priv->num_crtcs) - 1;
  1806. }
  1807. /* All CRTCs are compatible with all encoders */
  1808. for (i = 0; i < priv->num_encoders; i++)
  1809. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1810. return 0;
  1811. fail:
  1812. _sde_kms_drm_obj_destroy(sde_kms);
  1813. fail_irq:
  1814. sde_core_irq_domain_fini(sde_kms);
  1815. return ret;
  1816. }
  1817. /**
  1818. * sde_kms_timeline_status - provides current timeline status
  1819. * This API should be called without mode config lock.
  1820. * @dev: Pointer to drm device
  1821. */
  1822. void sde_kms_timeline_status(struct drm_device *dev)
  1823. {
  1824. struct drm_crtc *crtc;
  1825. struct drm_connector *conn;
  1826. struct drm_connector_list_iter conn_iter;
  1827. if (!dev) {
  1828. SDE_ERROR("invalid drm device node\n");
  1829. return;
  1830. }
  1831. drm_for_each_crtc(crtc, dev)
  1832. sde_crtc_timeline_status(crtc);
  1833. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1834. /*
  1835. *Probably locked from last close dumping status anyway
  1836. */
  1837. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1838. drm_connector_list_iter_begin(dev, &conn_iter);
  1839. drm_for_each_connector_iter(conn, &conn_iter)
  1840. sde_conn_timeline_status(conn);
  1841. drm_connector_list_iter_end(&conn_iter);
  1842. return;
  1843. }
  1844. mutex_lock(&dev->mode_config.mutex);
  1845. drm_connector_list_iter_begin(dev, &conn_iter);
  1846. drm_for_each_connector_iter(conn, &conn_iter)
  1847. sde_conn_timeline_status(conn);
  1848. drm_connector_list_iter_end(&conn_iter);
  1849. mutex_unlock(&dev->mode_config.mutex);
  1850. }
  1851. static int sde_kms_postinit(struct msm_kms *kms)
  1852. {
  1853. struct sde_kms *sde_kms = to_sde_kms(kms);
  1854. struct drm_device *dev;
  1855. struct drm_crtc *crtc;
  1856. struct msm_drm_private *priv;
  1857. int i, rc;
  1858. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev ||
  1859. !sde_kms->dev->dev_private) {
  1860. SDE_ERROR("invalid sde_kms\n");
  1861. return -EINVAL;
  1862. }
  1863. dev = sde_kms->dev;
  1864. priv = sde_kms->dev->dev_private;
  1865. /*
  1866. * Handle (re)initializations during power enable, the sde power
  1867. * event call has to be after drm_irq_install to handle irq update.
  1868. */
  1869. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  1870. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  1871. SDE_POWER_EVENT_POST_ENABLE |
  1872. SDE_POWER_EVENT_PRE_DISABLE,
  1873. sde_kms_handle_power_event, sde_kms, "kms");
  1874. if (sde_kms->splash_data.num_splash_displays) {
  1875. SDE_DEBUG("Skipping MDP Resources disable\n");
  1876. } else {
  1877. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1878. sde_power_data_bus_set_quota(&priv->phandle, i,
  1879. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1880. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1881. pm_runtime_put_sync(sde_kms->dev->dev);
  1882. }
  1883. rc = _sde_debugfs_init(sde_kms);
  1884. if (rc)
  1885. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1886. drm_for_each_crtc(crtc, dev)
  1887. sde_crtc_post_init(dev, crtc);
  1888. return rc;
  1889. }
  1890. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1891. struct drm_encoder *encoder)
  1892. {
  1893. return rate;
  1894. }
  1895. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1896. struct platform_device *pdev)
  1897. {
  1898. struct drm_device *dev;
  1899. struct msm_drm_private *priv;
  1900. struct sde_vm_ops *vm_ops;
  1901. int i;
  1902. if (!sde_kms || !pdev)
  1903. return;
  1904. dev = sde_kms->dev;
  1905. if (!dev)
  1906. return;
  1907. priv = dev->dev_private;
  1908. if (!priv)
  1909. return;
  1910. if (sde_kms->genpd_init) {
  1911. sde_kms->genpd_init = false;
  1912. pm_genpd_remove(&sde_kms->genpd);
  1913. of_genpd_del_provider(pdev->dev.of_node);
  1914. }
  1915. vm_ops = sde_vm_get_ops(sde_kms);
  1916. if (vm_ops && vm_ops->vm_deinit)
  1917. vm_ops->vm_deinit(sde_kms, vm_ops);
  1918. if (sde_kms->hw_intr)
  1919. sde_hw_intr_destroy(sde_kms->hw_intr);
  1920. sde_kms->hw_intr = NULL;
  1921. if (sde_kms->power_event)
  1922. sde_power_handle_unregister_event(
  1923. &priv->phandle, sde_kms->power_event);
  1924. _sde_kms_release_displays(sde_kms);
  1925. _sde_kms_unmap_all_splash_regions(sde_kms);
  1926. if (sde_kms->catalog) {
  1927. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1928. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1929. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1930. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1931. }
  1932. }
  1933. if (sde_kms->rm_init)
  1934. sde_rm_destroy(&sde_kms->rm);
  1935. sde_kms->rm_init = false;
  1936. if (sde_kms->catalog)
  1937. sde_hw_catalog_deinit(sde_kms->catalog);
  1938. sde_kms->catalog = NULL;
  1939. if (sde_kms->sid)
  1940. msm_iounmap(pdev, sde_kms->sid);
  1941. sde_kms->sid = NULL;
  1942. if (sde_kms->reg_dma)
  1943. msm_iounmap(pdev, sde_kms->reg_dma);
  1944. sde_kms->reg_dma = NULL;
  1945. if (sde_kms->vbif[VBIF_NRT])
  1946. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1947. sde_kms->vbif[VBIF_NRT] = NULL;
  1948. if (sde_kms->vbif[VBIF_RT])
  1949. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1950. sde_kms->vbif[VBIF_RT] = NULL;
  1951. if (sde_kms->mmio)
  1952. msm_iounmap(pdev, sde_kms->mmio);
  1953. sde_kms->mmio = NULL;
  1954. sde_reg_dma_deinit();
  1955. _sde_kms_mmu_destroy(sde_kms);
  1956. }
  1957. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1958. {
  1959. int i;
  1960. if (!sde_kms)
  1961. return -EINVAL;
  1962. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1963. struct msm_mmu *mmu;
  1964. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1965. if (!aspace)
  1966. continue;
  1967. mmu = sde_kms->aspace[i]->mmu;
  1968. if (secure_only &&
  1969. !aspace->mmu->funcs->is_domain_secure(mmu))
  1970. continue;
  1971. /* cleanup aspace before detaching */
  1972. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1973. SDE_DEBUG("Detaching domain:%d\n", i);
  1974. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1975. ARRAY_SIZE(iommu_ports));
  1976. aspace->domain_attached = false;
  1977. }
  1978. return 0;
  1979. }
  1980. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1981. {
  1982. int i;
  1983. if (!sde_kms)
  1984. return -EINVAL;
  1985. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1986. struct msm_mmu *mmu;
  1987. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1988. if (!aspace)
  1989. continue;
  1990. mmu = sde_kms->aspace[i]->mmu;
  1991. if (secure_only &&
  1992. !aspace->mmu->funcs->is_domain_secure(mmu))
  1993. continue;
  1994. SDE_DEBUG("Attaching domain:%d\n", i);
  1995. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1996. ARRAY_SIZE(iommu_ports));
  1997. aspace->domain_attached = true;
  1998. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1999. }
  2000. return 0;
  2001. }
  2002. static void sde_kms_destroy(struct msm_kms *kms)
  2003. {
  2004. struct sde_kms *sde_kms;
  2005. struct drm_device *dev;
  2006. if (!kms) {
  2007. SDE_ERROR("invalid kms\n");
  2008. return;
  2009. }
  2010. sde_kms = to_sde_kms(kms);
  2011. dev = sde_kms->dev;
  2012. if (!dev || !dev->dev) {
  2013. SDE_ERROR("invalid device\n");
  2014. return;
  2015. }
  2016. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  2017. kfree(sde_kms);
  2018. }
  2019. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  2020. {
  2021. struct drm_crtc_state *crtc_state = NULL;
  2022. struct sde_crtc_state *c_state;
  2023. if (!state || !crtc) {
  2024. SDE_ERROR("invalid params\n");
  2025. return;
  2026. }
  2027. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2028. c_state = to_sde_crtc_state(crtc_state);
  2029. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2030. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2031. }
  2032. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2033. struct drm_encoder *enc, struct drm_atomic_state *state)
  2034. {
  2035. struct drm_connector *conn = NULL;
  2036. struct drm_connector *tmp_conn = NULL;
  2037. struct drm_connector_list_iter conn_iter;
  2038. struct drm_crtc_state *crtc_state = NULL;
  2039. struct drm_connector_state *conn_state = NULL;
  2040. int ret = 0;
  2041. drm_connector_list_iter_begin(dev, &conn_iter);
  2042. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2043. if (enc == tmp_conn->state->best_encoder) {
  2044. conn = tmp_conn;
  2045. break;
  2046. }
  2047. }
  2048. drm_connector_list_iter_end(&conn_iter);
  2049. if (!conn || !enc->crtc) {
  2050. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2051. return -EINVAL;
  2052. }
  2053. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2054. if (IS_ERR(crtc_state)) {
  2055. ret = PTR_ERR(crtc_state);
  2056. SDE_ERROR("error %d getting crtc %d state\n",
  2057. ret, DRMID(enc->crtc));
  2058. return ret;
  2059. }
  2060. conn_state = drm_atomic_get_connector_state(state, conn);
  2061. if (IS_ERR(conn_state)) {
  2062. ret = PTR_ERR(conn_state);
  2063. SDE_ERROR("error %d getting connector %d state\n",
  2064. ret, DRMID(conn));
  2065. return ret;
  2066. }
  2067. crtc_state->active = true;
  2068. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2069. if (ret)
  2070. SDE_ERROR("error %d setting the crtc\n", ret);
  2071. return ret;
  2072. }
  2073. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2074. struct drm_atomic_state *state)
  2075. {
  2076. struct drm_plane_state *plane_state;
  2077. int ret = 0;
  2078. plane_state = drm_atomic_get_plane_state(state, plane);
  2079. if (IS_ERR(plane_state)) {
  2080. ret = PTR_ERR(plane_state);
  2081. SDE_ERROR("error %d getting plane %d state\n",
  2082. ret, plane->base.id);
  2083. return;
  2084. }
  2085. plane->old_fb = plane->fb;
  2086. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2087. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2088. if (ret != 0)
  2089. SDE_ERROR("error %d disabling plane %d\n", ret,
  2090. plane->base.id);
  2091. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2092. }
  2093. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2094. struct drm_atomic_state *state)
  2095. {
  2096. struct drm_device *dev = sde_kms->dev;
  2097. struct drm_framebuffer *fb, *tfb;
  2098. struct list_head fbs;
  2099. struct drm_plane *plane;
  2100. struct drm_crtc *crtc = NULL;
  2101. unsigned int crtc_mask = 0;
  2102. int ret = 0;
  2103. INIT_LIST_HEAD(&fbs);
  2104. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2105. if (drm_framebuffer_read_refcount(fb) > 1) {
  2106. list_move_tail(&fb->filp_head, &fbs);
  2107. drm_for_each_plane(plane, dev) {
  2108. if (plane->state && plane->state->fb == fb) {
  2109. if (plane->state->crtc)
  2110. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2111. _sde_kms_plane_force_remove(plane, state);
  2112. }
  2113. }
  2114. } else {
  2115. list_del_init(&fb->filp_head);
  2116. drm_framebuffer_put(fb);
  2117. }
  2118. }
  2119. if (list_empty(&fbs)) {
  2120. SDE_DEBUG("skip commit as no fb(s)\n");
  2121. return 0;
  2122. }
  2123. drm_for_each_crtc(crtc, dev) {
  2124. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2125. struct drm_encoder *drm_enc;
  2126. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2127. crtc->state->encoder_mask) {
  2128. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2129. if (ret)
  2130. goto error;
  2131. }
  2132. sde_kms_helper_clear_dim_layers(state, crtc);
  2133. }
  2134. }
  2135. SDE_EVT32(state, crtc_mask);
  2136. SDE_DEBUG("null commit after removing all the pipes\n");
  2137. ret = drm_atomic_commit(state);
  2138. error:
  2139. if (ret) {
  2140. /*
  2141. * move the fbs back to original list, so it would be
  2142. * handled during drm_release
  2143. */
  2144. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2145. list_move_tail(&fb->filp_head, &file->fbs);
  2146. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2147. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2148. else
  2149. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2150. goto end;
  2151. }
  2152. while (!list_empty(&fbs)) {
  2153. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2154. list_del_init(&fb->filp_head);
  2155. drm_framebuffer_put(fb);
  2156. }
  2157. end:
  2158. return ret;
  2159. }
  2160. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2161. {
  2162. struct sde_kms *sde_kms = to_sde_kms(kms);
  2163. struct drm_device *dev = sde_kms->dev;
  2164. struct msm_drm_private *priv = dev->dev_private;
  2165. unsigned int i;
  2166. struct drm_atomic_state *state = NULL;
  2167. struct drm_modeset_acquire_ctx ctx;
  2168. int ret = 0;
  2169. /* cancel pending flip event */
  2170. for (i = 0; i < priv->num_crtcs; i++)
  2171. sde_crtc_complete_flip(priv->crtcs[i], file);
  2172. drm_modeset_acquire_init(&ctx, 0);
  2173. retry:
  2174. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2175. if (ret == -EDEADLK) {
  2176. drm_modeset_backoff(&ctx);
  2177. goto retry;
  2178. } else if (WARN_ON(ret)) {
  2179. goto end;
  2180. }
  2181. state = drm_atomic_state_alloc(dev);
  2182. if (!state) {
  2183. ret = -ENOMEM;
  2184. goto end;
  2185. }
  2186. state->acquire_ctx = &ctx;
  2187. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2188. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2189. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2190. break;
  2191. drm_atomic_state_clear(state);
  2192. drm_modeset_backoff(&ctx);
  2193. }
  2194. end:
  2195. if (state)
  2196. drm_atomic_state_put(state);
  2197. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2198. drm_modeset_drop_locks(&ctx);
  2199. drm_modeset_acquire_fini(&ctx);
  2200. }
  2201. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2202. struct drm_atomic_state *state)
  2203. {
  2204. struct drm_device *dev = sde_kms->dev;
  2205. struct drm_plane *plane;
  2206. struct drm_plane_state *plane_state;
  2207. struct drm_crtc *crtc;
  2208. struct drm_crtc_state *crtc_state;
  2209. struct drm_connector *conn;
  2210. struct drm_connector_state *conn_state;
  2211. struct drm_connector_list_iter conn_iter;
  2212. int ret = 0;
  2213. drm_for_each_plane(plane, dev) {
  2214. plane_state = drm_atomic_get_plane_state(state, plane);
  2215. if (IS_ERR(plane_state)) {
  2216. ret = PTR_ERR(plane_state);
  2217. SDE_ERROR("error %d getting plane %d state\n",
  2218. ret, DRMID(plane));
  2219. return ret;
  2220. }
  2221. ret = sde_plane_helper_reset_custom_properties(plane,
  2222. plane_state);
  2223. if (ret) {
  2224. SDE_ERROR("error %d resetting plane props %d\n",
  2225. ret, DRMID(plane));
  2226. return ret;
  2227. }
  2228. }
  2229. drm_for_each_crtc(crtc, dev) {
  2230. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2231. if (IS_ERR(crtc_state)) {
  2232. ret = PTR_ERR(crtc_state);
  2233. SDE_ERROR("error %d getting crtc %d state\n",
  2234. ret, DRMID(crtc));
  2235. return ret;
  2236. }
  2237. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2238. if (ret) {
  2239. SDE_ERROR("error %d resetting crtc props %d\n",
  2240. ret, DRMID(crtc));
  2241. return ret;
  2242. }
  2243. }
  2244. drm_connector_list_iter_begin(dev, &conn_iter);
  2245. drm_for_each_connector_iter(conn, &conn_iter) {
  2246. conn_state = drm_atomic_get_connector_state(state, conn);
  2247. if (IS_ERR(conn_state)) {
  2248. ret = PTR_ERR(conn_state);
  2249. SDE_ERROR("error %d getting connector %d state\n",
  2250. ret, DRMID(conn));
  2251. return ret;
  2252. }
  2253. ret = sde_connector_helper_reset_custom_properties(conn,
  2254. conn_state);
  2255. if (ret) {
  2256. SDE_ERROR("error %d resetting connector props %d\n",
  2257. ret, DRMID(conn));
  2258. return ret;
  2259. }
  2260. }
  2261. drm_connector_list_iter_end(&conn_iter);
  2262. return ret;
  2263. }
  2264. static void sde_kms_lastclose(struct msm_kms *kms)
  2265. {
  2266. struct sde_kms *sde_kms;
  2267. struct drm_device *dev;
  2268. struct drm_atomic_state *state;
  2269. struct drm_modeset_acquire_ctx ctx;
  2270. int ret;
  2271. if (!kms) {
  2272. SDE_ERROR("invalid argument\n");
  2273. return;
  2274. }
  2275. sde_kms = to_sde_kms(kms);
  2276. dev = sde_kms->dev;
  2277. drm_modeset_acquire_init(&ctx, 0);
  2278. state = drm_atomic_state_alloc(dev);
  2279. if (!state) {
  2280. ret = -ENOMEM;
  2281. goto out_ctx;
  2282. }
  2283. state->acquire_ctx = &ctx;
  2284. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2285. retry:
  2286. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2287. if (ret)
  2288. goto out_state;
  2289. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2290. if (ret)
  2291. goto out_state;
  2292. ret = drm_atomic_commit(state);
  2293. out_state:
  2294. if (ret == -EDEADLK)
  2295. goto backoff;
  2296. drm_atomic_state_put(state);
  2297. out_ctx:
  2298. drm_modeset_drop_locks(&ctx);
  2299. drm_modeset_acquire_fini(&ctx);
  2300. if (ret)
  2301. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2302. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2303. return;
  2304. backoff:
  2305. drm_atomic_state_clear(state);
  2306. drm_modeset_backoff(&ctx);
  2307. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2308. goto retry;
  2309. }
  2310. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2311. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2312. {
  2313. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2314. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2315. struct drm_encoder *encoder;
  2316. struct drm_connector *connector;
  2317. struct drm_connector_state *new_connstate;
  2318. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2319. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2320. struct sde_connector *sde_conn;
  2321. struct dsi_display *dsi_display;
  2322. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2323. uint32_t crtc_encoder_cnt = 0;
  2324. enum sde_crtc_idle_pc_state idle_pc_state;
  2325. int rc = 0;
  2326. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2327. struct sde_crtc_state *new_state = NULL;
  2328. if (!new_cstate->active && !old_cstate->active)
  2329. continue;
  2330. new_state = to_sde_crtc_state(new_cstate);
  2331. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2332. active_crtc = crtc;
  2333. active_cstate = new_cstate;
  2334. commit_crtc_cnt++;
  2335. }
  2336. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2337. if (!crtc->state->active)
  2338. continue;
  2339. global_crtc_cnt++;
  2340. global_active_crtc = crtc;
  2341. }
  2342. if (active_crtc) {
  2343. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2344. crtc_encoder_cnt++;
  2345. }
  2346. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2347. int conn_mask = active_cstate->connector_mask;
  2348. if (drm_connector_mask(connector) & conn_mask) {
  2349. sde_conn = to_sde_connector(connector);
  2350. dsi_display = (struct dsi_display *) sde_conn->display;
  2351. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2352. dsi_display->trusted_vm_env);
  2353. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2354. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2355. dsi_display->type, dsi_display->trusted_vm_env);
  2356. break;
  2357. }
  2358. }
  2359. /* Check for single crtc commits only on valid VM requests */
  2360. if (active_crtc && global_active_crtc &&
  2361. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2362. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2363. active_crtc != global_active_crtc)) {
  2364. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2365. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2366. DRMID(active_crtc), DRMID(global_active_crtc));
  2367. return -E2BIG;
  2368. } else if ((vm_req == VM_REQ_RELEASE) &&
  2369. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2370. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2371. /*
  2372. * disable idle-pc before releasing the HW
  2373. * allow only specified number of encoders on a given crtc
  2374. */
  2375. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2376. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2377. return -EINVAL;
  2378. }
  2379. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2380. rc = vm_ops->vm_acquire(sde_kms);
  2381. if (rc) {
  2382. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2383. return rc;
  2384. }
  2385. if (vm_ops->vm_resource_init)
  2386. rc = vm_ops->vm_resource_init(sde_kms, state);
  2387. }
  2388. return rc;
  2389. }
  2390. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2391. struct drm_atomic_state *state)
  2392. {
  2393. struct sde_kms *sde_kms;
  2394. struct drm_crtc *crtc;
  2395. struct drm_crtc_state *new_cstate, *old_cstate;
  2396. struct sde_vm_ops *vm_ops;
  2397. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2398. int i, rc = 0;
  2399. bool vm_req_active = false, prev_vm_req = false;
  2400. bool vm_owns_hw;
  2401. if (!kms || !state)
  2402. return -EINVAL;
  2403. sde_kms = to_sde_kms(kms);
  2404. vm_ops = sde_vm_get_ops(sde_kms);
  2405. if (!vm_ops)
  2406. return 0;
  2407. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2408. return -EINVAL;
  2409. drm_for_each_crtc(crtc, state->dev) {
  2410. if (crtc->state && (sde_crtc_get_property(to_sde_crtc_state(crtc->state),
  2411. CRTC_PROP_VM_REQ_STATE) == VM_REQ_RELEASE)) {
  2412. prev_vm_req = true;
  2413. break;
  2414. }
  2415. }
  2416. /* check for an active vm request */
  2417. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2418. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2419. if (!new_cstate->active && !old_cstate->active)
  2420. continue;
  2421. new_state = to_sde_crtc_state(new_cstate);
  2422. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2423. old_state = to_sde_crtc_state(old_cstate);
  2424. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2425. /*
  2426. * VM request should be validated in the following usecases
  2427. * - There is a vm request(other than VM_REQ_NONE) on current/prev crtc state.
  2428. * - Previously, vm transition has taken place on one of the crtc's.
  2429. */
  2430. if (old_vm_req || new_vm_req || prev_vm_req) {
  2431. if (!vm_req_active) {
  2432. sde_vm_lock(sde_kms);
  2433. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2434. }
  2435. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2436. if (rc) {
  2437. SDE_ERROR(
  2438. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2439. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2440. sde_vm_unlock(sde_kms);
  2441. vm_req_active = false;
  2442. break;
  2443. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2444. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2445. if (!vm_req_active)
  2446. sde_vm_unlock(sde_kms);
  2447. } else {
  2448. vm_req_active = true;
  2449. }
  2450. }
  2451. }
  2452. /* validate active requests and perform acquire if necessary */
  2453. if (vm_req_active) {
  2454. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2455. sde_vm_unlock(sde_kms);
  2456. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2457. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2458. vm_req_active ? vm_owns_hw : -1, rc);
  2459. }
  2460. return rc;
  2461. }
  2462. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2463. struct drm_atomic_state *state)
  2464. {
  2465. struct sde_kms *sde_kms;
  2466. struct drm_device *dev;
  2467. struct drm_crtc *crtc;
  2468. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2469. struct drm_crtc_state *crtc_state;
  2470. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2471. bool sec_session = false, global_sec_session = false;
  2472. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2473. int i;
  2474. if (!kms || !state) {
  2475. return -EINVAL;
  2476. SDE_ERROR("invalid arguments\n");
  2477. }
  2478. sde_kms = to_sde_kms(kms);
  2479. dev = sde_kms->dev;
  2480. /* iterate state object for active secure/non-secure crtc */
  2481. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2482. if (!crtc_state->active)
  2483. continue;
  2484. active_crtc_cnt++;
  2485. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2486. &fb_sec, &fb_sec_dir);
  2487. if (fb_sec_dir)
  2488. sec_session = true;
  2489. cur_crtc = crtc;
  2490. }
  2491. /* iterate global list for active and secure/non-secure crtc */
  2492. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2493. if (!crtc->state->active)
  2494. continue;
  2495. global_active_crtc_cnt++;
  2496. /* update only when crtc is not the same as current crtc */
  2497. if (crtc != cur_crtc) {
  2498. fb_ns = fb_sec = fb_sec_dir = 0;
  2499. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2500. &fb_sec, &fb_sec_dir);
  2501. if (fb_sec_dir)
  2502. global_sec_session = true;
  2503. global_crtc = crtc;
  2504. }
  2505. }
  2506. if (!global_sec_session && !sec_session)
  2507. return 0;
  2508. /*
  2509. * - fail crtc commit, if secure-camera/secure-ui session is
  2510. * in-progress in any other display
  2511. * - fail secure-camera/secure-ui crtc commit, if any other display
  2512. * session is in-progress
  2513. */
  2514. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2515. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2516. SDE_ERROR(
  2517. "crtc%d secure check failed global_active:%d active:%d\n",
  2518. cur_crtc ? cur_crtc->base.id : -1,
  2519. global_active_crtc_cnt, active_crtc_cnt);
  2520. return -EPERM;
  2521. /*
  2522. * As only one crtc is allowed during secure session, the crtc
  2523. * in this commit should match with the global crtc
  2524. */
  2525. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2526. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2527. cur_crtc->base.id, sec_session,
  2528. global_crtc->base.id, global_sec_session);
  2529. return -EPERM;
  2530. }
  2531. return 0;
  2532. }
  2533. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2534. struct drm_atomic_state *state)
  2535. {
  2536. struct drm_crtc *crtc;
  2537. struct drm_crtc_state *new_cstate;
  2538. struct sde_crtc_state *cstate;
  2539. struct sde_vm_ops *vm_ops;
  2540. enum sde_crtc_vm_req vm_req;
  2541. struct sde_kms *sde_kms = to_sde_kms(kms);
  2542. vm_ops = sde_vm_get_ops(sde_kms);
  2543. if (!vm_ops)
  2544. return;
  2545. crtc = sde_kms_vm_get_vm_crtc(state);
  2546. if (!crtc)
  2547. return;
  2548. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2549. cstate = to_sde_crtc_state(new_cstate);
  2550. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2551. if (vm_req != VM_REQ_ACQUIRE)
  2552. return;
  2553. sde_vm_lock(sde_kms);
  2554. if (vm_ops->vm_acquire_fail_handler)
  2555. vm_ops->vm_acquire_fail_handler(sde_kms);
  2556. sde_vm_unlock(sde_kms);
  2557. }
  2558. static int sde_kms_check_cwb_concurreny(struct msm_kms *kms,
  2559. struct drm_atomic_state *state)
  2560. {
  2561. struct sde_kms *sde_kms;
  2562. struct drm_crtc *crtc;
  2563. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  2564. struct drm_encoder *encoder;
  2565. struct sde_crtc_state *cstate;
  2566. int i = 0, cnt = 0, max_cwb = 0;
  2567. if (!kms || !state) {
  2568. SDE_ERROR("invalid arguments\n");
  2569. return -EINVAL;
  2570. }
  2571. sde_kms = to_sde_kms(kms);
  2572. max_cwb = sde_kms->catalog->max_cwb;
  2573. if (!max_cwb)
  2574. return 0;
  2575. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  2576. cstate = to_sde_crtc_state(new_crtc_state);
  2577. drm_for_each_encoder_mask(encoder, crtc->dev, cstate->cwb_enc_mask) {
  2578. cnt++;
  2579. SDE_DEBUG("crtc%d has cwb%d attached to it\n", crtc->base.id,
  2580. encoder->base.id);
  2581. }
  2582. if (cnt > max_cwb) {
  2583. SDE_ERROR("found %d cwb in the atomic state, max supported %d\n",
  2584. cnt, max_cwb);
  2585. return -EOPNOTSUPP;
  2586. }
  2587. }
  2588. return 0;
  2589. }
  2590. static int sde_kms_atomic_check(struct msm_kms *kms,
  2591. struct drm_atomic_state *state)
  2592. {
  2593. struct sde_kms *sde_kms;
  2594. struct drm_device *dev;
  2595. int ret;
  2596. if (!kms || !state)
  2597. return -EINVAL;
  2598. sde_kms = to_sde_kms(kms);
  2599. dev = sde_kms->dev;
  2600. SDE_ATRACE_BEGIN("atomic_check");
  2601. if (sde_kms_is_suspend_blocked(dev)) {
  2602. SDE_DEBUG("suspended, skip atomic_check\n");
  2603. ret = -EBUSY;
  2604. goto end;
  2605. }
  2606. ret = sde_kms_check_vm_request(kms, state);
  2607. if (ret) {
  2608. SDE_ERROR("vm switch request checks failed\n");
  2609. goto end;
  2610. }
  2611. ret = drm_atomic_helper_check(dev, state);
  2612. if (ret)
  2613. goto vm_clean_up;
  2614. /*
  2615. * Check if any secure transition(moving CRTC between secure and
  2616. * non-secure state and vice-versa) is allowed or not. when moving
  2617. * to secure state, planes with fb_mode set to dir_translated only can
  2618. * be staged on the CRTC, and only one CRTC can be active during
  2619. * Secure state
  2620. */
  2621. ret = sde_kms_check_secure_transition(kms, state);
  2622. if (ret)
  2623. goto vm_clean_up;
  2624. ret = sde_kms_check_cwb_concurreny(kms, state);
  2625. if (ret)
  2626. goto vm_clean_up;
  2627. goto end;
  2628. vm_clean_up:
  2629. sde_kms_vm_res_release(kms, state);
  2630. end:
  2631. SDE_ATRACE_END("atomic_check");
  2632. return ret;
  2633. }
  2634. static struct msm_gem_address_space*
  2635. _sde_kms_get_address_space(struct msm_kms *kms,
  2636. unsigned int domain)
  2637. {
  2638. struct sde_kms *sde_kms;
  2639. if (!kms) {
  2640. SDE_ERROR("invalid kms\n");
  2641. return NULL;
  2642. }
  2643. sde_kms = to_sde_kms(kms);
  2644. if (!sde_kms) {
  2645. SDE_ERROR("invalid sde_kms\n");
  2646. return NULL;
  2647. }
  2648. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2649. return NULL;
  2650. return (sde_kms->aspace[domain] &&
  2651. sde_kms->aspace[domain]->domain_attached) ?
  2652. sde_kms->aspace[domain] : NULL;
  2653. }
  2654. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2655. unsigned int domain)
  2656. {
  2657. struct sde_kms *sde_kms;
  2658. struct msm_gem_address_space *aspace;
  2659. if (!kms) {
  2660. SDE_ERROR("invalid kms\n");
  2661. return NULL;
  2662. }
  2663. sde_kms = to_sde_kms(kms);
  2664. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2665. SDE_ERROR("invalid params\n");
  2666. return NULL;
  2667. }
  2668. aspace = _sde_kms_get_address_space(kms, domain);
  2669. return (aspace && aspace->domain_attached) ?
  2670. msm_gem_get_aspace_device(aspace) : NULL;
  2671. }
  2672. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2673. {
  2674. struct drm_device *dev = NULL;
  2675. struct sde_kms *sde_kms = NULL;
  2676. struct drm_connector *connector = NULL;
  2677. struct drm_connector_list_iter conn_iter;
  2678. struct sde_connector *sde_conn = NULL;
  2679. if (!kms) {
  2680. SDE_ERROR("invalid kms\n");
  2681. return;
  2682. }
  2683. sde_kms = to_sde_kms(kms);
  2684. dev = sde_kms->dev;
  2685. if (!dev) {
  2686. SDE_ERROR("invalid device\n");
  2687. return;
  2688. }
  2689. if (!dev->mode_config.poll_enabled)
  2690. return;
  2691. mutex_lock(&dev->mode_config.mutex);
  2692. drm_connector_list_iter_begin(dev, &conn_iter);
  2693. drm_for_each_connector_iter(connector, &conn_iter) {
  2694. /* Only handle HPD capable connectors. */
  2695. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2696. continue;
  2697. sde_conn = to_sde_connector(connector);
  2698. if (sde_conn->ops.post_open)
  2699. sde_conn->ops.post_open(&sde_conn->base,
  2700. sde_conn->display);
  2701. }
  2702. drm_connector_list_iter_end(&conn_iter);
  2703. mutex_unlock(&dev->mode_config.mutex);
  2704. }
  2705. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2706. struct sde_splash_display *splash_display,
  2707. struct drm_crtc *crtc)
  2708. {
  2709. struct msm_drm_private *priv;
  2710. struct drm_plane *plane;
  2711. struct sde_splash_mem *splash;
  2712. struct sde_splash_mem *demura;
  2713. struct sde_plane_state *pstate;
  2714. struct sde_sspp_index_info *pipe_info;
  2715. enum sde_sspp pipe_id;
  2716. bool is_virtual;
  2717. int i;
  2718. if (!sde_kms || !splash_display || !crtc) {
  2719. SDE_ERROR("invalid input args\n");
  2720. return -EINVAL;
  2721. }
  2722. priv = sde_kms->dev->dev_private;
  2723. pipe_info = &splash_display->pipe_info;
  2724. splash = splash_display->splash;
  2725. demura = splash_display->demura;
  2726. for (i = 0; i < priv->num_planes; i++) {
  2727. plane = priv->planes[i];
  2728. pipe_id = sde_plane_pipe(plane);
  2729. is_virtual = is_sde_plane_virtual(plane);
  2730. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2731. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2732. if (splash && sde_plane_validate_src_addr(plane,
  2733. splash->splash_buf_base,
  2734. splash->splash_buf_size)) {
  2735. if (!demura || sde_plane_validate_src_addr(
  2736. plane, demura->splash_buf_base,
  2737. demura->splash_buf_size)) {
  2738. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2739. pipe_id, DRMID(crtc));
  2740. continue;
  2741. }
  2742. }
  2743. plane->state->crtc = crtc;
  2744. crtc->state->plane_mask |= drm_plane_mask(plane);
  2745. pstate = to_sde_plane_state(plane->state);
  2746. pstate->cont_splash_populated = true;
  2747. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2748. DRMID(crtc), DRMID(plane), is_virtual);
  2749. }
  2750. }
  2751. return 0;
  2752. }
  2753. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2754. struct dsi_display *dsi_display)
  2755. {
  2756. void *display;
  2757. struct drm_encoder *encoder = NULL;
  2758. struct msm_display_info info;
  2759. struct drm_device *dev;
  2760. struct sde_kms *sde_kms;
  2761. struct drm_connector_list_iter conn_iter;
  2762. struct drm_connector *connector = NULL;
  2763. struct sde_connector *sde_conn = NULL;
  2764. int rc = 0;
  2765. sde_kms = to_sde_kms(kms);
  2766. dev = sde_kms->dev;
  2767. display = dsi_display;
  2768. if (dsi_display) {
  2769. if (dsi_display->bridge->base.encoder) {
  2770. encoder = dsi_display->bridge->base.encoder;
  2771. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2772. }
  2773. memset(&info, 0x0, sizeof(info));
  2774. rc = dsi_display_get_info(NULL, &info, display);
  2775. if (rc) {
  2776. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2777. __func__, rc);
  2778. encoder = NULL;
  2779. }
  2780. }
  2781. drm_connector_list_iter_begin(dev, &conn_iter);
  2782. drm_for_each_connector_iter(connector, &conn_iter) {
  2783. struct drm_encoder *c_encoder;
  2784. drm_connector_for_each_possible_encoder(connector,
  2785. c_encoder)
  2786. break;
  2787. if (!c_encoder) {
  2788. SDE_ERROR("c_encoder not found\n");
  2789. return -EINVAL;
  2790. }
  2791. /**
  2792. * Inform cont_splash is disabled to each interface/connector.
  2793. * This is currently supported for DSI interface.
  2794. */
  2795. sde_conn = to_sde_connector(connector);
  2796. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2797. if (!dsi_display || !encoder) {
  2798. sde_conn->ops.cont_splash_res_disable
  2799. (sde_conn->display);
  2800. } else if (c_encoder->base.id == encoder->base.id) {
  2801. /**
  2802. * This handles dual DSI
  2803. * configuration where one DSI
  2804. * interface has cont_splash
  2805. * enabled and the other doesn't.
  2806. */
  2807. sde_conn->ops.cont_splash_res_disable
  2808. (sde_conn->display);
  2809. break;
  2810. }
  2811. }
  2812. }
  2813. drm_connector_list_iter_end(&conn_iter);
  2814. return 0;
  2815. }
  2816. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2817. {
  2818. int i;
  2819. void *display;
  2820. struct dsi_display *dsi_display;
  2821. struct drm_encoder *encoder;
  2822. if (!sde_kms)
  2823. return -EINVAL;
  2824. if (!sde_in_trusted_vm(sde_kms))
  2825. return 0;
  2826. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2827. display = sde_kms->dsi_displays[i];
  2828. dsi_display = (struct dsi_display *)display;
  2829. if (!dsi_display->bridge->base.encoder) {
  2830. SDE_ERROR("no encoder on dsi display:%d", i);
  2831. return -EINVAL;
  2832. }
  2833. encoder = dsi_display->bridge->base.encoder;
  2834. encoder->possible_crtcs = 1 << i;
  2835. SDE_DEBUG(
  2836. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2837. encoder->index, encoder->base.id,
  2838. encoder->name, encoder->possible_crtcs);
  2839. }
  2840. return 0;
  2841. }
  2842. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2843. struct sde_kms *sde_kms, struct drm_connector *connector,
  2844. struct drm_atomic_state *state)
  2845. {
  2846. struct drm_display_mode *mode, *cur_mode = NULL;
  2847. struct drm_crtc *crtc;
  2848. struct drm_crtc_state *new_cstate, *old_cstate;
  2849. u32 i = 0;
  2850. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2851. list_for_each_entry(mode, &connector->modes, head) {
  2852. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2853. cur_mode = mode;
  2854. break;
  2855. }
  2856. }
  2857. } else if (state) {
  2858. /* get the mode from first atomic_check phase for trusted_vm*/
  2859. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2860. new_cstate, i) {
  2861. if (!new_cstate->active && !old_cstate->active)
  2862. continue;
  2863. list_for_each_entry(mode, &connector->modes, head) {
  2864. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2865. cur_mode = mode;
  2866. break;
  2867. }
  2868. }
  2869. }
  2870. }
  2871. return cur_mode;
  2872. }
  2873. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2874. struct drm_atomic_state *state)
  2875. {
  2876. void *display;
  2877. struct dsi_display *dsi_display;
  2878. struct msm_display_info info;
  2879. struct drm_encoder *encoder = NULL;
  2880. struct drm_crtc *crtc = NULL;
  2881. int i, rc = 0;
  2882. struct drm_display_mode *drm_mode = NULL;
  2883. struct drm_device *dev;
  2884. struct msm_drm_private *priv;
  2885. struct sde_kms *sde_kms;
  2886. struct drm_connector_list_iter conn_iter;
  2887. struct drm_connector *connector = NULL;
  2888. struct sde_connector *sde_conn = NULL;
  2889. struct sde_splash_display *splash_display;
  2890. if (!kms) {
  2891. SDE_ERROR("invalid kms\n");
  2892. return -EINVAL;
  2893. }
  2894. sde_kms = to_sde_kms(kms);
  2895. dev = sde_kms->dev;
  2896. if (!dev) {
  2897. SDE_ERROR("invalid device\n");
  2898. return -EINVAL;
  2899. }
  2900. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2901. if (rc) {
  2902. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2903. return -EINVAL;
  2904. }
  2905. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2906. && (!sde_kms->splash_data.num_splash_regions)) ||
  2907. !sde_kms->splash_data.num_splash_displays) {
  2908. DRM_INFO("cont_splash feature not enabled\n");
  2909. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2910. return rc;
  2911. }
  2912. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2913. sde_kms->splash_data.num_splash_displays,
  2914. sde_kms->dsi_display_count);
  2915. /* dsi */
  2916. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2917. struct sde_crtc_state *cstate;
  2918. struct sde_connector_state *conn_state;
  2919. display = sde_kms->dsi_displays[i];
  2920. dsi_display = (struct dsi_display *)display;
  2921. splash_display = &sde_kms->splash_data.splash_display[i];
  2922. if (!splash_display->cont_splash_enabled) {
  2923. SDE_DEBUG("display->name = %s splash not enabled\n",
  2924. dsi_display->name);
  2925. sde_kms_inform_cont_splash_res_disable(kms,
  2926. dsi_display);
  2927. continue;
  2928. }
  2929. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2930. if (dsi_display->bridge->base.encoder) {
  2931. encoder = dsi_display->bridge->base.encoder;
  2932. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2933. }
  2934. memset(&info, 0x0, sizeof(info));
  2935. rc = dsi_display_get_info(NULL, &info, display);
  2936. if (rc) {
  2937. SDE_ERROR("dsi get_info %d failed\n", i);
  2938. encoder = NULL;
  2939. continue;
  2940. }
  2941. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2942. ((info.is_connected) ? "true" : "false"),
  2943. info.display_type);
  2944. if (!encoder) {
  2945. SDE_ERROR("encoder not initialized\n");
  2946. return -EINVAL;
  2947. }
  2948. priv = sde_kms->dev->dev_private;
  2949. encoder->crtc = priv->crtcs[i];
  2950. crtc = encoder->crtc;
  2951. splash_display->encoder = encoder;
  2952. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2953. i, crtc->index, crtc->base.id, encoder->index,
  2954. encoder->base.id);
  2955. mutex_lock(&dev->mode_config.mutex);
  2956. drm_connector_list_iter_begin(dev, &conn_iter);
  2957. drm_for_each_connector_iter(connector, &conn_iter) {
  2958. struct drm_encoder *c_encoder;
  2959. drm_connector_for_each_possible_encoder(connector,
  2960. c_encoder)
  2961. break;
  2962. if (!c_encoder) {
  2963. SDE_ERROR("c_encoder not found\n");
  2964. mutex_unlock(&dev->mode_config.mutex);
  2965. return -EINVAL;
  2966. }
  2967. /**
  2968. * SDE_KMS doesn't attach more than one encoder to
  2969. * a DSI connector. So it is safe to check only with
  2970. * the first encoder entry. Revisit this logic if we
  2971. * ever have to support continuous splash for
  2972. * external displays in MST configuration.
  2973. */
  2974. if (c_encoder->base.id == encoder->base.id)
  2975. break;
  2976. }
  2977. drm_connector_list_iter_end(&conn_iter);
  2978. if (!connector) {
  2979. SDE_ERROR("connector not initialized\n");
  2980. mutex_unlock(&dev->mode_config.mutex);
  2981. return -EINVAL;
  2982. }
  2983. mutex_unlock(&dev->mode_config.mutex);
  2984. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2985. crtc->state->connector_mask = drm_connector_mask(connector);
  2986. connector->state->crtc = crtc;
  2987. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2988. if (!drm_mode) {
  2989. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2990. sde_kms->splash_data.type);
  2991. return -EINVAL;
  2992. }
  2993. SDE_DEBUG(
  2994. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2995. drm_mode->name, drm_mode->type,
  2996. drm_mode->flags, sde_kms->splash_data.type);
  2997. /* Update CRTC drm structure */
  2998. crtc->state->active = true;
  2999. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  3000. if (rc) {
  3001. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  3002. return rc;
  3003. }
  3004. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  3005. drm_mode_copy(&crtc->mode, drm_mode);
  3006. cstate = to_sde_crtc_state(crtc->state);
  3007. cstate->cont_splash_populated = true;
  3008. /* Update encoder structure */
  3009. sde_encoder_update_caps_for_cont_splash(encoder,
  3010. splash_display, true);
  3011. sde_crtc_update_cont_splash_settings(crtc);
  3012. sde_conn = to_sde_connector(connector);
  3013. if (sde_conn && sde_conn->ops.cont_splash_config)
  3014. sde_conn->ops.cont_splash_config(sde_conn->display);
  3015. conn_state = to_sde_connector_state(connector->state);
  3016. conn_state->cont_splash_populated = true;
  3017. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  3018. splash_display, crtc);
  3019. if (rc) {
  3020. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  3021. return rc;
  3022. }
  3023. }
  3024. return rc;
  3025. }
  3026. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  3027. {
  3028. struct sde_kms *sde_kms;
  3029. if (!kms) {
  3030. SDE_ERROR("invalid kms\n");
  3031. return false;
  3032. }
  3033. sde_kms = to_sde_kms(kms);
  3034. return sde_kms->splash_data.num_splash_displays;
  3035. }
  3036. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  3037. const struct drm_display_mode *mode,
  3038. const struct msm_resource_caps_info *res, u32 *num_lm)
  3039. {
  3040. struct sde_kms *sde_kms;
  3041. s64 mode_clock_hz = 0;
  3042. s64 max_mdp_clock_hz = 0;
  3043. s64 max_lm_width = 0;
  3044. s64 hdisplay_fp = 0;
  3045. s64 htotal_fp = 0;
  3046. s64 vtotal_fp = 0;
  3047. s64 vrefresh_fp = 0;
  3048. s64 mdp_fudge_factor = 0;
  3049. s64 num_lm_fp = 0;
  3050. s64 lm_clk_fp = 0;
  3051. s64 lm_width_fp = 0;
  3052. int rc = 0;
  3053. if (!num_lm) {
  3054. SDE_ERROR("invalid num_lm pointer\n");
  3055. return -EINVAL;
  3056. }
  3057. /* default to 1 layer mixer */
  3058. *num_lm = 1;
  3059. if (!kms || !mode || !res) {
  3060. SDE_ERROR("invalid input args\n");
  3061. return -EINVAL;
  3062. }
  3063. sde_kms = to_sde_kms(kms);
  3064. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  3065. max_lm_width = drm_int2fixp(res->max_mixer_width);
  3066. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  3067. htotal_fp = drm_int2fixp(mode->htotal);
  3068. vtotal_fp = drm_int2fixp(mode->vtotal);
  3069. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  3070. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3071. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3072. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3073. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3074. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3075. if (mode_clock_hz > max_mdp_clock_hz ||
  3076. hdisplay_fp > max_lm_width) {
  3077. *num_lm = 0;
  3078. do {
  3079. *num_lm += 2;
  3080. num_lm_fp = drm_int2fixp(*num_lm);
  3081. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3082. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3083. if (*num_lm > 4) {
  3084. rc = -EINVAL;
  3085. goto error;
  3086. }
  3087. } while (lm_clk_fp > max_mdp_clock_hz ||
  3088. lm_width_fp > max_lm_width);
  3089. mode_clock_hz = lm_clk_fp;
  3090. }
  3091. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3092. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3093. *num_lm, drm_fixp2int(mode_clock_hz),
  3094. sde_kms->perf.max_core_clk_rate);
  3095. return 0;
  3096. error:
  3097. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3098. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3099. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3100. *num_lm, drm_fixp2int(mode_clock_hz),
  3101. sde_kms->perf.max_core_clk_rate);
  3102. return rc;
  3103. }
  3104. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3105. u32 hdisplay, u32 *num_dsc)
  3106. {
  3107. struct sde_kms *sde_kms;
  3108. uint32_t max_dsc_width;
  3109. if (!num_dsc) {
  3110. SDE_ERROR("invalid num_dsc pointer\n");
  3111. return -EINVAL;
  3112. }
  3113. *num_dsc = 0;
  3114. if (!kms || !hdisplay) {
  3115. SDE_ERROR("invalid input args\n");
  3116. return -EINVAL;
  3117. }
  3118. sde_kms = to_sde_kms(kms);
  3119. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3120. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3121. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3122. hdisplay, max_dsc_width,
  3123. *num_dsc);
  3124. return 0;
  3125. }
  3126. static void _sde_kms_null_commit(struct drm_device *dev,
  3127. struct drm_encoder *enc)
  3128. {
  3129. struct drm_modeset_acquire_ctx ctx;
  3130. struct drm_atomic_state *state = NULL;
  3131. int retry_cnt = 0;
  3132. int ret = 0;
  3133. drm_modeset_acquire_init(&ctx, 0);
  3134. retry:
  3135. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3136. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3137. drm_modeset_backoff(&ctx);
  3138. retry_cnt++;
  3139. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3140. goto retry;
  3141. } else if (WARN_ON(ret)) {
  3142. goto end;
  3143. }
  3144. state = drm_atomic_state_alloc(dev);
  3145. if (!state) {
  3146. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3147. goto end;
  3148. }
  3149. state->acquire_ctx = &ctx;
  3150. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3151. if (ret)
  3152. goto end;
  3153. ret = drm_atomic_commit(state);
  3154. if (ret)
  3155. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3156. end:
  3157. if (state)
  3158. drm_atomic_state_put(state);
  3159. drm_modeset_drop_locks(&ctx);
  3160. drm_modeset_acquire_fini(&ctx);
  3161. }
  3162. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3163. const int32_t connector_id)
  3164. {
  3165. struct drm_connector_list_iter conn_iter;
  3166. struct drm_connector *conn;
  3167. struct drm_encoder *drm_enc;
  3168. drm_connector_list_iter_begin(dev, &conn_iter);
  3169. drm_for_each_connector_iter(conn, &conn_iter) {
  3170. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3171. connector_id != conn->base.id)
  3172. continue;
  3173. if (conn->state && conn->state->best_encoder)
  3174. drm_enc = conn->state->best_encoder;
  3175. else
  3176. drm_enc = conn->encoder;
  3177. if (drm_enc)
  3178. sde_encoder_early_wakeup(drm_enc);
  3179. }
  3180. drm_connector_list_iter_end(&conn_iter);
  3181. }
  3182. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3183. struct device *dev)
  3184. {
  3185. int i, ret, crtc_id = 0;
  3186. struct drm_device *ddev = dev_get_drvdata(dev);
  3187. struct drm_connector *conn;
  3188. struct drm_connector_list_iter conn_iter;
  3189. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3190. drm_connector_list_iter_begin(ddev, &conn_iter);
  3191. drm_for_each_connector_iter(conn, &conn_iter) {
  3192. uint64_t lp;
  3193. lp = sde_connector_get_lp(conn);
  3194. if (lp != SDE_MODE_DPMS_LP2)
  3195. continue;
  3196. if (sde_encoder_in_clone_mode(conn->encoder))
  3197. continue;
  3198. crtc_id = drm_crtc_index(conn->state->crtc);
  3199. if (priv->disp_thread[crtc_id].thread)
  3200. kthread_flush_worker(
  3201. &priv->disp_thread[crtc_id].worker);
  3202. ret = sde_encoder_wait_for_event(conn->encoder,
  3203. MSM_ENC_TX_COMPLETE);
  3204. if (ret && ret != -EWOULDBLOCK) {
  3205. SDE_ERROR(
  3206. "[conn: %d] wait for commit done returned %d\n",
  3207. conn->base.id, ret);
  3208. } else if (!ret) {
  3209. if (priv->event_thread[crtc_id].thread)
  3210. kthread_flush_worker(
  3211. &priv->event_thread[crtc_id].worker);
  3212. sde_encoder_idle_request(conn->encoder);
  3213. }
  3214. }
  3215. drm_connector_list_iter_end(&conn_iter);
  3216. for (i = 0; i < priv->num_crtcs; i++) {
  3217. if (priv->disp_thread[i].thread)
  3218. kthread_flush_worker(
  3219. &priv->disp_thread[i].worker);
  3220. if (priv->event_thread[i].thread)
  3221. kthread_flush_worker(
  3222. &priv->event_thread[i].worker);
  3223. }
  3224. kthread_flush_worker(&priv->pp_event_worker);
  3225. }
  3226. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3227. {
  3228. struct sde_connector_state *sde_conn_state;
  3229. if (!conn_state)
  3230. return NULL;
  3231. sde_conn_state = to_sde_connector_state(conn_state);
  3232. return &sde_conn_state->msm_mode;
  3233. }
  3234. static int sde_kms_pm_suspend(struct device *dev)
  3235. {
  3236. struct drm_device *ddev;
  3237. struct drm_modeset_acquire_ctx ctx;
  3238. struct drm_connector *conn;
  3239. struct drm_encoder *enc;
  3240. struct drm_connector_list_iter conn_iter;
  3241. struct drm_atomic_state *state = NULL;
  3242. struct sde_kms *sde_kms;
  3243. int ret = 0, num_crtcs = 0;
  3244. if (!dev)
  3245. return -EINVAL;
  3246. ddev = dev_get_drvdata(dev);
  3247. if (!ddev || !ddev_to_msm_kms(ddev))
  3248. return -EINVAL;
  3249. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3250. SDE_EVT32(0);
  3251. /* disable hot-plug polling */
  3252. drm_kms_helper_poll_disable(ddev);
  3253. /* if a display stuck in CS trigger a null commit to complete handoff */
  3254. drm_for_each_encoder(enc, ddev) {
  3255. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3256. _sde_kms_null_commit(ddev, enc);
  3257. }
  3258. /* acquire modeset lock(s) */
  3259. drm_modeset_acquire_init(&ctx, 0);
  3260. retry:
  3261. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3262. if (ret)
  3263. goto unlock;
  3264. /* save current state for resume */
  3265. if (sde_kms->suspend_state)
  3266. drm_atomic_state_put(sde_kms->suspend_state);
  3267. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3268. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3269. ret = PTR_ERR(sde_kms->suspend_state);
  3270. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3271. sde_kms->suspend_state = NULL;
  3272. goto unlock;
  3273. }
  3274. /* create atomic state to disable all CRTCs */
  3275. state = drm_atomic_state_alloc(ddev);
  3276. if (!state) {
  3277. ret = -ENOMEM;
  3278. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3279. goto unlock;
  3280. }
  3281. state->acquire_ctx = &ctx;
  3282. drm_connector_list_iter_begin(ddev, &conn_iter);
  3283. drm_for_each_connector_iter(conn, &conn_iter) {
  3284. struct drm_crtc_state *crtc_state;
  3285. uint64_t lp;
  3286. if (!conn->state || !conn->state->crtc ||
  3287. conn->dpms != DRM_MODE_DPMS_ON ||
  3288. sde_encoder_in_clone_mode(conn->encoder))
  3289. continue;
  3290. lp = sde_connector_get_lp(conn);
  3291. if (lp == SDE_MODE_DPMS_LP1) {
  3292. /* transition LP1->LP2 on pm suspend */
  3293. ret = sde_connector_set_property_for_commit(conn, state,
  3294. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3295. if (ret) {
  3296. DRM_ERROR("failed to set lp2 for conn %d\n",
  3297. conn->base.id);
  3298. drm_connector_list_iter_end(&conn_iter);
  3299. goto unlock;
  3300. }
  3301. }
  3302. if (lp != SDE_MODE_DPMS_LP2) {
  3303. /* force CRTC to be inactive */
  3304. crtc_state = drm_atomic_get_crtc_state(state,
  3305. conn->state->crtc);
  3306. if (IS_ERR_OR_NULL(crtc_state)) {
  3307. DRM_ERROR("failed to get crtc %d state\n",
  3308. conn->state->crtc->base.id);
  3309. drm_connector_list_iter_end(&conn_iter);
  3310. goto unlock;
  3311. }
  3312. if (lp != SDE_MODE_DPMS_LP1)
  3313. crtc_state->active = false;
  3314. ++num_crtcs;
  3315. }
  3316. }
  3317. drm_connector_list_iter_end(&conn_iter);
  3318. /* check for nothing to do */
  3319. if (num_crtcs == 0) {
  3320. DRM_DEBUG("all crtcs are already in the off state\n");
  3321. sde_kms->suspend_block = true;
  3322. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3323. goto unlock;
  3324. }
  3325. /* commit the "disable all" state */
  3326. ret = drm_atomic_commit(state);
  3327. if (ret < 0) {
  3328. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3329. goto unlock;
  3330. }
  3331. sde_kms->suspend_block = true;
  3332. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3333. unlock:
  3334. if (state) {
  3335. drm_atomic_state_put(state);
  3336. state = NULL;
  3337. }
  3338. if (ret == -EDEADLK) {
  3339. drm_modeset_backoff(&ctx);
  3340. goto retry;
  3341. }
  3342. drm_modeset_drop_locks(&ctx);
  3343. drm_modeset_acquire_fini(&ctx);
  3344. /*
  3345. * pm runtime driver avoids multiple runtime_suspend API call by
  3346. * checking runtime_status. However, this call helps when there is a
  3347. * race condition between pm_suspend call and doze_suspend/power_off
  3348. * commit. It removes the extra vote from suspend and adds it back
  3349. * later to allow power collapse during pm_suspend call
  3350. */
  3351. pm_runtime_put_sync(dev);
  3352. pm_runtime_get_noresume(dev);
  3353. /* dump clock state before entering suspend */
  3354. if (sde_kms->pm_suspend_clk_dump)
  3355. _sde_kms_dump_clks_state(sde_kms);
  3356. return ret;
  3357. }
  3358. static int sde_kms_pm_resume(struct device *dev)
  3359. {
  3360. struct drm_device *ddev;
  3361. struct sde_kms *sde_kms;
  3362. struct drm_modeset_acquire_ctx ctx;
  3363. int ret, i;
  3364. if (!dev)
  3365. return -EINVAL;
  3366. ddev = dev_get_drvdata(dev);
  3367. if (!ddev || !ddev_to_msm_kms(ddev))
  3368. return -EINVAL;
  3369. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3370. SDE_EVT32(sde_kms->suspend_state != NULL);
  3371. drm_mode_config_reset(ddev);
  3372. drm_modeset_acquire_init(&ctx, 0);
  3373. retry:
  3374. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3375. if (ret == -EDEADLK) {
  3376. drm_modeset_backoff(&ctx);
  3377. goto retry;
  3378. } else if (WARN_ON(ret)) {
  3379. goto end;
  3380. }
  3381. sde_kms->suspend_block = false;
  3382. if (sde_kms->suspend_state) {
  3383. sde_kms->suspend_state->acquire_ctx = &ctx;
  3384. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3385. ret = drm_atomic_helper_commit_duplicated_state(
  3386. sde_kms->suspend_state, &ctx);
  3387. if (ret != -EDEADLK)
  3388. break;
  3389. drm_modeset_backoff(&ctx);
  3390. }
  3391. if (ret < 0)
  3392. DRM_ERROR("failed to restore state, %d\n", ret);
  3393. drm_atomic_state_put(sde_kms->suspend_state);
  3394. sde_kms->suspend_state = NULL;
  3395. }
  3396. end:
  3397. drm_modeset_drop_locks(&ctx);
  3398. drm_modeset_acquire_fini(&ctx);
  3399. /* enable hot-plug polling */
  3400. drm_kms_helper_poll_enable(ddev);
  3401. return 0;
  3402. }
  3403. static const struct msm_kms_funcs kms_funcs = {
  3404. .hw_init = sde_kms_hw_init,
  3405. .postinit = sde_kms_postinit,
  3406. .irq_preinstall = sde_irq_preinstall,
  3407. .irq_postinstall = sde_irq_postinstall,
  3408. .irq_uninstall = sde_irq_uninstall,
  3409. .irq = sde_irq,
  3410. .preclose = sde_kms_preclose,
  3411. .lastclose = sde_kms_lastclose,
  3412. .prepare_fence = sde_kms_prepare_fence,
  3413. .prepare_commit = sde_kms_prepare_commit,
  3414. .commit = sde_kms_commit,
  3415. .complete_commit = sde_kms_complete_commit,
  3416. .get_msm_mode = sde_kms_get_msm_mode,
  3417. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3418. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3419. .check_modified_format = sde_format_check_modified_format,
  3420. .atomic_check = sde_kms_atomic_check,
  3421. .get_format = sde_get_msm_format,
  3422. .round_pixclk = sde_kms_round_pixclk,
  3423. .display_early_wakeup = sde_kms_display_early_wakeup,
  3424. .pm_suspend = sde_kms_pm_suspend,
  3425. .pm_resume = sde_kms_pm_resume,
  3426. .destroy = sde_kms_destroy,
  3427. .debugfs_destroy = sde_kms_debugfs_destroy,
  3428. .cont_splash_config = sde_kms_cont_splash_config,
  3429. .register_events = _sde_kms_register_events,
  3430. .get_address_space = _sde_kms_get_address_space,
  3431. .get_address_space_device = _sde_kms_get_address_space_device,
  3432. .postopen = _sde_kms_post_open,
  3433. .check_for_splash = sde_kms_check_for_splash,
  3434. .get_mixer_count = sde_kms_get_mixer_count,
  3435. .get_dsc_count = sde_kms_get_dsc_count,
  3436. };
  3437. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3438. {
  3439. int i;
  3440. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3441. if (!sde_kms->aspace[i])
  3442. continue;
  3443. msm_gem_address_space_put(sde_kms->aspace[i]);
  3444. sde_kms->aspace[i] = NULL;
  3445. }
  3446. return 0;
  3447. }
  3448. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3449. {
  3450. struct msm_mmu *mmu;
  3451. int i, ret;
  3452. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3453. int early_map = 0;
  3454. #endif
  3455. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3456. return -EINVAL;
  3457. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3458. struct msm_gem_address_space *aspace;
  3459. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3460. if (IS_ERR(mmu)) {
  3461. ret = PTR_ERR(mmu);
  3462. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3463. i, ret);
  3464. continue;
  3465. }
  3466. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3467. mmu, "sde");
  3468. if (IS_ERR(aspace)) {
  3469. ret = PTR_ERR(aspace);
  3470. mmu->funcs->destroy(mmu);
  3471. goto fail;
  3472. }
  3473. sde_kms->aspace[i] = aspace;
  3474. aspace->domain_attached = true;
  3475. /* Mapping splash memory block */
  3476. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3477. sde_kms->splash_data.num_splash_regions) {
  3478. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3479. if (ret) {
  3480. SDE_ERROR("failed to map ret:%d\n", ret);
  3481. goto enable_trans_fail;
  3482. }
  3483. }
  3484. /*
  3485. * disable early-map which would have been enabled during
  3486. * bootup by smmu through the device-tree hint for cont-spash
  3487. */
  3488. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3489. ret = mmu->funcs->enable_smmu_translations(mmu);
  3490. if (ret) {
  3491. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3492. goto enable_trans_fail;
  3493. }
  3494. #else
  3495. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3496. &early_map);
  3497. if (ret) {
  3498. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3499. ret, early_map);
  3500. goto enable_trans_fail;
  3501. }
  3502. #endif
  3503. }
  3504. sde_kms->base.aspace = sde_kms->aspace[0];
  3505. return 0;
  3506. enable_trans_fail:
  3507. _sde_kms_unmap_all_splash_regions(sde_kms);
  3508. fail:
  3509. _sde_kms_mmu_destroy(sde_kms);
  3510. return ret;
  3511. }
  3512. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3513. {
  3514. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3515. return;
  3516. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3517. }
  3518. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3519. {
  3520. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3521. return;
  3522. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3523. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3524. sde_kms->catalog);
  3525. }
  3526. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3527. {
  3528. struct sde_vbif_set_qos_params qos_params;
  3529. struct sde_mdss_cfg *catalog;
  3530. if (!sde_kms->catalog)
  3531. return;
  3532. catalog = sde_kms->catalog;
  3533. memset(&qos_params, 0, sizeof(qos_params));
  3534. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3535. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3536. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3537. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3538. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3539. }
  3540. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3541. {
  3542. struct sde_hw_uidle *uidle;
  3543. if (!sde_kms) {
  3544. SDE_ERROR("invalid kms\n");
  3545. return -EINVAL;
  3546. }
  3547. uidle = sde_kms->hw_uidle;
  3548. if (uidle && uidle->ops.active_override_enable)
  3549. uidle->ops.active_override_enable(uidle, enable);
  3550. return 0;
  3551. }
  3552. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3553. {
  3554. struct device *cpu_dev;
  3555. int cpu = 0;
  3556. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3557. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3558. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3559. return;
  3560. }
  3561. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3562. cpu_dev = get_cpu_device(cpu);
  3563. if (!cpu_dev) {
  3564. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3565. cpu);
  3566. continue;
  3567. }
  3568. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3569. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3570. cpu_irq_latency);
  3571. else
  3572. dev_pm_qos_add_request(cpu_dev,
  3573. &sde_kms->pm_qos_irq_req[cpu],
  3574. DEV_PM_QOS_RESUME_LATENCY,
  3575. cpu_irq_latency);
  3576. }
  3577. }
  3578. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3579. {
  3580. struct device *cpu_dev;
  3581. int cpu = 0;
  3582. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3583. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3584. return;
  3585. }
  3586. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3587. cpu_dev = get_cpu_device(cpu);
  3588. if (!cpu_dev) {
  3589. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3590. cpu);
  3591. continue;
  3592. }
  3593. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3594. dev_pm_qos_remove_request(
  3595. &sde_kms->pm_qos_irq_req[cpu]);
  3596. }
  3597. }
  3598. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3599. {
  3600. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3601. mutex_lock(&priv->phandle.phandle_lock);
  3602. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3603. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3604. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3605. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3606. mutex_unlock(&priv->phandle.phandle_lock);
  3607. }
  3608. static void sde_kms_irq_affinity_notify(
  3609. struct irq_affinity_notify *affinity_notify,
  3610. const cpumask_t *mask)
  3611. {
  3612. struct msm_drm_private *priv;
  3613. struct sde_kms *sde_kms = container_of(affinity_notify,
  3614. struct sde_kms, affinity_notify);
  3615. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3616. return;
  3617. priv = sde_kms->dev->dev_private;
  3618. mutex_lock(&priv->phandle.phandle_lock);
  3619. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3620. // save irq cpu mask
  3621. sde_kms->irq_cpu_mask = *mask;
  3622. // request vote with updated irq cpu mask
  3623. if (atomic_read(&sde_kms->irq_vote_count))
  3624. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3625. mutex_unlock(&priv->phandle.phandle_lock);
  3626. }
  3627. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3628. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3629. {
  3630. struct sde_kms *sde_kms = usr;
  3631. struct msm_kms *msm_kms;
  3632. msm_kms = &sde_kms->base;
  3633. if (!sde_kms)
  3634. return;
  3635. SDE_DEBUG("event_type:%d\n", event_type);
  3636. SDE_EVT32_VERBOSE(event_type);
  3637. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3638. sde_irq_update(msm_kms, true);
  3639. sde_kms->first_kickoff = true;
  3640. /**
  3641. * Rotator sid needs to be programmed since uefi doesn't
  3642. * configure it during continuous splash
  3643. */
  3644. sde_kms_init_rot_sid_hw(sde_kms);
  3645. if (sde_kms->splash_data.num_splash_displays ||
  3646. sde_in_trusted_vm(sde_kms))
  3647. return;
  3648. sde_vbif_init_memtypes(sde_kms);
  3649. sde_kms_init_shared_hw(sde_kms);
  3650. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3651. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3652. sde_irq_update(msm_kms, false);
  3653. sde_kms->first_kickoff = false;
  3654. if (sde_in_trusted_vm(sde_kms))
  3655. return;
  3656. _sde_kms_active_override(sde_kms, true);
  3657. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3658. sde_vbif_axi_halt_request(sde_kms);
  3659. }
  3660. }
  3661. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3662. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3663. {
  3664. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3665. int rc = -EINVAL;
  3666. SDE_DEBUG("\n");
  3667. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  3668. rc = (rc > 0) ? 0 : rc;
  3669. SDE_EVT32(rc, genpd->device_count);
  3670. return rc;
  3671. }
  3672. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3673. {
  3674. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3675. SDE_DEBUG("\n");
  3676. pm_runtime_put_sync(sde_kms->dev->dev);
  3677. SDE_EVT32(genpd->device_count);
  3678. return 0;
  3679. }
  3680. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3681. {
  3682. int i = 0;
  3683. int ret = 0;
  3684. int count = 0;
  3685. struct device_node *parent, *node;
  3686. struct resource r;
  3687. char node_name[DEMURA_REGION_NAME_MAX];
  3688. struct sde_splash_mem *mem;
  3689. struct sde_splash_display *splash_display;
  3690. if (!data->num_splash_displays) {
  3691. SDE_DEBUG("no splash displays. skipping\n");
  3692. return 0;
  3693. }
  3694. /**
  3695. * It is expected that each active demura block will have
  3696. * its own memory region defined.
  3697. */
  3698. parent = of_find_node_by_path("/reserved-memory");
  3699. for (i = 0; i < data->num_splash_displays; i++) {
  3700. splash_display = &data->splash_display[i];
  3701. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3702. "demura_region_%d", i);
  3703. splash_display->demura = NULL;
  3704. node = of_find_node_by_name(parent, node_name);
  3705. if (!node) {
  3706. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3707. node_name, data->num_splash_displays);
  3708. continue;
  3709. } else if (of_address_to_resource(node, 0, &r)) {
  3710. SDE_ERROR("invalid data for:%s\n", node_name);
  3711. ret = -EINVAL;
  3712. break;
  3713. }
  3714. mem = &data->demura_mem[i];
  3715. mem->splash_buf_base = (unsigned long)r.start;
  3716. mem->splash_buf_size = (r.end - r.start) + 1;
  3717. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3718. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3719. (i+1));
  3720. continue;
  3721. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3722. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3723. (i+1), mem->splash_buf_base,
  3724. mem->splash_buf_size);
  3725. continue;
  3726. }
  3727. mem->ref_cnt = 0;
  3728. splash_display->demura = mem;
  3729. count++;
  3730. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3731. mem->splash_buf_base,
  3732. mem->splash_buf_size);
  3733. }
  3734. if (!ret && !count)
  3735. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3736. return ret;
  3737. }
  3738. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3739. {
  3740. int i = 0;
  3741. int ret = 0;
  3742. struct device_node *parent, *node, *node1;
  3743. struct resource r, r1;
  3744. const char *node_name = "splash_region";
  3745. struct sde_splash_mem *mem;
  3746. bool share_splash_mem = false;
  3747. int num_displays, num_regions;
  3748. struct sde_splash_display *splash_display;
  3749. if (!data)
  3750. return -EINVAL;
  3751. memset(data, 0, sizeof(*data));
  3752. parent = of_find_node_by_path("/reserved-memory");
  3753. if (!parent) {
  3754. SDE_ERROR("failed to find reserved-memory node\n");
  3755. return -EINVAL;
  3756. }
  3757. node = of_find_node_by_name(parent, node_name);
  3758. if (!node) {
  3759. SDE_DEBUG("failed to find node %s\n", node_name);
  3760. return -EINVAL;
  3761. }
  3762. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3763. if (!node1)
  3764. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3765. /**
  3766. * Support sharing a single splash memory for all the built in displays
  3767. * and also independent splash region per displays. Incase of
  3768. * independent splash region for each connected display, dtsi node of
  3769. * cont_splash_region should be collection of all memory regions
  3770. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3771. */
  3772. num_displays = dsi_display_get_num_of_displays();
  3773. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3774. data->num_splash_displays = num_displays;
  3775. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3776. if (num_displays > num_regions) {
  3777. share_splash_mem = true;
  3778. pr_info(":%d displays share same splash buf\n", num_displays);
  3779. }
  3780. for (i = 0; i < num_displays; i++) {
  3781. splash_display = &data->splash_display[i];
  3782. if (!i || !share_splash_mem) {
  3783. if (of_address_to_resource(node, i, &r)) {
  3784. SDE_ERROR("invalid data for:%s\n", node_name);
  3785. return -EINVAL;
  3786. }
  3787. mem = &data->splash_mem[i];
  3788. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3789. SDE_DEBUG("failed to find ramdump memory\n");
  3790. mem->ramdump_base = 0;
  3791. mem->ramdump_size = 0;
  3792. } else {
  3793. mem->ramdump_base = (unsigned long)r1.start;
  3794. mem->ramdump_size = (r1.end - r1.start) + 1;
  3795. }
  3796. mem->splash_buf_base = (unsigned long)r.start;
  3797. mem->splash_buf_size = (r.end - r.start) + 1;
  3798. mem->ref_cnt = 0;
  3799. splash_display->splash = mem;
  3800. data->num_splash_regions++;
  3801. } else {
  3802. data->splash_display[i].splash = &data->splash_mem[0];
  3803. }
  3804. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3805. splash_display->splash->splash_buf_base,
  3806. splash_display->splash->splash_buf_size);
  3807. }
  3808. data->type = SDE_SPLASH_HANDOFF;
  3809. ret = _sde_kms_get_demura_plane_data(data);
  3810. return ret;
  3811. }
  3812. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3813. struct platform_device *platformdev)
  3814. {
  3815. int rc = -EINVAL;
  3816. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3817. if (IS_ERR(sde_kms->mmio)) {
  3818. rc = PTR_ERR(sde_kms->mmio);
  3819. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3820. sde_kms->mmio = NULL;
  3821. goto error;
  3822. }
  3823. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3824. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3825. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3826. sde_kms->mmio_len,
  3827. msm_get_phys_addr(platformdev, "mdp_phys"),
  3828. SDE_DBG_SDE);
  3829. if (rc)
  3830. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3831. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3832. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3833. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3834. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3835. sde_kms->vbif[VBIF_RT] = NULL;
  3836. goto error;
  3837. }
  3838. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3839. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3840. sde_kms->vbif_len[VBIF_RT],
  3841. msm_get_phys_addr(platformdev, "vbif_phys"),
  3842. SDE_DBG_VBIF_RT);
  3843. if (rc)
  3844. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3845. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3846. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3847. sde_kms->vbif[VBIF_NRT] = NULL;
  3848. SDE_DEBUG("VBIF NRT is not defined");
  3849. } else {
  3850. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3851. }
  3852. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3853. if (IS_ERR(sde_kms->reg_dma)) {
  3854. sde_kms->reg_dma = NULL;
  3855. SDE_DEBUG("REG_DMA is not defined");
  3856. } else {
  3857. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  3858. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3859. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  3860. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3861. sde_kms->reg_dma_len,
  3862. msm_get_phys_addr(platformdev, "regdma_phys"),
  3863. SDE_DBG_LUTDMA);
  3864. if (rc)
  3865. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3866. }
  3867. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3868. if (IS_ERR(sde_kms->sid)) {
  3869. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3870. sde_kms->sid = NULL;
  3871. } else {
  3872. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3873. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3874. sde_kms->sid_len,
  3875. msm_get_phys_addr(platformdev, "sid_phys"),
  3876. SDE_DBG_SID);
  3877. if (rc)
  3878. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3879. }
  3880. error:
  3881. return rc;
  3882. }
  3883. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3884. struct sde_kms *sde_kms)
  3885. {
  3886. int rc = 0;
  3887. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3888. sde_kms->genpd.name = dev->unique;
  3889. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3890. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3891. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3892. if (rc < 0) {
  3893. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3894. sde_kms->genpd.name, rc);
  3895. return rc;
  3896. }
  3897. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3898. &sde_kms->genpd);
  3899. if (rc < 0) {
  3900. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3901. sde_kms->genpd.name, rc);
  3902. pm_genpd_remove(&sde_kms->genpd);
  3903. return rc;
  3904. }
  3905. sde_kms->genpd_init = true;
  3906. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3907. }
  3908. return rc;
  3909. }
  3910. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3911. struct drm_device *dev,
  3912. struct msm_drm_private *priv)
  3913. {
  3914. struct sde_rm *rm = NULL;
  3915. int i, rc = -EINVAL;
  3916. sde_kms->catalog = sde_hw_catalog_init(dev);
  3917. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3918. rc = PTR_ERR(sde_kms->catalog);
  3919. if (!sde_kms->catalog)
  3920. rc = -EINVAL;
  3921. SDE_ERROR("catalog init failed: %d\n", rc);
  3922. sde_kms->catalog = NULL;
  3923. goto power_error;
  3924. }
  3925. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  3926. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3927. /* initialize power domain if defined */
  3928. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3929. if (rc) {
  3930. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3931. goto genpd_err;
  3932. }
  3933. rc = _sde_kms_mmu_init(sde_kms);
  3934. if (rc) {
  3935. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3936. goto power_error;
  3937. }
  3938. /* Initialize reg dma block which is a singleton */
  3939. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  3940. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3941. sde_kms->dev);
  3942. if (rc) {
  3943. SDE_ERROR("failed: reg dma init failed\n");
  3944. goto power_error;
  3945. }
  3946. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3947. rm = &sde_kms->rm;
  3948. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3949. sde_kms->dev);
  3950. if (rc) {
  3951. SDE_ERROR("rm init failed: %d\n", rc);
  3952. goto power_error;
  3953. }
  3954. sde_kms->rm_init = true;
  3955. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3956. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3957. rc = PTR_ERR(sde_kms->hw_intr);
  3958. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3959. sde_kms->hw_intr = NULL;
  3960. goto hw_intr_init_err;
  3961. }
  3962. /*
  3963. * Attempt continuous splash handoff only if reserved
  3964. * splash memory is found & release resources on any error
  3965. * in finding display hw config in splash
  3966. */
  3967. if (sde_kms->splash_data.num_splash_regions) {
  3968. struct sde_splash_display *display;
  3969. int ret, display_count =
  3970. sde_kms->splash_data.num_splash_displays;
  3971. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3972. &sde_kms->splash_data, sde_kms->catalog);
  3973. for (i = 0; i < display_count; i++) {
  3974. display = &sde_kms->splash_data.splash_display[i];
  3975. /*
  3976. * free splash region on resource init failure and
  3977. * cont-splash disabled case
  3978. */
  3979. if (!display->cont_splash_enabled || ret)
  3980. _sde_kms_free_splash_display_data(
  3981. sde_kms, display);
  3982. }
  3983. }
  3984. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3985. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3986. rc = PTR_ERR(sde_kms->hw_mdp);
  3987. if (!sde_kms->hw_mdp)
  3988. rc = -EINVAL;
  3989. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3990. sde_kms->hw_mdp = NULL;
  3991. goto power_error;
  3992. }
  3993. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3994. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3995. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3996. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3997. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3998. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3999. if (!sde_kms->hw_vbif[vbif_idx])
  4000. rc = -EINVAL;
  4001. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  4002. sde_kms->hw_vbif[vbif_idx] = NULL;
  4003. goto power_error;
  4004. }
  4005. }
  4006. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  4007. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  4008. sde_kms->mmio_len, sde_kms->catalog);
  4009. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  4010. rc = PTR_ERR(sde_kms->hw_uidle);
  4011. if (!sde_kms->hw_uidle)
  4012. rc = -EINVAL;
  4013. /* uidle is optional, so do not make it a fatal error */
  4014. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  4015. sde_kms->hw_uidle = NULL;
  4016. rc = 0;
  4017. }
  4018. } else {
  4019. sde_kms->hw_uidle = NULL;
  4020. }
  4021. if (sde_kms->sid) {
  4022. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  4023. sde_kms->sid_len, sde_kms->catalog);
  4024. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  4025. rc = PTR_ERR(sde_kms->hw_sid);
  4026. SDE_ERROR("failed to init sid %d\n", rc);
  4027. sde_kms->hw_sid = NULL;
  4028. goto power_error;
  4029. }
  4030. }
  4031. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  4032. &priv->phandle, "core_clk");
  4033. if (rc) {
  4034. SDE_ERROR("failed to init perf %d\n", rc);
  4035. goto perf_err;
  4036. }
  4037. /*
  4038. * set the disable_immediate flag when driver supports the precise vsync
  4039. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  4040. * based on the feature
  4041. */
  4042. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  4043. dev->vblank_disable_immediate = true;
  4044. /*
  4045. * _sde_kms_drm_obj_init should create the DRM related objects
  4046. * i.e. CRTCs, planes, encoders, connectors and so forth
  4047. */
  4048. rc = _sde_kms_drm_obj_init(sde_kms);
  4049. if (rc) {
  4050. SDE_ERROR("modeset init failed: %d\n", rc);
  4051. goto drm_obj_init_err;
  4052. }
  4053. return 0;
  4054. genpd_err:
  4055. drm_obj_init_err:
  4056. sde_core_perf_destroy(&sde_kms->perf);
  4057. hw_intr_init_err:
  4058. perf_err:
  4059. power_error:
  4060. return rc;
  4061. }
  4062. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  4063. {
  4064. struct list_head temp_head;
  4065. struct msm_io_mem_entry *io_mem;
  4066. int rc, i = 0;
  4067. INIT_LIST_HEAD(&temp_head);
  4068. for (i = 0; i < catalog->tvm_reg_count; i++) {
  4069. struct resource *res = &catalog->tvm_reg[i];
  4070. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  4071. if (!io_mem) {
  4072. rc = -ENOMEM;
  4073. goto parse_fail;
  4074. }
  4075. io_mem->base = res->start;
  4076. io_mem->size = resource_size(res);
  4077. list_add(&io_mem->list, &temp_head);
  4078. }
  4079. list_splice(&temp_head, mem_list);
  4080. return 0;
  4081. parse_fail:
  4082. msm_dss_clean_io_mem(&temp_head);
  4083. return rc;
  4084. }
  4085. #ifdef CONFIG_DRM_SDE_VM
  4086. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4087. {
  4088. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4089. int rc = 0;
  4090. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4091. if (rc) {
  4092. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4093. return rc;
  4094. }
  4095. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4096. if (rc) {
  4097. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4098. return rc;
  4099. }
  4100. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4101. if (rc) {
  4102. SDE_ERROR("failed to get io irq for KMS");
  4103. return rc;
  4104. }
  4105. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4106. if (rc) {
  4107. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4108. return rc;
  4109. }
  4110. return rc;
  4111. }
  4112. #endif
  4113. static int sde_kms_hw_init(struct msm_kms *kms)
  4114. {
  4115. struct sde_kms *sde_kms;
  4116. struct drm_device *dev;
  4117. struct msm_drm_private *priv;
  4118. struct platform_device *platformdev;
  4119. int irq_num, rc = -EINVAL;
  4120. if (!kms) {
  4121. SDE_ERROR("invalid kms\n");
  4122. goto end;
  4123. }
  4124. sde_kms = to_sde_kms(kms);
  4125. dev = sde_kms->dev;
  4126. if (!dev || !dev->dev) {
  4127. SDE_ERROR("invalid device\n");
  4128. goto end;
  4129. }
  4130. platformdev = to_platform_device(dev->dev);
  4131. priv = dev->dev_private;
  4132. if (!priv) {
  4133. SDE_ERROR("invalid private data\n");
  4134. goto end;
  4135. }
  4136. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4137. if (rc)
  4138. goto error;
  4139. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4140. if (rc)
  4141. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4142. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4143. if (rc)
  4144. goto error;
  4145. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4146. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4147. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4148. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4149. mutex_init(&sde_kms->secure_transition_lock);
  4150. atomic_set(&sde_kms->detach_sec_cb, 0);
  4151. atomic_set(&sde_kms->detach_all_cb, 0);
  4152. atomic_set(&sde_kms->irq_vote_count, 0);
  4153. /*
  4154. * Support format modifiers for compression etc.
  4155. */
  4156. dev->mode_config.allow_fb_modifiers = true;
  4157. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4158. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4159. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4160. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4161. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4162. if (sde_in_trusted_vm(sde_kms)) {
  4163. rc = sde_vm_trusted_init(sde_kms);
  4164. sde_dbg_set_hw_ownership_status(false);
  4165. } else {
  4166. rc = sde_vm_primary_init(sde_kms);
  4167. sde_dbg_set_hw_ownership_status(true);
  4168. }
  4169. if (rc) {
  4170. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4171. goto error;
  4172. }
  4173. return 0;
  4174. error:
  4175. _sde_kms_hw_destroy(sde_kms, platformdev);
  4176. end:
  4177. return rc;
  4178. }
  4179. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4180. {
  4181. struct msm_drm_private *priv;
  4182. struct sde_kms *sde_kms;
  4183. if (!dev || !dev->dev_private) {
  4184. SDE_ERROR("drm device node invalid\n");
  4185. return ERR_PTR(-EINVAL);
  4186. }
  4187. priv = dev->dev_private;
  4188. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4189. if (!sde_kms) {
  4190. SDE_ERROR("failed to allocate sde kms\n");
  4191. return ERR_PTR(-ENOMEM);
  4192. }
  4193. msm_kms_init(&sde_kms->base, &kms_funcs);
  4194. sde_kms->dev = dev;
  4195. return &sde_kms->base;
  4196. }
  4197. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4198. {
  4199. struct dsi_display *display;
  4200. struct sde_splash_display *handoff_display;
  4201. int i;
  4202. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4203. handoff_display = &sde_kms->splash_data.splash_display[i];
  4204. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4205. if (handoff_display->cont_splash_enabled)
  4206. _sde_kms_free_splash_display_data(sde_kms,
  4207. handoff_display);
  4208. dsi_display_set_active_state(display, false);
  4209. }
  4210. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4211. }
  4212. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4213. struct drm_atomic_state *state)
  4214. {
  4215. struct drm_device *dev;
  4216. struct msm_drm_private *priv;
  4217. struct sde_splash_display *handoff_display;
  4218. struct dsi_display *display;
  4219. int ret, i;
  4220. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4221. SDE_ERROR("invalid params\n");
  4222. return -EINVAL;
  4223. }
  4224. dev = sde_kms->dev;
  4225. priv = dev->dev_private;
  4226. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4227. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4228. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4229. &sde_kms->splash_data, sde_kms->catalog);
  4230. if (ret) {
  4231. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4232. return -EINVAL;
  4233. }
  4234. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4235. handoff_display = &sde_kms->splash_data.splash_display[i];
  4236. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4237. if (!handoff_display->cont_splash_enabled || ret)
  4238. _sde_kms_free_splash_display_data(sde_kms,
  4239. handoff_display);
  4240. else
  4241. dsi_display_set_active_state(display, true);
  4242. }
  4243. if (sde_kms->splash_data.num_splash_displays != 1) {
  4244. SDE_ERROR("no. of displays not supported:%d\n",
  4245. sde_kms->splash_data.num_splash_displays);
  4246. goto error;
  4247. }
  4248. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4249. if (ret) {
  4250. SDE_ERROR("error in setting handoff configs\n");
  4251. goto error;
  4252. }
  4253. /**
  4254. * fill-in vote for the continuous splash hanodff path, which will be
  4255. * removed on the successful first commit.
  4256. */
  4257. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  4258. if (ret < 0) {
  4259. SDE_ERROR("failed to enable power resource %d\n", ret);
  4260. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4261. goto error;
  4262. }
  4263. return 0;
  4264. error:
  4265. return ret;
  4266. }
  4267. static int _sde_kms_register_events(struct msm_kms *kms,
  4268. struct drm_mode_object *obj, u32 event, bool en)
  4269. {
  4270. int ret = 0;
  4271. struct drm_crtc *crtc;
  4272. struct drm_connector *conn;
  4273. struct sde_kms *sde_kms;
  4274. if (!kms || !obj) {
  4275. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4276. return -EINVAL;
  4277. }
  4278. sde_kms = to_sde_kms(kms);
  4279. sde_vm_lock(sde_kms);
  4280. if (!sde_vm_owns_hw(sde_kms)) {
  4281. sde_vm_unlock(sde_kms);
  4282. SDE_DEBUG("HW is owned by other VM\n");
  4283. return -EACCES;
  4284. }
  4285. /* check vm ownership, if event registration requires HW access */
  4286. switch (obj->type) {
  4287. case DRM_MODE_OBJECT_CRTC:
  4288. crtc = obj_to_crtc(obj);
  4289. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4290. break;
  4291. case DRM_MODE_OBJECT_CONNECTOR:
  4292. conn = obj_to_connector(obj);
  4293. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4294. en);
  4295. break;
  4296. }
  4297. sde_vm_unlock(sde_kms);
  4298. return ret;
  4299. }
  4300. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4301. {
  4302. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4303. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4304. }
  4305. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4306. {
  4307. struct msm_drm_private *priv;
  4308. struct sde_crtc *sde_crtc;
  4309. struct sde_crtc_state *cstate;
  4310. struct sde_connector *sde_conn;
  4311. struct sde_connector_state *conn_state;
  4312. u32 i;
  4313. priv = sde_kms->dev->dev_private;
  4314. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4315. for (i = 0; i < priv->num_crtcs; i++) {
  4316. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4317. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4318. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4319. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4320. }
  4321. for (i = 0; i < priv->num_planes; i++)
  4322. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4323. for (i = 0; i < priv->num_encoders; i++)
  4324. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4325. for (i = 0; i < priv->num_connectors; i++) {
  4326. sde_conn = to_sde_connector(priv->connectors[i]);
  4327. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4328. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4329. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4330. }
  4331. }