hal_reo.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_reo.h"
  20. #include "hal_tx.h"
  21. #include "qdf_module.h"
  22. #define BLOCK_RES_MASK 0xF
  23. static inline uint8_t hal_find_one_bit(uint8_t x)
  24. {
  25. uint8_t y = (x & (~x + 1)) & BLOCK_RES_MASK;
  26. uint8_t pos;
  27. for (pos = 0; y; y >>= 1)
  28. pos++;
  29. return pos-1;
  30. }
  31. static inline uint8_t hal_find_zero_bit(uint8_t x)
  32. {
  33. uint8_t y = (~x & (x+1)) & BLOCK_RES_MASK;
  34. uint8_t pos;
  35. for (pos = 0; y; y >>= 1)
  36. pos++;
  37. return pos-1;
  38. }
  39. inline void hal_reo_cmd_set_descr_addr(uint32_t *reo_desc,
  40. enum hal_reo_cmd_type type,
  41. uint32_t paddr_lo,
  42. uint8_t paddr_hi)
  43. {
  44. switch (type) {
  45. case CMD_GET_QUEUE_STATS:
  46. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_1,
  47. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  48. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2,
  49. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  50. break;
  51. case CMD_FLUSH_QUEUE:
  52. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_1,
  53. FLUSH_DESC_ADDR_31_0, paddr_lo);
  54. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  55. FLUSH_DESC_ADDR_39_32, paddr_hi);
  56. break;
  57. case CMD_FLUSH_CACHE:
  58. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_1,
  59. FLUSH_ADDR_31_0, paddr_lo);
  60. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  61. FLUSH_ADDR_39_32, paddr_hi);
  62. break;
  63. case CMD_UPDATE_RX_REO_QUEUE:
  64. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_1,
  65. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  66. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  67. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  68. break;
  69. default:
  70. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  71. "%s: Invalid REO command type\n", __func__);
  72. break;
  73. }
  74. }
  75. inline int hal_reo_cmd_queue_stats(void *reo_ring, struct hal_soc *soc,
  76. struct hal_reo_cmd_params *cmd)
  77. {
  78. uint32_t *reo_desc, val;
  79. hal_srng_access_start(soc, reo_ring);
  80. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  81. if (!reo_desc) {
  82. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  83. "%s: Out of cmd ring entries\n", __func__);
  84. hal_srng_access_end(soc, reo_ring);
  85. return -EBUSY;
  86. }
  87. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  88. sizeof(struct reo_get_queue_stats));
  89. /* Offsets of descriptor fields defined in HW headers start from
  90. * the field after TLV header */
  91. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  92. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_get_queue_stats));
  93. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  94. REO_STATUS_REQUIRED, cmd->std.need_status);
  95. hal_reo_cmd_set_descr_addr(reo_desc, CMD_GET_QUEUE_STATS,
  96. cmd->std.addr_lo,
  97. cmd->std.addr_hi);
  98. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2, CLEAR_STATS,
  99. cmd->u.stats_params.clear);
  100. hal_srng_access_end(soc, reo_ring);
  101. val = reo_desc[CMD_HEADER_DW_OFFSET];
  102. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  103. val);
  104. }
  105. qdf_export_symbol(hal_reo_cmd_queue_stats);
  106. inline int hal_reo_cmd_flush_queue(void *reo_ring, struct hal_soc *soc,
  107. struct hal_reo_cmd_params *cmd)
  108. {
  109. uint32_t *reo_desc, val;
  110. hal_srng_access_start(soc, reo_ring);
  111. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  112. if (!reo_desc) {
  113. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  114. "%s: Out of cmd ring entries\n", __func__);
  115. hal_srng_access_end(soc, reo_ring);
  116. return -EBUSY;
  117. }
  118. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  119. sizeof(struct reo_flush_queue));
  120. /* Offsets of descriptor fields defined in HW headers start from
  121. * the field after TLV header */
  122. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  123. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_flush_queue));
  124. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  125. REO_STATUS_REQUIRED, cmd->std.need_status);
  126. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_QUEUE, cmd->std.addr_lo,
  127. cmd->std.addr_hi);
  128. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  129. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  130. cmd->u.fl_queue_params.block_use_after_flush);
  131. if (cmd->u.fl_queue_params.block_use_after_flush) {
  132. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  133. BLOCK_RESOURCE_INDEX, cmd->u.fl_queue_params.index);
  134. }
  135. hal_srng_access_end(soc, reo_ring);
  136. val = reo_desc[CMD_HEADER_DW_OFFSET];
  137. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  138. val);
  139. }
  140. qdf_export_symbol(hal_reo_cmd_flush_queue);
  141. inline int hal_reo_cmd_flush_cache(void *reo_ring, struct hal_soc *soc,
  142. struct hal_reo_cmd_params *cmd)
  143. {
  144. uint32_t *reo_desc, val;
  145. struct hal_reo_cmd_flush_cache_params *cp;
  146. uint8_t index = 0;
  147. cp = &cmd->u.fl_cache_params;
  148. hal_srng_access_start(soc, reo_ring);
  149. /* We need a cache block resource for this operation, and REO HW has
  150. * only 4 such blocking resources. These resources are managed using
  151. * reo_res_bitmap, and we return failure if none is available.
  152. */
  153. if (cp->block_use_after_flush) {
  154. index = hal_find_zero_bit(soc->reo_res_bitmap);
  155. if (index > 3) {
  156. qdf_print("%s, No blocking resource available!\n", __func__);
  157. hal_srng_access_end(soc, reo_ring);
  158. return -EBUSY;
  159. }
  160. soc->index = index;
  161. }
  162. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  163. if (!reo_desc) {
  164. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  165. "%s: Out of cmd ring entries\n", __func__);
  166. hal_srng_access_end(soc, reo_ring);
  167. hal_srng_dump(reo_ring);
  168. return -EBUSY;
  169. }
  170. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  171. sizeof(struct reo_flush_cache));
  172. /* Offsets of descriptor fields defined in HW headers start from
  173. * the field after TLV header */
  174. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  175. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_flush_cache));
  176. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  177. REO_STATUS_REQUIRED, cmd->std.need_status);
  178. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_CACHE, cmd->std.addr_lo,
  179. cmd->std.addr_hi);
  180. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  181. FORWARD_ALL_MPDUS_IN_QUEUE, cp->fwd_mpdus_in_queue);
  182. /* set it to 0 for now */
  183. cp->rel_block_index = 0;
  184. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  185. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  186. if (cp->block_use_after_flush) {
  187. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  188. CACHE_BLOCK_RESOURCE_INDEX, index);
  189. }
  190. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  191. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  192. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  193. BLOCK_CACHE_USAGE_AFTER_FLUSH, cp->block_use_after_flush);
  194. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2, FLUSH_ENTIRE_CACHE,
  195. cp->flush_all);
  196. hal_srng_access_end(soc, reo_ring);
  197. val = reo_desc[CMD_HEADER_DW_OFFSET];
  198. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  199. val);
  200. }
  201. qdf_export_symbol(hal_reo_cmd_flush_cache);
  202. inline int hal_reo_cmd_unblock_cache(void *reo_ring, struct hal_soc *soc,
  203. struct hal_reo_cmd_params *cmd)
  204. {
  205. uint32_t *reo_desc, val;
  206. uint8_t index = 0;
  207. hal_srng_access_start(soc, reo_ring);
  208. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  209. index = hal_find_one_bit(soc->reo_res_bitmap);
  210. if (index > 3) {
  211. hal_srng_access_end(soc, reo_ring);
  212. qdf_print("%s: No blocking resource to unblock!\n",
  213. __func__);
  214. return -EBUSY;
  215. }
  216. }
  217. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  218. if (!reo_desc) {
  219. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  220. "%s: Out of cmd ring entries\n", __func__);
  221. hal_srng_access_end(soc, reo_ring);
  222. return -EBUSY;
  223. }
  224. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  225. sizeof(struct reo_unblock_cache));
  226. /* Offsets of descriptor fields defined in HW headers start from
  227. * the field after TLV header */
  228. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  229. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_unblock_cache));
  230. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  231. REO_STATUS_REQUIRED, cmd->std.need_status);
  232. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  233. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  234. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  235. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  236. CACHE_BLOCK_RESOURCE_INDEX,
  237. cmd->u.unblk_cache_params.index);
  238. }
  239. hal_srng_access_end(soc, reo_ring);
  240. val = reo_desc[CMD_HEADER_DW_OFFSET];
  241. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  242. val);
  243. }
  244. qdf_export_symbol(hal_reo_cmd_unblock_cache);
  245. inline int hal_reo_cmd_flush_timeout_list(void *reo_ring, struct hal_soc *soc,
  246. struct hal_reo_cmd_params *cmd)
  247. {
  248. uint32_t *reo_desc, val;
  249. hal_srng_access_start(soc, reo_ring);
  250. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  251. if (!reo_desc) {
  252. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  253. "%s: Out of cmd ring entries\n", __func__);
  254. hal_srng_access_end(soc, reo_ring);
  255. return -EBUSY;
  256. }
  257. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  258. sizeof(struct reo_flush_timeout_list));
  259. /* Offsets of descriptor fields defined in HW headers start from
  260. * the field after TLV header */
  261. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  262. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_flush_timeout_list));
  263. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  264. REO_STATUS_REQUIRED, cmd->std.need_status);
  265. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_1, AC_TIMOUT_LIST,
  266. cmd->u.fl_tim_list_params.ac_list);
  267. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  268. MINIMUM_RELEASE_DESC_COUNT,
  269. cmd->u.fl_tim_list_params.min_rel_desc);
  270. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  271. MINIMUM_FORWARD_BUF_COUNT,
  272. cmd->u.fl_tim_list_params.min_fwd_buf);
  273. hal_srng_access_end(soc, reo_ring);
  274. val = reo_desc[CMD_HEADER_DW_OFFSET];
  275. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  276. val);
  277. }
  278. qdf_export_symbol(hal_reo_cmd_flush_timeout_list);
  279. inline int hal_reo_cmd_update_rx_queue(void *reo_ring, struct hal_soc *soc,
  280. struct hal_reo_cmd_params *cmd)
  281. {
  282. uint32_t *reo_desc, val;
  283. struct hal_reo_cmd_update_queue_params *p;
  284. p = &cmd->u.upd_queue_params;
  285. hal_srng_access_start(soc, reo_ring);
  286. reo_desc = hal_srng_src_get_next(soc, reo_ring);
  287. if (!reo_desc) {
  288. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  289. "%s: Out of cmd ring entries\n", __func__);
  290. hal_srng_access_end(soc, reo_ring);
  291. return -EBUSY;
  292. }
  293. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  294. sizeof(struct reo_update_rx_reo_queue));
  295. /* Offsets of descriptor fields defined in HW headers start from
  296. * the field after TLV header */
  297. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  298. qdf_mem_zero((void *)reo_desc, sizeof(struct reo_update_rx_reo_queue));
  299. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  300. REO_STATUS_REQUIRED, cmd->std.need_status);
  301. hal_reo_cmd_set_descr_addr(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  302. cmd->std.addr_lo, cmd->std.addr_hi);
  303. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  304. UPDATE_RECEIVE_QUEUE_NUMBER, p->update_rx_queue_num);
  305. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2, UPDATE_VLD,
  306. p->update_vld);
  307. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  308. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  309. p->update_assoc_link_desc);
  310. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  311. UPDATE_DISABLE_DUPLICATE_DETECTION,
  312. p->update_disable_dup_detect);
  313. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  314. UPDATE_DISABLE_DUPLICATE_DETECTION,
  315. p->update_disable_dup_detect);
  316. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  317. UPDATE_SOFT_REORDER_ENABLE,
  318. p->update_soft_reorder_enab);
  319. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  320. UPDATE_AC, p->update_ac);
  321. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  322. UPDATE_BAR, p->update_bar);
  323. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  324. UPDATE_BAR, p->update_bar);
  325. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  326. UPDATE_RTY, p->update_rty);
  327. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  328. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  329. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  330. UPDATE_OOR_MODE, p->update_oor_mode);
  331. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  332. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  333. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  334. UPDATE_PN_CHECK_NEEDED, p->update_pn_check_needed);
  335. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  336. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  337. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  338. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  339. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  340. UPDATE_PN_HANDLING_ENABLE, p->update_pn_hand_enab);
  341. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  342. UPDATE_PN_SIZE, p->update_pn_size);
  343. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  344. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  345. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  346. UPDATE_SVLD, p->update_svld);
  347. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  348. UPDATE_SSN, p->update_ssn);
  349. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  350. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  351. p->update_seq_2k_err_detect);
  352. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  353. UPDATE_PN_VALID, p->update_pn_valid);
  354. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  355. UPDATE_PN, p->update_pn);
  356. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  357. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  358. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  359. VLD, p->vld);
  360. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  361. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  362. p->assoc_link_desc);
  363. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  364. DISABLE_DUPLICATE_DETECTION, p->disable_dup_detect);
  365. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  366. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  367. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3, AC, p->ac);
  368. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  369. BAR, p->bar);
  370. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  371. CHK_2K_MODE, p->chk_2k_mode);
  372. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  373. RTY, p->rty);
  374. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  375. OOR_MODE, p->oor_mode);
  376. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  377. PN_CHECK_NEEDED, p->pn_check_needed);
  378. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  379. PN_SHALL_BE_EVEN, p->pn_even);
  380. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  381. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  382. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  383. PN_HANDLING_ENABLE, p->pn_hand_enab);
  384. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  385. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  386. if (p->ba_window_size < 1)
  387. p->ba_window_size = 1;
  388. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  389. BA_WINDOW_SIZE, p->ba_window_size - 1);
  390. if (p->pn_size == 24)
  391. p->pn_size = PN_SIZE_24;
  392. else if (p->pn_size == 48)
  393. p->pn_size = PN_SIZE_48;
  394. else if (p->pn_size == 128)
  395. p->pn_size = PN_SIZE_128;
  396. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  397. PN_SIZE, p->pn_size);
  398. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  399. SVLD, p->svld);
  400. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  401. SSN, p->ssn);
  402. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  403. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  404. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  405. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  406. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_5,
  407. PN_31_0, p->pn_31_0);
  408. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_6,
  409. PN_63_32, p->pn_63_32);
  410. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_7,
  411. PN_95_64, p->pn_95_64);
  412. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_8,
  413. PN_127_96, p->pn_127_96);
  414. hal_srng_access_end(soc, reo_ring);
  415. val = reo_desc[CMD_HEADER_DW_OFFSET];
  416. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  417. val);
  418. }
  419. qdf_export_symbol(hal_reo_cmd_update_rx_queue);
  420. inline void hal_reo_queue_stats_status(uint32_t *reo_desc,
  421. struct hal_reo_queue_status *st)
  422. {
  423. uint32_t val;
  424. /* Offsets of descriptor fields defined in HW headers start
  425. * from the field after TLV header */
  426. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  427. /* header */
  428. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_GET_QUEUE_STATS, st->header);
  429. /* SSN */
  430. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2, SSN)];
  431. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2, SSN, val);
  432. /* current index */
  433. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2,
  434. CURRENT_INDEX)];
  435. st->curr_idx =
  436. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2,
  437. CURRENT_INDEX, val);
  438. /* PN bits */
  439. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_3,
  440. PN_31_0)];
  441. st->pn_31_0 =
  442. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_3,
  443. PN_31_0, val);
  444. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_4,
  445. PN_63_32)];
  446. st->pn_63_32 =
  447. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_4,
  448. PN_63_32, val);
  449. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_5,
  450. PN_95_64)];
  451. st->pn_95_64 =
  452. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_5,
  453. PN_95_64, val);
  454. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_6,
  455. PN_127_96)];
  456. st->pn_127_96 =
  457. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_6,
  458. PN_127_96, val);
  459. /* timestamps */
  460. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_7,
  461. LAST_RX_ENQUEUE_TIMESTAMP)];
  462. st->last_rx_enq_tstamp =
  463. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_7,
  464. LAST_RX_ENQUEUE_TIMESTAMP, val);
  465. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_8,
  466. LAST_RX_DEQUEUE_TIMESTAMP)];
  467. st->last_rx_deq_tstamp =
  468. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_8,
  469. LAST_RX_DEQUEUE_TIMESTAMP, val);
  470. /* rx bitmap */
  471. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_9,
  472. RX_BITMAP_31_0)];
  473. st->rx_bitmap_31_0 =
  474. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_9,
  475. RX_BITMAP_31_0, val);
  476. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_10,
  477. RX_BITMAP_63_32)];
  478. st->rx_bitmap_63_32 =
  479. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_10,
  480. RX_BITMAP_63_32, val);
  481. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_11,
  482. RX_BITMAP_95_64)];
  483. st->rx_bitmap_95_64 =
  484. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_11,
  485. RX_BITMAP_95_64, val);
  486. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_12,
  487. RX_BITMAP_127_96)];
  488. st->rx_bitmap_127_96 =
  489. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_12,
  490. RX_BITMAP_127_96, val);
  491. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_13,
  492. RX_BITMAP_159_128)];
  493. st->rx_bitmap_159_128 =
  494. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_13,
  495. RX_BITMAP_159_128, val);
  496. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_14,
  497. RX_BITMAP_191_160)];
  498. st->rx_bitmap_191_160 =
  499. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_14,
  500. RX_BITMAP_191_160, val);
  501. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_15,
  502. RX_BITMAP_223_192)];
  503. st->rx_bitmap_223_192 =
  504. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_15,
  505. RX_BITMAP_223_192, val);
  506. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_16,
  507. RX_BITMAP_255_224)];
  508. st->rx_bitmap_255_224 =
  509. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_16,
  510. RX_BITMAP_255_224, val);
  511. /* various counts */
  512. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  513. CURRENT_MPDU_COUNT)];
  514. st->curr_mpdu_cnt =
  515. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  516. CURRENT_MPDU_COUNT, val);
  517. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  518. CURRENT_MSDU_COUNT)];
  519. st->curr_msdu_cnt =
  520. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  521. CURRENT_MSDU_COUNT, val);
  522. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  523. TIMEOUT_COUNT)];
  524. st->fwd_timeout_cnt =
  525. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  526. TIMEOUT_COUNT, val);
  527. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  528. FORWARD_DUE_TO_BAR_COUNT)];
  529. st->fwd_bar_cnt =
  530. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  531. FORWARD_DUE_TO_BAR_COUNT, val);
  532. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  533. DUPLICATE_COUNT)];
  534. st->dup_cnt =
  535. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  536. DUPLICATE_COUNT, val);
  537. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  538. FRAMES_IN_ORDER_COUNT)];
  539. st->frms_in_order_cnt =
  540. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  541. FRAMES_IN_ORDER_COUNT, val);
  542. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  543. BAR_RECEIVED_COUNT)];
  544. st->bar_rcvd_cnt =
  545. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  546. BAR_RECEIVED_COUNT, val);
  547. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_20,
  548. MPDU_FRAMES_PROCESSED_COUNT)];
  549. st->mpdu_frms_cnt =
  550. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_20,
  551. MPDU_FRAMES_PROCESSED_COUNT, val);
  552. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_21,
  553. MSDU_FRAMES_PROCESSED_COUNT)];
  554. st->msdu_frms_cnt =
  555. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_21,
  556. MSDU_FRAMES_PROCESSED_COUNT, val);
  557. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_22,
  558. TOTAL_PROCESSED_BYTE_COUNT)];
  559. st->total_cnt =
  560. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_22,
  561. TOTAL_PROCESSED_BYTE_COUNT, val);
  562. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  563. LATE_RECEIVE_MPDU_COUNT)];
  564. st->late_recv_mpdu_cnt =
  565. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  566. LATE_RECEIVE_MPDU_COUNT, val);
  567. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  568. WINDOW_JUMP_2K)];
  569. st->win_jump_2k =
  570. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  571. WINDOW_JUMP_2K, val);
  572. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  573. HOLE_COUNT)];
  574. st->hole_cnt =
  575. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  576. HOLE_COUNT, val);
  577. }
  578. qdf_export_symbol(hal_reo_queue_stats_status);
  579. inline void hal_reo_flush_queue_status(uint32_t *reo_desc,
  580. struct hal_reo_flush_queue_status *st)
  581. {
  582. uint32_t val;
  583. /* Offsets of descriptor fields defined in HW headers start
  584. * from the field after TLV header */
  585. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  586. /* header */
  587. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_QUEUE, st->header);
  588. /* error bit */
  589. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS_2,
  590. ERROR_DETECTED)];
  591. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  592. val);
  593. }
  594. qdf_export_symbol(hal_reo_flush_queue_status);
  595. inline void hal_reo_flush_cache_status(uint32_t *reo_desc, struct hal_soc *soc,
  596. struct hal_reo_flush_cache_status *st)
  597. {
  598. uint32_t val;
  599. /* Offsets of descriptor fields defined in HW headers start
  600. * from the field after TLV header */
  601. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  602. /* header */
  603. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_CACHE, st->header);
  604. /* error bit */
  605. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  606. ERROR_DETECTED)];
  607. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  608. val);
  609. /* block error */
  610. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  611. BLOCK_ERROR_DETAILS)];
  612. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  613. BLOCK_ERROR_DETAILS,
  614. val);
  615. if (!st->block_error)
  616. qdf_set_bit(soc->index, (unsigned long *)&soc->reo_res_bitmap);
  617. /* cache flush status */
  618. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  619. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  620. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  621. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  622. val);
  623. /* cache flush descriptor type */
  624. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  625. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  626. st->cache_flush_status_desc_type =
  627. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  628. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  629. val);
  630. /* cache flush count */
  631. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  632. CACHE_CONTROLLER_FLUSH_COUNT)];
  633. st->cache_flush_cnt =
  634. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  635. CACHE_CONTROLLER_FLUSH_COUNT,
  636. val);
  637. }
  638. qdf_export_symbol(hal_reo_flush_cache_status);
  639. inline void hal_reo_unblock_cache_status(uint32_t *reo_desc,
  640. struct hal_soc *soc,
  641. struct hal_reo_unblk_cache_status *st)
  642. {
  643. uint32_t val;
  644. /* Offsets of descriptor fields defined in HW headers start
  645. * from the field after TLV header */
  646. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  647. /* header */
  648. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_UNBLOCK_CACHE, st->header);
  649. /* error bit */
  650. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  651. ERROR_DETECTED)];
  652. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  653. ERROR_DETECTED,
  654. val);
  655. /* unblock type */
  656. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  657. UNBLOCK_TYPE)];
  658. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  659. UNBLOCK_TYPE,
  660. val);
  661. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  662. qdf_clear_bit(soc->index,
  663. (unsigned long *)&soc->reo_res_bitmap);
  664. }
  665. qdf_export_symbol(hal_reo_unblock_cache_status);
  666. inline void hal_reo_flush_timeout_list_status(
  667. uint32_t *reo_desc,
  668. struct hal_reo_flush_timeout_list_status *st)
  669. {
  670. uint32_t val;
  671. /* Offsets of descriptor fields defined in HW headers start
  672. * from the field after TLV header */
  673. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  674. /* header */
  675. HAL_REO_STATUS_GET_HEADER(reo_desc, REO_FLUSH_TIMEOUT_LIST, st->header);
  676. /* error bit */
  677. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  678. ERROR_DETECTED)];
  679. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  680. ERROR_DETECTED,
  681. val);
  682. /* list empty */
  683. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  684. TIMOUT_LIST_EMPTY)];
  685. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  686. TIMOUT_LIST_EMPTY,
  687. val);
  688. /* release descriptor count */
  689. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  690. RELEASE_DESC_COUNT)];
  691. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  692. RELEASE_DESC_COUNT,
  693. val);
  694. /* forward buf count */
  695. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  696. FORWARD_BUF_COUNT)];
  697. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  698. FORWARD_BUF_COUNT,
  699. val);
  700. }
  701. qdf_export_symbol(hal_reo_flush_timeout_list_status);
  702. inline void hal_reo_desc_thres_reached_status(
  703. uint32_t *reo_desc,
  704. struct hal_reo_desc_thres_reached_status *st)
  705. {
  706. uint32_t val;
  707. /* Offsets of descriptor fields defined in HW headers start
  708. * from the field after TLV header */
  709. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  710. /* header */
  711. HAL_REO_STATUS_GET_HEADER(reo_desc,
  712. REO_DESCRIPTOR_THRESHOLD_REACHED, st->header);
  713. /* threshold index */
  714. val = reo_desc[HAL_OFFSET_DW(
  715. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  716. THRESHOLD_INDEX)];
  717. st->thres_index = HAL_GET_FIELD(
  718. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  719. THRESHOLD_INDEX,
  720. val);
  721. /* link desc counters */
  722. val = reo_desc[HAL_OFFSET_DW(
  723. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  724. LINK_DESCRIPTOR_COUNTER0)];
  725. st->link_desc_counter0 = HAL_GET_FIELD(
  726. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  727. LINK_DESCRIPTOR_COUNTER0,
  728. val);
  729. val = reo_desc[HAL_OFFSET_DW(
  730. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  731. LINK_DESCRIPTOR_COUNTER1)];
  732. st->link_desc_counter1 = HAL_GET_FIELD(
  733. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  734. LINK_DESCRIPTOR_COUNTER1,
  735. val);
  736. val = reo_desc[HAL_OFFSET_DW(
  737. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  738. LINK_DESCRIPTOR_COUNTER2)];
  739. st->link_desc_counter2 = HAL_GET_FIELD(
  740. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  741. LINK_DESCRIPTOR_COUNTER2,
  742. val);
  743. val = reo_desc[HAL_OFFSET_DW(
  744. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  745. LINK_DESCRIPTOR_COUNTER_SUM)];
  746. st->link_desc_counter_sum = HAL_GET_FIELD(
  747. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  748. LINK_DESCRIPTOR_COUNTER_SUM,
  749. val);
  750. }
  751. qdf_export_symbol(hal_reo_desc_thres_reached_status);
  752. inline void hal_reo_rx_update_queue_status(uint32_t *reo_desc,
  753. struct hal_reo_update_rx_queue_status *st)
  754. {
  755. /* Offsets of descriptor fields defined in HW headers start
  756. * from the field after TLV header */
  757. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  758. /* header */
  759. HAL_REO_STATUS_GET_HEADER(reo_desc,
  760. REO_UPDATE_RX_REO_QUEUE, st->header);
  761. }
  762. qdf_export_symbol(hal_reo_rx_update_queue_status);
  763. /**
  764. * hal_reo_init_cmd_ring() - Initialize descriptors of REO command SRNG
  765. * with command number
  766. * @hal_soc: Handle to HAL SoC structure
  767. * @hal_ring: Handle to HAL SRNG structure
  768. *
  769. * Return: none
  770. */
  771. inline void hal_reo_init_cmd_ring(struct hal_soc *soc, void *hal_srng)
  772. {
  773. int cmd_num;
  774. uint32_t *desc_addr;
  775. struct hal_srng_params srng_params;
  776. uint32_t desc_size;
  777. uint32_t num_desc;
  778. hal_get_srng_params(soc, hal_srng, &srng_params);
  779. desc_addr = (uint32_t *)(srng_params.ring_base_vaddr);
  780. desc_addr += (sizeof(struct tlv_32_hdr) >> 2);
  781. desc_size = hal_srng_get_entrysize(soc, REO_CMD) >> 2;
  782. num_desc = srng_params.num_entries;
  783. cmd_num = 1;
  784. while (num_desc) {
  785. /* Offsets of descriptor fields defined in HW headers start
  786. * from the field after TLV header */
  787. HAL_DESC_SET_FIELD(desc_addr, UNIFORM_REO_CMD_HEADER_0,
  788. REO_CMD_NUMBER, cmd_num);
  789. desc_addr += desc_size;
  790. num_desc--; cmd_num++;
  791. }
  792. soc->reo_res_bitmap = 0;
  793. }
  794. qdf_export_symbol(hal_reo_init_cmd_ring);