hal_srng.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions are
  6. * met:
  7. * * Redistributions of source code must retain the above copyright
  8. * notice, this list of conditions and the following disclaimer.
  9. * * Redistributions in binary form must reproduce the above
  10. * copyright notice, this list of conditions and the following
  11. * disclaimer in the documentation and/or other materials provided
  12. * with the distribution.
  13. * * Neither the name of The Linux Foundation nor the names of its
  14. * contributors may be used to endorse or promote products derived
  15. * from this software without specific prior written permission.
  16. *
  17. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
  20. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
  21. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  22. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  23. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  24. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  25. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  26. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  27. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. */
  29. #include "hal_api.h"
  30. #include "target_type.h"
  31. #include "wcss_version.h"
  32. #include "qdf_module.h"
  33. /**
  34. * Common SRNG register access macros:
  35. * The SRNG registers are distributed across various UMAC and LMAC HW blocks,
  36. * but the register group and format is exactly same for all rings, with some
  37. * difference between producer rings (these are 'producer rings' with respect
  38. * to HW and referred as 'destination rings' in SW) and consumer rings (these
  39. * are 'consumer rings' with respect to HW and referred as 'source rings' in SW).
  40. * The following macros provide uniform access to all SRNG rings.
  41. */
  42. /* SRNG registers are split among two groups R0 and R2 and following
  43. * definitions identify the group to which each register belongs to
  44. */
  45. #define R0_INDEX 0
  46. #define R2_INDEX 1
  47. #define HWREG_INDEX(_reg_group) _reg_group ## _ ## INDEX
  48. /* Registers in R0 group */
  49. #define BASE_LSB_GROUP R0
  50. #define BASE_MSB_GROUP R0
  51. #define ID_GROUP R0
  52. #define STATUS_GROUP R0
  53. #define MISC_GROUP R0
  54. #define HP_ADDR_LSB_GROUP R0
  55. #define HP_ADDR_MSB_GROUP R0
  56. #define PRODUCER_INT_SETUP_GROUP R0
  57. #define PRODUCER_INT_STATUS_GROUP R0
  58. #define PRODUCER_FULL_COUNTER_GROUP R0
  59. #define MSI1_BASE_LSB_GROUP R0
  60. #define MSI1_BASE_MSB_GROUP R0
  61. #define MSI1_DATA_GROUP R0
  62. #define HP_TP_SW_OFFSET_GROUP R0
  63. #define TP_ADDR_LSB_GROUP R0
  64. #define TP_ADDR_MSB_GROUP R0
  65. #define CONSUMER_INT_SETUP_IX0_GROUP R0
  66. #define CONSUMER_INT_SETUP_IX1_GROUP R0
  67. #define CONSUMER_INT_STATUS_GROUP R0
  68. #define CONSUMER_EMPTY_COUNTER_GROUP R0
  69. #define CONSUMER_PREFETCH_TIMER_GROUP R0
  70. #define CONSUMER_PREFETCH_STATUS_GROUP R0
  71. /* Registers in R2 group */
  72. #define HP_GROUP R2
  73. #define TP_GROUP R2
  74. /**
  75. * Register definitions for all SRNG based rings are same, except few
  76. * differences between source (HW consumer) and destination (HW producer)
  77. * registers. Following macros definitions provide generic access to all
  78. * SRNG based rings.
  79. * For source rings, we will use the register/field definitions of SW2TCL1
  80. * ring defined in the HW header file mac_tcl_reg_seq_hwioreg.h. To setup
  81. * individual fields, SRNG_SM macros should be used with fields specified
  82. * using SRNG_SRC_FLD(<register>, <field>), Register writes should be done
  83. * using SRNG_SRC_REG_WRITE(<hal_srng>, <register>, <value>).
  84. * Similarly for destination rings we will use definitions of REO2SW1 ring
  85. * defined in the register reo_destination_ring.h. To setup individual
  86. * fields SRNG_SM macros should be used with fields specified using
  87. * SRNG_DST_FLD(<register>, <field>). Register writes should be done using
  88. * SRNG_DST_REG_WRITE(<hal_srng>, <register>, <value>).
  89. */
  90. #define SRNG_DST_REG_OFFSET(_reg, _reg_group) \
  91. HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg##_ADDR(0)
  92. #define SRNG_SRC_REG_OFFSET(_reg, _reg_group) \
  93. HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg ## _ADDR(0)
  94. #define _SRNG_DST_FLD(_reg_group, _reg_fld) \
  95. HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg_fld
  96. #define _SRNG_SRC_FLD(_reg_group, _reg_fld) \
  97. HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg_fld
  98. #define _SRNG_FLD(_reg_group, _reg_fld, _dir) \
  99. _SRNG_ ## _dir ## _FLD(_reg_group, _reg_fld)
  100. #define SRNG_DST_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, DST)
  101. #define SRNG_SRC_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, SRC)
  102. #define SRNG_SRC_R0_START_OFFSET SRNG_SRC_REG_OFFSET(BASE_LSB, R0)
  103. #define SRNG_DST_R0_START_OFFSET SRNG_DST_REG_OFFSET(BASE_LSB, R0)
  104. #define SRNG_SRC_R2_START_OFFSET SRNG_SRC_REG_OFFSET(HP, R2)
  105. #define SRNG_DST_R2_START_OFFSET SRNG_DST_REG_OFFSET(HP, R2)
  106. #define SRNG_SRC_START_OFFSET(_reg_group) \
  107. SRNG_SRC_ ## _reg_group ## _START_OFFSET
  108. #define SRNG_DST_START_OFFSET(_reg_group) \
  109. SRNG_DST_ ## _reg_group ## _START_OFFSET
  110. #define SRNG_REG_ADDR(_srng, _reg, _reg_group, _dir) \
  111. ((_srng)->hwreg_base[HWREG_INDEX(_reg_group)] + \
  112. SRNG_ ## _dir ## _REG_OFFSET(_reg, _reg_group) - \
  113. SRNG_ ## _dir ## _START_OFFSET(_reg_group))
  114. #define SRNG_DST_ADDR(_srng, _reg) \
  115. SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, DST)
  116. #define SRNG_SRC_ADDR(_srng, _reg) \
  117. SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, SRC)
  118. #define SRNG_REG_WRITE(_srng, _reg, _value, _dir) \
  119. hal_write_address_32_mb(_srng->hal_soc, SRNG_ ## _dir ## _ADDR(_srng, _reg), (_value))
  120. #define SRNG_REG_READ(_srng, _reg, _dir) \
  121. hal_read_address_32_mb(_srng->hal_soc, SRNG_ ## _dir ## _ADDR(_srng, _reg))
  122. #define SRNG_SRC_REG_WRITE(_srng, _reg, _value) \
  123. SRNG_REG_WRITE(_srng, _reg, _value, SRC)
  124. #define SRNG_DST_REG_WRITE(_srng, _reg, _value) \
  125. SRNG_REG_WRITE(_srng, _reg, _value, DST)
  126. #define SRNG_SRC_REG_READ(_srng, _reg) \
  127. SRNG_REG_READ(_srng, _reg, SRC)
  128. #define _SRNG_FM(_reg_fld) _reg_fld ## _BMSK
  129. #define _SRNG_FS(_reg_fld) _reg_fld ## _SHFT
  130. #define SRNG_SM(_reg_fld, _val) \
  131. (((_val) << _SRNG_FS(_reg_fld)) & _SRNG_FM(_reg_fld))
  132. #define SRNG_MS(_reg_fld, _val) \
  133. (((_val) & _SRNG_FM(_reg_fld)) >> _SRNG_FS(_reg_fld))
  134. #define SRNG_MAX_SIZE_DWORDS \
  135. (SRNG_MS(SRNG_SRC_FLD(BASE_MSB, RING_SIZE), 0xffffffff))
  136. /**
  137. * HW ring configuration table to identify hardware ring attributes like
  138. * register addresses, number of rings, ring entry size etc., for each type
  139. * of SRNG ring.
  140. *
  141. * Currently there is just one HW ring table, but there could be multiple
  142. * configurations in future based on HW variants from the same wifi3.0 family
  143. * and hence need to be attached with hal_soc based on HW type
  144. */
  145. #define HAL_SRNG_CONFIG(_hal_soc, _ring_type) (&hw_srng_table[_ring_type])
  146. static struct hal_hw_srng_config hw_srng_table[] = {
  147. /* TODO: max_rings can populated by querying HW capabilities */
  148. { /* REO_DST */
  149. .start_ring_id = HAL_SRNG_REO2SW1,
  150. .max_rings = 4,
  151. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  152. .lmac_ring = FALSE,
  153. .ring_dir = HAL_SRNG_DST_RING,
  154. .reg_start = {
  155. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  156. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  157. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  158. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  159. },
  160. .reg_size = {
  161. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  162. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  163. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  164. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  165. },
  166. },
  167. { /* REO_EXCEPTION */
  168. /* Designating REO2TCL ring as exception ring. This ring is
  169. * similar to other REO2SW rings though it is named as REO2TCL.
  170. * Any of theREO2SW rings can be used as exception ring.
  171. */
  172. .start_ring_id = HAL_SRNG_REO2TCL,
  173. .max_rings = 1,
  174. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  175. .lmac_ring = FALSE,
  176. .ring_dir = HAL_SRNG_DST_RING,
  177. .reg_start = {
  178. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  179. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  180. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  181. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  182. },
  183. /* Single ring - provide ring size if multiple rings of this
  184. * type are supported */
  185. .reg_size = {},
  186. },
  187. { /* REO_REINJECT */
  188. .start_ring_id = HAL_SRNG_SW2REO,
  189. .max_rings = 1,
  190. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  191. .lmac_ring = FALSE,
  192. .ring_dir = HAL_SRNG_SRC_RING,
  193. .reg_start = {
  194. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  195. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  196. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  197. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  198. },
  199. /* Single ring - provide ring size if multiple rings of this
  200. * type are supported */
  201. .reg_size = {},
  202. },
  203. { /* REO_CMD */
  204. .start_ring_id = HAL_SRNG_REO_CMD,
  205. .max_rings = 1,
  206. .entry_size = (sizeof(struct tlv_32_hdr) +
  207. sizeof(struct reo_get_queue_stats)) >> 2,
  208. .lmac_ring = FALSE,
  209. .ring_dir = HAL_SRNG_SRC_RING,
  210. .reg_start = {
  211. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  212. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  213. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  214. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  215. },
  216. /* Single ring - provide ring size if multiple rings of this
  217. * type are supported */
  218. .reg_size = {},
  219. },
  220. { /* REO_STATUS */
  221. .start_ring_id = HAL_SRNG_REO_STATUS,
  222. .max_rings = 1,
  223. .entry_size = (sizeof(struct tlv_32_hdr) +
  224. sizeof(struct reo_get_queue_stats_status)) >> 2,
  225. .lmac_ring = FALSE,
  226. .ring_dir = HAL_SRNG_DST_RING,
  227. .reg_start = {
  228. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  229. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  230. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  231. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  232. },
  233. /* Single ring - provide ring size if multiple rings of this
  234. * type are supported */
  235. .reg_size = {},
  236. },
  237. { /* TCL_DATA */
  238. .start_ring_id = HAL_SRNG_SW2TCL1,
  239. .max_rings = 3,
  240. .entry_size = (sizeof(struct tlv_32_hdr) +
  241. sizeof(struct tcl_data_cmd)) >> 2,
  242. .lmac_ring = FALSE,
  243. .ring_dir = HAL_SRNG_SRC_RING,
  244. .reg_start = {
  245. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  246. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  247. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  248. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  249. },
  250. .reg_size = {
  251. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  252. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  253. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  254. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  255. },
  256. },
  257. { /* TCL_CMD */
  258. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  259. .max_rings = 1,
  260. .entry_size = (sizeof(struct tlv_32_hdr) +
  261. sizeof(struct tcl_gse_cmd)) >> 2,
  262. .lmac_ring = FALSE,
  263. .ring_dir = HAL_SRNG_SRC_RING,
  264. .reg_start = {
  265. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  266. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  267. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  268. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  269. },
  270. /* Single ring - provide ring size if multiple rings of this
  271. * type are supported */
  272. .reg_size = {},
  273. },
  274. { /* TCL_STATUS */
  275. .start_ring_id = HAL_SRNG_TCL_STATUS,
  276. .max_rings = 1,
  277. .entry_size = (sizeof(struct tlv_32_hdr) +
  278. sizeof(struct tcl_status_ring)) >> 2,
  279. .lmac_ring = FALSE,
  280. .ring_dir = HAL_SRNG_DST_RING,
  281. .reg_start = {
  282. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  283. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  284. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  285. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  286. },
  287. /* Single ring - provide ring size if multiple rings of this
  288. * type are supported */
  289. .reg_size = {},
  290. },
  291. { /* CE_SRC */
  292. .start_ring_id = HAL_SRNG_CE_0_SRC,
  293. .max_rings = 12,
  294. .entry_size = sizeof(struct ce_src_desc) >> 2,
  295. .lmac_ring = FALSE,
  296. .ring_dir = HAL_SRNG_SRC_RING,
  297. .reg_start = {
  298. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  299. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  300. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  301. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  302. },
  303. .reg_size = {
  304. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  305. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  306. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  307. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  308. },
  309. },
  310. { /* CE_DST */
  311. .start_ring_id = HAL_SRNG_CE_0_DST,
  312. .max_rings = 12,
  313. .entry_size = 8 >> 2,
  314. /*TODO: entry_size above should actually be
  315. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  316. * of struct ce_dst_desc in HW header files
  317. */
  318. .lmac_ring = FALSE,
  319. .ring_dir = HAL_SRNG_SRC_RING,
  320. .reg_start = {
  321. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  322. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  323. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  324. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  325. },
  326. .reg_size = {
  327. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  328. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  329. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  330. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  331. },
  332. },
  333. { /* CE_DST_STATUS */
  334. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  335. .max_rings = 12,
  336. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  337. .lmac_ring = FALSE,
  338. .ring_dir = HAL_SRNG_DST_RING,
  339. .reg_start = {
  340. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  341. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  342. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  343. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  344. },
  345. /* TODO: check destination status ring registers */
  346. .reg_size = {
  347. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  348. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  349. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  350. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  351. },
  352. },
  353. { /* WBM_IDLE_LINK */
  354. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  355. .max_rings = 1,
  356. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  357. .lmac_ring = FALSE,
  358. .ring_dir = HAL_SRNG_SRC_RING,
  359. .reg_start = {
  360. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  361. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  362. },
  363. /* Single ring - provide ring size if multiple rings of this
  364. * type are supported */
  365. .reg_size = {},
  366. },
  367. { /* SW2WBM_RELEASE */
  368. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  369. .max_rings = 1,
  370. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  371. .lmac_ring = FALSE,
  372. .ring_dir = HAL_SRNG_SRC_RING,
  373. .reg_start = {
  374. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  375. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  376. },
  377. /* Single ring - provide ring size if multiple rings of this
  378. * type are supported */
  379. .reg_size = {},
  380. },
  381. { /* WBM2SW_RELEASE */
  382. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  383. .max_rings = 4,
  384. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  385. .lmac_ring = FALSE,
  386. .ring_dir = HAL_SRNG_DST_RING,
  387. .reg_start = {
  388. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  389. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  390. },
  391. .reg_size = {
  392. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  393. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  394. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  395. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  396. },
  397. },
  398. { /* RXDMA_BUF */
  399. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  400. #ifdef IPA_OFFLOAD
  401. .max_rings = 3,
  402. #else
  403. .max_rings = 2,
  404. #endif
  405. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  406. .lmac_ring = TRUE,
  407. .ring_dir = HAL_SRNG_SRC_RING,
  408. /* reg_start is not set because LMAC rings are not accessed
  409. * from host
  410. */
  411. .reg_start = {},
  412. .reg_size = {},
  413. },
  414. { /* RXDMA_DST */
  415. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  416. .max_rings = 1,
  417. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  418. .lmac_ring = TRUE,
  419. .ring_dir = HAL_SRNG_DST_RING,
  420. /* reg_start is not set because LMAC rings are not accessed
  421. * from host
  422. */
  423. .reg_start = {},
  424. .reg_size = {},
  425. },
  426. { /* RXDMA_MONITOR_BUF */
  427. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  428. .max_rings = 1,
  429. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  430. .lmac_ring = TRUE,
  431. .ring_dir = HAL_SRNG_SRC_RING,
  432. /* reg_start is not set because LMAC rings are not accessed
  433. * from host
  434. */
  435. .reg_start = {},
  436. .reg_size = {},
  437. },
  438. { /* RXDMA_MONITOR_STATUS */
  439. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  440. .max_rings = 1,
  441. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  442. .lmac_ring = TRUE,
  443. .ring_dir = HAL_SRNG_SRC_RING,
  444. /* reg_start is not set because LMAC rings are not accessed
  445. * from host
  446. */
  447. .reg_start = {},
  448. .reg_size = {},
  449. },
  450. { /* RXDMA_MONITOR_DST */
  451. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  452. .max_rings = 1,
  453. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  454. .lmac_ring = TRUE,
  455. .ring_dir = HAL_SRNG_DST_RING,
  456. /* reg_start is not set because LMAC rings are not accessed
  457. * from host
  458. */
  459. .reg_start = {},
  460. .reg_size = {},
  461. },
  462. { /* RXDMA_MONITOR_DESC */
  463. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  464. .max_rings = 1,
  465. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  466. .lmac_ring = TRUE,
  467. .ring_dir = HAL_SRNG_SRC_RING,
  468. /* reg_start is not set because LMAC rings are not accessed
  469. * from host
  470. */
  471. .reg_start = {},
  472. .reg_size = {},
  473. },
  474. { /* DIR_BUF_RX_DMA_SRC */
  475. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  476. .max_rings = 1,
  477. .entry_size = 2,
  478. .lmac_ring = TRUE,
  479. .ring_dir = HAL_SRNG_SRC_RING,
  480. /* reg_start is not set because LMAC rings are not accessed
  481. * from host
  482. */
  483. .reg_start = {},
  484. .reg_size = {},
  485. },
  486. #ifdef WLAN_FEATURE_CIF_CFR
  487. { /* WIFI_POS_SRC */
  488. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  489. .max_rings = 1,
  490. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  491. .lmac_ring = TRUE,
  492. .ring_dir = HAL_SRNG_SRC_RING,
  493. /* reg_start is not set because LMAC rings are not accessed
  494. * from host
  495. */
  496. .reg_start = {},
  497. .reg_size = {},
  498. },
  499. #endif
  500. };
  501. /**
  502. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  503. * @hal: hal_soc data structure
  504. * @ring_type: type enum describing the ring
  505. * @ring_num: which ring of the ring type
  506. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  507. *
  508. * Return: the ring id or -EINVAL if the ring does not exist.
  509. */
  510. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  511. int ring_num, int mac_id)
  512. {
  513. struct hal_hw_srng_config *ring_config =
  514. HAL_SRNG_CONFIG(hal, ring_type);
  515. int ring_id;
  516. if (ring_num >= ring_config->max_rings) {
  517. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  518. "%s: ring_num exceeded maximum no. of supported rings\n",
  519. __func__);
  520. /* TODO: This is a programming error. Assert if this happens */
  521. return -EINVAL;
  522. }
  523. if (ring_config->lmac_ring) {
  524. ring_id = ring_config->start_ring_id + ring_num +
  525. (mac_id * HAL_MAX_RINGS_PER_LMAC);
  526. } else {
  527. ring_id = ring_config->start_ring_id + ring_num;
  528. }
  529. return ring_id;
  530. }
  531. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  532. {
  533. /* TODO: Should we allocate srng structures dynamically? */
  534. return &(hal->srng_list[ring_id]);
  535. }
  536. #define HP_OFFSET_IN_REG_START 1
  537. #define OFFSET_FROM_HP_TO_TP 4
  538. static void hal_update_srng_hp_tp_address(void *hal_soc,
  539. int shadow_config_index,
  540. int ring_type,
  541. int ring_num)
  542. {
  543. struct hal_srng *srng;
  544. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  545. int ring_id;
  546. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  547. if (ring_id < 0)
  548. return;
  549. srng = hal_get_srng(hal_soc, ring_id);
  550. if (srng->ring_dir == HAL_SRNG_DST_RING)
  551. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  552. + hal->dev_base_addr;
  553. else
  554. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  555. + hal->dev_base_addr;
  556. }
  557. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  558. int ring_type,
  559. int ring_num)
  560. {
  561. uint32_t target_register;
  562. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  563. struct hal_hw_srng_config *srng_config = &hw_srng_table[ring_type];
  564. int shadow_config_index = hal->num_shadow_registers_configured;
  565. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  566. QDF_ASSERT(0);
  567. return QDF_STATUS_E_RESOURCES;
  568. }
  569. hal->num_shadow_registers_configured++;
  570. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  571. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  572. *ring_num);
  573. /* if the ring is a dst ring, we need to shadow the tail pointer */
  574. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  575. target_register += OFFSET_FROM_HP_TO_TP;
  576. hal->shadow_config[shadow_config_index].addr = target_register;
  577. /* update hp/tp addr in the hal_soc structure*/
  578. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  579. ring_num);
  580. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  581. "%s: target_reg %x, shadow_index %x, ring_type %d, ring num %d\n",
  582. __func__, target_register, shadow_config_index,
  583. ring_type, ring_num);
  584. return QDF_STATUS_SUCCESS;
  585. }
  586. QDF_STATUS hal_construct_shadow_config(void *hal_soc)
  587. {
  588. int ring_type, ring_num;
  589. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  590. struct hal_hw_srng_config *srng_config =
  591. &hw_srng_table[ring_type];
  592. if (ring_type == CE_SRC ||
  593. ring_type == CE_DST ||
  594. ring_type == CE_DST_STATUS)
  595. continue;
  596. if (srng_config->lmac_ring)
  597. continue;
  598. for (ring_num = 0; ring_num < srng_config->max_rings;
  599. ring_num++)
  600. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  601. }
  602. return QDF_STATUS_SUCCESS;
  603. }
  604. void hal_get_shadow_config(void *hal_soc,
  605. struct pld_shadow_reg_v2_cfg **shadow_config,
  606. int *num_shadow_registers_configured)
  607. {
  608. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  609. *shadow_config = hal->shadow_config;
  610. *num_shadow_registers_configured =
  611. hal->num_shadow_registers_configured;
  612. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  613. "%s\n", __func__);
  614. }
  615. static void hal_validate_shadow_register(struct hal_soc *hal,
  616. uint32_t *destination,
  617. uint32_t *shadow_address)
  618. {
  619. unsigned int index;
  620. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  621. int destination_ba_offset =
  622. ((char *)destination) - (char *)hal->dev_base_addr;
  623. index = shadow_address - shadow_0_offset;
  624. if (index >= MAX_SHADOW_REGISTERS) {
  625. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  626. "%s: index %x out of bounds\n", __func__, index);
  627. goto error;
  628. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  629. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  630. "%s: sanity check failure, expected %x, found %x\n",
  631. __func__, destination_ba_offset,
  632. hal->shadow_config[index].addr);
  633. goto error;
  634. }
  635. return;
  636. error:
  637. qdf_print("%s: baddr %pK, desination %pK, shadow_address %pK s0offset %pK index %x",
  638. __func__, hal->dev_base_addr, destination, shadow_address,
  639. shadow_0_offset, index);
  640. QDF_BUG(0);
  641. return;
  642. }
  643. static void hal_target_based_configure(struct hal_soc *hal)
  644. {
  645. struct hif_target_info *tgt_info =
  646. hif_get_target_info_handle(hal->hif_handle);
  647. switch (tgt_info->target_type) {
  648. case TARGET_TYPE_QCA6290:
  649. hal->use_register_windowing = true;
  650. break;
  651. default:
  652. break;
  653. }
  654. }
  655. /**
  656. * hal_attach - Initialize HAL layer
  657. * @hif_handle: Opaque HIF handle
  658. * @qdf_dev: QDF device
  659. *
  660. * Return: Opaque HAL SOC handle
  661. * NULL on failure (if given ring is not available)
  662. *
  663. * This function should be called as part of HIF initialization (for accessing
  664. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  665. *
  666. */
  667. void *hal_attach(void *hif_handle, qdf_device_t qdf_dev)
  668. {
  669. struct hal_soc *hal;
  670. int i;
  671. hal = qdf_mem_malloc(sizeof(*hal));
  672. if (!hal) {
  673. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  674. "%s: hal_soc allocation failed\n", __func__);
  675. goto fail0;
  676. }
  677. hal->hif_handle = hif_handle;
  678. hal->dev_base_addr = hif_get_dev_ba(hif_handle);
  679. hal->qdf_dev = qdf_dev;
  680. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  681. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  682. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  683. if (!hal->shadow_rdptr_mem_paddr) {
  684. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  685. "%s: hal->shadow_rdptr_mem_paddr allocation failed\n",
  686. __func__);
  687. goto fail1;
  688. }
  689. hal->shadow_wrptr_mem_vaddr =
  690. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  691. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  692. &(hal->shadow_wrptr_mem_paddr));
  693. if (!hal->shadow_wrptr_mem_vaddr) {
  694. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  695. "%s: hal->shadow_wrptr_mem_vaddr allocation failed\n",
  696. __func__);
  697. goto fail2;
  698. }
  699. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  700. hal->srng_list[i].initialized = 0;
  701. hal->srng_list[i].ring_id = i;
  702. }
  703. qdf_spinlock_create(&hal->register_access_lock);
  704. hal->register_window = 0;
  705. hal_target_based_configure(hal);
  706. return (void *)hal;
  707. fail2:
  708. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  709. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  710. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  711. fail1:
  712. qdf_mem_free(hal);
  713. fail0:
  714. return NULL;
  715. }
  716. qdf_export_symbol(hal_attach);
  717. /**
  718. * hal_mem_info - Retrieve hal memory base address
  719. *
  720. * @hal_soc: Opaque HAL SOC handle
  721. * @mem: pointer to structure to be updated with hal mem info
  722. */
  723. void hal_get_meminfo(void *hal_soc, struct hal_mem_info *mem )
  724. {
  725. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  726. mem->dev_base_addr = (void *)hal->dev_base_addr;
  727. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  728. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  729. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  730. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  731. hif_read_phy_mem_base(hal->hif_handle, (qdf_dma_addr_t *)&mem->dev_base_paddr);
  732. return;
  733. }
  734. qdf_export_symbol(hal_get_meminfo);
  735. /**
  736. * hal_detach - Detach HAL layer
  737. * @hal_soc: HAL SOC handle
  738. *
  739. * Return: Opaque HAL SOC handle
  740. * NULL on failure (if given ring is not available)
  741. *
  742. * This function should be called as part of HIF initialization (for accessing
  743. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  744. *
  745. */
  746. extern void hal_detach(void *hal_soc)
  747. {
  748. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  749. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  750. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  751. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  752. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  753. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  754. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  755. qdf_mem_free(hal);
  756. return;
  757. }
  758. qdf_export_symbol(hal_detach);
  759. /**
  760. * hal_srng_src_hw_init - Private function to initialize SRNG
  761. * source ring HW
  762. * @hal_soc: HAL SOC handle
  763. * @srng: SRNG ring pointer
  764. */
  765. static inline void hal_srng_src_hw_init(struct hal_soc *hal,
  766. struct hal_srng *srng)
  767. {
  768. uint32_t reg_val = 0;
  769. uint64_t tp_addr = 0;
  770. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  771. if (srng->flags & HAL_SRNG_MSI_INTR) {
  772. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  773. srng->msi_addr & 0xffffffff);
  774. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  775. (uint64_t)(srng->msi_addr) >> 32) |
  776. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  777. MSI1_ENABLE), 1);
  778. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  779. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  780. }
  781. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  782. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  783. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  784. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  785. srng->entry_size * srng->num_entries);
  786. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  787. #if defined(WCSS_VERSION) && \
  788. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  789. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  790. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  791. #else
  792. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  793. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  794. #endif
  795. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  796. /**
  797. * Interrupt setup:
  798. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  799. * if level mode is required
  800. */
  801. reg_val = 0;
  802. /*
  803. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  804. * programmed in terms of 1us resolution instead of 8us resolution as
  805. * given in MLD.
  806. */
  807. if (srng->intr_timer_thres_us) {
  808. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  809. INTERRUPT_TIMER_THRESHOLD),
  810. srng->intr_timer_thres_us);
  811. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  812. }
  813. if (srng->intr_batch_cntr_thres_entries) {
  814. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  815. BATCH_COUNTER_THRESHOLD),
  816. srng->intr_batch_cntr_thres_entries *
  817. srng->entry_size);
  818. }
  819. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  820. reg_val = 0;
  821. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  822. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  823. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  824. }
  825. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  826. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  827. * remain 0 to avoid some WBM stability issues. Remote head/tail
  828. * pointers are not required since this ring is completely managed
  829. * by WBM HW */
  830. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  831. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  832. ((unsigned long)(srng->u.src_ring.tp_addr) -
  833. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  834. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  835. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  836. }
  837. /* Initilaize head and tail pointers to indicate ring is empty */
  838. SRNG_SRC_REG_WRITE(srng, HP, 0);
  839. SRNG_SRC_REG_WRITE(srng, TP, 0);
  840. *(srng->u.src_ring.tp_addr) = 0;
  841. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  842. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  843. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  844. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  845. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  846. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  847. /* Loop count is not used for SRC rings */
  848. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  849. /*
  850. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  851. * todo: update fw_api and replace with above line
  852. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  853. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  854. */
  855. reg_val |= 0x40;
  856. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  857. }
  858. /**
  859. * hal_ce_dst_setup - Initialize CE destination ring registers
  860. * @hal_soc: HAL SOC handle
  861. * @srng: SRNG ring pointer
  862. */
  863. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  864. int ring_num)
  865. {
  866. uint32_t reg_val = 0;
  867. uint32_t reg_addr;
  868. struct hal_hw_srng_config *ring_config =
  869. HAL_SRNG_CONFIG(hal, CE_DST);
  870. /* set DEST_MAX_LENGTH according to ce assignment */
  871. reg_addr = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_ADDR(
  872. ring_config->reg_start[R0_INDEX] +
  873. (ring_num * ring_config->reg_size[R0_INDEX]));
  874. reg_val = HAL_REG_READ(hal, reg_addr);
  875. reg_val &= ~HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  876. reg_val |= srng->u.dst_ring.max_buffer_length &
  877. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  878. HAL_REG_WRITE(hal, reg_addr, reg_val);
  879. }
  880. /**
  881. * hal_reo_remap_IX0 - Remap REO ring destination
  882. * @hal: HAL SOC handle
  883. * @remap_val: Remap value
  884. */
  885. void hal_reo_remap_IX0(struct hal_soc *hal, uint32_t remap_val)
  886. {
  887. uint32_t reg_offset = HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  888. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  889. HAL_REG_WRITE(hal, reg_offset, remap_val);
  890. }
  891. /**
  892. * hal_srng_dst_set_hp_paddr() - Set physical address to dest ring head pointer
  893. * @srng: sring pointer
  894. * @paddr: physical address
  895. */
  896. void hal_srng_dst_set_hp_paddr(struct hal_srng *srng,
  897. uint64_t paddr)
  898. {
  899. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB,
  900. paddr & 0xffffffff);
  901. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB,
  902. paddr >> 32);
  903. }
  904. /**
  905. * hal_srng_dst_init_hp() - Initilaize destination ring head pointer
  906. * @srng: sring pointer
  907. * @vaddr: virtual address
  908. */
  909. void hal_srng_dst_init_hp(struct hal_srng *srng,
  910. uint32_t *vaddr)
  911. {
  912. srng->u.dst_ring.hp_addr = vaddr;
  913. SRNG_DST_REG_WRITE(srng, HP, srng->u.dst_ring.cached_hp);
  914. *(srng->u.dst_ring.hp_addr) = srng->u.dst_ring.cached_hp;
  915. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  916. "hp_addr=%pK, cached_hp=%d, hp=%d\n",
  917. (void *)srng->u.dst_ring.hp_addr, srng->u.dst_ring.cached_hp,
  918. *(srng->u.dst_ring.hp_addr));
  919. }
  920. /**
  921. * hal_srng_dst_hw_init - Private function to initialize SRNG
  922. * destination ring HW
  923. * @hal_soc: HAL SOC handle
  924. * @srng: SRNG ring pointer
  925. */
  926. static inline void hal_srng_dst_hw_init(struct hal_soc *hal,
  927. struct hal_srng *srng)
  928. {
  929. uint32_t reg_val = 0;
  930. uint64_t hp_addr = 0;
  931. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  932. if (srng->flags & HAL_SRNG_MSI_INTR) {
  933. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  934. srng->msi_addr & 0xffffffff);
  935. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  936. (uint64_t)(srng->msi_addr) >> 32) |
  937. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  938. MSI1_ENABLE), 1);
  939. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  940. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  941. }
  942. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  943. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  944. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  945. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  946. srng->entry_size * srng->num_entries);
  947. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  948. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  949. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  950. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  951. /**
  952. * Interrupt setup:
  953. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  954. * if level mode is required
  955. */
  956. reg_val = 0;
  957. if (srng->intr_timer_thres_us) {
  958. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  959. INTERRUPT_TIMER_THRESHOLD),
  960. srng->intr_timer_thres_us >> 3);
  961. }
  962. if (srng->intr_batch_cntr_thres_entries) {
  963. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  964. BATCH_COUNTER_THRESHOLD),
  965. srng->intr_batch_cntr_thres_entries *
  966. srng->entry_size);
  967. }
  968. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  969. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  970. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  971. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  972. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  973. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  974. /* Initilaize head and tail pointers to indicate ring is empty */
  975. SRNG_DST_REG_WRITE(srng, HP, 0);
  976. SRNG_DST_REG_WRITE(srng, TP, 0);
  977. *(srng->u.dst_ring.hp_addr) = 0;
  978. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  979. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  980. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  981. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  982. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  983. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  984. /*
  985. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  986. * todo: update fw_api and replace with above line
  987. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  988. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  989. */
  990. reg_val |= 0x40;
  991. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  992. }
  993. /**
  994. * hal_srng_hw_init - Private function to initialize SRNG HW
  995. * @hal_soc: HAL SOC handle
  996. * @srng: SRNG ring pointer
  997. */
  998. static inline void hal_srng_hw_init(struct hal_soc *hal,
  999. struct hal_srng *srng)
  1000. {
  1001. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  1002. hal_srng_src_hw_init(hal, srng);
  1003. else
  1004. hal_srng_dst_hw_init(hal, srng);
  1005. }
  1006. #ifdef CONFIG_SHADOW_V2
  1007. #define ignore_shadow false
  1008. #define CHECK_SHADOW_REGISTERS true
  1009. #else
  1010. #define ignore_shadow true
  1011. #define CHECK_SHADOW_REGISTERS false
  1012. #endif
  1013. /**
  1014. * hal_srng_setup - Initialize HW SRNG ring.
  1015. * @hal_soc: Opaque HAL SOC handle
  1016. * @ring_type: one of the types from hal_ring_type
  1017. * @ring_num: Ring number if there are multiple rings of same type (staring
  1018. * from 0)
  1019. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  1020. * @ring_params: SRNG ring params in hal_srng_params structure.
  1021. * Callers are expected to allocate contiguous ring memory of size
  1022. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  1023. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  1024. * hal_srng_params structure. Ring base address should be 8 byte aligned
  1025. * and size of each ring entry should be queried using the API
  1026. * hal_srng_get_entrysize
  1027. *
  1028. * Return: Opaque pointer to ring on success
  1029. * NULL on failure (if given ring is not available)
  1030. */
  1031. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  1032. int mac_id, struct hal_srng_params *ring_params)
  1033. {
  1034. int ring_id;
  1035. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  1036. struct hal_srng *srng;
  1037. struct hal_hw_srng_config *ring_config =
  1038. HAL_SRNG_CONFIG(hal, ring_type);
  1039. void *dev_base_addr;
  1040. int i;
  1041. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  1042. if (ring_id < 0)
  1043. return NULL;
  1044. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1045. "%s: mac_id %d ring_id %d\n",
  1046. __func__, mac_id, ring_id);
  1047. srng = hal_get_srng(hal_soc, ring_id);
  1048. if (srng->initialized) {
  1049. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1050. "%s: Ring (ring_type, ring_num) already initialized\n",
  1051. __func__);
  1052. return NULL;
  1053. }
  1054. dev_base_addr = hal->dev_base_addr;
  1055. srng->ring_id = ring_id;
  1056. srng->ring_dir = ring_config->ring_dir;
  1057. srng->ring_base_paddr = ring_params->ring_base_paddr;
  1058. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  1059. srng->entry_size = ring_config->entry_size;
  1060. srng->num_entries = ring_params->num_entries;
  1061. srng->ring_size = srng->num_entries * srng->entry_size;
  1062. srng->ring_size_mask = srng->ring_size - 1;
  1063. srng->msi_addr = ring_params->msi_addr;
  1064. srng->msi_data = ring_params->msi_data;
  1065. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  1066. srng->intr_batch_cntr_thres_entries =
  1067. ring_params->intr_batch_cntr_thres_entries;
  1068. srng->hal_soc = hal_soc;
  1069. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  1070. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  1071. + (ring_num * ring_config->reg_size[i]);
  1072. }
  1073. /* Zero out the entire ring memory */
  1074. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  1075. srng->num_entries) << 2);
  1076. srng->flags = ring_params->flags;
  1077. #ifdef BIG_ENDIAN_HOST
  1078. /* TODO: See if we should we get these flags from caller */
  1079. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  1080. srng->flags |= HAL_SRNG_MSI_SWAP;
  1081. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  1082. #endif
  1083. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1084. srng->u.src_ring.hp = 0;
  1085. srng->u.src_ring.reap_hp = srng->ring_size -
  1086. srng->entry_size;
  1087. srng->u.src_ring.tp_addr =
  1088. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1089. srng->u.src_ring.low_threshold =
  1090. ring_params->low_threshold * srng->entry_size;
  1091. if (ring_config->lmac_ring) {
  1092. /* For LMAC rings, head pointer updates will be done
  1093. * through FW by writing to a shared memory location
  1094. */
  1095. srng->u.src_ring.hp_addr =
  1096. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1097. HAL_SRNG_LMAC1_ID_START]);
  1098. srng->flags |= HAL_SRNG_LMAC_RING;
  1099. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  1100. srng->u.src_ring.hp_addr = SRNG_SRC_ADDR(srng, HP);
  1101. if (CHECK_SHADOW_REGISTERS) {
  1102. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1103. QDF_TRACE_LEVEL_ERROR,
  1104. "%s: Ring (%d, %d) missing shadow config\n",
  1105. __func__, ring_type, ring_num);
  1106. }
  1107. } else {
  1108. hal_validate_shadow_register(hal,
  1109. SRNG_SRC_ADDR(srng, HP),
  1110. srng->u.src_ring.hp_addr);
  1111. }
  1112. } else {
  1113. /* During initialization loop count in all the descriptors
  1114. * will be set to zero, and HW will set it to 1 on completing
  1115. * descriptor update in first loop, and increments it by 1 on
  1116. * subsequent loops (loop count wraps around after reaching
  1117. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  1118. * loop count in descriptors updated by HW (to be processed
  1119. * by SW).
  1120. */
  1121. srng->u.dst_ring.loop_cnt = 1;
  1122. srng->u.dst_ring.tp = 0;
  1123. srng->u.dst_ring.hp_addr =
  1124. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1125. if (ring_config->lmac_ring) {
  1126. /* For LMAC rings, tail pointer updates will be done
  1127. * through FW by writing to a shared memory location
  1128. */
  1129. srng->u.dst_ring.tp_addr =
  1130. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1131. HAL_SRNG_LMAC1_ID_START]);
  1132. srng->flags |= HAL_SRNG_LMAC_RING;
  1133. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  1134. srng->u.dst_ring.tp_addr = SRNG_DST_ADDR(srng, TP);
  1135. if (CHECK_SHADOW_REGISTERS) {
  1136. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1137. QDF_TRACE_LEVEL_ERROR,
  1138. "%s: Ring (%d, %d) missing shadow config\n",
  1139. __func__, ring_type, ring_num);
  1140. }
  1141. } else {
  1142. hal_validate_shadow_register(hal,
  1143. SRNG_DST_ADDR(srng, TP),
  1144. srng->u.dst_ring.tp_addr);
  1145. }
  1146. }
  1147. if (!(ring_config->lmac_ring)) {
  1148. hal_srng_hw_init(hal, srng);
  1149. if (ring_type == CE_DST) {
  1150. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  1151. hal_ce_dst_setup(hal, srng, ring_num);
  1152. }
  1153. }
  1154. SRNG_LOCK_INIT(&srng->lock);
  1155. srng->initialized = true;
  1156. return (void *)srng;
  1157. }
  1158. qdf_export_symbol(hal_srng_setup);
  1159. /**
  1160. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  1161. * @hal_soc: Opaque HAL SOC handle
  1162. * @hal_srng: Opaque HAL SRNG pointer
  1163. */
  1164. void hal_srng_cleanup(void *hal_soc, void *hal_srng)
  1165. {
  1166. struct hal_srng *srng = (struct hal_srng *)hal_srng;
  1167. SRNG_LOCK_DESTROY(&srng->lock);
  1168. srng->initialized = 0;
  1169. }
  1170. qdf_export_symbol(hal_srng_cleanup);
  1171. /**
  1172. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  1173. * @hal_soc: Opaque HAL SOC handle
  1174. * @ring_type: one of the types from hal_ring_type
  1175. *
  1176. */
  1177. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  1178. {
  1179. struct hal_hw_srng_config *ring_config =
  1180. HAL_SRNG_CONFIG(hal, ring_type);
  1181. return ring_config->entry_size << 2;
  1182. }
  1183. qdf_export_symbol(hal_srng_get_entrysize);
  1184. /**
  1185. * hal_srng_max_entries - Returns maximum possible number of ring entries
  1186. * @hal_soc: Opaque HAL SOC handle
  1187. * @ring_type: one of the types from hal_ring_type
  1188. *
  1189. * Return: Maximum number of entries for the given ring_type
  1190. */
  1191. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  1192. {
  1193. struct hal_hw_srng_config *ring_config = HAL_SRNG_CONFIG(hal, ring_type);
  1194. return SRNG_MAX_SIZE_DWORDS / ring_config->entry_size;
  1195. }
  1196. qdf_export_symbol(hal_srng_max_entries);
  1197. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  1198. {
  1199. struct hal_hw_srng_config *ring_config =
  1200. HAL_SRNG_CONFIG(hal, ring_type);
  1201. return ring_config->ring_dir;
  1202. }
  1203. /**
  1204. * hal_srng_dump - Dump ring status
  1205. * @srng: hal srng pointer
  1206. */
  1207. void hal_srng_dump(struct hal_srng *srng)
  1208. {
  1209. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1210. qdf_print("=== SRC RING %d ===", srng->ring_id);
  1211. qdf_print("hp %u, reap_hp %u, tp %u, cached tp %u",
  1212. srng->u.src_ring.hp,
  1213. srng->u.src_ring.reap_hp,
  1214. *srng->u.src_ring.tp_addr,
  1215. srng->u.src_ring.cached_tp);
  1216. } else {
  1217. qdf_print("=== DST RING %d ===", srng->ring_id);
  1218. qdf_print("tp %u, hp %u, cached tp %u, loop_cnt %u",
  1219. srng->u.dst_ring.tp,
  1220. *srng->u.dst_ring.hp_addr,
  1221. srng->u.dst_ring.cached_hp,
  1222. srng->u.dst_ring.loop_cnt);
  1223. }
  1224. }
  1225. /**
  1226. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  1227. *
  1228. * @hal_soc: Opaque HAL SOC handle
  1229. * @hal_ring: Ring pointer (Source or Destination ring)
  1230. * @ring_params: SRNG parameters will be returned through this structure
  1231. */
  1232. extern void hal_get_srng_params(void *hal_soc, void *hal_ring,
  1233. struct hal_srng_params *ring_params)
  1234. {
  1235. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  1236. int i =0;
  1237. ring_params->ring_id = srng->ring_id;
  1238. ring_params->ring_dir = srng->ring_dir;
  1239. ring_params->entry_size = srng->entry_size;
  1240. ring_params->ring_base_paddr = srng->ring_base_paddr;
  1241. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  1242. ring_params->num_entries = srng->num_entries;
  1243. ring_params->msi_addr = srng->msi_addr;
  1244. ring_params->msi_data = srng->msi_data;
  1245. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  1246. ring_params->intr_batch_cntr_thres_entries =
  1247. srng->intr_batch_cntr_thres_entries;
  1248. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  1249. ring_params->flags = srng->flags;
  1250. ring_params->ring_id = srng->ring_id;
  1251. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  1252. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  1253. }
  1254. qdf_export_symbol(hal_get_srng_params);